blob: c26d47ff7c2d9583d82630b0f324cf2a06a2e389 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000030#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000033#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/ADT/Statistic.h"
37#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000039#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000040#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041using namespace llvm;
42
Dan Gohman844731a2008-05-13 00:00:25 +000043// Hidden options for help debugging.
44static cl::opt<bool> DisableReMat("disable-rematerialization",
45 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000046
Dan Gohman844731a2008-05-13 00:00:25 +000047static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
48 cl::init(true), cl::Hidden);
49static cl::opt<int> SplitLimit("split-limit",
50 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000051
Dan Gohman4c8f8702008-07-25 15:08:37 +000052static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
53
Owen Andersonae339ba2008-08-19 00:17:30 +000054static cl::opt<bool> EnableFastSpilling("fast-spill",
55 cl::init(false), cl::Hidden);
56
Chris Lattnercd3245a2006-12-19 22:41:21 +000057STATISTIC(numIntervals, "Number of original intervals");
Evan Cheng0cbb1162007-11-29 01:06:25 +000058STATISTIC(numFolds , "Number of loads/stores folded into instructions");
59STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000060
Devang Patel19974732007-05-03 01:11:54 +000061char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000062static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063
Chris Lattnerf7da2c72006-08-24 22:43:55 +000064void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000078 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000079}
80
Chris Lattnerf7da2c72006-08-24 22:43:55 +000081void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000082 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000083 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000084 E = r2iMap_.end(); I != E; ++I)
85 delete I->second;
86
Evan Cheng3f32d652008-06-04 09:18:41 +000087 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000088 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000089 mi2iMap_.clear();
90 i2miMap_.clear();
91 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000092 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
93 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +000094 while (!ClonedMIs.empty()) {
95 MachineInstr *MI = ClonedMIs.back();
96 ClonedMIs.pop_back();
97 mf_->DeleteMachineInstr(MI);
98 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000099}
100
Owen Anderson80b3ce62008-05-28 20:54:50 +0000101void LiveIntervals::computeNumbering() {
102 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000103 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000104
105 Idx2MBBMap.clear();
106 MBB2IdxMap.clear();
107 mi2iMap_.clear();
108 i2miMap_.clear();
109
Owen Andersona1566f22008-07-22 22:46:49 +0000110 FunctionSize = 0;
111
Chris Lattner428b92e2006-09-15 03:57:23 +0000112 // Number MachineInstrs and MachineBasicBlocks.
113 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000114 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000115
116 unsigned MIIndex = 0;
117 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
118 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000119 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000120
Owen Anderson7fbad272008-07-23 21:37:49 +0000121 // Insert an empty slot at the beginning of each block.
122 MIIndex += InstrSlots::NUM;
123 i2miMap_.push_back(0);
124
Chris Lattner428b92e2006-09-15 03:57:23 +0000125 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
126 I != E; ++I) {
127 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000129 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000130 i2miMap_.push_back(I);
131 MIIndex += InstrSlots::NUM;
Owen Andersona1566f22008-07-22 22:46:49 +0000132 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000133
Evan Cheng4ed43292008-10-18 05:21:37 +0000134 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000135 unsigned Slots = I->getDesc().getNumDefs();
136 if (Slots == 0)
137 Slots = 1;
138 MIIndex += InstrSlots::NUM * Slots;
139 while (Slots--)
140 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000141 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000142
Owen Anderson1fbb4542008-06-16 16:58:24 +0000143 // Set the MBB2IdxMap entry for this MBB.
144 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
145 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000146 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000147 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000148
149 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000150 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000151 for (LiveInterval::iterator LI = OI->second->begin(),
152 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000153
Owen Anderson7eec0c22008-05-29 23:01:22 +0000154 // Remap the start index of the live range to the corresponding new
155 // number, or our best guess at what it _should_ correspond to if the
156 // original instruction has been erased. This is either the following
157 // instruction or its predecessor.
Owen Anderson7fbad272008-07-23 21:37:49 +0000158 unsigned index = LI->start / InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000159 unsigned offset = LI->start % InstrSlots::NUM;
Owen Anderson0a7615a2008-07-25 23:06:59 +0000160 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000161 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000162 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000163 // Take the pair containing the index
164 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000165 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000166
Owen Anderson7fbad272008-07-23 21:37:49 +0000167 LI->start = getMBBStartIdx(J->second);
168 } else {
169 LI->start = mi2iMap_[OldI2MI[index]] + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000170 }
171
172 // Remap the ending index in the same way that we remapped the start,
173 // except for the final step where we always map to the immediately
174 // following instruction.
Owen Andersond7dcbec2008-07-25 19:50:48 +0000175 index = (LI->end - 1) / InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000176 offset = LI->end % InstrSlots::NUM;
Owen Anderson9382b932008-07-30 00:22:56 +0000177 if (offset == InstrSlots::LOAD) {
178 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000179 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000180 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000181 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000182
Owen Anderson9382b932008-07-30 00:22:56 +0000183 LI->end = getMBBEndIdx(I->second) + 1;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000184 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000185 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000186 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
187
188 if (index != OldI2MI.size())
189 LI->end = mi2iMap_[OldI2MI[index]] + (idx == index ? offset : 0);
190 else
191 LI->end = InstrSlots::NUM * i2miMap_.size();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000192 }
Owen Anderson788d0412008-08-06 18:35:45 +0000193 }
194
Owen Anderson03857b22008-08-13 21:49:13 +0000195 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
196 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000197 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000198
Owen Anderson7eec0c22008-05-29 23:01:22 +0000199 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000200 // start indices above. VN's with special sentinel defs
201 // don't need to be remapped.
Owen Anderson91292392008-07-30 17:42:47 +0000202 if (vni->def != ~0U && vni->def != ~1U) {
Owen Anderson788d0412008-08-06 18:35:45 +0000203 unsigned index = vni->def / InstrSlots::NUM;
204 unsigned offset = vni->def % InstrSlots::NUM;
Owen Anderson91292392008-07-30 17:42:47 +0000205 if (offset == InstrSlots::LOAD) {
206 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000207 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000208 // Take the pair containing the index
209 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000210 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000211
Owen Anderson91292392008-07-30 17:42:47 +0000212 vni->def = getMBBStartIdx(J->second);
213 } else {
214 vni->def = mi2iMap_[OldI2MI[index]] + offset;
215 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000216 }
Owen Anderson745825f42008-05-28 22:40:08 +0000217
Owen Anderson7eec0c22008-05-29 23:01:22 +0000218 // Remap the VNInfo kill indices, which works the same as
219 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000220 for (size_t i = 0; i < vni->kills.size(); ++i) {
Owen Anderson9382b932008-07-30 00:22:56 +0000221 // PHI kills don't need to be remapped.
222 if (!vni->kills[i]) continue;
223
Owen Anderson788d0412008-08-06 18:35:45 +0000224 unsigned index = (vni->kills[i]-1) / InstrSlots::NUM;
225 unsigned offset = vni->kills[i] % InstrSlots::NUM;
Owen Anderson309c6162008-09-30 22:51:54 +0000226 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000227 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000228 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000229 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000230
Owen Anderson788d0412008-08-06 18:35:45 +0000231 vni->kills[i] = getMBBEndIdx(I->second);
Owen Anderson7fbad272008-07-23 21:37:49 +0000232 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000233 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000234 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
235
236 if (index != OldI2MI.size())
237 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
238 (idx == index ? offset : 0);
239 else
240 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Owen Anderson7eec0c22008-05-29 23:01:22 +0000241 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000242 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000243 }
Owen Anderson788d0412008-08-06 18:35:45 +0000244 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000245}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000246
Lang Hamesf41538d2009-06-02 16:53:25 +0000247void LiveIntervals::scaleNumbering(int factor) {
248 // Need to
249 // * scale MBB begin and end points
250 // * scale all ranges.
251 // * Update VNI structures.
252 // * Scale instruction numberings
253
254 // Scale the MBB indices.
255 Idx2MBBMap.clear();
256 for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end();
257 MBB != MBBE; ++MBB) {
258 std::pair<unsigned, unsigned> &mbbIndices = MBB2IdxMap[MBB->getNumber()];
259 mbbIndices.first = InstrSlots::scale(mbbIndices.first, factor);
260 mbbIndices.second = InstrSlots::scale(mbbIndices.second, factor);
261 Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB));
262 }
263 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
264
265 // Scale the intervals.
266 for (iterator LI = begin(), LE = end(); LI != LE; ++LI) {
267 LI->second->scaleNumbering(factor);
268 }
269
270 // Scale MachineInstrs.
271 Mi2IndexMap oldmi2iMap = mi2iMap_;
272 unsigned highestSlot = 0;
273 for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end();
274 MI != ME; ++MI) {
275 unsigned newSlot = InstrSlots::scale(MI->second, factor);
276 mi2iMap_[MI->first] = newSlot;
277 highestSlot = std::max(highestSlot, newSlot);
278 }
279
280 i2miMap_.clear();
281 i2miMap_.resize(highestSlot + 1);
282 for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end();
283 MI != ME; ++MI) {
284 i2miMap_[MI->second] = MI->first;
285 }
286
287}
288
289
Owen Anderson80b3ce62008-05-28 20:54:50 +0000290/// runOnMachineFunction - Register allocate the whole function
291///
292bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
293 mf_ = &fn;
294 mri_ = &mf_->getRegInfo();
295 tm_ = &fn.getTarget();
296 tri_ = tm_->getRegisterInfo();
297 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000298 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000299 lv_ = &getAnalysis<LiveVariables>();
300 allocatableRegs_ = tri_->getAllocatableSet(fn);
301
302 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000304
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000305 numIntervals += getNumIntervals();
306
Chris Lattner70ca3582004-09-30 15:59:17 +0000307 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000309}
310
Chris Lattner70ca3582004-09-30 15:59:17 +0000311/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000312void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000313 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000314 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000315 I->second->print(O, tri_);
Evan Cheng3f32d652008-06-04 09:18:41 +0000316 O << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000317 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000318
319 O << "********** MACHINEINSTRS **********\n";
320 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
321 mbbi != mbbe; ++mbbi) {
322 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
323 for (MachineBasicBlock::iterator mii = mbbi->begin(),
324 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000325 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000326 }
327 }
328}
329
Evan Chengc92da382007-11-03 07:20:12 +0000330/// conflictsWithPhysRegDef - Returns true if the specified register
331/// is defined during the duration of the specified interval.
332bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
333 VirtRegMap &vrm, unsigned reg) {
334 for (LiveInterval::Ranges::const_iterator
335 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
336 for (unsigned index = getBaseIndex(I->start),
337 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
338 index += InstrSlots::NUM) {
339 // skip deleted instructions
340 while (index != end && !getInstructionFromIndex(index))
341 index += InstrSlots::NUM;
342 if (index == end) break;
343
344 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000345 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
346 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000347 if (SrcReg == li.reg || DstReg == li.reg)
348 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000349 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
350 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000351 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000352 continue;
353 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000354 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000355 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000356 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000357 if (!vrm.hasPhys(PhysReg))
358 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000359 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000360 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000361 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000362 return true;
363 }
364 }
365 }
366
367 return false;
368}
369
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000370/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
371/// it can check use as well.
372bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
373 unsigned Reg, bool CheckUse,
374 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
375 for (LiveInterval::Ranges::const_iterator
376 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
377 for (unsigned index = getBaseIndex(I->start),
378 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
379 index += InstrSlots::NUM) {
380 // Skip deleted instructions.
381 MachineInstr *MI = 0;
382 while (index != end) {
383 MI = getInstructionFromIndex(index);
384 if (MI)
385 break;
386 index += InstrSlots::NUM;
387 }
388 if (index == end) break;
389
390 if (JoinedCopies.count(MI))
391 continue;
392 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
393 MachineOperand& MO = MI->getOperand(i);
394 if (!MO.isReg())
395 continue;
396 if (MO.isUse() && !CheckUse)
397 continue;
398 unsigned PhysReg = MO.getReg();
399 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
400 continue;
401 if (tri_->isSubRegister(Reg, PhysReg))
402 return true;
403 }
404 }
405 }
406
407 return false;
408}
409
410
Evan Cheng549f27d32007-08-13 23:45:17 +0000411void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000412 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000413 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000414 else
415 cerr << "%reg" << reg;
416}
417
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000418void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000419 MachineBasicBlock::iterator mi,
Owen Anderson6b098de2008-06-25 23:39:39 +0000420 unsigned MIIdx, MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000421 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000422 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000423 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000424 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000425
Evan Cheng419852c2008-04-03 16:39:43 +0000426 if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
427 DOUT << "is a implicit_def\n";
428 return;
429 }
430
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000431 // Virtual registers may be defined multiple times (due to phi
432 // elimination and 2-addr elimination). Much of what we do only has to be
433 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000434 // time we see a vreg.
435 if (interval.empty()) {
436 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000437 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000438 // Earlyclobbers move back one.
439 if (MO.isEarlyClobber())
440 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000441 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000442 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000443 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000444 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000445 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000446 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000447 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000448 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000449 // Earlyclobbers move back one.
Evan Chengc8d044e2008-02-15 18:24:29 +0000450 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000451
452 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000453
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000454 // Loop over all of the blocks that the vreg is defined in. There are
455 // two cases we have to handle here. The most common case is a vreg
456 // whose lifetime is contained within a basic block. In this case there
457 // will be a single kill, in MBB, which comes after the definition.
458 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
459 // FIXME: what about dead vars?
460 unsigned killIdx;
461 if (vi.Kills[0] != mi)
462 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
463 else
464 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000465
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 // If the kill happens after the definition, we have an intra-block
467 // live range.
468 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000469 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000471 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000472 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000473 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000474 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000475 return;
476 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000477 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000478
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000479 // The other case we handle is when a virtual register lives to the end
480 // of the defining block, potentially live across some blocks, then is
481 // live into some number of blocks, but gets killed. Start by adding a
482 // range that goes from this definition to the end of the defining block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000483 LiveRange NewLR(defIndex, getMBBEndIdx(mbb)+1, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000484 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 interval.addRange(NewLR);
486
487 // Iterate over all of the blocks that the variable is completely
488 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
489 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000490 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
491 E = vi.AliveBlocks.end(); I != E; ++I) {
492 LiveRange LR(getMBBStartIdx(*I),
493 getMBBEndIdx(*I)+1, // MBB ends at -1.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000494 ValNo);
495 interval.addRange(LR);
496 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000497 }
498
499 // Finally, this virtual register is live from the start of any killing
500 // block to the 'use' slot of the killing instruction.
501 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
502 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000503 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000504 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000505 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000506 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000507 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000508 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000509 }
510
511 } else {
512 // If this is the second time we see a virtual register definition, it
513 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000514 // the result of two address elimination, then the vreg is one of the
515 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000516 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000517 // If this is a two-address definition, then we have already processed
518 // the live range. The only problem is that we didn't realize there
519 // are actually two values in the live interval. Because of this we
520 // need to take the LiveRegion that defines this register and split it
521 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000522 assert(interval.containsOneValue());
523 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000524 unsigned RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000525 if (MO.isEarlyClobber())
526 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000527
Evan Cheng4f8ff162007-08-11 00:59:19 +0000528 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000529 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000530
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000531 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000532 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000533 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000534
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000535 // Two-address vregs should always only be redefined once. This means
536 // that at this point, there should be exactly one value number in it.
537 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
538
Chris Lattner91725b72006-08-31 05:54:43 +0000539 // The new value number (#1) is defined by the instruction we claimed
540 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000541 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
542 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000543
Chris Lattner91725b72006-08-31 05:54:43 +0000544 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000545 OldValNo->def = RedefIndex;
546 OldValNo->copy = 0;
Evan Chengfb112882009-03-23 08:01:15 +0000547 if (MO.isEarlyClobber())
548 OldValNo->redefByEC = true;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000549
550 // Add the new live interval which replaces the range for the input copy.
551 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000552 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000553 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000554 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000555
556 // If this redefinition is dead, we need to add a dummy unit live
557 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000558 if (MO.isDead())
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000559 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000560
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000561 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000562 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000563
564 } else {
565 // Otherwise, this must be because of phi elimination. If this is the
566 // first redefinition of the vreg that we have seen, go back and change
567 // the live range in the PHI block to be a different value number.
568 if (interval.containsOneValue()) {
569 assert(vi.Kills.size() == 1 &&
570 "PHI elimination vreg should have one kill, the PHI itself!");
571
572 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000573 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000574 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000575 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000576 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000577 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000578 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000579 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000580 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000581 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000582
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000583 // Replace the interval with one of a NEW value number. Note that this
584 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000585 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000586 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000587 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000588 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000589 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 }
591
592 // In the case of PHI elimination, each variable definition is only
593 // live until the end of the block. We've already taken care of the
594 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000595 unsigned defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000596 if (MO.isEarlyClobber())
597 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000598
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000599 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000600 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000601 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000602 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000603 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000604 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000605 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000606 CopyMI = mi;
607 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000608
Owen Anderson7fbad272008-07-23 21:37:49 +0000609 unsigned killIndex = getMBBEndIdx(mbb) + 1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000610 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000611 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000612 interval.addKill(ValNo, killIndex);
613 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000614 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000615 }
616 }
617
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000618 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000619}
620
Chris Lattnerf35fef72004-07-23 21:24:19 +0000621void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000622 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000623 unsigned MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000624 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000625 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000626 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000627 // A physical register cannot be live across basic block, so its
628 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000629 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000630
Chris Lattner6b128bd2006-09-03 08:07:11 +0000631 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000632 unsigned start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000633 // Earlyclobbers move back one.
634 if (MO.isEarlyClobber())
635 start = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000636 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000637
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000638 // If it is not used after definition, it is considered dead at
639 // the instruction defining it. Hence its interval is:
640 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000641 if (MO.isDead()) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000642 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000643 end = start + 1;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000644 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000645 }
646
647 // If it is not dead on definition, it must be killed by a
648 // subsequent instruction. Hence its interval is:
649 // [defSlot(def), useSlot(kill)+1)
Owen Anderson7fbad272008-07-23 21:37:49 +0000650 baseIndex += InstrSlots::NUM;
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000651 while (++mi != MBB->end()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000652 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
653 getInstructionFromIndex(baseIndex) == 0)
654 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000655 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000656 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000657 end = getUseIndex(baseIndex) + 1;
658 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000659 } else {
660 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
661 if (DefIdx != -1) {
662 if (mi->isRegTiedToUseOperand(DefIdx)) {
663 // Two-address instruction.
664 end = getDefIndex(baseIndex);
665 if (mi->getOperand(DefIdx).isEarlyClobber())
666 end = getUseIndex(baseIndex);
667 } else {
668 // Another instruction redefines the register before it is ever read.
669 // Then the register is essentially dead at the instruction that defines
670 // it. Hence its interval is:
671 // [defSlot(def), defSlot(def)+1)
672 DOUT << " dead";
673 end = start + 1;
674 }
675 goto exit;
676 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000677 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000678
679 baseIndex += InstrSlots::NUM;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000680 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000681
682 // The only case we should have a dead physreg here without a killing or
683 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000684 // and never used. Another possible case is the implicit use of the
685 // physical register has been deleted by two-address pass.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000686 end = start + 1;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000687
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000688exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000689 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000690
Evan Cheng24a3cc42007-04-25 07:30:23 +0000691 // Already exists? Extend old live interval.
692 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000693 bool Extend = OldLR != interval.end();
694 VNInfo *ValNo = Extend
Evan Chengc8d044e2008-02-15 18:24:29 +0000695 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000696 if (MO.isEarlyClobber() && Extend)
697 ValNo->redefByEC = true;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000698 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000699 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000700 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000701 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000702}
703
Chris Lattnerf35fef72004-07-23 21:24:19 +0000704void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
705 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000706 unsigned MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000707 MachineOperand& MO,
708 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000709 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000710 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000711 getOrCreateInterval(MO.getReg()));
712 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000713 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000714 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000715 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000716 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000717 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000718 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000719 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000720 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000721 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000722 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000723 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000724 // If MI also modifies the sub-register explicitly, avoid processing it
725 // more than once. Do not pass in TRI here so it checks for exact match.
726 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000727 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000728 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000729 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000730}
731
Evan Chengb371f452007-02-19 21:49:54 +0000732void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000733 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000734 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000735 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
736
737 // Look for kills, if it reaches a def before it's killed, then it shouldn't
738 // be considered a livein.
739 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000740 unsigned baseIndex = MIIdx;
741 unsigned start = baseIndex;
Owen Anderson99500ae2008-09-15 22:00:38 +0000742 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
743 getInstructionFromIndex(baseIndex) == 0)
744 baseIndex += InstrSlots::NUM;
745 unsigned end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000746 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000747
Evan Chengb371f452007-02-19 21:49:54 +0000748 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000749 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000750 DOUT << " killed";
751 end = getUseIndex(baseIndex) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000752 SeenDefUse = true;
Evan Chengb371f452007-02-19 21:49:54 +0000753 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000754 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000755 // Another instruction redefines the register before it is ever read.
756 // Then the register is essentially dead at the instruction that defines
757 // it. Hence its interval is:
758 // [defSlot(def), defSlot(def)+1)
759 DOUT << " dead";
760 end = getDefIndex(start) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000761 SeenDefUse = true;
Evan Chengb371f452007-02-19 21:49:54 +0000762 goto exit;
763 }
764
765 baseIndex += InstrSlots::NUM;
766 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000767 if (mi != MBB->end()) {
768 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
769 getInstructionFromIndex(baseIndex) == 0)
770 baseIndex += InstrSlots::NUM;
771 }
Evan Chengb371f452007-02-19 21:49:54 +0000772 }
773
774exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000775 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000776 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000777 if (isAlias) {
778 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000779 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000780 } else {
781 DOUT << " live through";
782 end = baseIndex;
783 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000784 }
785
Owen Anderson99500ae2008-09-15 22:00:38 +0000786 LiveRange LR(start, end, interval.getNextValue(~0U, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000787 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000788 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000789 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000790}
791
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000792/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000793/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000794/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000795/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000796void LiveIntervals::computeIntervals() {
Dale Johannesen91aac102008-09-17 21:13:11 +0000797
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000798 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
799 << "********** Function: "
800 << ((Value*)mf_->getFunction())->getName() << '\n';
Owen Anderson7fbad272008-07-23 21:37:49 +0000801
Chris Lattner428b92e2006-09-15 03:57:23 +0000802 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
803 MBBI != E; ++MBBI) {
804 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000805 // Track the index of the current machine instr.
806 unsigned MIIndex = getMBBStartIdx(MBB);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000807 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000808
Chris Lattner428b92e2006-09-15 03:57:23 +0000809 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000810
Dan Gohmancb406c22007-10-03 19:26:29 +0000811 // Create intervals for live-ins to this BB first.
812 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
813 LE = MBB->livein_end(); LI != LE; ++LI) {
814 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
815 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000816 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000817 if (!hasInterval(*AS))
818 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
819 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000820 }
821
Owen Anderson99500ae2008-09-15 22:00:38 +0000822 // Skip over empty initial indices.
823 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
824 getInstructionFromIndex(MIIndex) == 0)
825 MIIndex += InstrSlots::NUM;
826
Chris Lattner428b92e2006-09-15 03:57:23 +0000827 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000828 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000829
Evan Cheng438f7bc2006-11-10 08:43:01 +0000830 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000831 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
832 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000833 // handle register defs - build intervals
Dan Gohmand735b802008-10-03 15:45:36 +0000834 if (MO.isReg() && MO.getReg() && MO.isDef()) {
Evan Chengef0732d2008-07-10 07:35:43 +0000835 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Dale Johannesen91aac102008-09-17 21:13:11 +0000836 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000837 }
Evan Cheng99fe34b2008-10-18 05:18:55 +0000838
839 // Skip over the empty slots after each instruction.
840 unsigned Slots = MI->getDesc().getNumDefs();
841 if (Slots == 0)
842 Slots = 1;
843 MIIndex += InstrSlots::NUM * Slots;
Owen Anderson7fbad272008-07-23 21:37:49 +0000844
845 // Skip over empty indices.
846 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
847 getInstructionFromIndex(MIIndex) == 0)
848 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000849 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000850 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000851}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000852
Evan Chengd0e32c52008-10-29 05:06:14 +0000853bool LiveIntervals::findLiveInMBBs(unsigned Start, unsigned End,
Evan Chenga5bfc972007-10-17 06:53:44 +0000854 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000855 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +0000856 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +0000857
858 bool ResVal = false;
859 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +0000860 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +0000861 break;
862 MBBs.push_back(I->second);
863 ResVal = true;
864 ++I;
865 }
866 return ResVal;
867}
868
Evan Chengd0e32c52008-10-29 05:06:14 +0000869bool LiveIntervals::findReachableMBBs(unsigned Start, unsigned End,
870 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
871 std::vector<IdxMBBPair>::const_iterator I =
872 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
873
874 bool ResVal = false;
875 while (I != Idx2MBBMap.end()) {
876 if (I->first > End)
877 break;
878 MachineBasicBlock *MBB = I->second;
879 if (getMBBEndIdx(MBB) > End)
880 break;
881 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
882 SE = MBB->succ_end(); SI != SE; ++SI)
883 MBBs.push_back(*SI);
884 ResVal = true;
885 ++I;
886 }
887 return ResVal;
888}
889
Owen Anderson03857b22008-08-13 21:49:13 +0000890LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000891 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000892 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000893}
Evan Chengf2fbca62007-11-12 06:35:08 +0000894
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000895/// dupInterval - Duplicate a live interval. The caller is responsible for
896/// managing the allocated memory.
897LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
898 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000899 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000900 return NewLI;
901}
902
Evan Chengc8d044e2008-02-15 18:24:29 +0000903/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
904/// copy field and returns the source register that defines it.
905unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
906 if (!VNI->copy)
907 return 0;
908
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000909 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
910 // If it's extracting out of a physical register, return the sub-register.
911 unsigned Reg = VNI->copy->getOperand(1).getReg();
912 if (TargetRegisterInfo::isPhysicalRegister(Reg))
913 Reg = tri_->getSubReg(Reg, VNI->copy->getOperand(2).getImm());
914 return Reg;
Dan Gohman97121ba2009-04-08 00:15:30 +0000915 } else if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
916 VNI->copy->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
Evan Cheng7e073ba2008-04-09 20:57:25 +0000917 return VNI->copy->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000918
Evan Cheng04ee5a12009-01-20 19:12:24 +0000919 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
920 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000921 return SrcReg;
922 assert(0 && "Unrecognized copy instruction!");
923 return 0;
924}
Evan Chengf2fbca62007-11-12 06:35:08 +0000925
926//===----------------------------------------------------------------------===//
927// Register allocator hooks.
928//
929
Evan Chengd70dbb52008-02-22 09:24:50 +0000930/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
931/// allow one) virtual register operand, then its uses are implicitly using
932/// the register. Returns the virtual register.
933unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
934 MachineInstr *MI) const {
935 unsigned RegOp = 0;
936 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
937 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000938 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000939 continue;
940 unsigned Reg = MO.getReg();
941 if (Reg == 0 || Reg == li.reg)
942 continue;
943 // FIXME: For now, only remat MI with at most one register operand.
944 assert(!RegOp &&
945 "Can't rematerialize instruction with multiple register operand!");
946 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000947#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000948 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000949#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000950 }
951 return RegOp;
952}
953
954/// isValNoAvailableAt - Return true if the val# of the specified interval
955/// which reaches the given instruction also reaches the specified use index.
956bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
957 unsigned UseIdx) const {
958 unsigned Index = getInstructionIndex(MI);
959 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
960 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
961 return UI != li.end() && UI->valno == ValNo;
962}
963
Evan Chengf2fbca62007-11-12 06:35:08 +0000964/// isReMaterializable - Returns true if the definition MI of the specified
965/// val# of the specified interval is re-materializable.
966bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000967 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000968 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000969 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000970 if (DisableReMat)
971 return false;
972
Evan Cheng20ccded2008-03-15 00:19:36 +0000973 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +0000974 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000975
976 int FrameIdx = 0;
977 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +0000978 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000979 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
980 // this but remember this is not safe to fold into a two-address
981 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +0000982 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +0000983 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000984
Dan Gohman6d69ba82008-07-25 00:02:30 +0000985 // If the target-specific rules don't identify an instruction as
986 // being trivially rematerializable, use some target-independent
987 // rules.
988 if (!MI->getDesc().isRematerializable() ||
989 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +0000990 if (!EnableAggressiveRemat)
991 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000992
Dan Gohman0471a792008-07-28 18:43:51 +0000993 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +0000994 // we can't analyze it.
995 const TargetInstrDesc &TID = MI->getDesc();
996 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
997 return false;
998
999 // Avoid instructions obviously unsafe for remat.
1000 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
1001 return false;
1002
1003 // If the instruction accesses memory and the memory could be non-constant,
1004 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +00001005 for (std::list<MachineMemOperand>::const_iterator
1006 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +00001007 const MachineMemOperand &MMO = *I;
1008 if (MMO.isVolatile() || MMO.isStore())
1009 return false;
1010 const Value *V = MMO.getValue();
1011 if (!V)
1012 return false;
1013 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
1014 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +00001015 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001016 } else if (!aa_->pointsToConstantMemory(V))
1017 return false;
1018 }
1019
1020 // If any of the registers accessed are non-constant, conservatively assume
1021 // the instruction is not rematerializable.
1022 unsigned ImpUse = 0;
1023 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1024 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001025 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001026 unsigned Reg = MO.getReg();
1027 if (Reg == 0)
1028 continue;
1029 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1030 return false;
1031
1032 // Only allow one def, and that in the first operand.
1033 if (MO.isDef() != (i == 0))
1034 return false;
1035
1036 // Only allow constant-valued registers.
1037 bool IsLiveIn = mri_->isLiveIn(Reg);
1038 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
1039 E = mri_->def_end();
1040
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001041 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001042 if (MO.isDef() && (next(I) != E || IsLiveIn))
1043 return false;
1044
1045 if (MO.isUse()) {
1046 // Only allow one use other register use, as that's all the
1047 // remat mechanisms support currently.
1048 if (Reg != li.reg) {
1049 if (ImpUse == 0)
1050 ImpUse = Reg;
1051 else if (Reg != ImpUse)
1052 return false;
1053 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001054 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001055 if (I != E && (next(I) != E || IsLiveIn))
1056 return false;
1057 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001058 }
1059 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001060 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001061
Dan Gohman6d69ba82008-07-25 00:02:30 +00001062 unsigned ImpUse = getReMatImplicitUse(li, MI);
1063 if (ImpUse) {
1064 const LiveInterval &ImpLi = getInterval(ImpUse);
1065 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1066 re = mri_->use_end(); ri != re; ++ri) {
1067 MachineInstr *UseMI = &*ri;
1068 unsigned UseIdx = getInstructionIndex(UseMI);
1069 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1070 continue;
1071 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1072 return false;
1073 }
Evan Chengdc377862008-09-30 15:44:16 +00001074
1075 // If a register operand of the re-materialized instruction is going to
1076 // be spilled next, then it's not legal to re-materialize this instruction.
1077 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1078 if (ImpUse == SpillIs[i]->reg)
1079 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001080 }
1081 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001082}
1083
Evan Cheng06587492008-10-24 02:05:00 +00001084/// isReMaterializable - Returns true if the definition MI of the specified
1085/// val# of the specified interval is re-materializable.
1086bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1087 const VNInfo *ValNo, MachineInstr *MI) {
1088 SmallVector<LiveInterval*, 4> Dummy1;
1089 bool Dummy2;
1090 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1091}
1092
Evan Cheng5ef3a042007-12-06 00:01:56 +00001093/// isReMaterializable - Returns true if every definition of MI of every
1094/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001095bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1096 SmallVectorImpl<LiveInterval*> &SpillIs,
1097 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001098 isLoad = false;
1099 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1100 i != e; ++i) {
1101 const VNInfo *VNI = *i;
1102 unsigned DefIdx = VNI->def;
1103 if (DefIdx == ~1U)
1104 continue; // Dead val#.
1105 // Is the def for the val# rematerializable?
1106 if (DefIdx == ~0u)
1107 return false;
1108 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
1109 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001110 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001111 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001112 return false;
1113 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001114 }
1115 return true;
1116}
1117
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001118/// FilterFoldedOps - Filter out two-address use operands. Return
1119/// true if it finds any issue with the operands that ought to prevent
1120/// folding.
1121static bool FilterFoldedOps(MachineInstr *MI,
1122 SmallVector<unsigned, 2> &Ops,
1123 unsigned &MRInfo,
1124 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001125 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001126 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1127 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001128 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001129 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001130 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001131 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001132 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001133 MRInfo |= (unsigned)VirtRegMap::isMod;
1134 else {
1135 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001136 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001137 MRInfo = VirtRegMap::isModRef;
1138 continue;
1139 }
1140 MRInfo |= (unsigned)VirtRegMap::isRef;
1141 }
1142 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001143 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001144 return false;
1145}
1146
1147
1148/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1149/// slot / to reg or any rematerialized load into ith operand of specified
1150/// MI. If it is successul, MI is updated with the newly created MI and
1151/// returns true.
1152bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1153 VirtRegMap &vrm, MachineInstr *DefMI,
1154 unsigned InstrIdx,
1155 SmallVector<unsigned, 2> &Ops,
1156 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001157 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001158 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001159 RemoveMachineInstrFromMaps(MI);
1160 vrm.RemoveMachineInstrFromMaps(MI);
1161 MI->eraseFromParent();
1162 ++numFolds;
1163 return true;
1164 }
1165
1166 // Filter the list of operand indexes that are to be folded. Abort if
1167 // any operand will prevent folding.
1168 unsigned MRInfo = 0;
1169 SmallVector<unsigned, 2> FoldOps;
1170 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1171 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001172
Evan Cheng427f4c12008-03-31 23:19:51 +00001173 // The only time it's safe to fold into a two address instruction is when
1174 // it's folding reload and spill from / into a spill stack slot.
1175 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001176 return false;
1177
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001178 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1179 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001180 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001181 // Remember this instruction uses the spill slot.
1182 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1183
Evan Chengf2fbca62007-11-12 06:35:08 +00001184 // Attempt to fold the memory reference into the instruction. If
1185 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001186 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001187 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001188 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001189 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001190 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001191 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001192 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +00001193 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
1194 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001195 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001196 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001197 return true;
1198 }
1199 return false;
1200}
1201
Evan Cheng018f9b02007-12-05 03:22:34 +00001202/// canFoldMemoryOperand - Returns true if the specified load / store
1203/// folding is possible.
1204bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001205 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001206 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001207 // Filter the list of operand indexes that are to be folded. Abort if
1208 // any operand will prevent folding.
1209 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001210 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001211 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1212 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001213
Evan Cheng3c75ba82008-04-01 21:37:32 +00001214 // It's only legal to remat for a use, not a def.
1215 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001216 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001217
Evan Chengd70dbb52008-02-22 09:24:50 +00001218 return tii_->canFoldMemoryOperand(MI, FoldOps);
1219}
1220
Evan Cheng81a03822007-11-17 00:40:40 +00001221bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1222 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1223 for (LiveInterval::Ranges::const_iterator
1224 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1225 std::vector<IdxMBBPair>::const_iterator II =
1226 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1227 if (II == Idx2MBBMap.end())
1228 continue;
1229 if (I->end > II->first) // crossing a MBB.
1230 return false;
1231 MBBs.insert(II->second);
1232 if (MBBs.size() > 1)
1233 return false;
1234 }
1235 return true;
1236}
1237
Evan Chengd70dbb52008-02-22 09:24:50 +00001238/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1239/// interval on to-be re-materialized operands of MI) with new register.
1240void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1241 MachineInstr *MI, unsigned NewVReg,
1242 VirtRegMap &vrm) {
1243 // There is an implicit use. That means one of the other operand is
1244 // being remat'ed and the remat'ed instruction has li.reg as an
1245 // use operand. Make sure we rewrite that as well.
1246 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1247 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001248 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001249 continue;
1250 unsigned Reg = MO.getReg();
1251 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1252 continue;
1253 if (!vrm.isReMaterialized(Reg))
1254 continue;
1255 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001256 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1257 if (UseMO)
1258 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001259 }
1260}
1261
Evan Chengf2fbca62007-11-12 06:35:08 +00001262/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1263/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001264bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001265rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
1266 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001267 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001268 unsigned Slot, int LdSlot,
1269 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001270 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001271 const TargetRegisterClass* rc,
1272 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001273 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001274 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001275 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001276 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001277 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001278 RestartInstruction:
1279 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1280 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001281 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001282 continue;
1283 unsigned Reg = mop.getReg();
1284 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001285 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001286 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001287 if (Reg != li.reg)
1288 continue;
1289
1290 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001291 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001292 int FoldSlot = Slot;
1293 if (DefIsReMat) {
1294 // If this is the rematerializable definition MI itself and
1295 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001296 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +00001297 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1298 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001299 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001300 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001301 MI->eraseFromParent();
1302 break;
1303 }
1304
1305 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001306 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001307 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001308 if (isLoad) {
1309 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1310 FoldSS = isLoadSS;
1311 FoldSlot = LdSlot;
1312 }
1313 }
1314
Evan Chengf2fbca62007-11-12 06:35:08 +00001315 // Scan all of the operands of this instruction rewriting operands
1316 // to use NewVReg instead of li.reg as appropriate. We do this for
1317 // two reasons:
1318 //
1319 // 1. If the instr reads the same spilled vreg multiple times, we
1320 // want to reuse the NewVReg.
1321 // 2. If the instr is a two-addr instruction, we are required to
1322 // keep the src/dst regs pinned.
1323 //
1324 // Keep track of whether we replace a use and/or def so that we can
1325 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001326
Evan Cheng81a03822007-11-17 00:40:40 +00001327 HasUse = mop.isUse();
1328 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001329 SmallVector<unsigned, 2> Ops;
1330 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001331 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001332 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001333 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001334 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001335 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001336 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001337 continue;
1338 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001339 Ops.push_back(j);
1340 HasUse |= MOj.isUse();
1341 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +00001342 }
1343 }
1344
Evan Cheng79a796c2008-07-12 01:56:02 +00001345 if (HasUse && !li.liveAt(getUseIndex(index)))
1346 // Must be defined by an implicit def. It should not be spilled. Note,
1347 // this is for correctness reason. e.g.
1348 // 8 %reg1024<def> = IMPLICIT_DEF
1349 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1350 // The live range [12, 14) are not part of the r1024 live interval since
1351 // it's defined by an implicit def. It will not conflicts with live
1352 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001353 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001354 // the INSERT_SUBREG and both target registers that would overlap.
1355 HasUse = false;
1356
David Greene26b86a02008-10-27 17:38:59 +00001357 // Create a new virtual register for the spill interval.
1358 // Create the new register now so we can map the fold instruction
1359 // to the new register so when it is unfolded we get the correct
1360 // answer.
1361 bool CreatedNewVReg = false;
1362 if (NewVReg == 0) {
1363 NewVReg = mri_->createVirtualRegister(rc);
1364 vrm.grow();
1365 CreatedNewVReg = true;
1366 }
1367
Evan Cheng9c3c2212008-06-06 07:54:39 +00001368 if (!TryFold)
1369 CanFold = false;
1370 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001371 // Do not fold load / store here if we are splitting. We'll find an
1372 // optimal point to insert a load / store later.
1373 if (!TrySplit) {
1374 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001375 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001376 // Folding the load/store can completely change the instruction in
1377 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001378
1379 if (FoldSS) {
1380 // We need to give the new vreg the same stack slot as the
1381 // spilled interval.
1382 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1383 }
1384
Evan Cheng018f9b02007-12-05 03:22:34 +00001385 HasUse = false;
1386 HasDef = false;
1387 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001388 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001389 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001390 goto RestartInstruction;
1391 }
1392 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001393 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001394 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001395 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001396 }
Evan Chengcddbb832007-11-30 21:23:43 +00001397
Evan Chengcddbb832007-11-30 21:23:43 +00001398 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001399 if (mop.isImplicit())
1400 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001401
1402 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001403 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1404 MachineOperand &mopj = MI->getOperand(Ops[j]);
1405 mopj.setReg(NewVReg);
1406 if (mopj.isImplicit())
1407 rewriteImplicitOps(li, MI, NewVReg, vrm);
1408 }
Evan Chengcddbb832007-11-30 21:23:43 +00001409
Evan Cheng81a03822007-11-17 00:40:40 +00001410 if (CreatedNewVReg) {
1411 if (DefIsReMat) {
1412 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +00001413 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001414 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001415 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001416 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001417 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001418 }
1419 if (!CanDelete || (HasUse && HasDef)) {
1420 // If this is a two-addr instruction then its use operands are
1421 // rematerializable but its def is not. It should be assigned a
1422 // stack slot.
1423 vrm.assignVirt2StackSlot(NewVReg, Slot);
1424 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001425 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001426 vrm.assignVirt2StackSlot(NewVReg, Slot);
1427 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001428 } else if (HasUse && HasDef &&
1429 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1430 // If this interval hasn't been assigned a stack slot (because earlier
1431 // def is a deleted remat def), do it now.
1432 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1433 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001434 }
1435
Evan Cheng313d4b82008-02-23 00:33:04 +00001436 // Re-matting an instruction with virtual register use. Add the
1437 // register as an implicit use on the use MI.
1438 if (DefIsReMat && ImpUse)
1439 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1440
Evan Cheng5b69eba2009-04-21 22:46:52 +00001441 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001442 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001443 if (CreatedNewVReg) {
1444 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001445 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001446 if (TrySplit)
1447 vrm.setIsSplitFromReg(NewVReg, li.reg);
1448 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001449
1450 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001451 if (CreatedNewVReg) {
1452 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1453 nI.getNextValue(~0U, 0, VNInfoAllocator));
1454 DOUT << " +" << LR;
1455 nI.addRange(LR);
1456 } else {
1457 // Extend the split live interval to this def / use.
1458 unsigned End = getUseIndex(index)+1;
1459 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1460 nI.getValNumInfo(nI.getNumValNums()-1));
1461 DOUT << " +" << LR;
1462 nI.addRange(LR);
1463 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001464 }
1465 if (HasDef) {
1466 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1467 nI.getNextValue(~0U, 0, VNInfoAllocator));
1468 DOUT << " +" << LR;
1469 nI.addRange(LR);
1470 }
Evan Cheng81a03822007-11-17 00:40:40 +00001471
Evan Chengf2fbca62007-11-12 06:35:08 +00001472 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001473 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001474 DOUT << '\n';
1475 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001476 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001477}
Evan Cheng81a03822007-11-17 00:40:40 +00001478bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001479 const VNInfo *VNI,
1480 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001481 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001482 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1483 unsigned KillIdx = VNI->kills[j];
1484 if (KillIdx > Idx && KillIdx < End)
1485 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001486 }
1487 return false;
1488}
1489
Evan Cheng063284c2008-02-21 00:34:19 +00001490/// RewriteInfo - Keep track of machine instrs that will be rewritten
1491/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001492namespace {
1493 struct RewriteInfo {
1494 unsigned Index;
1495 MachineInstr *MI;
1496 bool HasUse;
1497 bool HasDef;
1498 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1499 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1500 };
Evan Cheng063284c2008-02-21 00:34:19 +00001501
Dan Gohman844731a2008-05-13 00:00:25 +00001502 struct RewriteInfoCompare {
1503 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1504 return LHS.Index < RHS.Index;
1505 }
1506 };
1507}
Evan Cheng063284c2008-02-21 00:34:19 +00001508
Evan Chengf2fbca62007-11-12 06:35:08 +00001509void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001510rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001511 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001512 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001513 unsigned Slot, int LdSlot,
1514 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001515 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001516 const TargetRegisterClass* rc,
1517 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001518 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001519 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001520 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001521 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001522 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1523 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001524 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001525 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001526 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001527 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001528 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001529
Evan Cheng063284c2008-02-21 00:34:19 +00001530 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001531 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001532 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001533 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1534 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001535 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001536 MachineOperand &O = ri.getOperand();
1537 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001538 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001539 unsigned index = getInstructionIndex(MI);
1540 if (index < start || index >= end)
1541 continue;
Evan Cheng79a796c2008-07-12 01:56:02 +00001542 if (O.isUse() && !li.liveAt(getUseIndex(index)))
1543 // Must be defined by an implicit def. It should not be spilled. Note,
1544 // this is for correctness reason. e.g.
1545 // 8 %reg1024<def> = IMPLICIT_DEF
1546 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1547 // The live range [12, 14) are not part of the r1024 live interval since
1548 // it's defined by an implicit def. It will not conflicts with live
1549 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001550 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001551 // the INSERT_SUBREG and both target registers that would overlap.
1552 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001553 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1554 }
1555 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1556
Evan Cheng313d4b82008-02-23 00:33:04 +00001557 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001558 // Now rewrite the defs and uses.
1559 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1560 RewriteInfo &rwi = RewriteMIs[i];
1561 ++i;
1562 unsigned index = rwi.Index;
1563 bool MIHasUse = rwi.HasUse;
1564 bool MIHasDef = rwi.HasDef;
1565 MachineInstr *MI = rwi.MI;
1566 // If MI def and/or use the same register multiple times, then there
1567 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001568 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001569 while (i != e && RewriteMIs[i].MI == MI) {
1570 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001571 bool isUse = RewriteMIs[i].HasUse;
1572 if (isUse) ++NumUses;
1573 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001574 MIHasDef |= RewriteMIs[i].HasDef;
1575 ++i;
1576 }
Evan Cheng81a03822007-11-17 00:40:40 +00001577 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001578
Evan Cheng0a891ed2008-05-23 23:00:04 +00001579 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001580 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001581 // register interval's spill weight to HUGE_VALF to prevent it from
1582 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001583 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001584 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001585 }
1586
Evan Cheng063284c2008-02-21 00:34:19 +00001587 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001588 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001589 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001590 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001591 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001592 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001593 // One common case:
1594 // x = use
1595 // ...
1596 // ...
1597 // def = ...
1598 // = use
1599 // It's better to start a new interval to avoid artifically
1600 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001601 if (MIHasDef && !MIHasUse) {
1602 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001603 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001604 }
1605 }
Evan Chengcada2452007-11-28 01:28:46 +00001606 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001607
1608 bool IsNew = ThisVReg == 0;
1609 if (IsNew) {
1610 // This ends the previous live interval. If all of its def / use
1611 // can be folded, give it a low spill weight.
1612 if (NewVReg && TrySplit && AllCanFold) {
1613 LiveInterval &nI = getOrCreateInterval(NewVReg);
1614 nI.weight /= 10.0F;
1615 }
1616 AllCanFold = true;
1617 }
1618 NewVReg = ThisVReg;
1619
Evan Cheng81a03822007-11-17 00:40:40 +00001620 bool HasDef = false;
1621 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001622 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001623 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1624 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1625 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001626 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001627 if (!HasDef && !HasUse)
1628 continue;
1629
Evan Cheng018f9b02007-12-05 03:22:34 +00001630 AllCanFold &= CanFold;
1631
Evan Cheng81a03822007-11-17 00:40:40 +00001632 // Update weight of spill interval.
1633 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001634 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001635 // The spill weight is now infinity as it cannot be spilled again.
1636 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001637 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001638 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001639
1640 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001641 if (HasDef) {
1642 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001643 bool HasKill = false;
1644 if (!HasUse)
1645 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1646 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001647 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001648 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001649 if (VNI)
1650 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1651 }
Owen Anderson28998312008-08-13 22:28:50 +00001652 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001653 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001654 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001655 if (SII == SpillIdxes.end()) {
1656 std::vector<SRInfo> S;
1657 S.push_back(SRInfo(index, NewVReg, true));
1658 SpillIdxes.insert(std::make_pair(MBBId, S));
1659 } else if (SII->second.back().vreg != NewVReg) {
1660 SII->second.push_back(SRInfo(index, NewVReg, true));
1661 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001662 // If there is an earlier def and this is a two-address
1663 // instruction, then it's not possible to fold the store (which
1664 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001665 SRInfo &Info = SII->second.back();
1666 Info.index = index;
1667 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001668 }
1669 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001670 } else if (SII != SpillIdxes.end() &&
1671 SII->second.back().vreg == NewVReg &&
1672 (int)index > SII->second.back().index) {
1673 // There is an earlier def that's not killed (must be two-address).
1674 // The spill is no longer needed.
1675 SII->second.pop_back();
1676 if (SII->second.empty()) {
1677 SpillIdxes.erase(MBBId);
1678 SpillMBBs.reset(MBBId);
1679 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001680 }
1681 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001682 }
1683
1684 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001685 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001686 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001687 if (SII != SpillIdxes.end() &&
1688 SII->second.back().vreg == NewVReg &&
1689 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001690 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001691 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001692 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001693 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001694 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001695 // If we are splitting live intervals, only fold if it's the first
1696 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001697 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001698 else if (IsNew) {
1699 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001700 if (RII == RestoreIdxes.end()) {
1701 std::vector<SRInfo> Infos;
1702 Infos.push_back(SRInfo(index, NewVReg, true));
1703 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1704 } else {
1705 RII->second.push_back(SRInfo(index, NewVReg, true));
1706 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001707 RestoreMBBs.set(MBBId);
1708 }
1709 }
1710
1711 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001712 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001713 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001714 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001715
1716 if (NewVReg && TrySplit && AllCanFold) {
1717 // If all of its def / use can be folded, give it a low spill weight.
1718 LiveInterval &nI = getOrCreateInterval(NewVReg);
1719 nI.weight /= 10.0F;
1720 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001721}
1722
Evan Cheng1953d0c2007-11-29 10:12:14 +00001723bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1724 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001725 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001726 if (!RestoreMBBs[Id])
1727 return false;
1728 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1729 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1730 if (Restores[i].index == index &&
1731 Restores[i].vreg == vr &&
1732 Restores[i].canFold)
1733 return true;
1734 return false;
1735}
1736
1737void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1738 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001739 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001740 if (!RestoreMBBs[Id])
1741 return;
1742 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1743 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1744 if (Restores[i].index == index && Restores[i].vreg)
1745 Restores[i].index = -1;
1746}
Evan Cheng81a03822007-11-17 00:40:40 +00001747
Evan Cheng4cce6b42008-04-11 17:53:36 +00001748/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1749/// spilled and create empty intervals for their uses.
1750void
1751LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1752 const TargetRegisterClass* rc,
1753 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001754 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1755 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001756 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001757 MachineInstr *MI = &*ri;
1758 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001759 if (O.isDef()) {
1760 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1761 "Register def was not rewritten?");
1762 RemoveMachineInstrFromMaps(MI);
1763 vrm.RemoveMachineInstrFromMaps(MI);
1764 MI->eraseFromParent();
1765 } else {
1766 // This must be an use of an implicit_def so it's not part of the live
1767 // interval. Create a new empty live interval for it.
1768 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1769 unsigned NewVReg = mri_->createVirtualRegister(rc);
1770 vrm.grow();
1771 vrm.setIsImplicitlyDefined(NewVReg);
1772 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1773 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1774 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001775 if (MO.isReg() && MO.getReg() == li.reg)
Evan Cheng4cce6b42008-04-11 17:53:36 +00001776 MO.setReg(NewVReg);
1777 }
1778 }
Evan Cheng419852c2008-04-03 16:39:43 +00001779 }
1780}
1781
Evan Chengf2fbca62007-11-12 06:35:08 +00001782std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001783addIntervalsForSpillsFast(const LiveInterval &li,
1784 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001785 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001786 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001787
1788 std::vector<LiveInterval*> added;
1789
1790 assert(li.weight != HUGE_VALF &&
1791 "attempt to spill already spilled interval!");
1792
1793 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
1794 DEBUG(li.dump());
1795 DOUT << '\n';
1796
1797 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1798
Owen Andersona41e47a2008-08-19 22:12:11 +00001799 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1800 while (RI != mri_->reg_end()) {
1801 MachineInstr* MI = &*RI;
1802
1803 SmallVector<unsigned, 2> Indices;
1804 bool HasUse = false;
1805 bool HasDef = false;
1806
1807 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1808 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001809 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001810
1811 HasUse |= MI->getOperand(i).isUse();
1812 HasDef |= MI->getOperand(i).isDef();
1813
1814 Indices.push_back(i);
1815 }
1816
1817 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1818 Indices, true, slot, li.reg)) {
1819 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001820 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001821 vrm.assignVirt2StackSlot(NewVReg, slot);
1822
Owen Andersona41e47a2008-08-19 22:12:11 +00001823 // create a new register for this spill
1824 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001825
Owen Andersona41e47a2008-08-19 22:12:11 +00001826 // the spill weight is now infinity as it
1827 // cannot be spilled again
1828 nI.weight = HUGE_VALF;
1829
1830 // Rewrite register operands to use the new vreg.
1831 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1832 E = Indices.end(); I != E; ++I) {
1833 MI->getOperand(*I).setReg(NewVReg);
1834
1835 if (MI->getOperand(*I).isUse())
1836 MI->getOperand(*I).setIsKill(true);
1837 }
1838
1839 // Fill in the new live interval.
1840 unsigned index = getInstructionIndex(MI);
1841 if (HasUse) {
1842 LiveRange LR(getLoadIndex(index), getUseIndex(index),
1843 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1844 DOUT << " +" << LR;
1845 nI.addRange(LR);
1846 vrm.addRestorePoint(NewVReg, MI);
1847 }
1848 if (HasDef) {
1849 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1850 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1851 DOUT << " +" << LR;
1852 nI.addRange(LR);
1853 vrm.addSpillPoint(NewVReg, true, MI);
1854 }
1855
Owen Anderson17197312008-08-18 23:41:04 +00001856 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001857
Owen Andersona41e47a2008-08-19 22:12:11 +00001858 DOUT << "\t\t\t\tadded new interval: ";
1859 DEBUG(nI.dump());
1860 DOUT << '\n';
Owen Andersona41e47a2008-08-19 22:12:11 +00001861 }
Owen Anderson9a032932008-08-18 21:20:32 +00001862
Owen Anderson9a032932008-08-18 21:20:32 +00001863
Owen Andersona41e47a2008-08-19 22:12:11 +00001864 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001865 }
Owen Andersond6664312008-08-18 18:05:32 +00001866
1867 return added;
1868}
1869
1870std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001871addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001872 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001873 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001874
1875 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001876 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001877
Evan Chengf2fbca62007-11-12 06:35:08 +00001878 assert(li.weight != HUGE_VALF &&
1879 "attempt to spill already spilled interval!");
1880
1881 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001882 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001883 DOUT << '\n';
1884
Evan Cheng72eeb942008-12-05 17:00:16 +00001885 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001886 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001887 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001888 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001889 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1890 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001891 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001892 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001893
1894 unsigned NumValNums = li.getNumValNums();
1895 SmallVector<MachineInstr*, 4> ReMatDefs;
1896 ReMatDefs.resize(NumValNums, NULL);
1897 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1898 ReMatOrigDefs.resize(NumValNums, NULL);
1899 SmallVector<int, 4> ReMatIds;
1900 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1901 BitVector ReMatDelete(NumValNums);
1902 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1903
Evan Cheng81a03822007-11-17 00:40:40 +00001904 // Spilling a split live interval. It cannot be split any further. Also,
1905 // it's also guaranteed to be a single val# / range interval.
1906 if (vrm.getPreSplitReg(li.reg)) {
1907 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001908 // Unset the split kill marker on the last use.
1909 unsigned KillIdx = vrm.getKillPoint(li.reg);
1910 if (KillIdx) {
1911 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1912 assert(KillMI && "Last use disappeared?");
1913 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1914 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001915 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001916 }
Evan Chengadf85902007-12-05 09:51:10 +00001917 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001918 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1919 Slot = vrm.getStackSlot(li.reg);
1920 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1921 MachineInstr *ReMatDefMI = DefIsReMat ?
1922 vrm.getReMaterializedMI(li.reg) : NULL;
1923 int LdSlot = 0;
1924 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1925 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001926 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001927 bool IsFirstRange = true;
1928 for (LiveInterval::Ranges::const_iterator
1929 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1930 // If this is a split live interval with multiple ranges, it means there
1931 // are two-address instructions that re-defined the value. Only the
1932 // first def can be rematerialized!
1933 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001934 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001935 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1936 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001937 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001938 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001939 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001940 } else {
1941 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1942 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001943 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001944 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001945 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001946 }
1947 IsFirstRange = false;
1948 }
Evan Cheng419852c2008-04-03 16:39:43 +00001949
Evan Cheng4cce6b42008-04-11 17:53:36 +00001950 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001951 return NewLIs;
1952 }
1953
1954 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001955 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1956 TrySplit = false;
1957 if (TrySplit)
1958 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001959 bool NeedStackSlot = false;
1960 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1961 i != e; ++i) {
1962 const VNInfo *VNI = *i;
1963 unsigned VN = VNI->id;
1964 unsigned DefIdx = VNI->def;
1965 if (DefIdx == ~1U)
1966 continue; // Dead val#.
1967 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001968 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1969 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001970 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001971 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001972 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001973 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001974 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001975 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
1976 ClonedMIs.push_back(Clone);
1977 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001978
1979 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001980 if (VNI->hasPHIKill) {
1981 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001982 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001983 CanDelete = false;
1984 // Need a stack slot if there is any live range where uses cannot be
1985 // rematerialized.
1986 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001987 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001988 if (CanDelete)
1989 ReMatDelete.set(VN);
1990 } else {
1991 // Need a stack slot if there is any live range where uses cannot be
1992 // rematerialized.
1993 NeedStackSlot = true;
1994 }
1995 }
1996
1997 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001998 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1999 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
2000 Slot = vrm.assignVirt2StackSlot(li.reg);
2001
2002 // This case only occurs when the prealloc splitter has already assigned
2003 // a stack slot to this vreg.
2004 else
2005 Slot = vrm.getStackSlot(li.reg);
2006 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002007
2008 // Create new intervals and rewrite defs and uses.
2009 for (LiveInterval::Ranges::const_iterator
2010 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00002011 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
2012 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
2013 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00002014 bool CanDelete = ReMatDelete[I->valno->id];
2015 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00002016 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00002017 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002018 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00002019 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002020 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002021 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002022 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002023 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00002024 }
2025
Evan Cheng0cbb1162007-11-29 01:06:25 +00002026 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00002027 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002028 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002029 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00002030 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002031
Evan Chengb50bb8c2007-12-05 08:16:32 +00002032 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002033 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002034 if (NeedStackSlot) {
2035 int Id = SpillMBBs.find_first();
2036 while (Id != -1) {
2037 std::vector<SRInfo> &spills = SpillIdxes[Id];
2038 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
2039 int index = spills[i].index;
2040 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002041 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002042 bool isReMat = vrm.isReMaterialized(VReg);
2043 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002044 bool CanFold = false;
2045 bool FoundUse = false;
2046 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002047 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002048 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002049 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2050 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002051 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002052 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002053
2054 Ops.push_back(j);
2055 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002056 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002057 if (isReMat ||
2058 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2059 RestoreMBBs, RestoreIdxes))) {
2060 // MI has two-address uses of the same register. If the use
2061 // isn't the first and only use in the BB, then we can't fold
2062 // it. FIXME: Move this to rewriteInstructionsForSpills.
2063 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002064 break;
2065 }
Evan Chengaee4af62007-12-02 08:30:39 +00002066 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002067 }
2068 }
2069 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002070 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002071 if (CanFold && !Ops.empty()) {
2072 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002073 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002074 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002075 // Also folded uses, do not issue a load.
2076 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00002077 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
2078 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002079 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002080 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002081 }
2082
Evan Cheng7e073ba2008-04-09 20:57:25 +00002083 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002084 if (!Folded) {
2085 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2086 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002087 if (!MI->registerDefIsDead(nI.reg))
2088 // No need to spill a dead def.
2089 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002090 if (isKill)
2091 AddedKill.insert(&nI);
2092 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002093 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002094 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002095 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002096 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002097
Evan Cheng1953d0c2007-11-29 10:12:14 +00002098 int Id = RestoreMBBs.find_first();
2099 while (Id != -1) {
2100 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2101 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
2102 int index = restores[i].index;
2103 if (index == -1)
2104 continue;
2105 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002106 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002107 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002108 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002109 bool CanFold = false;
2110 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002111 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002112 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002113 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2114 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002115 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002116 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002117
Evan Cheng0cbb1162007-11-29 01:06:25 +00002118 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002119 // If this restore were to be folded, it would have been folded
2120 // already.
2121 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002122 break;
2123 }
Evan Chengaee4af62007-12-02 08:30:39 +00002124 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002125 }
2126 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002127
2128 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002129 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002130 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002131 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002132 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2133 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002134 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2135 int LdSlot = 0;
2136 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2137 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002138 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002139 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2140 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002141 if (!Folded) {
2142 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2143 if (ImpUse) {
2144 // Re-matting an instruction with virtual register use. Add the
2145 // register as an implicit use on the use MI and update the register
2146 // interval's spill weight to HUGE_VALF to prevent it from being
2147 // spilled.
2148 LiveInterval &ImpLi = getInterval(ImpUse);
2149 ImpLi.weight = HUGE_VALF;
2150 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2151 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002152 }
Evan Chengaee4af62007-12-02 08:30:39 +00002153 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002154 }
2155 // If folding is not possible / failed, then tell the spiller to issue a
2156 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002157 if (Folded)
2158 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002159 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002160 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002161 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002162 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002163 }
2164
Evan Chengb50bb8c2007-12-05 08:16:32 +00002165 // Finalize intervals: add kills, finalize spill weights, and filter out
2166 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002167 std::vector<LiveInterval*> RetNewLIs;
2168 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2169 LiveInterval *LI = NewLIs[i];
2170 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002171 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002172 if (!AddedKill.count(LI)) {
2173 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00002174 unsigned LastUseIdx = getBaseIndex(LR->end);
2175 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002176 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002177 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002178 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002179 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002180 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002181 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002182 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002183 RetNewLIs.push_back(LI);
2184 }
2185 }
Evan Cheng81a03822007-11-17 00:40:40 +00002186
Evan Cheng4cce6b42008-04-11 17:53:36 +00002187 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002188 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002189}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002190
2191/// hasAllocatableSuperReg - Return true if the specified physical register has
2192/// any super register that's allocatable.
2193bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2194 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2195 if (allocatableRegs_[*AS] && hasInterval(*AS))
2196 return true;
2197 return false;
2198}
2199
2200/// getRepresentativeReg - Find the largest super register of the specified
2201/// physical register.
2202unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2203 // Find the largest super-register that is allocatable.
2204 unsigned BestReg = Reg;
2205 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2206 unsigned SuperReg = *AS;
2207 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2208 BestReg = SuperReg;
2209 break;
2210 }
2211 }
2212 return BestReg;
2213}
2214
2215/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2216/// specified interval that conflicts with the specified physical register.
2217unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2218 unsigned PhysReg) const {
2219 unsigned NumConflicts = 0;
2220 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2221 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2222 E = mri_->reg_end(); I != E; ++I) {
2223 MachineOperand &O = I.getOperand();
2224 MachineInstr *MI = O.getParent();
2225 unsigned Index = getInstructionIndex(MI);
2226 if (pli.liveAt(Index))
2227 ++NumConflicts;
2228 }
2229 return NumConflicts;
2230}
2231
2232/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002233/// around all defs and uses of the specified interval. Return true if it
2234/// was able to cut its interval.
2235bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002236 unsigned PhysReg, VirtRegMap &vrm) {
2237 unsigned SpillReg = getRepresentativeReg(PhysReg);
2238
2239 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2240 // If there are registers which alias PhysReg, but which are not a
2241 // sub-register of the chosen representative super register. Assert
2242 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002243 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002244 tri_->isSuperRegister(*AS, SpillReg));
2245
Evan Cheng2824a652009-03-23 18:24:37 +00002246 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002247 LiveInterval &pli = getInterval(SpillReg);
2248 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2249 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2250 E = mri_->reg_end(); I != E; ++I) {
2251 MachineOperand &O = I.getOperand();
2252 MachineInstr *MI = O.getParent();
2253 if (SeenMIs.count(MI))
2254 continue;
2255 SeenMIs.insert(MI);
2256 unsigned Index = getInstructionIndex(MI);
2257 if (pli.liveAt(Index)) {
2258 vrm.addEmergencySpill(SpillReg, MI);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002259 unsigned StartIdx = getLoadIndex(Index);
2260 unsigned EndIdx = getStoreIndex(Index)+1;
Evan Cheng2824a652009-03-23 18:24:37 +00002261 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002262 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002263 Cut = true;
2264 } else {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002265 cerr << "Ran out of registers during register allocation!\n";
2266 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
2267 cerr << "Please check your inline asm statement for invalid "
2268 << "constraints:\n";
2269 MI->print(cerr.stream(), tm_);
2270 }
2271 exit(1);
2272 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002273 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2274 if (!hasInterval(*AS))
2275 continue;
2276 LiveInterval &spli = getInterval(*AS);
2277 if (spli.liveAt(Index))
2278 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2279 }
2280 }
2281 }
Evan Cheng2824a652009-03-23 18:24:37 +00002282 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002283}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002284
2285LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
2286 MachineInstr* startInst) {
2287 LiveInterval& Interval = getOrCreateInterval(reg);
2288 VNInfo* VN = Interval.getNextValue(
2289 getInstructionIndex(startInst) + InstrSlots::DEF,
2290 startInst, getVNInfoAllocator());
2291 VN->hasPHIKill = true;
2292 VN->kills.push_back(getMBBEndIdx(startInst->getParent()));
2293 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
2294 getMBBEndIdx(startInst->getParent()) + 1, VN);
2295 Interval.addRange(LR);
2296
2297 return LR;
2298}