blob: 833173f244066c16272871f1c14abd01c83be414 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
35#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000704 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000705 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706}
707
708/// getRoot - Return the current virtual root of the Selection DAG,
709/// flushing any PendingLoad items. This must be done before emitting
710/// a store or any other node that may need to be ordered after any
711/// prior load instructions.
712///
Dan Gohman2048b852009-11-23 18:04:58 +0000713SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 if (PendingLoads.empty())
715 return DAG.getRoot();
716
717 if (PendingLoads.size() == 1) {
718 SDValue Root = PendingLoads[0];
719 DAG.setRoot(Root);
720 PendingLoads.clear();
721 return Root;
722 }
723
724 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 &PendingLoads[0], PendingLoads.size());
727 PendingLoads.clear();
728 DAG.setRoot(Root);
729 return Root;
730}
731
732/// getControlRoot - Similar to getRoot, but instead of flushing all the
733/// PendingLoad items, flush all the PendingExports items. It is necessary
734/// to do this before emitting a terminator instruction.
735///
Dan Gohman2048b852009-11-23 18:04:58 +0000736SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 SDValue Root = DAG.getRoot();
738
739 if (PendingExports.empty())
740 return Root;
741
742 // Turn all of the CopyToReg chains into one factored node.
743 if (Root.getOpcode() != ISD::EntryToken) {
744 unsigned i = 0, e = PendingExports.size();
745 for (; i != e; ++i) {
746 assert(PendingExports[i].getNode()->getNumOperands() > 1);
747 if (PendingExports[i].getNode()->getOperand(0) == Root)
748 break; // Don't add the root if we already indirectly depend on it.
749 }
750
751 if (i == e)
752 PendingExports.push_back(Root);
753 }
754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000756 &PendingExports[0],
757 PendingExports.size());
758 PendingExports.clear();
759 DAG.setRoot(Root);
760 return Root;
761}
762
Bill Wendling4533cac2010-01-28 21:51:40 +0000763void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
764 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
765 DAG.AssignOrdering(Node, SDNodeOrder);
766
767 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
768 AssignOrderingToNode(Node->getOperand(I).getNode());
769}
770
Dan Gohman46510a72010-04-15 01:51:59 +0000771void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000772 // Set up outgoing PHI node register values before emitting the terminator.
773 if (isa<TerminatorInst>(&I))
774 HandlePHINodesInSuccessorBlocks(I.getParent());
775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 CurDebugLoc = I.getDebugLoc();
777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000779
Dan Gohman92884f72010-04-20 15:03:56 +0000780 if (!isa<TerminatorInst>(&I) && !HasTailCall)
781 CopyToExportRegsIfNeeded(&I);
782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784}
785
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000786void SelectionDAGBuilder::visitPHI(const PHINode &) {
787 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
788}
789
Dan Gohman46510a72010-04-15 01:51:59 +0000790void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 // Note: this doesn't use InstVisitor, because it has to work with
792 // ConstantExpr's in addition to instructions.
793 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000795 // Build the switch statement using the Instruction.def file.
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000797 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798#include "llvm/Instruction.def"
799 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000800
801 // Assign the ordering to the freshly created DAG nodes.
802 if (NodeMap.count(&I)) {
803 ++SDNodeOrder;
804 AssignOrderingToNode(getValue(&I).getNode());
805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000806}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807
Dan Gohman2048b852009-11-23 18:04:58 +0000808SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000809 SDValue &N = NodeMap[V];
810 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000811
Dan Gohman383b5f62010-04-17 15:32:28 +0000812 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000813 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000814
Dan Gohman383b5f62010-04-17 15:32:28 +0000815 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000816 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817
Dan Gohman383b5f62010-04-17 15:32:28 +0000818 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 if (isa<ConstantPointerNull>(C))
822 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000823
Dan Gohman383b5f62010-04-17 15:32:28 +0000824 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000825 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000826
Nate Begeman9008ca62009-04-27 18:41:29 +0000827 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000828 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829
Dan Gohman383b5f62010-04-17 15:32:28 +0000830 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 visit(CE->getOpcode(), *CE);
832 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000833 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834 return N1;
835 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
838 SmallVector<SDValue, 4> Constants;
839 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
840 OI != OE; ++OI) {
841 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000842 // If the operand is an empty aggregate, there are no values.
843 if (!Val) continue;
844 // Add each leaf value from the operand to the Constants list
845 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000846 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
847 Constants.push_back(SDValue(Val, i));
848 }
Bill Wendling87710f02009-12-21 23:47:40 +0000849
Bill Wendling4533cac2010-01-28 21:51:40 +0000850 return DAG.getMergeValues(&Constants[0], Constants.size(),
851 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000852 }
853
Duncan Sands1df98592010-02-16 11:11:14 +0000854 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
856 "Unknown struct or array constant!");
857
Owen Andersone50ed302009-08-10 22:56:29 +0000858 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859 ComputeValueVTs(TLI, C->getType(), ValueVTs);
860 unsigned NumElts = ValueVTs.size();
861 if (NumElts == 0)
862 return SDValue(); // empty struct
863 SmallVector<SDValue, 4> Constants(NumElts);
864 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000865 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000867 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 else if (EltVT.isFloatingPoint())
869 Constants[i] = DAG.getConstantFP(0, EltVT);
870 else
871 Constants[i] = DAG.getConstant(0, EltVT);
872 }
Bill Wendling87710f02009-12-21 23:47:40 +0000873
Bill Wendling4533cac2010-01-28 21:51:40 +0000874 return DAG.getMergeValues(&Constants[0], NumElts,
875 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 }
877
Dan Gohman383b5f62010-04-17 15:32:28 +0000878 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000879 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000881 const VectorType *VecTy = cast<VectorType>(V->getType());
882 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884 // Now that we know the number and type of the elements, get that number of
885 // elements into the Ops array based on what kind of constant it is.
886 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000887 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 for (unsigned i = 0; i != NumElements; ++i)
889 Ops.push_back(getValue(CP->getOperand(i)));
890 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000891 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000892 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000893
894 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000895 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 Op = DAG.getConstantFP(0, EltVT);
897 else
898 Op = DAG.getConstant(0, EltVT);
899 Ops.assign(NumElements, Op);
900 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000901
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000902 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000903 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
904 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000907 // If this is a static alloca, generate it as the frameindex instead of
908 // computation.
909 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
910 DenseMap<const AllocaInst*, int>::iterator SI =
911 FuncInfo.StaticAllocaMap.find(AI);
912 if (SI != FuncInfo.StaticAllocaMap.end())
913 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
914 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000916 unsigned InReg = FuncInfo.ValueMap[V];
917 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000918
Owen Anderson23b9b192009-08-12 00:36:31 +0000919 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 SDValue Chain = DAG.getEntryNode();
Dan Gohman7451d3e2010-05-29 17:03:36 +0000921 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922}
923
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000924/// Get the EVTs and ArgFlags collections that represent the legalized return
925/// type of the given function. This does not require a DAG or a return value,
926/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000927static void getReturnInfo(const Type* ReturnType,
928 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000929 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Dan Gohmand858e902010-04-17 15:26:15 +0000930 const TargetLowering &TLI,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000931 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000932 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000933 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000934 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000935 if (NumValues == 0) return;
936 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000937
938 for (unsigned j = 0, f = NumValues; j != f; ++j) {
939 EVT VT = ValueVTs[j];
940 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000941
942 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000943 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000944 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000945 ExtendKind = ISD::ZERO_EXTEND;
946
947 // FIXME: C calling convention requires the return type to be promoted to
948 // at least 32-bit. But this is not necessary for non-C calling
949 // conventions. The frontend should mark functions whose return values
950 // require promoting with signext or zeroext attributes.
951 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000952 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000953 if (VT.bitsLT(MinVT))
954 VT = MinVT;
955 }
956
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000957 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
958 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000959 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
960 PartVT.getTypeForEVT(ReturnType->getContext()));
961
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000962 // 'inreg' on function refers to return value
963 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000964 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000965 Flags.setInReg();
966
967 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000968 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000969 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000970 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000971 Flags.setZExt();
972
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000973 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000974 OutVTs.push_back(PartVT);
975 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000976 if (Offsets)
977 {
978 Offsets->push_back(Offset);
979 Offset += PartSize;
980 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000981 }
982 }
983}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984
Dan Gohman46510a72010-04-15 01:51:59 +0000985void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 SDValue Chain = getControlRoot();
987 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000988
Dan Gohman7451d3e2010-05-29 17:03:36 +0000989 if (!FuncInfo.CanLowerReturn) {
990 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000991 const Function *F = I.getParent()->getParent();
992
993 // Emit a store of the return value through the virtual register.
994 // Leave Outs empty so that LowerReturn won't try to load return
995 // registers the usual way.
996 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000997 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000998 PtrValueVTs);
999
1000 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1001 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001002
Owen Andersone50ed302009-08-10 22:56:29 +00001003 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001004 SmallVector<uint64_t, 4> Offsets;
1005 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001006 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001007
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001008 SmallVector<SDValue, 4> Chains(NumValues);
1009 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +00001010 for (unsigned i = 0; i != NumValues; ++i) {
1011 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
1012 DAG.getConstant(Offsets[i], PtrVT));
1013 Chains[i] =
1014 DAG.getStore(Chain, getCurDebugLoc(),
1015 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001016 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001017 }
1018
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001019 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1020 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001021 } else if (I.getNumOperands() != 0) {
1022 SmallVector<EVT, 4> ValueVTs;
1023 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1024 unsigned NumValues = ValueVTs.size();
1025 if (NumValues) {
1026 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001027 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1028 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001030 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001032 const Function *F = I.getParent()->getParent();
1033 if (F->paramHasAttr(0, Attribute::SExt))
1034 ExtendKind = ISD::SIGN_EXTEND;
1035 else if (F->paramHasAttr(0, Attribute::ZExt))
1036 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001038 // FIXME: C calling convention requires the return type to be promoted
1039 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001040 // conventions. The frontend should mark functions whose return values
1041 // require promoting with signext or zeroext attributes.
1042 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1043 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1044 if (VT.bitsLT(MinVT))
1045 VT = MinVT;
1046 }
1047
1048 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1049 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1050 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001051 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001052 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1053 &Parts[0], NumParts, PartVT, ExtendKind);
1054
1055 // 'inreg' on function refers to return value
1056 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1057 if (F->paramHasAttr(0, Attribute::InReg))
1058 Flags.setInReg();
1059
1060 // Propagate extension type if any
1061 if (F->paramHasAttr(0, Attribute::SExt))
1062 Flags.setSExt();
1063 else if (F->paramHasAttr(0, Attribute::ZExt))
1064 Flags.setZExt();
1065
1066 for (unsigned i = 0; i < NumParts; ++i)
1067 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +00001068 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 }
1070 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071
1072 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001073 CallingConv::ID CallConv =
1074 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
1076 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001077
1078 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001080 "LowerReturn didn't return a valid chain!");
1081
1082 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084}
1085
Dan Gohmanad62f532009-04-23 23:13:24 +00001086/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1087/// created for it, emit nodes to copy the value into the virtual
1088/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001089void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001090 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1091 if (VMI != FuncInfo.ValueMap.end()) {
1092 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1093 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001094 }
1095}
1096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1098/// the current basic block, add it to ValueMap now so that we'll get a
1099/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001100void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001101 // No need to export constants.
1102 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 // Already exported?
1105 if (FuncInfo.isExportedInst(V)) return;
1106
1107 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1108 CopyValueToVirtualRegister(V, Reg);
1109}
1110
Dan Gohman46510a72010-04-15 01:51:59 +00001111bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001112 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // The operands of the setcc have to be in this block. We don't know
1114 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001115 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 // Can export from current BB.
1117 if (VI->getParent() == FromBB)
1118 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001120 // Is already exported, noop.
1121 return FuncInfo.isExportedInst(V);
1122 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124 // If this is an argument, we can export it if the BB is the entry block or
1125 // if it is already exported.
1126 if (isa<Argument>(V)) {
1127 if (FromBB == &FromBB->getParent()->getEntryBlock())
1128 return true;
1129
1130 // Otherwise, can only export this if it is already exported.
1131 return FuncInfo.isExportedInst(V);
1132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 // Otherwise, constants can always be exported.
1135 return true;
1136}
1137
1138static bool InBlock(const Value *V, const BasicBlock *BB) {
1139 if (const Instruction *I = dyn_cast<Instruction>(V))
1140 return I->getParent() == BB;
1141 return true;
1142}
1143
Dan Gohmanc2277342008-10-17 21:16:08 +00001144/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1145/// This function emits a branch and is used at the leaves of an OR or an
1146/// AND operator tree.
1147///
1148void
Dan Gohman46510a72010-04-15 01:51:59 +00001149SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001150 MachineBasicBlock *TBB,
1151 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001152 MachineBasicBlock *CurBB,
1153 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001154 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155
Dan Gohmanc2277342008-10-17 21:16:08 +00001156 // If the leaf of the tree is a comparison, merge the condition into
1157 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001158 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001159 // The operands of the cmp have to be in this block. We don't know
1160 // how to export them from some other block. If this is the first block
1161 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001162 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001163 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1164 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001166 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001167 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001168 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001169 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001170 } else {
1171 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001172 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001174
1175 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001176 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1177 SwitchCases.push_back(CB);
1178 return;
1179 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001180 }
1181
1182 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001183 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001184 NULL, TBB, FBB, CurBB);
1185 SwitchCases.push_back(CB);
1186}
1187
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001188/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001189void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001190 MachineBasicBlock *TBB,
1191 MachineBasicBlock *FBB,
1192 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001193 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001194 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001195 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001196 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001198 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1199 BOp->getParent() != CurBB->getBasicBlock() ||
1200 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1201 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001202 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 return;
1204 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001206 // Create TmpBB after CurBB.
1207 MachineFunction::iterator BBI = CurBB;
1208 MachineFunction &MF = DAG.getMachineFunction();
1209 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1210 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 if (Opc == Instruction::Or) {
1213 // Codegen X | Y as:
1214 // jmp_if_X TBB
1215 // jmp TmpBB
1216 // TmpBB:
1217 // jmp_if_Y TBB
1218 // jmp FBB
1219 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001222 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001225 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226 } else {
1227 assert(Opc == Instruction::And && "Unknown merge op!");
1228 // Codegen X & Y as:
1229 // jmp_if_X TmpBB
1230 // jmp FBB
1231 // TmpBB:
1232 // jmp_if_Y TBB
1233 // jmp FBB
1234 //
1235 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001238 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001241 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001242 }
1243}
1244
1245/// If the set of cases should be emitted as a series of branches, return true.
1246/// If we should emit this as a bunch of and/or'd together conditions, return
1247/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001248bool
Dan Gohman2048b852009-11-23 18:04:58 +00001249SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // If this is two comparisons of the same values or'd or and'd together, they
1253 // will get folded into a single comparison, so don't emit two blocks.
1254 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1255 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1256 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1257 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1258 return false;
1259 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001260
Chris Lattner133ce872010-01-02 00:00:03 +00001261 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1262 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1263 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1264 Cases[0].CC == Cases[1].CC &&
1265 isa<Constant>(Cases[0].CmpRHS) &&
1266 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1267 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1268 return false;
1269 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1270 return false;
1271 }
1272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 return true;
1274}
1275
Dan Gohman46510a72010-04-15 01:51:59 +00001276void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001277 MachineBasicBlock *BrMBB = FuncInfo.MBBMap[I.getParent()];
1278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001279 // Update machine-CFG edges.
1280 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1281
1282 // Figure out which block is immediately after the current one.
1283 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001284 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001285 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 NextBlock = BBI;
1287
1288 if (I.isUnconditional()) {
1289 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001290 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001293 if (Succ0MBB != NextBlock)
1294 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001296 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 return;
1299 }
1300
1301 // If this condition is one of the special cases we handle, do special stuff
1302 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001303 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1305
1306 // If this is a series of conditions that are or'd or and'd together, emit
1307 // this as a sequence of branches instead of setcc's with and/or operations.
1308 // For example, instead of something like:
1309 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001310 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001312 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 // or C, F
1314 // jnz foo
1315 // Emit:
1316 // cmp A, B
1317 // je foo
1318 // cmp D, E
1319 // jle foo
1320 //
Dan Gohman46510a72010-04-15 01:51:59 +00001321 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001322 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 (BOp->getOpcode() == Instruction::And ||
1324 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001325 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1326 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 // If the compares in later blocks need to use values not currently
1328 // exported from this block, export them now. This block should always
1329 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // Allow some cases to be rejected.
1333 if (ShouldEmitAsBranches(SwitchCases)) {
1334 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1335 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1336 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001340 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 SwitchCases.erase(SwitchCases.begin());
1342 return;
1343 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 // Okay, we decided not to do this, remove any inserted MBB's and clear
1346 // SwitchCases.
1347 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001348 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 SwitchCases.clear();
1351 }
1352 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001355 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001356 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Use visitSwitchCase to actually insert the fast branch sequence for this
1359 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001360 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361}
1362
1363/// visitSwitchCase - Emits the necessary code to represent a single node in
1364/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001365void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1366 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 SDValue Cond;
1368 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001369 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001370
1371 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 if (CB.CmpMHS == NULL) {
1373 // Fold "(X == true)" to X and "(X == false)" to !X to
1374 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001375 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001376 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001378 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001379 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001381 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 } else {
1385 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1386
Anton Korobeynikov23218582008-12-23 22:25:27 +00001387 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1388 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389
1390 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001391 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392
1393 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001394 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001395 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001397 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001398 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 DAG.getConstant(High-Low, VT), ISD::SETULE);
1401 }
1402 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001405 SwitchBB->addSuccessor(CB.TrueBB);
1406 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // Set NextBlock to be the MBB immediately after the current one, if any.
1409 // This is used to avoid emitting unnecessary branches to the next block.
1410 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001412 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 // If the lhs block is the next block, invert the condition so that we can
1416 // fall through to the lhs instead of the rhs block.
1417 if (CB.TrueBB == NextBlock) {
1418 std::swap(CB.TrueBB, CB.FalseBB);
1419 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001420 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001422
Dale Johannesenf5d97892009-02-04 01:48:28 +00001423 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001425 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // If the branch was constant folded, fix up the CFG.
1428 if (BrCond.getOpcode() == ISD::BR) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001429 SwitchBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 } else {
1431 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001432 if (BrCond == getControlRoot())
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 SwitchBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001434
Bill Wendling4533cac2010-01-28 21:51:40 +00001435 if (CB.FalseBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001436 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1437 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001439
1440 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441}
1442
1443/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001444void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Emit the code for the jump table
1446 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001447 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001448 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1449 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001451 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1452 MVT::Other, Index.getValue(1),
1453 Table, Index);
1454 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455}
1456
1457/// visitJumpTableHeader - This function emits necessary code to produce index
1458/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001459void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460 JumpTableHeader &JTH,
1461 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001462 // Subtract the lowest switch case value from the value being switched on and
1463 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001464 // difference between smallest and largest cases.
1465 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001466 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001467 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001468 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001469
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001470 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001471 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001472 // can be used as an index into the jump table in a subsequent basic block.
1473 // This value may be smaller or larger than the target's pointer type, and
1474 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001475 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001478 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1479 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 JT.Reg = JumpTableReg;
1481
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001482 // Emit the range check for the jump table, and branch to the default block
1483 // for the switch statement if the value being switched on exceeds the largest
1484 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001485 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001486 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001487 DAG.getConstant(JTH.Last-JTH.First,VT),
1488 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 // Set NextBlock to be the MBB immediately after the current one, if any.
1491 // This is used to avoid emitting unnecessary branches to the next block.
1492 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001493 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001494
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001495 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 NextBlock = BBI;
1497
Dale Johannesen66978ee2009-01-31 02:22:37 +00001498 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001500 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501
Bill Wendling4533cac2010-01-28 21:51:40 +00001502 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001503 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1504 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001505
Bill Wendling87710f02009-12-21 23:47:40 +00001506 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507}
1508
1509/// visitBitTestHeader - This function emits necessary code to produce value
1510/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1512 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // Subtract the minimum value
1514 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001515 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001516 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001517 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518
1519 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001521 TLI.getSetCCResultType(Sub.getValueType()),
1522 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001523 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524
Bill Wendling87710f02009-12-21 23:47:40 +00001525 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1526 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527
Duncan Sands92abc622009-01-31 15:50:11 +00001528 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001529 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1530 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531
1532 // Set NextBlock to be the MBB immediately after the current one, if any.
1533 // This is used to avoid emitting unnecessary branches to the next block.
1534 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001535 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001536 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 NextBlock = BBI;
1538
1539 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1540
Dan Gohman99be8ae2010-04-19 22:41:47 +00001541 SwitchBB->addSuccessor(B.Default);
1542 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543
Dale Johannesen66978ee2009-01-31 02:22:37 +00001544 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001546 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001547
Bill Wendling4533cac2010-01-28 21:51:40 +00001548 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001549 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1550 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001551
Bill Wendling87710f02009-12-21 23:47:40 +00001552 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553}
1554
1555/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001556void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1557 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001558 BitTestCase &B,
1559 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001560 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001561 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001562 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001563 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001564 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001565 DAG.getConstant(1, TLI.getPointerTy()),
1566 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001568 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001569 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001570 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001571 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001572 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1573 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001574 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001575 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001576
Dan Gohman99be8ae2010-04-19 22:41:47 +00001577 SwitchBB->addSuccessor(B.TargetBB);
1578 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001579
Dale Johannesen66978ee2009-01-31 02:22:37 +00001580 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001582 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583
1584 // Set NextBlock to be the MBB immediately after the current one, if any.
1585 // This is used to avoid emitting unnecessary branches to the next block.
1586 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001587 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001588 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589 NextBlock = BBI;
1590
Bill Wendling4533cac2010-01-28 21:51:40 +00001591 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001592 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1593 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001594
Bill Wendling87710f02009-12-21 23:47:40 +00001595 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596}
1597
Dan Gohman46510a72010-04-15 01:51:59 +00001598void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001599 MachineBasicBlock *InvokeMBB = FuncInfo.MBBMap[I.getParent()];
1600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 // Retrieve successors.
1602 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1603 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1604
Gabor Greifb67e6b32009-01-15 11:10:44 +00001605 const Value *Callee(I.getCalledValue());
1606 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 visitInlineAsm(&I);
1608 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001609 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610
1611 // If the value of the invoke is used outside of its defining block, make it
1612 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001613 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614
1615 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001616 InvokeMBB->addSuccessor(Return);
1617 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618
1619 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001620 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1621 MVT::Other, getControlRoot(),
1622 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623}
1624
Dan Gohman46510a72010-04-15 01:51:59 +00001625void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626}
1627
1628/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1629/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001630bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1631 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001632 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001633 MachineBasicBlock *Default,
1634 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001636
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001637 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001638 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001640 return false;
1641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 // Get the MachineFunction which holds the current MBB. This is used when
1643 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001644 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645
1646 // Figure out which block is immediately after the current one.
1647 MachineBasicBlock *NextBlock = 0;
1648 MachineFunction::iterator BBI = CR.CaseBB;
1649
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001650 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001651 NextBlock = BBI;
1652
1653 // TODO: If any two of the cases has the same destination, and if one value
1654 // is the same as the other, but has one bit unset that the other has set,
1655 // use bit manipulation to do two compares at once. For example:
1656 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 // Rearrange the case blocks so that the last one falls through if possible.
1659 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1660 // The last case block won't fall through into 'NextBlock' if we emit the
1661 // branches in this order. See if rearranging a case value would help.
1662 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1663 if (I->BB == NextBlock) {
1664 std::swap(*I, BackCase);
1665 break;
1666 }
1667 }
1668 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 // Create a CaseBlock record representing a conditional branch to
1671 // the Case's target mbb if the value being switched on SV is equal
1672 // to C.
1673 MachineBasicBlock *CurBlock = CR.CaseBB;
1674 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1675 MachineBasicBlock *FallThrough;
1676 if (I != E-1) {
1677 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1678 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001679
1680 // Put SV in a virtual register to make it available from the new blocks.
1681 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682 } else {
1683 // If the last case doesn't match, go to the default block.
1684 FallThrough = Default;
1685 }
1686
Dan Gohman46510a72010-04-15 01:51:59 +00001687 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688 ISD::CondCode CC;
1689 if (I->High == I->Low) {
1690 // This is just small small case range :) containing exactly 1 case
1691 CC = ISD::SETEQ;
1692 LHS = SV; RHS = I->High; MHS = NULL;
1693 } else {
1694 CC = ISD::SETLE;
1695 LHS = I->Low; MHS = SV; RHS = I->High;
1696 }
1697 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001698
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699 // If emitting the first comparison, just call visitSwitchCase to emit the
1700 // code into the current block. Otherwise, push the CaseBlock onto the
1701 // vector to be later processed by SDISel, and insert the node's MBB
1702 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001703 if (CurBlock == SwitchBB)
1704 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705 else
1706 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001707
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708 CurBlock = FallThrough;
1709 }
1710
1711 return true;
1712}
1713
1714static inline bool areJTsAllowed(const TargetLowering &TLI) {
1715 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1717 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001719
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001720static APInt ComputeRange(const APInt &First, const APInt &Last) {
1721 APInt LastExt(Last), FirstExt(First);
1722 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1723 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1724 return (LastExt - FirstExt + 1ULL);
1725}
1726
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001728bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1729 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001730 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001731 MachineBasicBlock* Default,
1732 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 Case& FrontCase = *CR.Range.first;
1734 Case& BackCase = *(CR.Range.second-1);
1735
Chris Lattnere880efe2009-11-07 07:50:34 +00001736 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1737 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738
Chris Lattnere880efe2009-11-07 07:50:34 +00001739 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1741 I!=E; ++I)
1742 TSize += I->size();
1743
Dan Gohmane0567812010-04-08 23:03:40 +00001744 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001746
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001747 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001748 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749 if (Density < 0.4)
1750 return false;
1751
David Greene4b69d992010-01-05 01:24:57 +00001752 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001753 << "First entry: " << First << ". Last entry: " << Last << '\n'
1754 << "Range: " << Range
1755 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756
1757 // Get the MachineFunction which holds the current MBB. This is used when
1758 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001759 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760
1761 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001762 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001763 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764
1765 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1766
1767 // Create a new basic block to hold the code for loading the address
1768 // of the jump table, and jumping to it. Update successor information;
1769 // we will either branch to the default case for the switch, or the jump
1770 // table.
1771 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1772 CurMF->insert(BBI, JumpTableBB);
1773 CR.CaseBB->addSuccessor(Default);
1774 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776 // Build a vector of destination BBs, corresponding to each target
1777 // of the jump table. If the value of the jump table slot corresponds to
1778 // a case statement, push the case's BB onto the vector, otherwise, push
1779 // the default BB.
1780 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001781 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001782 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001783 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1784 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001785
1786 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001787 DestBBs.push_back(I->BB);
1788 if (TEI==High)
1789 ++I;
1790 } else {
1791 DestBBs.push_back(Default);
1792 }
1793 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001796 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1797 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798 E = DestBBs.end(); I != E; ++I) {
1799 if (!SuccsHandled[(*I)->getNumber()]) {
1800 SuccsHandled[(*I)->getNumber()] = true;
1801 JumpTableBB->addSuccessor(*I);
1802 }
1803 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001804
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001805 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001806 unsigned JTEncoding = TLI.getJumpTableEncoding();
1807 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001808 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001809
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001810 // Set the jump table information so that we can codegen it as a second
1811 // MachineBasicBlock
1812 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001813 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1814 if (CR.CaseBB == SwitchBB)
1815 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001817 JTCases.push_back(JumpTableBlock(JTH, JT));
1818
1819 return true;
1820}
1821
1822/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1823/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001824bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1825 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001826 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001827 MachineBasicBlock *Default,
1828 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001829 // Get the MachineFunction which holds the current MBB. This is used when
1830 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001831 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001832
1833 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001835 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836
1837 Case& FrontCase = *CR.Range.first;
1838 Case& BackCase = *(CR.Range.second-1);
1839 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1840
1841 // Size is the number of Cases represented by this range.
1842 unsigned Size = CR.Range.second - CR.Range.first;
1843
Chris Lattnere880efe2009-11-07 07:50:34 +00001844 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1845 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 double FMetric = 0;
1847 CaseItr Pivot = CR.Range.first + Size/2;
1848
1849 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1850 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001851 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001852 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1853 I!=E; ++I)
1854 TSize += I->size();
1855
Chris Lattnere880efe2009-11-07 07:50:34 +00001856 APInt LSize = FrontCase.size();
1857 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001858 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001859 << "First: " << First << ", Last: " << Last <<'\n'
1860 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1862 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001863 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1864 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001865 APInt Range = ComputeRange(LEnd, RBegin);
1866 assert((Range - 2ULL).isNonNegative() &&
1867 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001868 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001869 (LEnd - First + 1ULL).roundToDouble();
1870 double RDensity = (double)RSize.roundToDouble() /
1871 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001872 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001874 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001875 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1876 << "LDensity: " << LDensity
1877 << ", RDensity: " << RDensity << '\n'
1878 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 if (FMetric < Metric) {
1880 Pivot = J;
1881 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001882 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 }
1884
1885 LSize += J->size();
1886 RSize -= J->size();
1887 }
1888 if (areJTsAllowed(TLI)) {
1889 // If our case is dense we *really* should handle it earlier!
1890 assert((FMetric > 0) && "Should handle dense range earlier!");
1891 } else {
1892 Pivot = CR.Range.first + Size/2;
1893 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 CaseRange LHSR(CR.Range.first, Pivot);
1896 CaseRange RHSR(Pivot, CR.Range.second);
1897 Constant *C = Pivot->Low;
1898 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001901 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001903 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 // Pivot's Value, then we can branch directly to the LHS's Target,
1905 // rather than creating a leaf node for it.
1906 if ((LHSR.second - LHSR.first) == 1 &&
1907 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001908 cast<ConstantInt>(C)->getValue() ==
1909 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 TrueBB = LHSR.first->BB;
1911 } else {
1912 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1913 CurMF->insert(BBI, TrueBB);
1914 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001915
1916 // Put SV in a virtual register to make it available from the new blocks.
1917 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920 // Similar to the optimization above, if the Value being switched on is
1921 // known to be less than the Constant CR.LT, and the current Case Value
1922 // is CR.LT - 1, then we can branch directly to the target block for
1923 // the current Case Value, rather than emitting a RHS leaf node for it.
1924 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001925 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1926 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 FalseBB = RHSR.first->BB;
1928 } else {
1929 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1930 CurMF->insert(BBI, FalseBB);
1931 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001932
1933 // Put SV in a virtual register to make it available from the new blocks.
1934 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 }
1936
1937 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001938 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001939 // Otherwise, branch to LHS.
1940 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1941
Dan Gohman99be8ae2010-04-19 22:41:47 +00001942 if (CR.CaseBB == SwitchBB)
1943 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 else
1945 SwitchCases.push_back(CB);
1946
1947 return true;
1948}
1949
1950/// handleBitTestsSwitchCase - if current case range has few destination and
1951/// range span less, than machine word bitwidth, encode case range into series
1952/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001953bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1954 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001955 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001956 MachineBasicBlock* Default,
1957 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00001958 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001959 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960
1961 Case& FrontCase = *CR.Range.first;
1962 Case& BackCase = *(CR.Range.second-1);
1963
1964 // Get the MachineFunction which holds the current MBB. This is used when
1965 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001966 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001968 // If target does not have legal shift left, do not emit bit tests at all.
1969 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1970 return false;
1971
Anton Korobeynikov23218582008-12-23 22:25:27 +00001972 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1974 I!=E; ++I) {
1975 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 // Count unique destinations
1980 SmallSet<MachineBasicBlock*, 4> Dests;
1981 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1982 Dests.insert(I->BB);
1983 if (Dests.size() > 3)
1984 // Don't bother the code below, if there are too much unique destinations
1985 return false;
1986 }
David Greene4b69d992010-01-05 01:24:57 +00001987 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001988 << Dests.size() << '\n'
1989 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001992 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1993 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001994 APInt cmpRange = maxValue - minValue;
1995
David Greene4b69d992010-01-05 01:24:57 +00001996 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001997 << "Low bound: " << minValue << '\n'
1998 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001999
Dan Gohmane0567812010-04-08 23:03:40 +00002000 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 (!(Dests.size() == 1 && numCmps >= 3) &&
2002 !(Dests.size() == 2 && numCmps >= 5) &&
2003 !(Dests.size() >= 3 && numCmps >= 6)))
2004 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002005
David Greene4b69d992010-01-05 01:24:57 +00002006 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002007 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2008
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009 // Optimize the case where all the case values fit in a
2010 // word without having to subtract minValue. In this case,
2011 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002012 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002013 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002014 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002015 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 CaseBitsVector CasesBits;
2019 unsigned i, count = 0;
2020
2021 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2022 MachineBasicBlock* Dest = I->BB;
2023 for (i = 0; i < count; ++i)
2024 if (Dest == CasesBits[i].BB)
2025 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 if (i == count) {
2028 assert((count < 3) && "Too much destinations to test!");
2029 CasesBits.push_back(CaseBits(0, Dest, 0));
2030 count++;
2031 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002032
2033 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2034 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2035
2036 uint64_t lo = (lowValue - lowBound).getZExtValue();
2037 uint64_t hi = (highValue - lowBound).getZExtValue();
2038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 for (uint64_t j = lo; j <= hi; j++) {
2040 CasesBits[i].Mask |= 1ULL << j;
2041 CasesBits[i].Bits++;
2042 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 }
2045 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 BitTestInfo BTC;
2048
2049 // Figure out which block is immediately after the current one.
2050 MachineFunction::iterator BBI = CR.CaseBB;
2051 ++BBI;
2052
2053 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2054
David Greene4b69d992010-01-05 01:24:57 +00002055 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002057 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002058 << ", Bits: " << CasesBits[i].Bits
2059 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060
2061 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2062 CurMF->insert(BBI, CaseBB);
2063 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2064 CaseBB,
2065 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002066
2067 // Put SV in a virtual register to make it available from the new blocks.
2068 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070
2071 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002072 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 CR.CaseBB, Default, BTC);
2074
Dan Gohman99be8ae2010-04-19 22:41:47 +00002075 if (CR.CaseBB == SwitchBB)
2076 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078 BitTestCases.push_back(BTB);
2079
2080 return true;
2081}
2082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002084size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2085 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087
2088 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2091 Cases.push_back(Case(SI.getSuccessorValue(i),
2092 SI.getSuccessorValue(i),
2093 SMBB));
2094 }
2095 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2096
2097 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 // Must recompute end() each iteration because it may be
2100 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2102 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2103 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104 MachineBasicBlock* nextBB = J->BB;
2105 MachineBasicBlock* currentBB = I->BB;
2106
2107 // If the two neighboring cases go to the same destination, merge them
2108 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002109 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 I->High = J->High;
2111 J = Cases.erase(J);
2112 } else {
2113 I = J++;
2114 }
2115 }
2116
2117 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2118 if (I->Low != I->High)
2119 // A range counts double, since it requires two compares.
2120 ++numCmps;
2121 }
2122
2123 return numCmps;
2124}
2125
Dan Gohman46510a72010-04-15 01:51:59 +00002126void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002127 MachineBasicBlock *SwitchMBB = FuncInfo.MBBMap[SI.getParent()];
2128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 // Figure out which block is immediately after the current one.
2130 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2132
2133 // If there is only the default destination, branch to it if it is not the
2134 // next basic block. Otherwise, just fall through.
2135 if (SI.getNumOperands() == 2) {
2136 // Update machine-CFG edges.
2137
2138 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002139 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002140 if (Default != NextBlock)
2141 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2142 MVT::Other, getControlRoot(),
2143 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145 return;
2146 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002147
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 // If there are any non-default case statements, create a vector of Cases
2149 // representing each one, and sort the vector so that we can efficiently
2150 // create a binary search tree from them.
2151 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002152 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002153 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002154 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002155 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156
2157 // Get the Value to be switched on and default basic blocks, which will be
2158 // inserted into CaseBlock records, representing basic blocks in the binary
2159 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002160 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161
2162 // Push the initial CaseRec onto the worklist
2163 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002164 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2165 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166
2167 while (!WorkList.empty()) {
2168 // Grab a record representing a case range to process off the worklist
2169 CaseRec CR = WorkList.back();
2170 WorkList.pop_back();
2171
Dan Gohman99be8ae2010-04-19 22:41:47 +00002172 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 // If the range has few cases (two or less) emit a series of specific
2176 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002177 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002180 // If the switch has more than 5 blocks, and at least 40% dense, and the
2181 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002183 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002184 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2187 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002188 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002189 }
2190}
2191
Dan Gohman46510a72010-04-15 01:51:59 +00002192void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002193 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBBMap[I.getParent()];
2194
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002195 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002196 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002197 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002198 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002199 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002200 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002201 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2202 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002203 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002204
Bill Wendling4533cac2010-01-28 21:51:40 +00002205 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2206 MVT::Other, getControlRoot(),
2207 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002208}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002209
Dan Gohman46510a72010-04-15 01:51:59 +00002210void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 // -0.0 - X --> fneg
2212 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002213 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2215 const VectorType *DestTy = cast<VectorType>(I.getType());
2216 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002217 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002218 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002219 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002220 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002222 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2223 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 return;
2225 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002226 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002228
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002229 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002230 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002231 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002232 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2233 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002234 return;
2235 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002237 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238}
2239
Dan Gohman46510a72010-04-15 01:51:59 +00002240void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 SDValue Op1 = getValue(I.getOperand(0));
2242 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002243 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2244 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245}
2246
Dan Gohman46510a72010-04-15 01:51:59 +00002247void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248 SDValue Op1 = getValue(I.getOperand(0));
2249 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002250 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002251 Op2.getValueType() != TLI.getShiftAmountTy()) {
2252 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002253 EVT PTy = TLI.getPointerTy();
2254 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002255 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002256 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2257 TLI.getShiftAmountTy(), Op2);
2258 // If the operand is larger than the shift count type but the shift
2259 // count type has enough bits to represent any shift value, truncate
2260 // it now. This is a common case and it exposes the truncate to
2261 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002262 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002263 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2264 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2265 TLI.getShiftAmountTy(), Op2);
2266 // Otherwise we'll need to temporarily settle for some other
2267 // convenient type; type legalization will make adjustments as
2268 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002269 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002270 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002271 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002272 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002273 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002274 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002276
Bill Wendling4533cac2010-01-28 21:51:40 +00002277 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2278 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279}
2280
Dan Gohman46510a72010-04-15 01:51:59 +00002281void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002283 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002285 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 predicate = ICmpInst::Predicate(IC->getPredicate());
2287 SDValue Op1 = getValue(I.getOperand(0));
2288 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002289 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002290
Owen Andersone50ed302009-08-10 22:56:29 +00002291 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002292 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293}
2294
Dan Gohman46510a72010-04-15 01:51:59 +00002295void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002297 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002299 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 predicate = FCmpInst::Predicate(FC->getPredicate());
2301 SDValue Op1 = getValue(I.getOperand(0));
2302 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002303 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002304 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002305 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306}
2307
Dan Gohman46510a72010-04-15 01:51:59 +00002308void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002309 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002310 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2311 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002312 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002313
Bill Wendling49fcff82009-12-21 22:30:11 +00002314 SmallVector<SDValue, 4> Values(NumValues);
2315 SDValue Cond = getValue(I.getOperand(0));
2316 SDValue TrueVal = getValue(I.getOperand(1));
2317 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002318
Bill Wendling4533cac2010-01-28 21:51:40 +00002319 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002320 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002321 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2322 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002323 SDValue(TrueVal.getNode(),
2324 TrueVal.getResNo() + i),
2325 SDValue(FalseVal.getNode(),
2326 FalseVal.getResNo() + i));
2327
Bill Wendling4533cac2010-01-28 21:51:40 +00002328 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2329 DAG.getVTList(&ValueVTs[0], NumValues),
2330 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002331}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332
Dan Gohman46510a72010-04-15 01:51:59 +00002333void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2335 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002336 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002337 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338}
2339
Dan Gohman46510a72010-04-15 01:51:59 +00002340void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2342 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2343 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002344 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002345 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346}
2347
Dan Gohman46510a72010-04-15 01:51:59 +00002348void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2350 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2351 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002352 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002353 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354}
2355
Dan Gohman46510a72010-04-15 01:51:59 +00002356void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357 // FPTrunc is never a no-op cast, no need to check
2358 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002360 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2361 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362}
2363
Dan Gohman46510a72010-04-15 01:51:59 +00002364void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 // FPTrunc is never a no-op cast, no need to check
2366 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002367 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002368 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369}
2370
Dan Gohman46510a72010-04-15 01:51:59 +00002371void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 // FPToUI is never a no-op cast, no need to check
2373 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002374 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002375 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376}
2377
Dan Gohman46510a72010-04-15 01:51:59 +00002378void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 // FPToSI is never a no-op cast, no need to check
2380 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002381 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002382 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383}
2384
Dan Gohman46510a72010-04-15 01:51:59 +00002385void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386 // UIToFP is never a no-op cast, no need to check
2387 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002388 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002389 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390}
2391
Dan Gohman46510a72010-04-15 01:51:59 +00002392void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002393 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002395 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002396 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397}
2398
Dan Gohman46510a72010-04-15 01:51:59 +00002399void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 // What to do depends on the size of the integer and the size of the pointer.
2401 // We can either truncate, zero extend, or no-op, accordingly.
2402 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002403 EVT SrcVT = N.getValueType();
2404 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002405 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406}
2407
Dan Gohman46510a72010-04-15 01:51:59 +00002408void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 // What to do depends on the size of the integer and the size of the pointer.
2410 // We can either truncate, zero extend, or no-op, accordingly.
2411 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002412 EVT SrcVT = N.getValueType();
2413 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002414 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002415}
2416
Dan Gohman46510a72010-04-15 01:51:59 +00002417void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002419 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420
Bill Wendling49fcff82009-12-21 22:30:11 +00002421 // BitCast assures us that source and destination are the same size so this is
2422 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002423 if (DestVT != N.getValueType())
2424 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2425 DestVT, N)); // convert types.
2426 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002427 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428}
2429
Dan Gohman46510a72010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431 SDValue InVec = getValue(I.getOperand(0));
2432 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002433 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002434 TLI.getPointerTy(),
2435 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002436 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2437 TLI.getValueType(I.getType()),
2438 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439}
2440
Dan Gohman46510a72010-04-15 01:51:59 +00002441void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002443 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002444 TLI.getPointerTy(),
2445 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002446 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2447 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448}
2449
Mon P Wangaeb06d22008-11-10 04:46:22 +00002450// Utility for visitShuffleVector - Returns true if the mask is mask starting
2451// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002452static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2453 unsigned MaskNumElts = Mask.size();
2454 for (unsigned i = 0; i != MaskNumElts; ++i)
2455 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002456 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002457 return true;
2458}
2459
Dan Gohman46510a72010-04-15 01:51:59 +00002460void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002461 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002462 SDValue Src1 = getValue(I.getOperand(0));
2463 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464
Nate Begeman9008ca62009-04-27 18:41:29 +00002465 // Convert the ConstantVector mask operand into an array of ints, with -1
2466 // representing undef values.
2467 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002468 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002469 unsigned MaskNumElts = MaskElts.size();
2470 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002471 if (isa<UndefValue>(MaskElts[i]))
2472 Mask.push_back(-1);
2473 else
2474 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2475 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002476
Owen Andersone50ed302009-08-10 22:56:29 +00002477 EVT VT = TLI.getValueType(I.getType());
2478 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002479 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002480
Mon P Wangc7849c22008-11-16 05:06:27 +00002481 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002482 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2483 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002484 return;
2485 }
2486
2487 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002488 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2489 // Mask is longer than the source vectors and is a multiple of the source
2490 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002491 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002492 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2493 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002494 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2495 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002496 return;
2497 }
2498
Mon P Wangc7849c22008-11-16 05:06:27 +00002499 // Pad both vectors with undefs to make them the same length as the mask.
2500 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2502 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002503 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002504
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2506 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002507 MOps1[0] = Src1;
2508 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002509
2510 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2511 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 &MOps1[0], NumConcat);
2513 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002514 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002515 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002516
Mon P Wangaeb06d22008-11-10 04:46:22 +00002517 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002518 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002519 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002521 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002522 MappedOps.push_back(Idx);
2523 else
2524 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002525 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002526
Bill Wendling4533cac2010-01-28 21:51:40 +00002527 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2528 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002529 return;
2530 }
2531
Mon P Wangc7849c22008-11-16 05:06:27 +00002532 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002533 // Analyze the access pattern of the vector to see if we can extract
2534 // two subvectors and do the shuffle. The analysis is done by calculating
2535 // the range of elements the mask access on both vectors.
2536 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2537 int MaxRange[2] = {-1, -1};
2538
Nate Begeman5a5ca152009-04-29 05:20:52 +00002539 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002540 int Idx = Mask[i];
2541 int Input = 0;
2542 if (Idx < 0)
2543 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002544
Nate Begeman5a5ca152009-04-29 05:20:52 +00002545 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 Input = 1;
2547 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002548 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002549 if (Idx > MaxRange[Input])
2550 MaxRange[Input] = Idx;
2551 if (Idx < MinRange[Input])
2552 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002553 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002554
Mon P Wangc7849c22008-11-16 05:06:27 +00002555 // Check if the access is smaller than the vector size and can we find
2556 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002557 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2558 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002559 int StartIdx[2]; // StartIdx to extract from
2560 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002561 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002562 RangeUse[Input] = 0; // Unused
2563 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002564 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002565 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002566 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002567 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002568 RangeUse[Input] = 1; // Extract from beginning of the vector
2569 StartIdx[Input] = 0;
2570 } else {
2571 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002572 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002573 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002574 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002575 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002576 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002577 }
2578
Bill Wendling636e2582009-08-21 18:16:06 +00002579 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002580 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002581 return;
2582 }
2583 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2584 // Extract appropriate subvector and generate a vector shuffle
2585 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002586 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002587 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002588 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002589 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002590 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002591 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002592 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002593
Mon P Wangc7849c22008-11-16 05:06:27 +00002594 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002596 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 int Idx = Mask[i];
2598 if (Idx < 0)
2599 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002600 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 MappedOps.push_back(Idx - StartIdx[0]);
2602 else
2603 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002604 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002605
Bill Wendling4533cac2010-01-28 21:51:40 +00002606 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2607 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002608 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002609 }
2610 }
2611
Mon P Wangc7849c22008-11-16 05:06:27 +00002612 // We can't use either concat vectors or extract subvectors so fall back to
2613 // replacing the shuffle with extract and build vector.
2614 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002615 EVT EltVT = VT.getVectorElementType();
2616 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002617 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002618 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002620 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002621 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002623 SDValue Res;
2624
Nate Begeman5a5ca152009-04-29 05:20:52 +00002625 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002626 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2627 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002628 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002629 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2630 EltVT, Src2,
2631 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2632
2633 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002634 }
2635 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002636
Bill Wendling4533cac2010-01-28 21:51:40 +00002637 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2638 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639}
2640
Dan Gohman46510a72010-04-15 01:51:59 +00002641void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002642 const Value *Op0 = I.getOperand(0);
2643 const Value *Op1 = I.getOperand(1);
2644 const Type *AggTy = I.getType();
2645 const Type *ValTy = Op1->getType();
2646 bool IntoUndef = isa<UndefValue>(Op0);
2647 bool FromUndef = isa<UndefValue>(Op1);
2648
2649 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2650 I.idx_begin(), I.idx_end());
2651
Owen Andersone50ed302009-08-10 22:56:29 +00002652 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002653 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002654 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002655 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2656
2657 unsigned NumAggValues = AggValueVTs.size();
2658 unsigned NumValValues = ValValueVTs.size();
2659 SmallVector<SDValue, 4> Values(NumAggValues);
2660
2661 SDValue Agg = getValue(Op0);
2662 SDValue Val = getValue(Op1);
2663 unsigned i = 0;
2664 // Copy the beginning value(s) from the original aggregate.
2665 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002666 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667 SDValue(Agg.getNode(), Agg.getResNo() + i);
2668 // Copy values from the inserted value(s).
2669 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002670 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2672 // Copy remaining value(s) from the original aggregate.
2673 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002674 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002675 SDValue(Agg.getNode(), Agg.getResNo() + i);
2676
Bill Wendling4533cac2010-01-28 21:51:40 +00002677 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2678 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2679 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680}
2681
Dan Gohman46510a72010-04-15 01:51:59 +00002682void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 const Value *Op0 = I.getOperand(0);
2684 const Type *AggTy = Op0->getType();
2685 const Type *ValTy = I.getType();
2686 bool OutOfUndef = isa<UndefValue>(Op0);
2687
2688 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2689 I.idx_begin(), I.idx_end());
2690
Owen Andersone50ed302009-08-10 22:56:29 +00002691 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2693
2694 unsigned NumValValues = ValValueVTs.size();
2695 SmallVector<SDValue, 4> Values(NumValValues);
2696
2697 SDValue Agg = getValue(Op0);
2698 // Copy out the selected value(s).
2699 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2700 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002701 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002702 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002703 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704
Bill Wendling4533cac2010-01-28 21:51:40 +00002705 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2706 DAG.getVTList(&ValValueVTs[0], NumValValues),
2707 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708}
2709
Dan Gohman46510a72010-04-15 01:51:59 +00002710void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 SDValue N = getValue(I.getOperand(0));
2712 const Type *Ty = I.getOperand(0)->getType();
2713
Dan Gohman46510a72010-04-15 01:51:59 +00002714 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002716 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2718 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2719 if (Field) {
2720 // N = N + Offset
2721 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002722 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723 DAG.getIntPtrConstant(Offset));
2724 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002725
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002726 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002727 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2728 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2729
2730 // Offset canonically 0 for unions, but type changes
2731 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002732 } else {
2733 Ty = cast<SequentialType>(Ty)->getElementType();
2734
2735 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002736 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002738 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002739 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002740 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002741 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002742 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002743 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002744 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2745 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002746 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002747 else
Evan Chengb1032a82009-02-09 20:54:38 +00002748 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002749
Dale Johannesen66978ee2009-01-31 02:22:37 +00002750 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002751 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752 continue;
2753 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002754
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002756 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2757 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758 SDValue IdxN = getValue(Idx);
2759
2760 // If the index is smaller or larger than intptr_t, truncate or extend
2761 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002762 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763
2764 // If this is a multiply by a power of two, turn it into a shl
2765 // immediately. This is a very common case.
2766 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002767 if (ElementSize.isPowerOf2()) {
2768 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002769 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002770 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002771 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002773 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002774 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002775 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776 }
2777 }
2778
Scott Michelfdc40a02009-02-17 22:15:04 +00002779 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002780 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781 }
2782 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 setValue(&I, N);
2785}
2786
Dan Gohman46510a72010-04-15 01:51:59 +00002787void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 // If this is a fixed sized alloca in the entry block of the function,
2789 // allocate it statically on the stack.
2790 if (FuncInfo.StaticAllocaMap.count(&I))
2791 return; // getValue will auto-populate this.
2792
2793 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002794 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795 unsigned Align =
2796 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2797 I.getAlignment());
2798
2799 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002800
Owen Andersone50ed302009-08-10 22:56:29 +00002801 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002802 if (AllocSize.getValueType() != IntPtr)
2803 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2804
2805 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2806 AllocSize,
2807 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 // Handle alignment. If the requested alignment is less than or equal to
2810 // the stack alignment, ignore it. If the size is greater than or equal to
2811 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002812 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813 if (Align <= StackAlign)
2814 Align = 0;
2815
2816 // Round the size of the allocation up to the stack alignment size
2817 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002818 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002819 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002823 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002824 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2826
2827 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002828 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002829 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002830 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831 setValue(&I, DSA);
2832 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 // Inform the Frame Information that we have just allocated a variable-sized
2835 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002836 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837}
2838
Dan Gohman46510a72010-04-15 01:51:59 +00002839void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840 const Value *SV = I.getOperand(0);
2841 SDValue Ptr = getValue(SV);
2842
2843 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002845 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002846 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 unsigned Alignment = I.getAlignment();
2848
Owen Andersone50ed302009-08-10 22:56:29 +00002849 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002850 SmallVector<uint64_t, 4> Offsets;
2851 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2852 unsigned NumValues = ValueVTs.size();
2853 if (NumValues == 0)
2854 return;
2855
2856 SDValue Root;
2857 bool ConstantMemory = false;
2858 if (I.isVolatile())
2859 // Serialize volatile loads with other side effects.
2860 Root = getRoot();
2861 else if (AA->pointsToConstantMemory(SV)) {
2862 // Do not serialize (non-volatile) loads of constant memory with anything.
2863 Root = DAG.getEntryNode();
2864 ConstantMemory = true;
2865 } else {
2866 // Do not serialize non-volatile loads against each other.
2867 Root = DAG.getRoot();
2868 }
2869
2870 SmallVector<SDValue, 4> Values(NumValues);
2871 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002872 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002874 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2875 PtrVT, Ptr,
2876 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002877 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002878 A, SV, Offsets[i], isVolatile,
2879 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881 Values[i] = L;
2882 Chains[i] = L.getValue(1);
2883 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002886 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002887 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 if (isVolatile)
2889 DAG.setRoot(Chain);
2890 else
2891 PendingLoads.push_back(Chain);
2892 }
2893
Bill Wendling4533cac2010-01-28 21:51:40 +00002894 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2895 DAG.getVTList(&ValueVTs[0], NumValues),
2896 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002897}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002898
Dan Gohman46510a72010-04-15 01:51:59 +00002899void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2900 const Value *SrcV = I.getOperand(0);
2901 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902
Owen Andersone50ed302009-08-10 22:56:29 +00002903 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904 SmallVector<uint64_t, 4> Offsets;
2905 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2906 unsigned NumValues = ValueVTs.size();
2907 if (NumValues == 0)
2908 return;
2909
2910 // Get the lowered operands. Note that we do this after
2911 // checking if NumResults is zero, because with zero results
2912 // the operands won't have values in the map.
2913 SDValue Src = getValue(SrcV);
2914 SDValue Ptr = getValue(PtrV);
2915
2916 SDValue Root = getRoot();
2917 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002918 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002920 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002922
2923 for (unsigned i = 0; i != NumValues; ++i) {
2924 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2925 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002926 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002927 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002928 Add, PtrV, Offsets[i], isVolatile,
2929 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002930 }
2931
Bill Wendling4533cac2010-01-28 21:51:40 +00002932 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2933 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934}
2935
2936/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2937/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002938void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002939 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 bool HasChain = !I.doesNotAccessMemory();
2941 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2942
2943 // Build the operand list.
2944 SmallVector<SDValue, 8> Ops;
2945 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2946 if (OnlyLoad) {
2947 // We don't need to serialize loads against other loads.
2948 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002949 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950 Ops.push_back(getRoot());
2951 }
2952 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002953
2954 // Info is set by getTgtMemInstrinsic
2955 TargetLowering::IntrinsicInfo Info;
2956 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2957
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002958 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002959 if (!IsTgtIntrinsic)
2960 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961
2962 // Add all operands of the call to the operand list.
Eric Christopher551754c2010-04-16 23:37:20 +00002963 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 SDValue Op = getValue(I.getOperand(i));
2965 assert(TLI.isTypeLegal(Op.getValueType()) &&
2966 "Intrinsic uses a non-legal type?");
2967 Ops.push_back(Op);
2968 }
2969
Owen Andersone50ed302009-08-10 22:56:29 +00002970 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002971 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2972#ifndef NDEBUG
2973 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2974 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2975 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 }
Bob Wilson8d919552009-07-31 22:41:21 +00002977#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002981
Bob Wilson8d919552009-07-31 22:41:21 +00002982 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983
2984 // Create the node.
2985 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002986 if (IsTgtIntrinsic) {
2987 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002988 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002989 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002990 Info.memVT, Info.ptrVal, Info.offset,
2991 Info.align, Info.vol,
2992 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00002993 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002994 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002995 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00002996 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002997 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002998 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002999 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003000 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003001 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003002 }
3003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004 if (HasChain) {
3005 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3006 if (OnlyLoad)
3007 PendingLoads.push_back(Chain);
3008 else
3009 DAG.setRoot(Chain);
3010 }
Bill Wendling856ff412009-12-22 00:12:37 +00003011
Benjamin Kramerf0127052010-01-05 13:12:22 +00003012 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003014 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003015 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003016 }
Bill Wendling856ff412009-12-22 00:12:37 +00003017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 setValue(&I, Result);
3019 }
3020}
3021
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003022/// GetSignificand - Get the significand and build it into a floating-point
3023/// number with exponent of 1:
3024///
3025/// Op = (Op & 0x007fffff) | 0x3f800000;
3026///
3027/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003028static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003029GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003030 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3031 DAG.getConstant(0x007fffff, MVT::i32));
3032 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3033 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003034 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003035}
3036
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003037/// GetExponent - Get the exponent:
3038///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003039/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003040///
3041/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003042static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003043GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003044 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3046 DAG.getConstant(0x7f800000, MVT::i32));
3047 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003048 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3050 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003051 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003052}
3053
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003054/// getF32Constant - Get 32-bit floating point constant.
3055static SDValue
3056getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003058}
3059
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003060/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061/// visitIntrinsicCall: I is a call instruction
3062/// Op is the associated NodeType for I
3063const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003064SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3065 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003066 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003067 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003068 DAG.getAtomic(Op, getCurDebugLoc(),
Eric Christopher551754c2010-04-16 23:37:20 +00003069 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003070 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003071 getValue(I.getOperand(1)),
Eric Christopher551754c2010-04-16 23:37:20 +00003072 getValue(I.getOperand(2)),
3073 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074 setValue(&I, L);
3075 DAG.setRoot(L.getValue(1));
3076 return 0;
3077}
3078
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003079// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003080const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003081SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Eric Christopher551754c2010-04-16 23:37:20 +00003082 SDValue Op1 = getValue(I.getOperand(1));
3083 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003084
Owen Anderson825b72b2009-08-11 20:47:22 +00003085 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003086 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003087 return 0;
3088}
Bill Wendling74c37652008-12-09 22:08:41 +00003089
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003090/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3091/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003092void
Dan Gohman46510a72010-04-15 01:51:59 +00003093SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003094 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003095 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003096
Eric Christopher551754c2010-04-16 23:37:20 +00003097 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003098 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003099 SDValue Op = getValue(I.getOperand(1));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003100
3101 // Put the exponent in the right bit position for later addition to the
3102 // final result:
3103 //
3104 // #define LOG2OFe 1.4426950f
3105 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003107 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003108 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003109
3110 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3112 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003113
3114 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003116 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003117
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003118 if (LimitFloatPrecision <= 6) {
3119 // For floating-point precision of 6:
3120 //
3121 // TwoToFractionalPartOfX =
3122 // 0.997535578f +
3123 // (0.735607626f + 0.252464424f * x) * x;
3124 //
3125 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003127 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003129 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3131 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003132 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003134
3135 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003137 TwoToFracPartOfX, IntegerPartOfX);
3138
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003140 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3141 // For floating-point precision of 12:
3142 //
3143 // TwoToFractionalPartOfX =
3144 // 0.999892986f +
3145 // (0.696457318f +
3146 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3147 //
3148 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003150 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003152 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3154 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003155 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3157 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003158 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003160
3161 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003163 TwoToFracPartOfX, IntegerPartOfX);
3164
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003166 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3167 // For floating-point precision of 18:
3168 //
3169 // TwoToFractionalPartOfX =
3170 // 0.999999982f +
3171 // (0.693148872f +
3172 // (0.240227044f +
3173 // (0.554906021e-1f +
3174 // (0.961591928e-2f +
3175 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3176 //
3177 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003179 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003180 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003181 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3183 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003184 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3186 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003187 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3189 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003190 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3192 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003193 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3195 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003196 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003197 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003199
3200 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003202 TwoToFracPartOfX, IntegerPartOfX);
3203
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003205 }
3206 } else {
3207 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003208 result = DAG.getNode(ISD::FEXP, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003209 getValue(I.getOperand(1)).getValueType(),
3210 getValue(I.getOperand(1)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003211 }
3212
Dale Johannesen59e577f2008-09-05 18:38:42 +00003213 setValue(&I, result);
3214}
3215
Bill Wendling39150252008-09-09 20:39:27 +00003216/// visitLog - Lower a log intrinsic. Handles the special sequences for
3217/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003218void
Dan Gohman46510a72010-04-15 01:51:59 +00003219SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003220 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003221 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003222
Eric Christopher551754c2010-04-16 23:37:20 +00003223 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003224 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003225 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003227
3228 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003229 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003231 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003232
3233 // Get the significand and build it into a floating-point number with
3234 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003235 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003236
3237 if (LimitFloatPrecision <= 6) {
3238 // For floating-point precision of 6:
3239 //
3240 // LogofMantissa =
3241 // -1.1609546f +
3242 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003243 //
Bill Wendling39150252008-09-09 20:39:27 +00003244 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003248 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3250 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003251 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003252
Scott Michelfdc40a02009-02-17 22:15:04 +00003253 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003255 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3256 // For floating-point precision of 12:
3257 //
3258 // LogOfMantissa =
3259 // -1.7417939f +
3260 // (2.8212026f +
3261 // (-1.4699568f +
3262 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3263 //
3264 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003265 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003266 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003268 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3270 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3273 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3276 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003278
Scott Michelfdc40a02009-02-17 22:15:04 +00003279 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003281 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3282 // For floating-point precision of 18:
3283 //
3284 // LogOfMantissa =
3285 // -2.1072184f +
3286 // (4.2372794f +
3287 // (-3.7029485f +
3288 // (2.2781945f +
3289 // (-0.87823314f +
3290 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3291 //
3292 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003294 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003296 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3298 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003299 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3301 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003302 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3304 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3307 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3310 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003312
Scott Michelfdc40a02009-02-17 22:15:04 +00003313 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003315 }
3316 } else {
3317 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003318 result = DAG.getNode(ISD::FLOG, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003319 getValue(I.getOperand(1)).getValueType(),
3320 getValue(I.getOperand(1)));
Bill Wendling39150252008-09-09 20:39:27 +00003321 }
3322
Dale Johannesen59e577f2008-09-05 18:38:42 +00003323 setValue(&I, result);
3324}
3325
Bill Wendling3eb59402008-09-09 00:28:24 +00003326/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3327/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003328void
Dan Gohman46510a72010-04-15 01:51:59 +00003329SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003330 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003331 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003332
Eric Christopher551754c2010-04-16 23:37:20 +00003333 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003334 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003335 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003337
Bill Wendling39150252008-09-09 20:39:27 +00003338 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003339 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003340
Bill Wendling3eb59402008-09-09 00:28:24 +00003341 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003342 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003343 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003344
Bill Wendling3eb59402008-09-09 00:28:24 +00003345 // Different possible minimax approximations of significand in
3346 // floating-point for various degrees of accuracy over [1,2].
3347 if (LimitFloatPrecision <= 6) {
3348 // For floating-point precision of 6:
3349 //
3350 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3351 //
3352 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003354 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3358 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003360
Scott Michelfdc40a02009-02-17 22:15:04 +00003361 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003363 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3364 // For floating-point precision of 12:
3365 //
3366 // Log2ofMantissa =
3367 // -2.51285454f +
3368 // (4.07009056f +
3369 // (-2.12067489f +
3370 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003371 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003372 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003374 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3378 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3381 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3384 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003386
Scott Michelfdc40a02009-02-17 22:15:04 +00003387 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003389 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3390 // For floating-point precision of 18:
3391 //
3392 // Log2ofMantissa =
3393 // -3.0400495f +
3394 // (6.1129976f +
3395 // (-5.3420409f +
3396 // (3.2865683f +
3397 // (-1.2669343f +
3398 // (0.27515199f -
3399 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3400 //
3401 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003403 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003405 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3407 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003408 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3410 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3413 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3416 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3419 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003421
Scott Michelfdc40a02009-02-17 22:15:04 +00003422 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003424 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003425 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003426 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003427 result = DAG.getNode(ISD::FLOG2, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003428 getValue(I.getOperand(1)).getValueType(),
3429 getValue(I.getOperand(1)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003430 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003431
Dale Johannesen59e577f2008-09-05 18:38:42 +00003432 setValue(&I, result);
3433}
3434
Bill Wendling3eb59402008-09-09 00:28:24 +00003435/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3436/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003437void
Dan Gohman46510a72010-04-15 01:51:59 +00003438SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003439 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003440 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003441
Eric Christopher551754c2010-04-16 23:37:20 +00003442 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003443 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003444 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003446
Bill Wendling39150252008-09-09 20:39:27 +00003447 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003448 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003451
3452 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003453 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003454 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003455
3456 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003457 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003458 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003459 // Log10ofMantissa =
3460 // -0.50419619f +
3461 // (0.60948995f - 0.10380950f * x) * x;
3462 //
3463 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003467 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3469 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003470 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003471
Scott Michelfdc40a02009-02-17 22:15:04 +00003472 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003474 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3475 // For floating-point precision of 12:
3476 //
3477 // Log10ofMantissa =
3478 // -0.64831180f +
3479 // (0.91751397f +
3480 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3481 //
3482 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3488 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3491 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003493
Scott Michelfdc40a02009-02-17 22:15:04 +00003494 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003496 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003497 // For floating-point precision of 18:
3498 //
3499 // Log10ofMantissa =
3500 // -0.84299375f +
3501 // (1.5327582f +
3502 // (-1.0688956f +
3503 // (0.49102474f +
3504 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3505 //
3506 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003508 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003510 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3512 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003513 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3515 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003516 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3518 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3521 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003523
Scott Michelfdc40a02009-02-17 22:15:04 +00003524 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003526 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003527 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003528 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003529 result = DAG.getNode(ISD::FLOG10, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003530 getValue(I.getOperand(1)).getValueType(),
3531 getValue(I.getOperand(1)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003532 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003533
Dale Johannesen59e577f2008-09-05 18:38:42 +00003534 setValue(&I, result);
3535}
3536
Bill Wendlinge10c8142008-09-09 22:39:21 +00003537/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3538/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003539void
Dan Gohman46510a72010-04-15 01:51:59 +00003540SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003541 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003542 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003543
Eric Christopher551754c2010-04-16 23:37:20 +00003544 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003545 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003546 SDValue Op = getValue(I.getOperand(1));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003547
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003549
3550 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3552 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003553
3554 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003556 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003557
3558 if (LimitFloatPrecision <= 6) {
3559 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003560 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003561 // TwoToFractionalPartOfX =
3562 // 0.997535578f +
3563 // (0.735607626f + 0.252464424f * x) * x;
3564 //
3565 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3571 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003574 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003576
Scott Michelfdc40a02009-02-17 22:15:04 +00003577 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003579 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3580 // For floating-point precision of 12:
3581 //
3582 // TwoToFractionalPartOfX =
3583 // 0.999892986f +
3584 // (0.696457318f +
3585 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3586 //
3587 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3593 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3596 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003599 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003601
Scott Michelfdc40a02009-02-17 22:15:04 +00003602 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003604 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3605 // For floating-point precision of 18:
3606 //
3607 // TwoToFractionalPartOfX =
3608 // 0.999999982f +
3609 // (0.693148872f +
3610 // (0.240227044f +
3611 // (0.554906021e-1f +
3612 // (0.961591928e-2f +
3613 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3614 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003616 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003618 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3620 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3623 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3626 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003627 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3629 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3632 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003635 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003637
Scott Michelfdc40a02009-02-17 22:15:04 +00003638 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003640 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003641 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003642 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003643 result = DAG.getNode(ISD::FEXP2, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003644 getValue(I.getOperand(1)).getValueType(),
3645 getValue(I.getOperand(1)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003646 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003647
Dale Johannesen601d3c02008-09-05 01:48:15 +00003648 setValue(&I, result);
3649}
3650
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003651/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3652/// limited-precision mode with x == 10.0f.
3653void
Dan Gohman46510a72010-04-15 01:51:59 +00003654SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003655 SDValue result;
Eric Christopher551754c2010-04-16 23:37:20 +00003656 const Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003657 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003658 bool IsExp10 = false;
3659
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 if (getValue(Val).getValueType() == MVT::f32 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003661 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003662 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3663 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3664 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3665 APFloat Ten(10.0f);
3666 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3667 }
3668 }
3669 }
3670
3671 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003672 SDValue Op = getValue(I.getOperand(2));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003673
3674 // Put the exponent in the right bit position for later addition to the
3675 // final result:
3676 //
3677 // #define LOG2OF10 3.3219281f
3678 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003682
3683 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3685 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003686
3687 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003689 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003690
3691 if (LimitFloatPrecision <= 6) {
3692 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003693 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003694 // twoToFractionalPartOfX =
3695 // 0.997535578f +
3696 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003697 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003698 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3704 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003707 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003709
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003710 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003712 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3713 // For floating-point precision of 12:
3714 //
3715 // TwoToFractionalPartOfX =
3716 // 0.999892986f +
3717 // (0.696457318f +
3718 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3719 //
3720 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3726 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003727 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3729 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003732 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003734
Scott Michelfdc40a02009-02-17 22:15:04 +00003735 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003737 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3738 // For floating-point precision of 18:
3739 //
3740 // TwoToFractionalPartOfX =
3741 // 0.999999982f +
3742 // (0.693148872f +
3743 // (0.240227044f +
3744 // (0.554906021e-1f +
3745 // (0.961591928e-2f +
3746 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3747 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3753 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3756 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3759 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3762 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3765 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003768 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003770
Scott Michelfdc40a02009-02-17 22:15:04 +00003771 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773 }
3774 } else {
3775 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003776 result = DAG.getNode(ISD::FPOW, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003777 getValue(I.getOperand(1)).getValueType(),
3778 getValue(I.getOperand(1)),
3779 getValue(I.getOperand(2)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003780 }
3781
3782 setValue(&I, result);
3783}
3784
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003785
3786/// ExpandPowI - Expand a llvm.powi intrinsic.
3787static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3788 SelectionDAG &DAG) {
3789 // If RHS is a constant, we can expand this out to a multiplication tree,
3790 // otherwise we end up lowering to a call to __powidf2 (for example). When
3791 // optimizing for size, we only want to do this if the expansion would produce
3792 // a small number of multiplies, otherwise we do the full expansion.
3793 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3794 // Get the exponent as a positive value.
3795 unsigned Val = RHSC->getSExtValue();
3796 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003797
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003798 // powi(x, 0) -> 1.0
3799 if (Val == 0)
3800 return DAG.getConstantFP(1.0, LHS.getValueType());
3801
Dan Gohmanae541aa2010-04-15 04:33:49 +00003802 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003803 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3804 // If optimizing for size, don't insert too many multiplies. This
3805 // inserts up to 5 multiplies.
3806 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3807 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003808 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003809 // powi(x,15) generates one more multiply than it should), but this has
3810 // the benefit of being both really simple and much better than a libcall.
3811 SDValue Res; // Logically starts equal to 1.0
3812 SDValue CurSquare = LHS;
3813 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003814 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003815 if (Res.getNode())
3816 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3817 else
3818 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003819 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003820
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003821 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3822 CurSquare, CurSquare);
3823 Val >>= 1;
3824 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003825
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003826 // If the original was negative, invert the result, producing 1/(x*x*x).
3827 if (RHSC->getSExtValue() < 0)
3828 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3829 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3830 return Res;
3831 }
3832 }
3833
3834 // Otherwise, expand to a libcall.
3835 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3836}
3837
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003838/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3839/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3840/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003841bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003842SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3843 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003844 uint64_t Offset,
3845 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003846 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003847 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003848
Devang Patel719f6a92010-04-29 20:40:36 +00003849 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003850 // Ignore inlined function arguments here.
3851 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003852 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003853 return false;
3854
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003855 MachineBasicBlock *MBB = FuncInfo.MBBMap[DI.getParent()];
3856 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003857 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003858
3859 unsigned Reg = 0;
3860 if (N.getOpcode() == ISD::CopyFromReg) {
3861 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003862 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003863 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3864 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3865 if (PR)
3866 Reg = PR;
3867 }
3868 }
3869
Evan Chenga36acad2010-04-29 06:33:38 +00003870 if (!Reg) {
3871 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3872 if (VMI == FuncInfo.ValueMap.end())
3873 return false;
3874 Reg = VMI->second;
3875 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003876
3877 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3878 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3879 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003880 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003881 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003882 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003883}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003884
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003885// VisualStudio defines setjmp as _setjmp
3886#if defined(_MSC_VER) && defined(setjmp)
3887#define setjmp_undefined_for_visual_studio
3888#undef setjmp
3889#endif
3890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003891/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3892/// we want to emit this as a call to a named external function, return the name
3893/// otherwise lower it and return null.
3894const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003895SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003896 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003897 SDValue Res;
3898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003899 switch (Intrinsic) {
3900 default:
3901 // By default, turn this into a target intrinsic node.
3902 visitTargetIntrinsic(I, Intrinsic);
3903 return 0;
3904 case Intrinsic::vastart: visitVAStart(I); return 0;
3905 case Intrinsic::vaend: visitVAEnd(I); return 0;
3906 case Intrinsic::vacopy: visitVACopy(I); return 0;
3907 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003908 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Eric Christopher551754c2010-04-16 23:37:20 +00003909 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003910 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003911 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003912 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Eric Christopher551754c2010-04-16 23:37:20 +00003913 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003914 return 0;
3915 case Intrinsic::setjmp:
3916 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003917 case Intrinsic::longjmp:
3918 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003919 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003920 // Assert for address < 256 since we support only user defined address
3921 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003922 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003923 < 256 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003924 cast<PointerType>(I.getOperand(2)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003925 < 256 &&
3926 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003927 SDValue Op1 = getValue(I.getOperand(1));
3928 SDValue Op2 = getValue(I.getOperand(2));
3929 SDValue Op3 = getValue(I.getOperand(3));
3930 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3931 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003932 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Eric Christopher551754c2010-04-16 23:37:20 +00003933 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003934 return 0;
3935 }
Chris Lattner824b9582008-11-21 16:42:48 +00003936 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003937 // Assert for address < 256 since we support only user defined address
3938 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003939 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003940 < 256 &&
3941 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003942 SDValue Op1 = getValue(I.getOperand(1));
3943 SDValue Op2 = getValue(I.getOperand(2));
3944 SDValue Op3 = getValue(I.getOperand(3));
3945 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3946 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003947 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00003948 I.getOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003949 return 0;
3950 }
Chris Lattner824b9582008-11-21 16:42:48 +00003951 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003952 // Assert for address < 256 since we support only user defined address
3953 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003954 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003955 < 256 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003956 cast<PointerType>(I.getOperand(2)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003957 < 256 &&
3958 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003959 SDValue Op1 = getValue(I.getOperand(1));
3960 SDValue Op2 = getValue(I.getOperand(2));
3961 SDValue Op3 = getValue(I.getOperand(3));
3962 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3963 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003964
3965 // If the source and destination are known to not be aliases, we can
3966 // lower memmove as memcpy.
3967 uint64_t Size = -1ULL;
3968 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003969 Size = C->getZExtValue();
Eric Christopher551754c2010-04-16 23:37:20 +00003970 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003971 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003972 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00003973 false, I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003974 return 0;
3975 }
3976
Mon P Wang20adc9d2010-04-04 03:10:48 +00003977 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00003978 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003979 return 0;
3980 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003981 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00003982 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00003983 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00003984 return 0;
3985
Devang Patelac1ceb32009-10-09 22:42:28 +00003986 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003987 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00003988 bool isParameter =
3989 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00003990 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00003991 if (!Address)
3992 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00003993 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00003994 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00003995 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003996 if (AI) {
3997 // Don't handle byval arguments or VLAs, for example.
3998 // Non-byval arguments are handled here (they refer to the stack temporary
3999 // alloca at this point).
4000 DenseMap<const AllocaInst*, int>::iterator SI =
4001 FuncInfo.StaticAllocaMap.find(AI);
4002 if (SI == FuncInfo.StaticAllocaMap.end())
4003 return 0; // VLAs.
4004 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00004005
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004006 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4007 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4008 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
4009 }
4010
4011 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4012 // but do not always have a corresponding SDNode built. The SDNodeOrder
4013 // absolute, but not relative, values are different depending on whether
4014 // debug info exists.
4015 ++SDNodeOrder;
4016 SDValue &N = NodeMap[Address];
4017 SDDbgValue *SDV;
4018 if (N.getNode()) {
4019 if (isParameter && !AI) {
4020 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4021 if (FINode)
4022 // Byval parameter. We have a frame index at this point.
4023 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4024 0, dl, SDNodeOrder);
4025 else
4026 // Can't do anything with other non-AI cases yet. This might be a
4027 // parameter of a callee function that got inlined, for example.
4028 return 0;
4029 } else if (AI)
4030 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4031 0, dl, SDNodeOrder);
4032 else
4033 // Can't do anything with other non-AI cases yet.
4034 return 0;
4035 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4036 } else {
4037 // This isn't useful, but it shows what we're missing.
4038 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4039 0, dl, SDNodeOrder);
4040 DAG.AddDbgValue(SDV, 0, isParameter);
4041 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004042 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004043 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004044 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004045 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004046 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004047 return 0;
4048
4049 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004050 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004051 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004052 if (!V)
4053 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004054
4055 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4056 // but do not always have a corresponding SDNode built. The SDNodeOrder
4057 // absolute, but not relative, values are different depending on whether
4058 // debug info exists.
4059 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004060 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004061 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004062 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4063 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004064 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004065 bool createUndef = false;
4066 // FIXME : Why not use getValue() directly ?
Devang Patel9126c0d2010-06-01 19:59:01 +00004067 SDValue N = NodeMap[V];
4068 if (!N.getNode() && isa<Argument>(V))
4069 // Check unused arguments map.
4070 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004071 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004072 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4073 SDV = DAG.getDbgValue(Variable, N.getNode(),
4074 N.getResNo(), Offset, dl, SDNodeOrder);
4075 DAG.AddDbgValue(SDV, N.getNode(), false);
4076 }
Devang Pateld47f3c82010-05-05 22:29:00 +00004077 } else if (isa<PHINode>(V) && !V->use_empty()) {
4078 SDValue N = getValue(V);
4079 if (N.getNode()) {
4080 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4081 SDV = DAG.getDbgValue(Variable, N.getNode(),
4082 N.getResNo(), Offset, dl, SDNodeOrder);
4083 DAG.AddDbgValue(SDV, N.getNode(), false);
4084 }
4085 } else
4086 createUndef = true;
4087 } else
4088 createUndef = true;
4089 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004090 // We may expand this to cover more cases. One case where we have no
4091 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004092 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4093 Offset, dl, SDNodeOrder);
4094 DAG.AddDbgValue(SDV, 0, false);
4095 }
Devang Patel00190342010-03-15 19:15:44 +00004096 }
4097
4098 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004099 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004100 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004101 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004102 // Don't handle byval struct arguments or VLAs, for example.
4103 if (!AI)
4104 return 0;
4105 DenseMap<const AllocaInst*, int>::iterator SI =
4106 FuncInfo.StaticAllocaMap.find(AI);
4107 if (SI == FuncInfo.StaticAllocaMap.end())
4108 return 0; // VLAs.
4109 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004110
Chris Lattner512063d2010-04-05 06:19:28 +00004111 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4112 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4113 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004114 return 0;
4115 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004116 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004117 // Insert the EXCEPTIONADDR instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00004118 assert(FuncInfo.MBBMap[I.getParent()]->isLandingPad() &&
4119 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004121 SDValue Ops[1];
4122 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004123 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004124 setValue(&I, Op);
4125 DAG.setRoot(Op.getValue(1));
4126 return 0;
4127 }
4128
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004129 case Intrinsic::eh_selector: {
Dan Gohman99be8ae2010-04-19 22:41:47 +00004130 MachineBasicBlock *CallMBB = FuncInfo.MBBMap[I.getParent()];
Chris Lattner512063d2010-04-05 06:19:28 +00004131 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004132 if (CallMBB->isLandingPad())
4133 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004134 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004136 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004137#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004138 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4139 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004140 if (Reg) FuncInfo.MBBMap[I.getParent()]->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004141 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004142
Chris Lattner3a5815f2009-09-17 23:54:54 +00004143 // Insert the EHSELECTION instruction.
4144 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4145 SDValue Ops[2];
Eric Christopher551754c2010-04-16 23:37:20 +00004146 Ops[0] = getValue(I.getOperand(1));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004147 Ops[1] = getRoot();
4148 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004149 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004150 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004151 return 0;
4152 }
4153
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004154 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004155 // Find the type id for the given typeinfo.
Eric Christopher551754c2010-04-16 23:37:20 +00004156 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Chris Lattner512063d2010-04-05 06:19:28 +00004157 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4158 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004159 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004160 return 0;
4161 }
4162
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004163 case Intrinsic::eh_return_i32:
4164 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004165 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4166 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4167 MVT::Other,
4168 getControlRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00004169 getValue(I.getOperand(1)),
4170 getValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004171 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004172 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004173 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004174 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004175 case Intrinsic::eh_dwarf_cfa: {
Eric Christopher551754c2010-04-16 23:37:20 +00004176 EVT VT = getValue(I.getOperand(1)).getValueType();
4177 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004178 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004179 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004180 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004181 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004182 TLI.getPointerTy()),
4183 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004184 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004185 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004186 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004187 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4188 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004189 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004190 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004191 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004192 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Eric Christopher551754c2010-04-16 23:37:20 +00004193 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
Jim Grosbachca752c92010-01-28 01:45:32 +00004194 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004195 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004196
Chris Lattner512063d2010-04-05 06:19:28 +00004197 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004198 return 0;
4199 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004200 case Intrinsic::eh_sjlj_setjmp: {
4201 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
4202 getValue(I.getOperand(1))));
4203 return 0;
4204 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004205 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004206 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4207 getRoot(),
Jim Grosbach5eb19512010-05-22 01:06:18 +00004208 getValue(I.getOperand(1))));
4209 return 0;
4210 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004211
Mon P Wang77cdf302008-11-10 20:54:11 +00004212 case Intrinsic::convertff:
4213 case Intrinsic::convertfsi:
4214 case Intrinsic::convertfui:
4215 case Intrinsic::convertsif:
4216 case Intrinsic::convertuif:
4217 case Intrinsic::convertss:
4218 case Intrinsic::convertsu:
4219 case Intrinsic::convertus:
4220 case Intrinsic::convertuu: {
4221 ISD::CvtCode Code = ISD::CVT_INVALID;
4222 switch (Intrinsic) {
4223 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4224 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4225 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4226 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4227 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4228 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4229 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4230 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4231 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4232 }
Owen Andersone50ed302009-08-10 22:56:29 +00004233 EVT DestVT = TLI.getValueType(I.getType());
Eric Christopher551754c2010-04-16 23:37:20 +00004234 const Value *Op1 = I.getOperand(1);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004235 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4236 DAG.getValueType(DestVT),
4237 DAG.getValueType(getValue(Op1).getValueType()),
4238 getValue(I.getOperand(2)),
Eric Christopher551754c2010-04-16 23:37:20 +00004239 getValue(I.getOperand(3)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004240 Code);
4241 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004242 return 0;
4243 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004244 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004245 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004246 getValue(I.getOperand(1)).getValueType(),
4247 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004248 return 0;
4249 case Intrinsic::powi:
Eric Christopher551754c2010-04-16 23:37:20 +00004250 setValue(&I, ExpandPowI(dl, getValue(I.getOperand(1)),
4251 getValue(I.getOperand(2)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004252 return 0;
4253 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004254 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004255 getValue(I.getOperand(1)).getValueType(),
4256 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004257 return 0;
4258 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004259 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004260 getValue(I.getOperand(1)).getValueType(),
4261 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004262 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004263 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004264 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004265 return 0;
4266 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004267 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004268 return 0;
4269 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004270 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004271 return 0;
4272 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004273 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004274 return 0;
4275 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004276 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004277 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004278 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004279 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004280 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004281 case Intrinsic::convert_to_fp16:
4282 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004283 MVT::i16, getValue(I.getOperand(1))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004284 return 0;
4285 case Intrinsic::convert_from_fp16:
4286 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004287 MVT::f32, getValue(I.getOperand(1))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004288 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004289 case Intrinsic::pcmarker: {
Eric Christopher551754c2010-04-16 23:37:20 +00004290 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004291 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004292 return 0;
4293 }
4294 case Intrinsic::readcyclecounter: {
4295 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004296 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4297 DAG.getVTList(MVT::i64, MVT::Other),
4298 &Op, 1);
4299 setValue(&I, Res);
4300 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004301 return 0;
4302 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004303 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004304 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004305 getValue(I.getOperand(1)).getValueType(),
4306 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004307 return 0;
4308 case Intrinsic::cttz: {
Eric Christopher551754c2010-04-16 23:37:20 +00004309 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004310 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004311 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004312 return 0;
4313 }
4314 case Intrinsic::ctlz: {
Eric Christopher551754c2010-04-16 23:37:20 +00004315 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004316 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004317 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004318 return 0;
4319 }
4320 case Intrinsic::ctpop: {
Eric Christopher551754c2010-04-16 23:37:20 +00004321 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004322 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004323 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 return 0;
4325 }
4326 case Intrinsic::stacksave: {
4327 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004328 Res = DAG.getNode(ISD::STACKSAVE, dl,
4329 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4330 setValue(&I, Res);
4331 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 return 0;
4333 }
4334 case Intrinsic::stackrestore: {
Eric Christopher551754c2010-04-16 23:37:20 +00004335 Res = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004336 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004337 return 0;
4338 }
Bill Wendling57344502008-11-18 11:01:33 +00004339 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004340 // Emit code into the DAG to store the stack guard onto the stack.
4341 MachineFunction &MF = DAG.getMachineFunction();
4342 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004343 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004344
Eric Christopher551754c2010-04-16 23:37:20 +00004345 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4346 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004347
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004348 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004349 MFI->setStackProtectorIndex(FI);
4350
4351 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4352
4353 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004354 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4355 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004356 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004357 setValue(&I, Res);
4358 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004359 return 0;
4360 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004361 case Intrinsic::objectsize: {
4362 // If we don't know by now, we're never going to know.
Eric Christopher551754c2010-04-16 23:37:20 +00004363 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004364
4365 assert(CI && "Non-constant type in __builtin_object_size?");
4366
Eric Christopher551754c2010-04-16 23:37:20 +00004367 SDValue Arg = getValue(I.getOperand(0));
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004368 EVT Ty = Arg.getValueType();
4369
Eric Christopherd060b252009-12-23 02:51:48 +00004370 if (CI->getZExtValue() == 0)
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004371 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004372 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004373 Res = DAG.getConstant(0, Ty);
4374
4375 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004376 return 0;
4377 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004378 case Intrinsic::var_annotation:
4379 // Discard annotate attributes
4380 return 0;
4381
4382 case Intrinsic::init_trampoline: {
Eric Christopher551754c2010-04-16 23:37:20 +00004383 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384
4385 SDValue Ops[6];
4386 Ops[0] = getRoot();
Eric Christopher551754c2010-04-16 23:37:20 +00004387 Ops[1] = getValue(I.getOperand(1));
4388 Ops[2] = getValue(I.getOperand(2));
4389 Ops[3] = getValue(I.getOperand(3));
4390 Ops[4] = DAG.getSrcValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004391 Ops[5] = DAG.getSrcValue(F);
4392
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004393 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4394 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4395 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004396
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004397 setValue(&I, Res);
4398 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004399 return 0;
4400 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004401 case Intrinsic::gcroot:
4402 if (GFI) {
Eric Christopher551754c2010-04-16 23:37:20 +00004403 const Value *Alloca = I.getOperand(1);
4404 const Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004406 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4407 GFI->addStackRoot(FI->getIndex(), TypeMap);
4408 }
4409 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004410 case Intrinsic::gcread:
4411 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004412 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004413 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004414 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004415 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004416 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004417 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004418 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004419 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004420 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004421 return implVisitAluOverflow(I, ISD::UADDO);
4422 case Intrinsic::sadd_with_overflow:
4423 return implVisitAluOverflow(I, ISD::SADDO);
4424 case Intrinsic::usub_with_overflow:
4425 return implVisitAluOverflow(I, ISD::USUBO);
4426 case Intrinsic::ssub_with_overflow:
4427 return implVisitAluOverflow(I, ISD::SSUBO);
4428 case Intrinsic::umul_with_overflow:
4429 return implVisitAluOverflow(I, ISD::UMULO);
4430 case Intrinsic::smul_with_overflow:
4431 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004433 case Intrinsic::prefetch: {
4434 SDValue Ops[4];
4435 Ops[0] = getRoot();
Eric Christopher551754c2010-04-16 23:37:20 +00004436 Ops[1] = getValue(I.getOperand(1));
4437 Ops[2] = getValue(I.getOperand(2));
4438 Ops[3] = getValue(I.getOperand(3));
Bill Wendling4533cac2010-01-28 21:51:40 +00004439 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004440 return 0;
4441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004443 case Intrinsic::memory_barrier: {
4444 SDValue Ops[6];
4445 Ops[0] = getRoot();
4446 for (int x = 1; x < 6; ++x)
Eric Christopher551754c2010-04-16 23:37:20 +00004447 Ops[x] = getValue(I.getOperand(x));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448
Bill Wendling4533cac2010-01-28 21:51:40 +00004449 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004450 return 0;
4451 }
4452 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004453 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004454 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004455 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Eric Christopher551754c2010-04-16 23:37:20 +00004456 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004457 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004458 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004459 getValue(I.getOperand(2)),
Eric Christopher551754c2010-04-16 23:37:20 +00004460 getValue(I.getOperand(3)),
4461 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004462 setValue(&I, L);
4463 DAG.setRoot(L.getValue(1));
4464 return 0;
4465 }
4466 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004467 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004469 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004471 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004472 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004473 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004475 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004476 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004477 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004478 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004479 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004481 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004483 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004484 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004485 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004487 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004488
4489 case Intrinsic::invariant_start:
4490 case Intrinsic::lifetime_start:
4491 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004492 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004493 return 0;
4494 case Intrinsic::invariant_end:
4495 case Intrinsic::lifetime_end:
4496 // Discard region information.
4497 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004498 }
4499}
4500
Dan Gohman46510a72010-04-15 01:51:59 +00004501void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004502 bool isTailCall,
4503 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004504 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4505 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004506 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004507 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004508 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004509
4510 TargetLowering::ArgListTy Args;
4511 TargetLowering::ArgListEntry Entry;
4512 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004513
4514 // Check whether the function can return without sret-demotion.
4515 SmallVector<EVT, 4> OutVTs;
4516 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4517 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004518 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004519 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004520
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004521 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004522 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4523
4524 SDValue DemoteStackSlot;
4525
4526 if (!CanLowerReturn) {
4527 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4528 FTy->getReturnType());
4529 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4530 FTy->getReturnType());
4531 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004532 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004533 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4534
4535 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4536 Entry.Node = DemoteStackSlot;
4537 Entry.Ty = StackSlotPtrType;
4538 Entry.isSExt = false;
4539 Entry.isZExt = false;
4540 Entry.isInReg = false;
4541 Entry.isSRet = true;
4542 Entry.isNest = false;
4543 Entry.isByVal = false;
4544 Entry.Alignment = Align;
4545 Args.push_back(Entry);
4546 RetTy = Type::getVoidTy(FTy->getContext());
4547 }
4548
Dan Gohman46510a72010-04-15 01:51:59 +00004549 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004550 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 SDValue ArgNode = getValue(*i);
4552 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4553
4554 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004555 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4556 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4557 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4558 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4559 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4560 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004561 Entry.Alignment = CS.getParamAlignment(attrInd);
4562 Args.push_back(Entry);
4563 }
4564
Chris Lattner512063d2010-04-05 06:19:28 +00004565 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004566 // Insert a label before the invoke call to mark the try range. This can be
4567 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004568 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004569
Jim Grosbachca752c92010-01-28 01:45:32 +00004570 // For SjLj, keep track of which landing pads go with which invokes
4571 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004572 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004573 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004574 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004575 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004576 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004577 }
4578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004579 // Both PendingLoads and PendingExports must be flushed here;
4580 // this call might not return.
4581 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004582 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583 }
4584
Dan Gohman98ca4f22009-08-05 01:29:28 +00004585 // Check if target-independent constraints permit a tail call here.
4586 // Target-dependent constraints are checked within TLI.LowerCallTo.
4587 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004588 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004589 isTailCall = false;
4590
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004592 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004593 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004594 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004595 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004596 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004597 isTailCall,
4598 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004599 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004600 assert((isTailCall || Result.second.getNode()) &&
4601 "Non-null chain expected with non-tail call!");
4602 assert((Result.second.getNode() || !Result.first.getNode()) &&
4603 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004604 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004605 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004606 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004607 // The instruction result is the result of loading from the
4608 // hidden sret parameter.
4609 SmallVector<EVT, 1> PVTs;
4610 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4611
4612 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4613 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4614 EVT PtrVT = PVTs[0];
4615 unsigned NumValues = OutVTs.size();
4616 SmallVector<SDValue, 4> Values(NumValues);
4617 SmallVector<SDValue, 4> Chains(NumValues);
4618
4619 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004620 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4621 DemoteStackSlot,
4622 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004623 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004624 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004625 Values[i] = L;
4626 Chains[i] = L.getValue(1);
4627 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004628
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004629 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4630 MVT::Other, &Chains[0], NumValues);
4631 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004632
4633 // Collect the legal value parts into potentially illegal values
4634 // that correspond to the original function's return values.
4635 SmallVector<EVT, 4> RetTys;
4636 RetTy = FTy->getReturnType();
4637 ComputeValueVTs(TLI, RetTy, RetTys);
4638 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4639 SmallVector<SDValue, 4> ReturnValues;
4640 unsigned CurReg = 0;
4641 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4642 EVT VT = RetTys[I];
4643 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4644 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4645
4646 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004647 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004648 RegisterVT, VT, AssertOp);
4649 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004650 CurReg += NumRegs;
4651 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004652
Bill Wendling4533cac2010-01-28 21:51:40 +00004653 setValue(CS.getInstruction(),
4654 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4655 DAG.getVTList(&RetTys[0], RetTys.size()),
4656 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004657
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004658 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004659
4660 // As a special case, a null chain means that a tail call has been emitted and
4661 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004662 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004663 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004664 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004665 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666
Chris Lattner512063d2010-04-05 06:19:28 +00004667 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004668 // Insert a label at the end of the invoke call to mark the try range. This
4669 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004670 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004671 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672
4673 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004674 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 }
4676}
4677
Chris Lattner8047d9a2009-12-24 00:37:38 +00004678/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4679/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004680static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4681 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004682 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004683 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004684 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004685 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004686 if (C->isNullValue())
4687 continue;
4688 // Unknown instruction.
4689 return false;
4690 }
4691 return true;
4692}
4693
Dan Gohman46510a72010-04-15 01:51:59 +00004694static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4695 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004696 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004697
Chris Lattner8047d9a2009-12-24 00:37:38 +00004698 // Check to see if this load can be trivially constant folded, e.g. if the
4699 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004700 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004701 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004702 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004703 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004704
Dan Gohman46510a72010-04-15 01:51:59 +00004705 if (const Constant *LoadCst =
4706 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4707 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004708 return Builder.getValue(LoadCst);
4709 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004710
Chris Lattner8047d9a2009-12-24 00:37:38 +00004711 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4712 // still constant memory, the input chain can be the entry node.
4713 SDValue Root;
4714 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004715
Chris Lattner8047d9a2009-12-24 00:37:38 +00004716 // Do not serialize (non-volatile) loads of constant memory with anything.
4717 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4718 Root = Builder.DAG.getEntryNode();
4719 ConstantMemory = true;
4720 } else {
4721 // Do not serialize non-volatile loads against each other.
4722 Root = Builder.DAG.getRoot();
4723 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004724
Chris Lattner8047d9a2009-12-24 00:37:38 +00004725 SDValue Ptr = Builder.getValue(PtrVal);
4726 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4727 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004728 false /*volatile*/,
4729 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004730
Chris Lattner8047d9a2009-12-24 00:37:38 +00004731 if (!ConstantMemory)
4732 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4733 return LoadVal;
4734}
4735
4736
4737/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4738/// If so, return true and lower it, otherwise return false and it will be
4739/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004740bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004741 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
4742 if (I.getNumOperands() != 4)
4743 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004744
Eric Christopher551754c2010-04-16 23:37:20 +00004745 const Value *LHS = I.getOperand(1), *RHS = I.getOperand(2);
Duncan Sands1df98592010-02-16 11:11:14 +00004746 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Eric Christopher551754c2010-04-16 23:37:20 +00004747 !I.getOperand(3)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004748 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004749 return false;
4750
Eric Christopher551754c2010-04-16 23:37:20 +00004751 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getOperand(3));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004752
Chris Lattner8047d9a2009-12-24 00:37:38 +00004753 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4754 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004755 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4756 bool ActuallyDoIt = true;
4757 MVT LoadVT;
4758 const Type *LoadTy;
4759 switch (Size->getZExtValue()) {
4760 default:
4761 LoadVT = MVT::Other;
4762 LoadTy = 0;
4763 ActuallyDoIt = false;
4764 break;
4765 case 2:
4766 LoadVT = MVT::i16;
4767 LoadTy = Type::getInt16Ty(Size->getContext());
4768 break;
4769 case 4:
4770 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004771 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004772 break;
4773 case 8:
4774 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004775 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004776 break;
4777 /*
4778 case 16:
4779 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004780 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004781 LoadTy = VectorType::get(LoadTy, 4);
4782 break;
4783 */
4784 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004785
Chris Lattner04b091a2009-12-24 01:07:17 +00004786 // This turns into unaligned loads. We only do this if the target natively
4787 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4788 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004789
Chris Lattner04b091a2009-12-24 01:07:17 +00004790 // Require that we can find a legal MVT, and only do this if the target
4791 // supports unaligned loads of that type. Expanding into byte loads would
4792 // bloat the code.
4793 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4794 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4795 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4796 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4797 ActuallyDoIt = false;
4798 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004799
Chris Lattner04b091a2009-12-24 01:07:17 +00004800 if (ActuallyDoIt) {
4801 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4802 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004803
Chris Lattner04b091a2009-12-24 01:07:17 +00004804 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4805 ISD::SETNE);
4806 EVT CallVT = TLI.getValueType(I.getType(), true);
4807 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4808 return true;
4809 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004810 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004811
4812
Chris Lattner8047d9a2009-12-24 00:37:38 +00004813 return false;
4814}
4815
4816
Dan Gohman46510a72010-04-15 01:51:59 +00004817void SelectionDAGBuilder::visitCall(const CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004818 const char *RenameFn = 0;
4819 if (Function *F = I.getCalledFunction()) {
4820 if (F->isDeclaration()) {
Dan Gohman55e59c12010-04-19 19:05:59 +00004821 const TargetIntrinsicInfo *II = TM.getIntrinsicInfo();
Dale Johannesen49de9822009-02-05 01:49:45 +00004822 if (II) {
4823 if (unsigned IID = II->getIntrinsicID(F)) {
4824 RenameFn = visitIntrinsicCall(I, IID);
4825 if (!RenameFn)
4826 return;
4827 }
4828 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004829 if (unsigned IID = F->getIntrinsicID()) {
4830 RenameFn = visitIntrinsicCall(I, IID);
4831 if (!RenameFn)
4832 return;
4833 }
4834 }
4835
4836 // Check for well-known libc/libm calls. If the function is internal, it
4837 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004838 if (!F->hasLocalLinkage() && F->hasName()) {
4839 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004840 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 if (I.getNumOperands() == 3 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004842 I.getOperand(1)->getType()->isFloatingPointTy() &&
4843 I.getType() == I.getOperand(1)->getType() &&
4844 I.getType() == I.getOperand(2)->getType()) {
4845 SDValue LHS = getValue(I.getOperand(1));
4846 SDValue RHS = getValue(I.getOperand(2));
Bill Wendling0d580132009-12-23 01:28:19 +00004847 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4848 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849 return;
4850 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004851 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004852 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004853 I.getOperand(1)->getType()->isFloatingPointTy() &&
4854 I.getType() == I.getOperand(1)->getType()) {
4855 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004856 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4857 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 return;
4859 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004860 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004862 I.getOperand(1)->getType()->isFloatingPointTy() &&
4863 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004864 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004865 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004866 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4867 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004868 return;
4869 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004870 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004871 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004872 I.getOperand(1)->getType()->isFloatingPointTy() &&
4873 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004874 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004875 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004876 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4877 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004878 return;
4879 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004880 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4881 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004882 I.getOperand(1)->getType()->isFloatingPointTy() &&
4883 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004884 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004885 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004886 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4887 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004888 return;
4889 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004890 } else if (Name == "memcmp") {
4891 if (visitMemCmpCall(I))
4892 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 }
4894 }
Eric Christopher551754c2010-04-16 23:37:20 +00004895 } else if (isa<InlineAsm>(I.getOperand(0))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 visitInlineAsm(&I);
4897 return;
4898 }
4899
4900 SDValue Callee;
4901 if (!RenameFn)
Eric Christopher551754c2010-04-16 23:37:20 +00004902 Callee = getValue(I.getOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903 else
Bill Wendling056292f2008-09-16 21:48:12 +00004904 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905
Bill Wendling0d580132009-12-23 01:28:19 +00004906 // Check if we can potentially perform a tail call. More detailed checking is
4907 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004908 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909}
4910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913/// AsmOperandInfo - This contains information for each constraint that we are
4914/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004915class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004916 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004917public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918 /// CallOperand - If this is the result output operand or a clobber
4919 /// this is null, otherwise it is the incoming operand to the CallInst.
4920 /// This gets modified as the asm is processed.
4921 SDValue CallOperand;
4922
4923 /// AssignedRegs - If this is a register or register class operand, this
4924 /// contains the set of register corresponding to the operand.
4925 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004926
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4928 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4929 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004931 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4932 /// busy in OutputRegs/InputRegs.
4933 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004934 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 std::set<unsigned> &InputRegs,
4936 const TargetRegisterInfo &TRI) const {
4937 if (isOutReg) {
4938 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4939 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4940 }
4941 if (isInReg) {
4942 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4943 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4944 }
4945 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004946
Owen Andersone50ed302009-08-10 22:56:29 +00004947 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004948 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004950 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004951 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004952 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004954
Chris Lattner81249c92008-10-17 17:05:25 +00004955 if (isa<BasicBlock>(CallOperandVal))
4956 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004957
Chris Lattner81249c92008-10-17 17:05:25 +00004958 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004959
Chris Lattner81249c92008-10-17 17:05:25 +00004960 // If this is an indirect operand, the operand is a pointer to the
4961 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004962 if (isIndirect) {
4963 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4964 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00004965 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00004966 OpTy = PtrTy->getElementType();
4967 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004968
Chris Lattner81249c92008-10-17 17:05:25 +00004969 // If OpTy is not a single value, it may be a struct/union that we
4970 // can tile with integers.
4971 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4972 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4973 switch (BitSize) {
4974 default: break;
4975 case 1:
4976 case 8:
4977 case 16:
4978 case 32:
4979 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004980 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004981 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004982 break;
4983 }
4984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004985
Chris Lattner81249c92008-10-17 17:05:25 +00004986 return TLI.getValueType(OpTy, true);
4987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004989private:
4990 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4991 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004992 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004993 const TargetRegisterInfo &TRI) {
4994 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4995 Regs.insert(Reg);
4996 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4997 for (; *Aliases; ++Aliases)
4998 Regs.insert(*Aliases);
4999 }
5000};
Dan Gohman462f6b52010-05-29 17:53:24 +00005001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005002} // end llvm namespace.
5003
Dan Gohman462f6b52010-05-29 17:53:24 +00005004/// isAllocatableRegister - If the specified register is safe to allocate,
5005/// i.e. it isn't a stack pointer or some other special register, return the
5006/// register class for the register. Otherwise, return null.
5007static const TargetRegisterClass *
5008isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5009 const TargetLowering &TLI,
5010 const TargetRegisterInfo *TRI) {
5011 EVT FoundVT = MVT::Other;
5012 const TargetRegisterClass *FoundRC = 0;
5013 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5014 E = TRI->regclass_end(); RCI != E; ++RCI) {
5015 EVT ThisVT = MVT::Other;
5016
5017 const TargetRegisterClass *RC = *RCI;
5018 // If none of the value types for this register class are valid, we
5019 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5020 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5021 I != E; ++I) {
5022 if (TLI.isTypeLegal(*I)) {
5023 // If we have already found this register in a different register class,
5024 // choose the one with the largest VT specified. For example, on
5025 // PowerPC, we favor f64 register classes over f32.
5026 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5027 ThisVT = *I;
5028 break;
5029 }
5030 }
5031 }
5032
5033 if (ThisVT == MVT::Other) continue;
5034
5035 // NOTE: This isn't ideal. In particular, this might allocate the
5036 // frame pointer in functions that need it (due to them not being taken
5037 // out of allocation, because a variable sized allocation hasn't been seen
5038 // yet). This is a slight code pessimization, but should still work.
5039 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5040 E = RC->allocation_order_end(MF); I != E; ++I)
5041 if (*I == Reg) {
5042 // We found a matching register class. Keep looking at others in case
5043 // we find one with larger registers that this physreg is also in.
5044 FoundRC = RC;
5045 FoundVT = ThisVT;
5046 break;
5047 }
5048 }
5049 return FoundRC;
5050}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051
5052/// GetRegistersForValue - Assign registers (virtual or physical) for the
5053/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005054/// register allocator to handle the assignment process. However, if the asm
5055/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005056/// allocation. This produces generally horrible, but correct, code.
5057///
5058/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059/// Input and OutputRegs are the set of already allocated physical registers.
5060///
Dan Gohman2048b852009-11-23 18:04:58 +00005061void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005062GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005063 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005065 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005067 // Compute whether this value requires an input register, an output register,
5068 // or both.
5069 bool isOutReg = false;
5070 bool isInReg = false;
5071 switch (OpInfo.Type) {
5072 case InlineAsm::isOutput:
5073 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005074
5075 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005076 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005077 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078 break;
5079 case InlineAsm::isInput:
5080 isInReg = true;
5081 isOutReg = false;
5082 break;
5083 case InlineAsm::isClobber:
5084 isOutReg = true;
5085 isInReg = true;
5086 break;
5087 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005088
5089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 MachineFunction &MF = DAG.getMachineFunction();
5091 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005093 // If this is a constraint for a single physreg, or a constraint for a
5094 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005095 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5097 OpInfo.ConstraintVT);
5098
5099 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005101 // If this is a FP input in an integer register (or visa versa) insert a bit
5102 // cast of the input value. More generally, handle any case where the input
5103 // value disagrees with the register class we plan to stick this in.
5104 if (OpInfo.Type == InlineAsm::isInput &&
5105 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005106 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005107 // types are identical size, use a bitcast to convert (e.g. two differing
5108 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005109 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005110 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005111 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005112 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005113 OpInfo.ConstraintVT = RegVT;
5114 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5115 // If the input is a FP value and we want it in FP registers, do a
5116 // bitcast to the corresponding integer type. This turns an f64 value
5117 // into i64, which can be passed with two i32 values on a 32-bit
5118 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005119 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005120 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005121 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005122 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005123 OpInfo.ConstraintVT = RegVT;
5124 }
5125 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005126
Owen Anderson23b9b192009-08-12 00:36:31 +00005127 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005129
Owen Andersone50ed302009-08-10 22:56:29 +00005130 EVT RegVT;
5131 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132
5133 // If this is a constraint for a specific physical register, like {r17},
5134 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005135 if (unsigned AssignedReg = PhysReg.first) {
5136 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005138 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005140 // Get the actual register value type. This is important, because the user
5141 // may have asked for (e.g.) the AX register in i32 type. We need to
5142 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005143 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005146 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005147
5148 // If this is an expanded reference, add the rest of the regs to Regs.
5149 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005150 TargetRegisterClass::iterator I = RC->begin();
5151 for (; *I != AssignedReg; ++I)
5152 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005154 // Already added the first reg.
5155 --NumRegs; ++I;
5156 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005157 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005158 Regs.push_back(*I);
5159 }
5160 }
Bill Wendling651ad132009-12-22 01:25:10 +00005161
Dan Gohman7451d3e2010-05-29 17:03:36 +00005162 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5164 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5165 return;
5166 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005168 // Otherwise, if this was a reference to an LLVM register class, create vregs
5169 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005170 if (const TargetRegisterClass *RC = PhysReg.second) {
5171 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005173 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174
Evan Chengfb112882009-03-23 08:01:15 +00005175 // Create the appropriate number of virtual registers.
5176 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5177 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005178 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005179
Dan Gohman7451d3e2010-05-29 17:03:36 +00005180 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005181 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005183
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005184 // This is a reference to a register class that doesn't directly correspond
5185 // to an LLVM register class. Allocate NumRegs consecutive, available,
5186 // registers from the class.
5187 std::vector<unsigned> RegClassRegs
5188 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5189 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5192 unsigned NumAllocated = 0;
5193 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5194 unsigned Reg = RegClassRegs[i];
5195 // See if this register is available.
5196 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5197 (isInReg && InputRegs.count(Reg))) { // Already used.
5198 // Make sure we find consecutive registers.
5199 NumAllocated = 0;
5200 continue;
5201 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 // Check to see if this register is allocatable (i.e. don't give out the
5204 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005205 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5206 if (!RC) { // Couldn't allocate this register.
5207 // Reset NumAllocated to make sure we return consecutive registers.
5208 NumAllocated = 0;
5209 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005210 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 // Okay, this register is good, we can use it.
5213 ++NumAllocated;
5214
5215 // If we allocated enough consecutive registers, succeed.
5216 if (NumAllocated == NumRegs) {
5217 unsigned RegStart = (i-NumAllocated)+1;
5218 unsigned RegEnd = i+1;
5219 // Mark all of the allocated registers used.
5220 for (unsigned i = RegStart; i != RegEnd; ++i)
5221 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005222
Dan Gohman7451d3e2010-05-29 17:03:36 +00005223 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 OpInfo.ConstraintVT);
5225 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5226 return;
5227 }
5228 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 // Otherwise, we couldn't allocate enough registers for this.
5231}
5232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233/// visitInlineAsm - Handle a call to an InlineAsm object.
5234///
Dan Gohman46510a72010-04-15 01:51:59 +00005235void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5236 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237
5238 /// ConstraintOperands - Information about all of the constraints.
5239 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 std::set<unsigned> OutputRegs, InputRegs;
5242
5243 // Do a prepass over the constraints, canonicalizing them, and building up the
5244 // ConstraintOperands list.
5245 std::vector<InlineAsm::ConstraintInfo>
5246 ConstraintInfos = IA->ParseConstraints();
5247
Evan Chengda43bcf2008-09-24 00:05:32 +00005248 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005249
Chris Lattner6c147292009-04-30 00:48:50 +00005250 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005251
Chris Lattner6c147292009-04-30 00:48:50 +00005252 // We won't need to flush pending loads if this asm doesn't touch
5253 // memory and is nonvolatile.
5254 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005255 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005256 else
5257 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5260 unsigned ResNo = 0; // ResNo - The result number of the next output.
5261 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5262 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5263 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005264
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266
5267 // Compute the value type for each operand.
5268 switch (OpInfo.Type) {
5269 case InlineAsm::isOutput:
5270 // Indirect outputs just consume an argument.
5271 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005272 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 break;
5274 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005276 // The return value of the call is this value. As such, there is no
5277 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005278 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005279 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005280 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5281 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5282 } else {
5283 assert(ResNo == 0 && "Asm only has one result!");
5284 OpVT = TLI.getValueType(CS.getType());
5285 }
5286 ++ResNo;
5287 break;
5288 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005289 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290 break;
5291 case InlineAsm::isClobber:
5292 // Nothing to do.
5293 break;
5294 }
5295
5296 // If this is an input or an indirect output, process the call argument.
5297 // BasicBlocks are labels, currently appearing only in asm's.
5298 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005299 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005300 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5301
Dan Gohman46510a72010-04-15 01:51:59 +00005302 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005303 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005304 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005305 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005307
Owen Anderson1d0be152009-08-13 21:58:54 +00005308 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005312 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005313
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005314 // Second pass over the constraints: compute which constraint option to use
5315 // and assign registers to constraints that want a specific physreg.
5316 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5317 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005318
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005319 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005320 // matching input. If their types mismatch, e.g. one is an integer, the
5321 // other is floating point, or their sizes are different, flag it as an
5322 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005323 if (OpInfo.hasMatchingInput()) {
5324 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005325
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005326 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005327 if ((OpInfo.ConstraintVT.isInteger() !=
5328 Input.ConstraintVT.isInteger()) ||
5329 (OpInfo.ConstraintVT.getSizeInBits() !=
5330 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005331 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005332 " with a matching output constraint of"
5333 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005334 }
5335 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005336 }
5337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005340 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005342 // If this is a memory input, and if the operand is not indirect, do what we
5343 // need to to provide an address for the memory input.
5344 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5345 !OpInfo.isIndirect) {
5346 assert(OpInfo.Type == InlineAsm::isInput &&
5347 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005349 // Memory operands really want the address of the value. If we don't have
5350 // an indirect input, put it in the constpool if we can, otherwise spill
5351 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 // If the operand is a float, integer, or vector constant, spill to a
5354 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005355 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5357 isa<ConstantVector>(OpVal)) {
5358 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5359 TLI.getPointerTy());
5360 } else {
5361 // Otherwise, create a stack slot and emit a store to it before the
5362 // asm.
5363 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005364 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5366 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005367 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005369 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005370 OpInfo.CallOperand, StackSlot, NULL, 0,
5371 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 OpInfo.CallOperand = StackSlot;
5373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 // There is no longer a Value* corresponding to this operand.
5376 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378 // It is now an indirect operand.
5379 OpInfo.isIndirect = true;
5380 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005382 // If this constraint is for a specific register, allocate it before
5383 // anything else.
5384 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005385 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005387
Bill Wendling651ad132009-12-22 01:25:10 +00005388 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005391 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5393 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 // C_Register operands have already been allocated, Other/Memory don't need
5396 // to be.
5397 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005398 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399 }
5400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5402 std::vector<SDValue> AsmNodeOperands;
5403 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5404 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005405 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5406 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005407
Chris Lattnerdecc2672010-04-07 05:20:54 +00005408 // If we have a !srcloc metadata node associated with it, we want to attach
5409 // this to the ultimately generated inline asm machineinstr. To do this, we
5410 // pass in the third operand as this (potentially null) inline asm MDNode.
5411 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5412 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 // Loop over all of the inputs, copying the operand values into the
5415 // appropriate registers and processing the output regs.
5416 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5419 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005421 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5422 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5423
5424 switch (OpInfo.Type) {
5425 case InlineAsm::isOutput: {
5426 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5427 OpInfo.ConstraintType != TargetLowering::C_Register) {
5428 // Memory output, or 'other' output (e.g. 'X' constraint).
5429 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5430
5431 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005432 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5433 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005434 TLI.getPointerTy()));
5435 AsmNodeOperands.push_back(OpInfo.CallOperand);
5436 break;
5437 }
5438
5439 // Otherwise, this is a register or register class output.
5440
5441 // Copy the output from the appropriate register. Find a register that
5442 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005443 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005444 report_fatal_error("Couldn't allocate output reg for constraint '" +
5445 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446
5447 // If this is an indirect operand, store through the pointer after the
5448 // asm.
5449 if (OpInfo.isIndirect) {
5450 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5451 OpInfo.CallOperandVal));
5452 } else {
5453 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005454 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005455 // Concatenate this output onto the outputs list.
5456 RetValRegs.append(OpInfo.AssignedRegs);
5457 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 // Add information to the INLINEASM node to know that this register is
5460 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005461 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005462 InlineAsm::Kind_RegDefEarlyClobber :
5463 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005464 false,
5465 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005466 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005467 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468 break;
5469 }
5470 case InlineAsm::isInput: {
5471 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005472
Chris Lattner6bdcda32008-10-17 16:47:46 +00005473 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 // If this is required to match an output register we have already set,
5475 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005476 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 // Scan until we find the definition we already emitted of this operand.
5479 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005480 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 for (; OperandNo; --OperandNo) {
5482 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005483 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005484 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005485 assert((InlineAsm::isRegDefKind(OpFlag) ||
5486 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5487 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005488 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 }
5490
Evan Cheng697cbbf2009-03-20 18:03:34 +00005491 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005492 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005493 if (InlineAsm::isRegDefKind(OpFlag) ||
5494 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005495 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005496 if (OpInfo.isIndirect) {
5497 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005498 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005499 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5500 " don't know how to handle tied "
5501 "indirect register inputs");
5502 }
5503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005505 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005506 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005507 MatchedRegs.RegVTs.push_back(RegVT);
5508 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005509 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005510 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005511 MatchedRegs.Regs.push_back
5512 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005513
5514 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005515 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005516 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005517 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005518 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005519 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005522
5523 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5524 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5525 "Unexpected number of operands");
5526 // Add information to the INLINEASM node to know about this input.
5527 // See InlineAsm.h isUseOperandTiedToDef.
5528 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5529 OpInfo.getMatchedOperand());
5530 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5531 TLI.getPointerTy()));
5532 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5533 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005537 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 std::vector<SDValue> Ops;
5541 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005542 hasMemory, Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005543 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005544 report_fatal_error("Invalid operand for inline asm constraint '" +
5545 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005546
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005547 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005548 unsigned ResOpType =
5549 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005550 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 TLI.getPointerTy()));
5552 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5553 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005554 }
5555
5556 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5558 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5559 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005560
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005562 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005563 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564 TLI.getPointerTy()));
5565 AsmNodeOperands.push_back(InOperandVal);
5566 break;
5567 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5570 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5571 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005572 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 "Don't know how to handle indirect register inputs yet!");
5574
5575 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005576 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005577 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005578 report_fatal_error("Couldn't allocate input reg for constraint '" +
5579 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005580
Dale Johannesen66978ee2009-01-31 02:22:37 +00005581 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005582 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005583
Chris Lattnerdecc2672010-04-07 05:20:54 +00005584 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005585 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 break;
5587 }
5588 case InlineAsm::isClobber: {
5589 // Add the clobbered value to the operand list, so that the register
5590 // allocator is aware that the physreg got clobbered.
5591 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005592 OpInfo.AssignedRegs.AddInlineAsmOperands(
5593 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005594 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005595 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 break;
5597 }
5598 }
5599 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005600
Chris Lattnerdecc2672010-04-07 05:20:54 +00005601 // Finish up input operands. Set the input chain and add the flag last.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005602 AsmNodeOperands[0] = Chain;
5603 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005604
Dale Johannesen66978ee2009-01-31 02:22:37 +00005605 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 &AsmNodeOperands[0], AsmNodeOperands.size());
5608 Flag = Chain.getValue(1);
5609
5610 // If this asm returns a register value, copy the result from that register
5611 // and set it as the value of the call.
5612 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005613 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005614 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005615
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005616 // FIXME: Why don't we do this for inline asms with MRVs?
5617 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005618 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005619
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005620 // If any of the results of the inline asm is a vector, it may have the
5621 // wrong width/num elts. This can happen for register classes that can
5622 // contain multiple different value types. The preg or vreg allocated may
5623 // not have the same VT as was expected. Convert it to the right type
5624 // with bit_convert.
5625 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005626 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005627 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005628
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005629 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005630 ResultType.isInteger() && Val.getValueType().isInteger()) {
5631 // If a result value was tied to an input value, the computed result may
5632 // have a wider width than the expected result. Extract the relevant
5633 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005634 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005635 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005636
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005637 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005638 }
Dan Gohman95915732008-10-18 01:03:45 +00005639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005641 // Don't need to use this as a chain in this case.
5642 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5643 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005645
Dan Gohman46510a72010-04-15 01:51:59 +00005646 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 // Process indirect outputs, first output all of the flagged copies out of
5649 // physregs.
5650 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5651 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005652 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005653 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005654 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5656 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 // Emit the non-flagged stores from the physregs.
5659 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005660 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5661 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5662 StoresToEmit[i].first,
5663 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005664 StoresToEmit[i].second, 0,
5665 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005666 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005667 }
5668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 DAG.setRoot(Chain);
5674}
5675
Dan Gohman46510a72010-04-15 01:51:59 +00005676void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005677 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5678 MVT::Other, getRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00005679 getValue(I.getOperand(1)),
5680 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681}
5682
Dan Gohman46510a72010-04-15 01:51:59 +00005683void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005684 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5685 getRoot(), getValue(I.getOperand(0)),
5686 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 setValue(&I, V);
5688 DAG.setRoot(V.getValue(1));
5689}
5690
Dan Gohman46510a72010-04-15 01:51:59 +00005691void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005692 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5693 MVT::Other, getRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00005694 getValue(I.getOperand(1)),
5695 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696}
5697
Dan Gohman46510a72010-04-15 01:51:59 +00005698void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005699 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5700 MVT::Other, getRoot(),
5701 getValue(I.getOperand(1)),
Eric Christopher551754c2010-04-16 23:37:20 +00005702 getValue(I.getOperand(2)),
5703 DAG.getSrcValue(I.getOperand(1)),
5704 DAG.getSrcValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705}
5706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005708/// implementation, which just calls LowerCall.
5709/// FIXME: When all targets are
5710/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711std::pair<SDValue, SDValue>
5712TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5713 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005714 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005715 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005716 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005718 ArgListTy &Args, SelectionDAG &DAG,
5719 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005721 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005723 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5725 for (unsigned Value = 0, NumValues = ValueVTs.size();
5726 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005727 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005728 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005729 SDValue Op = SDValue(Args[i].Node.getNode(),
5730 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 ISD::ArgFlagsTy Flags;
5732 unsigned OriginalAlignment =
5733 getTargetData()->getABITypeAlignment(ArgTy);
5734
5735 if (Args[i].isZExt)
5736 Flags.setZExt();
5737 if (Args[i].isSExt)
5738 Flags.setSExt();
5739 if (Args[i].isInReg)
5740 Flags.setInReg();
5741 if (Args[i].isSRet)
5742 Flags.setSRet();
5743 if (Args[i].isByVal) {
5744 Flags.setByVal();
5745 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5746 const Type *ElementTy = Ty->getElementType();
5747 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005748 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749 // For ByVal, alignment should come from FE. BE will guess if this
5750 // info is not there but there are cases it cannot get right.
5751 if (Args[i].Alignment)
5752 FrameAlign = Args[i].Alignment;
5753 Flags.setByValAlign(FrameAlign);
5754 Flags.setByValSize(FrameSize);
5755 }
5756 if (Args[i].isNest)
5757 Flags.setNest();
5758 Flags.setOrigAlign(OriginalAlignment);
5759
Owen Anderson23b9b192009-08-12 00:36:31 +00005760 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5761 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762 SmallVector<SDValue, 4> Parts(NumParts);
5763 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5764
5765 if (Args[i].isSExt)
5766 ExtendKind = ISD::SIGN_EXTEND;
5767 else if (Args[i].isZExt)
5768 ExtendKind = ISD::ZERO_EXTEND;
5769
Bill Wendling46ada192010-03-02 01:55:18 +00005770 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005771 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772
Dan Gohman98ca4f22009-08-05 01:29:28 +00005773 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005775 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5776 if (NumParts > 1 && j == 0)
5777 MyFlags.Flags.setSplit();
5778 else if (j != 0)
5779 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005780
Dan Gohman98ca4f22009-08-05 01:29:28 +00005781 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782 }
5783 }
5784 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005785
Dan Gohman98ca4f22009-08-05 01:29:28 +00005786 // Handle the incoming return values from the call.
5787 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005788 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005791 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005792 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5793 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005794 for (unsigned i = 0; i != NumRegs; ++i) {
5795 ISD::InputArg MyFlags;
5796 MyFlags.VT = RegisterVT;
5797 MyFlags.Used = isReturnValueUsed;
5798 if (RetSExt)
5799 MyFlags.Flags.setSExt();
5800 if (RetZExt)
5801 MyFlags.Flags.setZExt();
5802 if (isInreg)
5803 MyFlags.Flags.setInReg();
5804 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 }
5807
Dan Gohman98ca4f22009-08-05 01:29:28 +00005808 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005809 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005810 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005811
5812 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005814 "LowerCall didn't return a valid chain!");
5815 assert((!isTailCall || InVals.empty()) &&
5816 "LowerCall emitted a return value for a tail call!");
5817 assert((isTailCall || InVals.size() == Ins.size()) &&
5818 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005819
5820 // For a tail call, the return value is merely live-out and there aren't
5821 // any nodes in the DAG representing it. Return a special value to
5822 // indicate that a tail call has been emitted and no more Instructions
5823 // should be processed in the current block.
5824 if (isTailCall) {
5825 DAG.setRoot(Chain);
5826 return std::make_pair(SDValue(), SDValue());
5827 }
5828
Evan Chengaf1871f2010-03-11 19:38:18 +00005829 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5830 assert(InVals[i].getNode() &&
5831 "LowerCall emitted a null value!");
5832 assert(Ins[i].VT == InVals[i].getValueType() &&
5833 "LowerCall emitted a value with the wrong type!");
5834 });
5835
Dan Gohman98ca4f22009-08-05 01:29:28 +00005836 // Collect the legal value parts into potentially illegal values
5837 // that correspond to the original function's return values.
5838 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5839 if (RetSExt)
5840 AssertOp = ISD::AssertSext;
5841 else if (RetZExt)
5842 AssertOp = ISD::AssertZext;
5843 SmallVector<SDValue, 4> ReturnValues;
5844 unsigned CurReg = 0;
5845 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005846 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005847 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5848 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005849
Bill Wendling46ada192010-03-02 01:55:18 +00005850 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005851 NumRegs, RegisterVT, VT,
5852 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005853 CurReg += NumRegs;
5854 }
5855
5856 // For a function returning void, there is no return value. We can't create
5857 // such a node, so we just return a null return value in that case. In
5858 // that case, nothing will actualy look at the value.
5859 if (ReturnValues.empty())
5860 return std::make_pair(SDValue(), Chain);
5861
5862 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5863 DAG.getVTList(&RetTys[0], RetTys.size()),
5864 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 return std::make_pair(Res, Chain);
5866}
5867
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005868void TargetLowering::LowerOperationWrapper(SDNode *N,
5869 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005870 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005871 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005872 if (Res.getNode())
5873 Results.push_back(Res);
5874}
5875
Dan Gohmand858e902010-04-17 15:26:15 +00005876SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005877 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 return SDValue();
5879}
5880
Dan Gohman46510a72010-04-15 01:51:59 +00005881void
5882SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 SDValue Op = getValue(V);
5884 assert((Op.getOpcode() != ISD::CopyFromReg ||
5885 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5886 "Copy from a reg to the same reg!");
5887 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5888
Owen Anderson23b9b192009-08-12 00:36:31 +00005889 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005891 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 PendingExports.push_back(Chain);
5893}
5894
5895#include "llvm/CodeGen/SelectionDAGISel.h"
5896
Dan Gohman46510a72010-04-15 01:51:59 +00005897void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005899 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005900 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005901 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005902 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005903 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005904 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005906 // Check whether the function can return without sret-demotion.
5907 SmallVector<EVT, 4> OutVTs;
5908 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005909 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005910 OutVTs, OutsFlags, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005911
Dan Gohman7451d3e2010-05-29 17:03:36 +00005912 FuncInfo->CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(),
5913 F.isVarArg(),
5914 OutVTs, OutsFlags, DAG);
5915 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005916 // Put in an sret pointer parameter before all the other parameters.
5917 SmallVector<EVT, 1> ValueVTs;
5918 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5919
5920 // NOTE: Assuming that a pointer will never break down to more than one VT
5921 // or one register.
5922 ISD::ArgFlagsTy Flags;
5923 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005924 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005925 ISD::InputArg RetArg(Flags, RegisterVT, true);
5926 Ins.push_back(RetArg);
5927 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005928
Dan Gohman98ca4f22009-08-05 01:29:28 +00005929 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005930 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005931 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005932 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005933 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005934 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5935 bool isArgValueUsed = !I->use_empty();
5936 for (unsigned Value = 0, NumValues = ValueVTs.size();
5937 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005938 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005939 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005940 ISD::ArgFlagsTy Flags;
5941 unsigned OriginalAlignment =
5942 TD->getABITypeAlignment(ArgTy);
5943
5944 if (F.paramHasAttr(Idx, Attribute::ZExt))
5945 Flags.setZExt();
5946 if (F.paramHasAttr(Idx, Attribute::SExt))
5947 Flags.setSExt();
5948 if (F.paramHasAttr(Idx, Attribute::InReg))
5949 Flags.setInReg();
5950 if (F.paramHasAttr(Idx, Attribute::StructRet))
5951 Flags.setSRet();
5952 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5953 Flags.setByVal();
5954 const PointerType *Ty = cast<PointerType>(I->getType());
5955 const Type *ElementTy = Ty->getElementType();
5956 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5957 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5958 // For ByVal, alignment should be passed from FE. BE will guess if
5959 // this info is not there but there are cases it cannot get right.
5960 if (F.getParamAlignment(Idx))
5961 FrameAlign = F.getParamAlignment(Idx);
5962 Flags.setByValAlign(FrameAlign);
5963 Flags.setByValSize(FrameSize);
5964 }
5965 if (F.paramHasAttr(Idx, Attribute::Nest))
5966 Flags.setNest();
5967 Flags.setOrigAlign(OriginalAlignment);
5968
Owen Anderson23b9b192009-08-12 00:36:31 +00005969 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5970 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005971 for (unsigned i = 0; i != NumRegs; ++i) {
5972 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5973 if (NumRegs > 1 && i == 0)
5974 MyFlags.Flags.setSplit();
5975 // if it isn't first piece, alignment must be 1
5976 else if (i > 0)
5977 MyFlags.Flags.setOrigAlign(1);
5978 Ins.push_back(MyFlags);
5979 }
5980 }
5981 }
5982
5983 // Call the target to set up the argument values.
5984 SmallVector<SDValue, 8> InVals;
5985 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5986 F.isVarArg(), Ins,
5987 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005988
5989 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005991 "LowerFormalArguments didn't return a valid chain!");
5992 assert(InVals.size() == Ins.size() &&
5993 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00005994 DEBUG({
5995 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5996 assert(InVals[i].getNode() &&
5997 "LowerFormalArguments emitted a null value!");
5998 assert(Ins[i].VT == InVals[i].getValueType() &&
5999 "LowerFormalArguments emitted a value with the wrong type!");
6000 }
6001 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006002
Dan Gohman5e866062009-08-06 15:37:27 +00006003 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006004 DAG.setRoot(NewRoot);
6005
6006 // Set up the argument values.
6007 unsigned i = 0;
6008 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006009 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006010 // Create a virtual register for the sret pointer, and put in a copy
6011 // from the sret argument into it.
6012 SmallVector<EVT, 1> ValueVTs;
6013 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6014 EVT VT = ValueVTs[0];
6015 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6016 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006017 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006018 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006019
Dan Gohman2048b852009-11-23 18:04:58 +00006020 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006021 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6022 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006023 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006024 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6025 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006026 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006027
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006028 // i indexes lowered arguments. Bump it past the hidden sret argument.
6029 // Idx indexes LLVM arguments. Don't touch it.
6030 ++i;
6031 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006032
Dan Gohman46510a72010-04-15 01:51:59 +00006033 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006034 ++I, ++Idx) {
6035 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006036 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006037 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006038 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006039
6040 // If this argument is unused then remember its value. It is used to generate
6041 // debugging information.
6042 if (I->use_empty() && NumValues)
6043 SDB->setUnusedArgValue(I, InVals[i]);
6044
Dan Gohman98ca4f22009-08-05 01:29:28 +00006045 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006046 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006047 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6048 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006049
6050 if (!I->use_empty()) {
6051 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6052 if (F.paramHasAttr(Idx, Attribute::SExt))
6053 AssertOp = ISD::AssertSext;
6054 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6055 AssertOp = ISD::AssertZext;
6056
Bill Wendling46ada192010-03-02 01:55:18 +00006057 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006058 NumParts, PartVT, VT,
6059 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006060 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006061
Dan Gohman98ca4f22009-08-05 01:29:28 +00006062 i += NumParts;
6063 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006064
Dan Gohman98ca4f22009-08-05 01:29:28 +00006065 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006066 SDValue Res;
6067 if (!ArgValues.empty())
6068 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6069 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006070 SDB->setValue(I, Res);
6071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072 // If this argument is live outside of the entry block, insert a copy from
6073 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006074 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006077
Dan Gohman98ca4f22009-08-05 01:29:28 +00006078 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006079
6080 // Finally, if the target has anything special to do, allow it to do so.
6081 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006082 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083}
6084
6085/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6086/// ensure constants are generated when needed. Remember the virtual registers
6087/// that need to be added to the Machine PHI nodes as input. We cannot just
6088/// directly add them, because expansion might result in multiple MBB's for one
6089/// BB. As such, the start of the BB might correspond to a different MBB than
6090/// the end.
6091///
6092void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006093SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006094 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095
6096 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6097
6098 // Check successor nodes' PHI nodes that expect a constant to be available
6099 // from this block.
6100 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006101 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006103 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105 // If this terminator has multiple identical successors (common for
6106 // switches), only handle each succ once.
6107 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006109 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110
6111 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6112 // nodes and Machine PHI nodes, but the incoming operands have not been
6113 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006114 for (BasicBlock::const_iterator I = SuccBB->begin();
6115 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 // Ignore dead phi's.
6117 if (PN->use_empty()) continue;
6118
6119 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006120 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121
Dan Gohman46510a72010-04-15 01:51:59 +00006122 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006123 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 if (RegOut == 0) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006125 RegOut = FuncInfo.CreateRegForValue(C);
6126 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 }
6128 Reg = RegOut;
6129 } else {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006130 Reg = FuncInfo.ValueMap[PHIOp];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 if (Reg == 0) {
6132 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006133 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 "Didn't codegen value into a register!??");
Dan Gohmanf81eca02010-04-22 20:46:50 +00006135 Reg = FuncInfo.CreateRegForValue(PHIOp);
6136 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006137 }
6138 }
6139
6140 // Remember that this register needs to added to the machine PHI node as
6141 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006142 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6144 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006145 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006146 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006148 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006149 Reg += NumRegisters;
6150 }
6151 }
6152 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006153 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006154}