blob: 40bf2777f3ed19593c048fe9e59710ef3f6634e4 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000071 [SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000072def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000073 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPInGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000082
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000095
Chris Lattner4172b102005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000101
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105
Chris Lattner937a79d2005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000111
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000115 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000117 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000118 SDNPVariadic]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000119def PPCcall_nop_SVR4 : SDNode<"PPCISD::CALL_NOP_SVR4", SDT_PPCCall,
120 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
121 SDNPVariadic]>;
Chris Lattner036609b2010-12-23 18:28:41 +0000122def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000123def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000125def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000126 [SDNPHasChain, SDNPSideEffect,
127 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000128def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000129 [SDNPHasChain, SDNPSideEffect,
130 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000131def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000133def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000134 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000135 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000136
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000137def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000139 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000140
Chris Lattner48be23c2008-01-15 22:02:54 +0000141def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000143
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000144def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000145 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000146
Chris Lattnera17b1552006-03-31 05:13:27 +0000147def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000148def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000149
Chris Lattner90564f22006-04-18 17:59:36 +0000150def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000151 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000152
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000153def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
154 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000155def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
156 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000157
Hal Finkel82b38212012-08-28 02:10:27 +0000158// Instructions to set/unset CR bit 6 for SVR4 vararg calls
159def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
160 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
161def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
162 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
163
Evan Cheng53301922008-07-12 02:23:19 +0000164// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000165def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
166 [SDNPHasChain, SDNPMayLoad]>;
167def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
168 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000169
Jim Laskey2f616bf2006-11-16 22:43:37 +0000170// Instructions to support dynamic alloca.
171def SDTDynOp : SDTypeProfile<1, 2, []>;
172def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
173
Chris Lattner47f01f12005-09-08 19:50:41 +0000174//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000175// PowerPC specific transformation functions and pattern fragments.
176//
Nate Begeman8d948322005-10-19 01:12:32 +0000177
Nate Begeman2d5aff72005-10-19 18:42:01 +0000178def SHL32 : SDNodeXForm<imm, [{
179 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000180 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000181}]>;
182
Nate Begeman2d5aff72005-10-19 18:42:01 +0000183def SRL32 : SDNodeXForm<imm, [{
184 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000186}]>;
187
Chris Lattner2eb25172005-09-09 00:39:56 +0000188def LO16 : SDNodeXForm<imm, [{
189 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000190 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000191}]>;
192
193def HI16 : SDNodeXForm<imm, [{
194 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000195 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000196}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000197
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000198def HA16 : SDNodeXForm<imm, [{
199 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000200 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000201 return getI32Imm((Val - (signed short)Val) >> 16);
202}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000203def MB : SDNodeXForm<imm, [{
204 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000205 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000207 return getI32Imm(mb);
208}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000209
Nate Begemanf42f1332006-09-22 05:01:56 +0000210def ME : SDNodeXForm<imm, [{
211 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000212 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000214 return getI32Imm(me);
215}]>;
216def maskimm32 : PatLeaf<(imm), [{
217 // maskImm predicate - True if immediate is a run of ones.
218 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000221 else
222 return false;
223}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000224
Chris Lattner3e63ead2005-09-08 17:33:10 +0000225def immSExt16 : PatLeaf<(imm), [{
226 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
227 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000229 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000230 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000231 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000232}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000233def immZExt16 : PatLeaf<(imm), [{
234 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
235 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000237}], LO16>;
238
Chris Lattner0ea70b22006-06-20 22:34:10 +0000239// imm16Shifted* - These match immediates where the low 16-bits are zero. There
240// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
241// identical in 32-bit mode, but in 64-bit mode, they return true if the
242// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
243// clear).
244def imm16ShiftedZExt : PatLeaf<(imm), [{
245 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
246 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000248}], HI16>;
249
250def imm16ShiftedSExt : PatLeaf<(imm), [{
251 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
252 // immediate are set. Used by instructions like 'addis'. Identical to
253 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000256 return true;
257 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000258 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000259}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000260
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000261
Chris Lattner47f01f12005-09-08 19:50:41 +0000262//===----------------------------------------------------------------------===//
263// PowerPC Flag Definitions.
264
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000265class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000266class isDOT {
267 list<Register> Defs = [CR0];
268 bit RC = 1;
269}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000270
Chris Lattner302bf9c2006-11-08 02:13:12 +0000271class RegConstraint<string C> {
272 string Constraints = C;
273}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000274class NoEncode<string E> {
275 string DisableEncoding = E;
276}
Chris Lattner47f01f12005-09-08 19:50:41 +0000277
278
279//===----------------------------------------------------------------------===//
280// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000281
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000282def s5imm : Operand<i32> {
283 let PrintMethod = "printS5ImmOperand";
284}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000285def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000286 let PrintMethod = "printU5ImmOperand";
287}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000288def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000289 let PrintMethod = "printU6ImmOperand";
290}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000291def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000292 let PrintMethod = "printS16ImmOperand";
293}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000294def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000295 let PrintMethod = "printU16ImmOperand";
296}
Chris Lattner841d12d2005-10-18 16:51:22 +0000297def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
298 let PrintMethod = "printS16X4ImmOperand";
299}
Chris Lattner8d704112010-11-15 06:09:35 +0000300def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000301 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000302 let EncoderMethod = "getDirectBrEncoding";
303}
304def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000305 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000306 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000307}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000308def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000309 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000310}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000311def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000312 let PrintMethod = "printAbsAddrOperand";
313}
Nate Begemaned428532004-09-04 05:00:00 +0000314def symbolHi: Operand<i32> {
315 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000316 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000317}
318def symbolLo: Operand<i32> {
319 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000320 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000321}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000322def crbitm: Operand<i8> {
323 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000324 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000325}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000326// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000327def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000328 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000329 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000330 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000331}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000332def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000333 let PrintMethod = "printMemRegReg";
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000334 let MIOperandInfo = (ops ptr_rc:$offreg, ptr_rc:$ptrreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000335}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000336def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000337 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000338 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000339 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000340}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000341
Chris Lattner6fc40072006-11-04 05:42:48 +0000342// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000343// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000344def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000345 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000346 let PrintMethod = "printPredicateOperand";
347}
Chris Lattner0638b262006-11-03 23:53:25 +0000348
Chris Lattnera613d262006-01-12 02:05:36 +0000349// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000350def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
351def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
352def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
353def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000354
Chris Lattner74531e42006-11-16 00:41:37 +0000355/// This is just the offset part of iaddr, used for preinc.
356def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Hal Finkelac81cc32012-06-19 02:34:32 +0000357def xaddroff : ComplexPattern<iPTR, 1, "SelectAddrIdxOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000358
Evan Cheng8c75ef92005-12-14 22:07:12 +0000359//===----------------------------------------------------------------------===//
360// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000361def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
362def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000363def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000364
Chris Lattner47f01f12005-09-08 19:50:41 +0000365//===----------------------------------------------------------------------===//
366// PowerPC Instruction Definitions.
367
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000368// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000369
Chris Lattner88d211f2006-03-12 09:13:49 +0000370let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000371let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000372def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000373 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000374def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000375 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000376}
Chris Lattner1877ec92006-03-13 21:52:10 +0000377
Evan Cheng64d80e32007-07-19 01:14:50 +0000378def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000379 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000380}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000381
Evan Cheng071a2792007-09-11 19:55:27 +0000382let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000383def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000384 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000385 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000386
Dan Gohman533297b2009-10-29 18:10:34 +0000387// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
388// instruction selection into a branch sequence.
389let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000390 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000391 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000392 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000393 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000394 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000395 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000396 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000397 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000398 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000399 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000400 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000401 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000402 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000403 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000404 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000405 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000406}
407
Bill Wendling7194aaf2008-03-03 22:19:16 +0000408// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
409// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000410let mayStore = 1 in
411def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000412 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000413
Hal Finkeld21e9302011-12-06 20:55:36 +0000414// RESTORE_CR - Indicate that we're restoring the CR register (previously
415// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000416let mayLoad = 1 in
417def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000418 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000419
Evan Chengffbacca2007-07-21 00:34:19 +0000420let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000421 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000422 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000423 "b${p:cc}lr ${p:reg}", BrB,
424 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000425 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000426 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000427}
428
Chris Lattner7a823bd2005-02-15 20:26:49 +0000429let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000430 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000431 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000432
Evan Chengffbacca2007-07-21 00:34:19 +0000433let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000434 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000435 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000436 "b $dst", BrB,
437 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000438 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000439
Chris Lattner18258c62006-11-17 22:37:34 +0000440 // BCC represents an arbitrary conditional branch on a predicate.
441 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
442 // a two-value operand where a dag node expects two operands. :(
Chris Lattner8d704112010-11-15 06:09:35 +0000443 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000444 "b${cond:cc} ${cond:reg}, $dst"
445 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000446
447 let Defs = [CTR], Uses = [CTR] in {
448 def BDZ : IForm_ext<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
449 "bdz $dst", BrB, []>;
450 def BDNZ : IForm_ext<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
451 "bdnz $dst", BrB, []>;
452 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000453}
454
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000455// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000456let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000457 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000458 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000459 def BL_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000460 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000461 "bl $func", BrB, []>; // See Pat patterns below.
462 def BLA_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000463 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000464 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000465 }
466 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000467 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000468 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000469 "bctrl", BrB,
470 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000471 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000472}
473
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000474// SVR4 ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000475let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000476 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000477 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000478 def BL_SVR4 : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000479 (outs), (ins calltarget:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000480 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000481 def BLA_SVR4 : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000482 (outs), (ins aaddr:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000483 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000484 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000485 }
486 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000487 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000488 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000489 "bctrl", BrB,
490 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000491 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000492}
493
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000494
Dale Johannesenb384ab92008-10-29 18:26:45 +0000495let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000496def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000497 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000498 "#TC_RETURNd $dst $offset",
499 []>;
500
501
Dale Johannesenb384ab92008-10-29 18:26:45 +0000502let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000503def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000504 "#TC_RETURNa $func $offset",
505 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
506
Dale Johannesenb384ab92008-10-29 18:26:45 +0000507let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000508def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000509 "#TC_RETURNr $dst $offset",
510 []>;
511
512
513let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000514 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000515def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
516 Requires<[In32BitMode]>;
517
518
519
520let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000521 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000522def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
523 "b $dst", BrB,
524 []>;
525
526
527let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000528 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000529def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
530 "ba $dst", BrB,
531 []>;
532
533
Chris Lattner001db452006-06-06 21:29:23 +0000534// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000535def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000536 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
537 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000538def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000539 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
540 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000541def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000542 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
543 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000544def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000545 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
546 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000547def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000548 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
549 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000550def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000551 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
552 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000553def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000554 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
555 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000556def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000557 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
558 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000559
Hal Finkel19aa2b52012-04-01 20:08:17 +0000560def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
561 (DCBT xoaddr:$dst)>;
562
Evan Cheng53301922008-07-12 02:23:19 +0000563// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000564let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000565 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000566 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000567 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000568 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
569 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000570 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000571 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
572 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000573 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000574 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
575 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000576 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000577 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
578 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000579 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000580 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
581 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000582 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000583 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
584 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000585 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000586 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
587 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000588 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000589 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
590 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000591 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000592 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
593 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000594 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000595 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
596 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000597 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000598 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
599 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000600 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000601 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000602 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000603 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000604 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000605 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000606 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000607 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
608 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000609 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000610 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
611 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000612 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000613 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
614 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000615 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000616 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
617 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000618 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000619 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
620
Dale Johannesen97efa362008-08-28 17:53:09 +0000621 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000622 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000623 [(set GPRC:$dst,
624 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
625 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000626 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Dale Johannesen97efa362008-08-28 17:53:09 +0000627 [(set GPRC:$dst,
628 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000629 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000630 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000631 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000632 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000633
Dale Johannesen97efa362008-08-28 17:53:09 +0000634 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000635 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000636 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
637 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000638 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000639 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000640 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000641 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000642 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000643 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000644}
645
Evan Cheng53301922008-07-12 02:23:19 +0000646// Instructions to support atomic operations
647def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
648 "lwarx $rD, $src", LdStLWARX,
649 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
650
651let Defs = [CR0] in
652def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
653 "stwcx. $rS, $dst", LdStSTWCX,
654 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
655 isDOT;
656
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000657let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000658def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000659
Chris Lattner26e552b2006-11-14 19:19:53 +0000660//===----------------------------------------------------------------------===//
661// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000662//
Chris Lattner26e552b2006-11-14 19:19:53 +0000663
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000664// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000665let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000666def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000667 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000668 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000669def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000670 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000671 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000672 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000673def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000674 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000675 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000676def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000677 "lwz $rD, $src", LdStLoad,
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000678 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000679
Evan Cheng64d80e32007-07-19 01:14:50 +0000680def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000681 "lfs $rD, $src", LdStLFD,
Chris Lattner4eab7142006-11-10 02:08:47 +0000682 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000683def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000684 "lfd $rD, $src", LdStLFD,
685 [(set F8RC:$rD, (load iaddr:$src))]>;
686
Chris Lattner4eab7142006-11-10 02:08:47 +0000687
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000688// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000689let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000690def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000691 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000692 []>, RegConstraint<"$addr.reg = $ea_result">,
693 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000694
Evan Chengcaf778a2007-08-01 23:07:38 +0000695def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000696 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000697 []>, RegConstraint<"$addr.reg = $ea_result">,
698 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000699
Evan Chengcaf778a2007-08-01 23:07:38 +0000700def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000701 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000702 []>, RegConstraint<"$addr.reg = $ea_result">,
703 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000704
Evan Chengcaf778a2007-08-01 23:07:38 +0000705def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000706 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000707 []>, RegConstraint<"$addr.reg = $ea_result">,
708 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000709
Evan Chengcaf778a2007-08-01 23:07:38 +0000710def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000711 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000712 []>, RegConstraint<"$addr.reg = $ea_result">,
713 NoEncode<"$ea_result">;
714
Evan Chengcaf778a2007-08-01 23:07:38 +0000715def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000716 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000717 []>, RegConstraint<"$addr.reg = $ea_result">,
718 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000719
720
721// Indexed (r+r) Loads with Update (preinc).
722def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc:$ea_result),
723 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000724 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000725 []>, RegConstraint<"$addr.offreg = $ea_result">,
726 NoEncode<"$ea_result">;
727
728def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc:$ea_result),
729 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000730 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000731 []>, RegConstraint<"$addr.offreg = $ea_result">,
732 NoEncode<"$ea_result">;
733
734def LHZUX : XForm_1<31, 331, (outs GPRC:$rD, ptr_rc:$ea_result),
735 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000736 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000737 []>, RegConstraint<"$addr.offreg = $ea_result">,
738 NoEncode<"$ea_result">;
739
740def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc:$ea_result),
741 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000742 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000743 []>, RegConstraint<"$addr.offreg = $ea_result">,
744 NoEncode<"$ea_result">;
745
746def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc:$ea_result),
747 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000748 "lfsux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000749 []>, RegConstraint<"$addr.offreg = $ea_result">,
750 NoEncode<"$ea_result">;
751
752def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc:$ea_result),
753 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000754 "lfdux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000755 []>, RegConstraint<"$addr.offreg = $ea_result">,
756 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000757}
Dan Gohman41474ba2008-12-03 02:30:17 +0000758}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000759
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000760// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000761//
Dan Gohman15511cf2008-12-03 18:15:48 +0000762let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000763def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000764 "lbzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000765 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000766def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000767 "lhax $rD, $src", LdStLHA,
768 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
769 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000770def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000771 "lhzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000772 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000773def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000774 "lwzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000775 [(set GPRC:$rD, (load xaddr:$src))]>;
776
777
Evan Cheng64d80e32007-07-19 01:14:50 +0000778def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000779 "lhbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000780 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000781def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000782 "lwbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000783 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000784
Evan Cheng64d80e32007-07-19 01:14:50 +0000785def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000786 "lfsx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000787 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000788def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000789 "lfdx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000790 [(set F8RC:$frD, (load xaddr:$src))]>;
791}
792
793//===----------------------------------------------------------------------===//
794// PPC32 Store Instructions.
795//
796
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000797// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000798let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000799def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000800 "stb $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000801 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000802def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000803 "sth $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000804 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000805def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000806 "stw $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000807 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000808def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000809 "stfs $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000810 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000811def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000812 "stfd $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000813 [(store F8RC:$rS, iaddr:$dst)]>;
814}
815
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000816// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000817let PPC970_Unit = 2 in {
Chris Lattnerb7035d02010-11-15 08:22:03 +0000818def STBU : DForm_1a<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000819 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000820 "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000821 [(set ptr_rc:$ea_res,
822 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
823 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000824 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000825def STHU : DForm_1a<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000826 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000827 "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000828 [(set ptr_rc:$ea_res,
829 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
830 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000831 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000832def STWU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000833 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000834 "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000835 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
836 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000837 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000838def STFSU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000839 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000840 "stfsu $rS, $ptroff($ptrreg)", LdStSTFDU,
Chris Lattner74531e42006-11-16 00:41:37 +0000841 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
842 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000843 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000844def STFDU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000845 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000846 "stfdu $rS, $ptroff($ptrreg)", LdStSTFDU,
Chris Lattner74531e42006-11-16 00:41:37 +0000847 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
848 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000849 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000850}
851
852
Chris Lattner26e552b2006-11-14 19:19:53 +0000853// Indexed (r+r) Stores.
854//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000855let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000856def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000857 "stbx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000858 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
859 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000860def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000861 "sthx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000862 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
863 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000865 "stwx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000866 [(store GPRC:$rS, xaddr:$dst)]>,
867 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000868
869def STBUX : XForm_8<31, 247, (outs ptr_rc:$ea_res),
870 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000871 "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000872 [(set ptr_rc:$ea_res,
873 (pre_truncsti8 GPRC:$rS,
874 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
875 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
876 PPC970_DGroup_Cracked;
877
878def STHUX : XForm_8<31, 439, (outs ptr_rc:$ea_res),
879 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000880 "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000881 [(set ptr_rc:$ea_res,
882 (pre_truncsti16 GPRC:$rS,
883 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
884 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
885 PPC970_DGroup_Cracked;
886
887def STWUX : XForm_8<31, 183, (outs ptr_rc:$ea_res),
888 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000889 "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000890 [(set ptr_rc:$ea_res,
891 (pre_store GPRC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
892 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
893 PPC970_DGroup_Cracked;
894
895def STFSUX : XForm_8<31, 695, (outs ptr_rc:$ea_res),
896 (ins F4RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000897 "stfsux $rS, $ptroff, $ptrreg", LdStSTFDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000898 [(set ptr_rc:$ea_res,
899 (pre_store F4RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
900 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
901 PPC970_DGroup_Cracked;
902
903def STFDUX : XForm_8<31, 759, (outs ptr_rc:$ea_res),
904 (ins F8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000905 "stfdux $rS, $ptroff, $ptrreg", LdStSTFDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000906 [(set ptr_rc:$ea_res,
907 (pre_store F8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
908 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
909 PPC970_DGroup_Cracked;
910
Evan Cheng64d80e32007-07-19 01:14:50 +0000911def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000912 "sthbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000913 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000914 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000915def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000916 "stwbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000917 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000918 PPC970_DGroup_Cracked;
919
Evan Cheng64d80e32007-07-19 01:14:50 +0000920def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000921 "stfiwx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000922 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000923
Evan Cheng64d80e32007-07-19 01:14:50 +0000924def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000925 "stfsx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000926 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000927def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000928 "stfdx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000929 [(store F8RC:$frS, xaddr:$dst)]>;
930}
931
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000932def SYNC : XForm_24_sync<31, 598, (outs), (ins),
933 "sync", LdStSync,
934 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000935
936//===----------------------------------------------------------------------===//
937// PPC32 Arithmetic Instructions.
938//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000939
Chris Lattner88d211f2006-03-12 09:13:49 +0000940let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000941def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000942 "addi $rD, $rA, $imm", IntSimple,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000943 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000944def ADDIL : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000945 "addi $rD, $rA, $imm", IntSimple,
Roman Divackyfd42ed62012-06-04 17:36:38 +0000946 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000947let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000948def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000949 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000950 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
951 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000952def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000953 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000954 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000955}
Evan Cheng64d80e32007-07-19 01:14:50 +0000956def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000957 "addis $rD, $rA, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000958 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000959def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000960 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000961 [(set GPRC:$rD, (add GPRC:$rA,
962 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000963def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000964 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000965 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000966let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000968 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000969 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000970}
Bill Wendling0f940c92007-12-07 21:42:31 +0000971
Hal Finkelf3c38282012-08-28 02:10:33 +0000972let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000973 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000974 "li $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +0000975 [(set GPRC:$rD, immSExt16:$imm)]>;
976 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000977 "lis $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +0000978 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
979}
Chris Lattner88d211f2006-03-12 09:13:49 +0000980}
Chris Lattner26e552b2006-11-14 19:19:53 +0000981
Chris Lattner88d211f2006-03-12 09:13:49 +0000982let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000983def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000984 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000985 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
986 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000987def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000988 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000989 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000990 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000991def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000992 "ori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000993 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000994def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000995 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000996 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000997def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000998 "xori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000999 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001000def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001001 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001002 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001003def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001004 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001005def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001006 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001007def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001008 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001009}
Nate Begemaned428532004-09-04 05:00:00 +00001010
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001011
Chris Lattner88d211f2006-03-12 09:13:49 +00001012let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001013def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001014 "nand $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001015 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001016def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001017 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001018 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001019def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001020 "andc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001021 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001022def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001023 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001024 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001025def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001026 "nor $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001027 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001028def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001029 "orc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001030 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001032 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001033 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001034def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001035 "xor $rA, $rS, $rB", IntSimple,
Chris Lattner4e85e642006-06-20 00:39:56 +00001036 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001037def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001038 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001039 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001040def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001041 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001042 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001043let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001044def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001045 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +00001046 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001047}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001048}
Chris Lattner26e552b2006-11-14 19:19:53 +00001049
Chris Lattner88d211f2006-03-12 09:13:49 +00001050let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001051let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001052def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001053 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +00001054 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001055}
Evan Cheng64d80e32007-07-19 01:14:50 +00001056def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001057 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +00001058 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001059def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001060 "extsb $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001061 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001062def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001063 "extsh $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001064 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001065
Evan Cheng64d80e32007-07-19 01:14:50 +00001066def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001067 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001068def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001069 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001070}
1071let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001072//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001073// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001074def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001075 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001076def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001077 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001078
Dale Johannesenb384ab92008-10-29 18:26:45 +00001079let Uses = [RM] in {
1080 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1081 "fctiwz $frD, $frB", FPGeneral,
1082 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
1083 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1084 "frsp $frD, $frB", FPGeneral,
1085 [(set F4RC:$frD, (fround F8RC:$frB))]>;
1086 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1087 "fsqrt $frD, $frB", FPSqrt,
1088 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
1089 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1090 "fsqrts $frD, $frB", FPSqrt,
1091 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1092 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001093}
Chris Lattner919c0322005-10-01 01:35:02 +00001094
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001095/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001096/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001097/// that they will fill slots (which could cause the load of a LSU reject to
1098/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001099def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1100 "fmr $frD, $frB", FPGeneral,
1101 []>, // (set F4RC:$frD, F4RC:$frB)
1102 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001103
Chris Lattner88d211f2006-03-12 09:13:49 +00001104let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001105// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001106def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001107 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001108 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001109def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001110 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001111 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001112def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001113 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001114 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001115def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001116 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001117 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001118def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001119 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001120 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001121def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001122 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001123 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001124}
Chris Lattner919c0322005-10-01 01:35:02 +00001125
Nate Begeman6b3dc552004-08-29 22:45:13 +00001126
Nate Begeman07aada82004-08-30 02:28:06 +00001127// XL-Form instructions. condition register logical ops.
1128//
Evan Cheng64d80e32007-07-19 01:14:50 +00001129def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001130 "mcrf $BF, $BFA", BrMCR>,
1131 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001132
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001133def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1134 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001135 "creqv $CRD, $CRA, $CRB", BrCR,
1136 []>;
1137
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001138def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1139 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1140 "cror $CRD, $CRA, $CRB", BrCR,
1141 []>;
1142
1143def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001144 "creqv $dst, $dst, $dst", BrCR,
1145 []>;
1146
Roman Divacky0aaa9192011-08-30 17:04:16 +00001147def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1148 "crxor $dst, $dst, $dst", BrCR,
1149 []>;
1150
Hal Finkel82b38212012-08-28 02:10:27 +00001151let Defs = [CR1EQ], CRD = 6 in {
1152def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1153 "creqv 6, 6, 6", BrCR,
1154 [(PPCcr6set)]>;
1155
1156def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1157 "crxor 6, 6, 6", BrCR,
1158 [(PPCcr6unset)]>;
1159}
1160
Chris Lattner88d211f2006-03-12 09:13:49 +00001161// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001162//
Dale Johannesen639076f2008-10-23 20:41:28 +00001163let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001164def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1165 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001166 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001167}
1168let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001169def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1170 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001171 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001172}
Chris Lattner1877ec92006-03-13 21:52:10 +00001173
Dale Johannesen639076f2008-10-23 20:41:28 +00001174let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001175def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1176 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001177 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001178}
1179let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001180def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1181 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001182 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001183}
Chris Lattner1877ec92006-03-13 21:52:10 +00001184
1185// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1186// a GPR on the PPC970. As such, copies in and out have the same performance
1187// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001188def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001189 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001190 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001191def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001192 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001193 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001194
Hal Finkel234bb382011-12-07 06:34:06 +00001195def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001196 "mtcrf $FXM, $rS", BrMCRX>,
1197 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001198
1199// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1200// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001201// vreg = MCRF CR0
1202// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001203// while not declaring it breaks DeadMachineInstructionElimination.
1204// As it turns out, in all cases where we currently use this,
1205// we're only interested in one subregister of it. Represent this in the
1206// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001207//
1208// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001209def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001210 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001211 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001212
1213def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1214 "mfcr $rT", SprMFCR>,
1215 PPC970_MicroCode, PPC970_Unit_CRU;
1216
Evan Cheng64d80e32007-07-19 01:14:50 +00001217def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001218 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001219 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001220
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001221// Instructions to manipulate FPSCR. Only long double handling uses these.
1222// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1223
Dale Johannesenb384ab92008-10-29 18:26:45 +00001224let Uses = [RM], Defs = [RM] in {
1225 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1226 "mtfsb0 $FM", IntMTFSB0,
1227 [(PPCmtfsb0 (i32 imm:$FM))]>,
1228 PPC970_DGroup_Single, PPC970_Unit_FPU;
1229 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1230 "mtfsb1 $FM", IntMTFSB0,
1231 [(PPCmtfsb1 (i32 imm:$FM))]>,
1232 PPC970_DGroup_Single, PPC970_Unit_FPU;
1233 // MTFSF does not actually produce an FP result. We pretend it copies
1234 // input reg B to the output. If we didn't do this it would look like the
1235 // instruction had no outputs (because we aren't modelling the FPSCR) and
1236 // it would be deleted.
1237 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1238 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1239 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1240 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1241 F8RC:$rT, F8RC:$FRB))]>,
1242 PPC970_DGroup_Single, PPC970_Unit_FPU;
1243}
1244let Uses = [RM] in {
1245 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1246 "mffs $rT", IntMFFS,
1247 [(set F8RC:$rT, (PPCmffs))]>,
1248 PPC970_DGroup_Single, PPC970_Unit_FPU;
1249 def FADDrtz: AForm_2<63, 21,
1250 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001251 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001252 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1253 PPC970_DGroup_Single, PPC970_Unit_FPU;
1254}
1255
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001256
Chris Lattner88d211f2006-03-12 09:13:49 +00001257let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001258
1259// XO-Form instructions. Arithmetic instructions that can set overflow bit
1260//
Evan Cheng64d80e32007-07-19 01:14:50 +00001261def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001262 "add $rT, $rA, $rB", IntSimple,
Chris Lattner218a15d2005-09-02 21:18:00 +00001263 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001264let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001265def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001266 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001267 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1268 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001269}
Evan Cheng64d80e32007-07-19 01:14:50 +00001270def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001271 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001272 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001273 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001274def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001275 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001276 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001277 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001278def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001279 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001280 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001281def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001282 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001283 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001284def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001285 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001286 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001287def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001288 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001289 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001290let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001291def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001292 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001293 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1294 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001295}
1296def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001297 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +00001298 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1299let Uses = [CARRY], Defs = [CARRY] in {
1300def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1301 "adde $rT, $rA, $rB", IntGeneral,
1302 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001303def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001304 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001305 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001306def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001307 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001308 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001309def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1310 "subfe $rT, $rA, $rB", IntGeneral,
1311 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001312def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001313 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001314 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001315def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001316 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001317 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001318}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001319}
Nate Begeman07aada82004-08-30 02:28:06 +00001320
1321// A-Form instructions. Most of the instructions executed in the FPU are of
1322// this type.
1323//
Chris Lattner88d211f2006-03-12 09:13:49 +00001324let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001325let Uses = [RM] in {
1326 def FMADD : AForm_1<63, 29,
1327 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1328 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001329 [(set F8RC:$FRT,
1330 (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001331 def FMADDS : AForm_1<59, 29,
1332 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1333 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001334 [(set F4RC:$FRT,
1335 (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001336 def FMSUB : AForm_1<63, 28,
1337 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1338 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001339 [(set F8RC:$FRT,
1340 (fma F8RC:$FRA, F8RC:$FRC, (fneg F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001341 def FMSUBS : AForm_1<59, 28,
1342 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1343 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001344 [(set F4RC:$FRT,
1345 (fma F4RC:$FRA, F4RC:$FRC, (fneg F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001346 def FNMADD : AForm_1<63, 31,
1347 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1348 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001349 [(set F8RC:$FRT,
1350 (fneg (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001351 def FNMADDS : AForm_1<59, 31,
1352 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1353 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001354 [(set F4RC:$FRT,
1355 (fneg (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001356 def FNMSUB : AForm_1<63, 30,
1357 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1358 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001359 [(set F8RC:$FRT, (fneg (fma F8RC:$FRA, F8RC:$FRC,
1360 (fneg F8RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001361 def FNMSUBS : AForm_1<59, 30,
1362 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1363 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001364 [(set F4RC:$FRT, (fneg (fma F4RC:$FRA, F4RC:$FRC,
1365 (fneg F4RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001366}
Chris Lattner43f07a42005-10-02 07:07:49 +00001367// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1368// having 4 of these, force the comparison to always be an 8-byte double (code
1369// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001370// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001371def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001372 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001373 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001374 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001375def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001376 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001377 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001378 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001379let Uses = [RM] in {
1380 def FADD : AForm_2<63, 21,
1381 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001382 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001383 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1384 def FADDS : AForm_2<59, 21,
1385 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1386 "fadds $FRT, $FRA, $FRB", FPGeneral,
1387 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1388 def FDIV : AForm_2<63, 18,
1389 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1390 "fdiv $FRT, $FRA, $FRB", FPDivD,
1391 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1392 def FDIVS : AForm_2<59, 18,
1393 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1394 "fdivs $FRT, $FRA, $FRB", FPDivS,
1395 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1396 def FMUL : AForm_3<63, 25,
1397 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1398 "fmul $FRT, $FRA, $FRB", FPFused,
1399 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1400 def FMULS : AForm_3<59, 25,
1401 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1402 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1403 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1404 def FSUB : AForm_2<63, 20,
1405 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001406 "fsub $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001407 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1408 def FSUBS : AForm_2<59, 20,
1409 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1410 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1411 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1412 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001413}
Nate Begeman07aada82004-08-30 02:28:06 +00001414
Chris Lattner88d211f2006-03-12 09:13:49 +00001415let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel009f7af2012-06-22 23:10:08 +00001416 def ISEL : AForm_1<31, 15,
1417 (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB, pred:$cond),
1418 "isel $rT, $rA, $rB, $cond", IntGeneral,
1419 []>;
1420}
1421
1422let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001423// M-Form instructions. rotate and mask instructions.
1424//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001425let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001426// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001427def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001428 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001429 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001430 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1431 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001432}
Chris Lattner14522e32005-04-19 05:21:30 +00001433def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001434 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001435 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001436 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001437def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001438 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001439 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001440 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001441def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001442 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001443 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001444 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001445}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001446
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001447
Chris Lattner2eb25172005-09-09 00:39:56 +00001448//===----------------------------------------------------------------------===//
1449// PowerPC Instruction Patterns
1450//
1451
Chris Lattner30e21a42005-09-26 22:20:16 +00001452// Arbitrary immediate support. Implement in terms of LIS/ORI.
1453def : Pat<(i32 imm:$imm),
1454 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001455
1456// Implement the 'not' operation with the NOR instruction.
1457def NOT : Pat<(not GPRC:$in),
1458 (NOR GPRC:$in, GPRC:$in)>;
1459
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001460// ADD an arbitrary immediate.
1461def : Pat<(add GPRC:$in, imm:$imm),
1462 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1463// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001464def : Pat<(or GPRC:$in, imm:$imm),
1465 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001466// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001467def : Pat<(xor GPRC:$in, imm:$imm),
1468 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001469// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001470def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001471 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001472
Chris Lattner956f43c2006-06-16 20:22:01 +00001473// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001474def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001475 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001476def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001477 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001478
Nate Begeman35ef9132006-01-11 21:21:00 +00001479// ROTL
1480def : Pat<(rotl GPRC:$in, GPRC:$sh),
1481 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1482def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1483 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001484
Nate Begemanf42f1332006-09-22 05:01:56 +00001485// RLWNM
1486def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1487 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1488
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001489// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001490def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1491 (BL_Darwin tglobaladdr:$dst)>;
1492def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1493 (BL_Darwin texternalsym:$dst)>;
1494def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1495 (BL_SVR4 tglobaladdr:$dst)>;
1496def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1497 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001498
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001499
1500def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1501 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1502
1503def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1504 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1505
1506def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1507 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1508
1509
1510
Chris Lattner860e8862005-11-17 07:30:41 +00001511// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001512def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1513def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1514def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1515def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001516def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1517def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001518def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1519def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +00001520def : Pat<(PPChi tglobaltlsaddr:$g, GPRC:$in),
1521 (ADDIS GPRC:$in, tglobaltlsaddr:$g)>;
1522def : Pat<(PPClo tglobaltlsaddr:$g, GPRC:$in),
1523 (ADDIL GPRC:$in, tglobaltlsaddr:$g)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001524def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1525 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001526def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1527 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001528def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1529 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001530def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1531 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001532
Chris Lattner4172b102005-12-06 02:10:38 +00001533// Standard shifts. These are represented separately from the real shifts above
1534// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1535// amounts.
1536def : Pat<(sra GPRC:$rS, GPRC:$rB),
1537 (SRAW GPRC:$rS, GPRC:$rB)>;
1538def : Pat<(srl GPRC:$rS, GPRC:$rB),
1539 (SRW GPRC:$rS, GPRC:$rB)>;
1540def : Pat<(shl GPRC:$rS, GPRC:$rB),
1541 (SLW GPRC:$rS, GPRC:$rB)>;
1542
Evan Cheng466685d2006-10-09 20:57:25 +00001543def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001544 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001545def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001546 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001547def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001548 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001549def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001550 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001551def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001552 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001553def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001554 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001555def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001556 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001557def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001558 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001559def : Pat<(f64 (extloadf32 iaddr:$src)),
1560 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1561def : Pat<(f64 (extloadf32 xaddr:$src)),
1562 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1563
1564def : Pat<(f64 (fextend F4RC:$src)),
1565 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001566
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001567// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001568def : Pat<(membarrier (i32 imm /*ll*/),
1569 (i32 imm /*ls*/),
1570 (i32 imm /*sl*/),
1571 (i32 imm /*ss*/),
1572 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001573 (SYNC)>;
1574
Eli Friedman14648462011-07-27 22:21:52 +00001575def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1576
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001577include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001578include "PPCInstr64Bit.td"