blob: 85524cef01c7f9d2034bfee6a0245fa85bb6f912 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
18def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
24def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
31//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
34
35def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000037 return getI32Imm(63 - N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000042 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000047 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000052 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053}]>;
54
55
56//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057// Calls.
58//
59
60let Defs = [LR8] in
Evan Chengb783fa32007-07-19 01:14:50 +000061 def MovePCtoLR8 : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 PPC970_Unit_BRU;
63
Tilmann Scheller386330d2009-07-03 06:47:08 +000064// Darwin ABI Calls.
Evan Cheng37e7c752007-07-21 00:34:19 +000065let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 // All calls clobber the PPC64 non-callee saved registers.
67 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
68 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
69 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
70 LR8,CTR8,
71 CR0,CR1,CR5,CR6,CR7] in {
72 // Convenient aliases for call instructions
Dale Johannesenb73cd822008-10-29 18:26:45 +000073 let Uses = [RM] in {
Tilmann Scheller386330d2009-07-03 06:47:08 +000074 def BL8_Darwin : IForm<18, 0, 1,
75 (outs), (ins calltarget:$func, variable_ops),
76 "bl $func", BrB, []>; // See Pat patterns below.
77 def BLA8_Darwin : IForm<18, 1, 1,
78 (outs), (ins aaddr:$func, variable_ops),
79 "bla $func", BrB, [(PPCcall_Darwin (i64 imm:$func))]>;
Dale Johannesenb73cd822008-10-29 18:26:45 +000080 }
81 let Uses = [CTR8, RM] in {
Tilmann Scheller386330d2009-07-03 06:47:08 +000082 def BCTRL8_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
83 (outs), (ins variable_ops),
84 "bctrl", BrB,
85 [(PPCbctrl_Darwin)]>, Requires<[In64BitMode]>;
Dale Johannesen595432b2008-10-23 20:41:28 +000086 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087}
88
Tilmann Scheller386330d2009-07-03 06:47:08 +000089// ELF 64 ABI Calls = Darwin ABI Calls
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090// Used to define BL8_ELF and BLA8_ELF
Evan Cheng37e7c752007-07-21 00:34:19 +000091let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 // All calls clobber the PPC64 non-callee saved registers.
93 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
94 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
95 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
96 LR8,CTR8,
97 CR0,CR1,CR5,CR6,CR7] in {
98 // Convenient aliases for call instructions
Dale Johannesenb73cd822008-10-29 18:26:45 +000099 let Uses = [RM] in {
100 def BL8_ELF : IForm<18, 0, 1,
101 (outs), (ins calltarget:$func, variable_ops),
102 "bl $func", BrB, []>; // See Pat patterns below.
103 def BLA8_ELF : IForm<18, 1, 1,
104 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller386330d2009-07-03 06:47:08 +0000105 "bla $func", BrB, [(PPCcall_SVR4 (i64 imm:$func))]>;
Dale Johannesenb73cd822008-10-29 18:26:45 +0000106 }
107 let Uses = [CTR8, RM] in {
Dale Johannesen595432b2008-10-23 20:41:28 +0000108 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000109 (outs), (ins variable_ops),
110 "bctrl", BrB,
Tilmann Scheller386330d2009-07-03 06:47:08 +0000111 [(PPCbctrl_SVR4)]>, Requires<[In64BitMode]>;
Dale Johannesen595432b2008-10-23 20:41:28 +0000112 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113}
114
115
116// Calls
Tilmann Scheller386330d2009-07-03 06:47:08 +0000117def : Pat<(PPCcall_Darwin (i64 tglobaladdr:$dst)),
118 (BL8_Darwin tglobaladdr:$dst)>;
119def : Pat<(PPCcall_Darwin (i64 texternalsym:$dst)),
120 (BL8_Darwin texternalsym:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121
Tilmann Scheller386330d2009-07-03 06:47:08 +0000122def : Pat<(PPCcall_SVR4 (i64 tglobaladdr:$dst)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 (BL8_ELF tglobaladdr:$dst)>;
Tilmann Scheller386330d2009-07-03 06:47:08 +0000124def : Pat<(PPCcall_SVR4 (i64 texternalsym:$dst)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 (BL8_ELF texternalsym:$dst)>;
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000126def : Pat<(PPCnop),
127 (NOP)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128
Evan Chengaf964df2008-07-12 02:23:19 +0000129// Atomic operations
130let usesCustomDAGSchedInserter = 1 in {
131 let Uses = [CR0] in {
132 def ATOMIC_LOAD_ADD_I64 : Pseudo<
133 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
134 "${:comment} ATOMIC_LOAD_ADD_I64 PSEUDO!",
Dale Johannesencdc7c752008-08-25 21:09:52 +0000135 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesene91a2d62008-08-25 22:34:37 +0000136 def ATOMIC_LOAD_SUB_I64 : Pseudo<
137 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
138 "${:comment} ATOMIC_LOAD_SUB_I64 PSEUDO!",
139 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
140 def ATOMIC_LOAD_OR_I64 : Pseudo<
141 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
142 "${:comment} ATOMIC_LOAD_OR_I64 PSEUDO!",
143 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
144 def ATOMIC_LOAD_XOR_I64 : Pseudo<
145 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
146 "${:comment} ATOMIC_LOAD_XOR_I64 PSEUDO!",
147 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
148 def ATOMIC_LOAD_AND_I64 : Pseudo<
149 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
150 "${:comment} ATOMIC_LOAD_AND_I64 PSEUDO!",
151 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
152 def ATOMIC_LOAD_NAND_I64 : Pseudo<
153 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr),
154 "${:comment} ATOMIC_LOAD_NAND_I64 PSEUDO!",
155 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
156
Dale Johannesene6f1e442008-08-22 03:49:10 +0000157 def ATOMIC_CMP_SWAP_I64 : Pseudo<
158 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new),
159 "${:comment} ATOMIC_CMP_SWAP_I64 PSEUDO!",
160 [(set G8RC:$dst,
Dale Johannesencdc7c752008-08-25 21:09:52 +0000161 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesene91a2d62008-08-25 22:34:37 +0000162
Dale Johannesencdc7c752008-08-25 21:09:52 +0000163 def ATOMIC_SWAP_I64 : Pseudo<
164 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new),
165 "${:comment} ATOMIC_SWAP_I64 PSEUDO!",
166 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesene6f1e442008-08-22 03:49:10 +0000167 }
Evan Cheng0589b512008-04-19 02:30:38 +0000168}
169
Evan Chengaf964df2008-07-12 02:23:19 +0000170// Instructions to support atomic operations
171def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
172 "ldarx $rD, $ptr", LdStLDARX,
173 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
174
175let Defs = [CR0] in
176def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
177 "stdcx. $rS, $dst", LdStSTDCX,
178 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
179 isDOT;
180
Dale Johannesenb73cd822008-10-29 18:26:45 +0000181let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000182def TCRETURNdi8 :Pseudo< (outs),
183 (ins calltarget:$dst, i32imm:$offset, variable_ops),
184 "#TC_RETURNd8 $dst $offset",
185 []>;
186
Dale Johannesenb73cd822008-10-29 18:26:45 +0000187let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000188def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
189 "#TC_RETURNa8 $func $offset",
190 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
191
Dale Johannesenb73cd822008-10-29 18:26:45 +0000192let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000193def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset, variable_ops),
194 "#TC_RETURNr8 $dst $offset",
195 []>;
196
197
198let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb73cd822008-10-29 18:26:45 +0000199 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000200def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
201 Requires<[In64BitMode]>;
202
203
204
205let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb73cd822008-10-29 18:26:45 +0000206 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000207def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
208 "b $dst", BrB,
209 []>;
210
211
212let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb73cd822008-10-29 18:26:45 +0000213 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000214def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
215 "ba $dst", BrB,
216 []>;
217
218def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
219 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
220
221def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
222 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
223
224def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
225 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
226
227
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228//===----------------------------------------------------------------------===//
229// 64-bit SPR manipulation instrs.
230
Dale Johannesen595432b2008-10-23 20:41:28 +0000231let Uses = [CTR8] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000232def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
233 "mfctr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen595432b2008-10-23 20:41:28 +0000235}
236let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000237def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
238 "mtctr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 PPC970_DGroup_First, PPC970_Unit_FXU;
240}
241
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000242let Defs = [X1], Uses = [X1] in
Evan Chengb783fa32007-07-19 01:14:50 +0000243def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
245 [(set G8RC:$result,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000246 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247
Dale Johannesen595432b2008-10-23 20:41:28 +0000248let Defs = [LR8] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000249def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
250 "mtlr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen595432b2008-10-23 20:41:28 +0000252}
253let Uses = [LR8] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000254def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
255 "mflr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen595432b2008-10-23 20:41:28 +0000257}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258
259//===----------------------------------------------------------------------===//
260// Fixed point instructions.
261//
262
263let PPC970_Unit = 1 in { // FXU Operations.
264
265// Copies, extends, truncates.
Evan Chengb783fa32007-07-19 01:14:50 +0000266def OR4To8 : XForm_6<31, 444, (outs G8RC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 "or $rA, $rS, $rB", IntGeneral,
268 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000269def OR8To4 : XForm_6<31, 444, (outs GPRC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 "or $rA, $rS, $rB", IntGeneral,
271 []>;
272
Evan Chengb783fa32007-07-19 01:14:50 +0000273def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 "li $rD, $imm", IntGeneral,
275 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000276def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 "lis $rD, $imm", IntGeneral,
278 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
279
280// Logical ops.
Evan Chengb783fa32007-07-19 01:14:50 +0000281def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 "nand $rA, $rS, $rB", IntGeneral,
283 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000284def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 "and $rA, $rS, $rB", IntGeneral,
286 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000287def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 "andc $rA, $rS, $rB", IntGeneral,
289 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000290def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 "or $rA, $rS, $rB", IntGeneral,
292 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000293def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 "nor $rA, $rS, $rB", IntGeneral,
295 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000296def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 "orc $rA, $rS, $rB", IntGeneral,
298 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000299def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 "eqv $rA, $rS, $rB", IntGeneral,
301 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000302def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 "xor $rA, $rS, $rB", IntGeneral,
304 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
305
306// Logical ops with immediate.
Evan Chengb783fa32007-07-19 01:14:50 +0000307def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 "andi. $dst, $src1, $src2", IntGeneral,
309 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
310 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000311def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "andis. $dst, $src1, $src2", IntGeneral,
313 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
314 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000315def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 "ori $dst, $src1, $src2", IntGeneral,
317 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000318def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 "oris $dst, $src1, $src2", IntGeneral,
320 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000321def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 "xori $dst, $src1, $src2", IntGeneral,
323 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000324def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 "xoris $dst, $src1, $src2", IntGeneral,
326 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
327
Evan Chengb783fa32007-07-19 01:14:50 +0000328def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 "add $rT, $rA, $rB", IntGeneral,
330 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
331
Evan Chengb783fa32007-07-19 01:14:50 +0000332def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 "addc $rT, $rA, $rB", IntGeneral,
334 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
335 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 "adde $rT, $rA, $rB", IntGeneral,
338 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
339
Evan Chengb783fa32007-07-19 01:14:50 +0000340def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 "addi $rD, $rA, $imm", IntGeneral,
342 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000343def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 "addis $rD, $rA, $imm", IntGeneral,
345 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
346
Evan Chengb783fa32007-07-19 01:14:50 +0000347def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 "subfic $rD, $rA, $imm", IntGeneral,
349 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000350def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 "subf $rT, $rA, $rB", IntGeneral,
352 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000353def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 "subfc $rT, $rA, $rB", IntGeneral,
355 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
356 PPC970_DGroup_Cracked;
357
Evan Chengb783fa32007-07-19 01:14:50 +0000358def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 "subfe $rT, $rA, $rB", IntGeneral,
360 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000361def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 "addme $rT, $rA", IntGeneral,
363 [(set G8RC:$rT, (adde G8RC:$rA, immAllOnes))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000364def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 "addze $rT, $rA", IntGeneral,
366 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000367def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 "neg $rT, $rA", IntGeneral,
369 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000370def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 "subfme $rT, $rA", IntGeneral,
372 [(set G8RC:$rT, (sube immAllOnes, G8RC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000373def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 "subfze $rT, $rA", IntGeneral,
375 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
376
377
378
Evan Chengb783fa32007-07-19 01:14:50 +0000379def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 "mulhd $rT, $rA, $rB", IntMulHW,
381 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000382def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 "mulhdu $rT, $rA, $rB", IntMulHWU,
384 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
385
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000386def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000388def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000390def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000392def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
394
Evan Chengb783fa32007-07-19 01:14:50 +0000395def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattnerdfebab92008-03-07 20:18:24 +0000397 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000398def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattnerdfebab92008-03-07 20:18:24 +0000400 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000401def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattnerdfebab92008-03-07 20:18:24 +0000403 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404
Evan Chengb783fa32007-07-19 01:14:50 +0000405def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 "extsb $rA, $rS", IntGeneral,
407 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000408def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 "extsh $rA, $rS", IntGeneral,
410 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
411
Evan Chengb783fa32007-07-19 01:14:50 +0000412def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 "extsw $rA, $rS", IntGeneral,
414 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
415/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Chengb783fa32007-07-19 01:14:50 +0000416def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 "extsw $rA, $rS", IntGeneral,
418 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000419def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 "extsw $rA, $rS", IntGeneral,
421 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
422
Evan Chengb783fa32007-07-19 01:14:50 +0000423def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 "sradi $rA, $rS, $SH", IntRotateD,
425 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000426def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 "cntlzd $rA, $rS", IntGeneral,
428 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
429
Evan Chengb783fa32007-07-19 01:14:50 +0000430def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 "divd $rT, $rA, $rB", IntDivD,
432 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
433 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000434def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 "divdu $rT, $rA, $rB", IntDivD,
436 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
437 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000438def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 "mulld $rT, $rA, $rB", IntMulHD,
440 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
441
442
443let isCommutable = 1 in {
444def RLDIMI : MDForm_1<30, 3,
Evan Chengb783fa32007-07-19 01:14:50 +0000445 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
447 []>, isPPC64, RegConstraint<"$rSi = $rA">,
448 NoEncode<"$rSi">;
449}
450
451// Rotate instructions.
Evan Cheng073afb32007-09-04 20:20:29 +0000452def RLDCL : MDForm_1<30, 0,
453 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MB),
454 "rldcl $rA, $rS, $rB, $MB", IntRotateD,
455 []>, isPPC64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456def RLDICL : MDForm_1<30, 0,
Evan Chengb783fa32007-07-19 01:14:50 +0000457 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
459 []>, isPPC64;
460def RLDICR : MDForm_1<30, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000461 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
463 []>, isPPC64;
464} // End FXU Operations.
465
466
467//===----------------------------------------------------------------------===//
468// Load/Store instructions.
469//
470
471
472// Sign extending loads.
Dan Gohman5574cc72008-12-03 18:15:48 +0000473let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000474def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 "lha $rD, $src", LdStLHA,
476 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
477 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000478def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 "lwa $rD, $src", LdStLWA,
480 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
481 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000482def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 "lhax $rD, $src", LdStLHA,
484 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
485 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000486def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 "lwax $rD, $src", LdStLHA,
488 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
489 PPC970_DGroup_Cracked;
490
491// Update forms.
Dan Gohmanbc1714f2008-12-03 02:30:17 +0000492let mayLoad = 1 in
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000493def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 ptr_rc:$rA),
495 "lhau $rD, $disp($rA)", LdStGeneral,
496 []>, RegConstraint<"$rA = $ea_result">,
497 NoEncode<"$ea_result">;
498// NO LWAU!
499
500}
501
502// Zero extending loads.
Dan Gohman5574cc72008-12-03 18:15:48 +0000503let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000504def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 "lbz $rD, $src", LdStGeneral,
506 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000507def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 "lhz $rD, $src", LdStGeneral,
509 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000510def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511 "lwz $rD, $src", LdStGeneral,
512 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
513
Evan Chengb783fa32007-07-19 01:14:50 +0000514def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 "lbzx $rD, $src", LdStGeneral,
516 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000517def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 "lhzx $rD, $src", LdStGeneral,
519 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000520def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 "lwzx $rD, $src", LdStGeneral,
522 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
523
524
525// Update forms.
Dan Gohmanbc1714f2008-12-03 02:30:17 +0000526let mayLoad = 1 in {
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000527def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 "lbzu $rD, $addr", LdStGeneral,
529 []>, RegConstraint<"$addr.reg = $ea_result">,
530 NoEncode<"$ea_result">;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000531def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 "lhzu $rD, $addr", LdStGeneral,
533 []>, RegConstraint<"$addr.reg = $ea_result">,
534 NoEncode<"$ea_result">;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000535def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 "lwzu $rD, $addr", LdStGeneral,
537 []>, RegConstraint<"$addr.reg = $ea_result">,
538 NoEncode<"$ea_result">;
539}
Dan Gohmanbc1714f2008-12-03 02:30:17 +0000540}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541
542
543// Full 8-byte loads.
Dan Gohman5574cc72008-12-03 18:15:48 +0000544let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000545def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 "ld $rD, $src", LdStLD,
547 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000548def LDtoc: DSForm_1<58, 0, (outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
549 "ld $rD, $disp($reg)", LdStLD,
550 [(set G8RC:$rD,
551 (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000552def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 "ldx $rD, $src", LdStLD,
554 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
555
Dan Gohmanbc1714f2008-12-03 02:30:17 +0000556let mayLoad = 1 in
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000557def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 "ldu $rD, $addr", LdStLD,
559 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
560 NoEncode<"$ea_result">;
561
562}
563
Chris Lattner8f34d942008-01-06 05:53:26 +0000564let PPC970_Unit = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565// Truncating stores.
Evan Chengb783fa32007-07-19 01:14:50 +0000566def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 "stb $rS, $src", LdStGeneral,
568 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000569def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 "sth $rS, $src", LdStGeneral,
571 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000572def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 "stw $rS, $src", LdStGeneral,
574 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000575def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 "stbx $rS, $dst", LdStGeneral,
577 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
578 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000579def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 "sthx $rS, $dst", LdStGeneral,
581 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
582 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000583def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 "stwx $rS, $dst", LdStGeneral,
585 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
586 PPC970_DGroup_Cracked;
587// Normal 8-byte stores.
Evan Chengb783fa32007-07-19 01:14:50 +0000588def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 "std $rS, $dst", LdStSTD,
590 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000591def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 "stdx $rS, $dst", LdStSTD,
593 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
594 PPC970_DGroup_Cracked;
595}
596
Chris Lattner8f34d942008-01-06 05:53:26 +0000597let PPC970_Unit = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598
Evan Chengeface712007-07-20 00:20:46 +0000599def STBU8 : DForm_1<38, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 symbolLo:$ptroff, ptr_rc:$ptrreg),
601 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
602 [(set ptr_rc:$ea_res,
603 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
604 iaddroff:$ptroff))]>,
605 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000606def STHU8 : DForm_1<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 symbolLo:$ptroff, ptr_rc:$ptrreg),
608 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
609 [(set ptr_rc:$ea_res,
610 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
611 iaddroff:$ptroff))]>,
612 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000613def STWU8 : DForm_1<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 symbolLo:$ptroff, ptr_rc:$ptrreg),
615 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
616 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
617 iaddroff:$ptroff))]>,
618 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
619
620
Evan Chengeface712007-07-20 00:20:46 +0000621def STDU : DSForm_1<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 s16immX4:$ptroff, ptr_rc:$ptrreg),
623 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
624 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
625 iaddroff:$ptroff))]>,
626 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
627 isPPC64;
628
Chris Lattner6887b142008-01-06 08:36:04 +0000629let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000630def STDUX : XForm_8<31, 181, (outs), (ins G8RC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 "stdux $rS, $dst", LdStSTD,
632 []>, isPPC64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633
634// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Chengb783fa32007-07-19 01:14:50 +0000635def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636 "std $rT, $dst", LdStSTD,
637 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000638def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 "stdx $rT, $dst", LdStSTD,
640 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
641 PPC970_DGroup_Cracked;
642}
643
644
645
646//===----------------------------------------------------------------------===//
647// Floating point instructions.
648//
649
650
Dale Johannesenb73cd822008-10-29 18:26:45 +0000651let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000652def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 "fcfid $frD, $frB", FPGeneral,
654 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Chengb783fa32007-07-19 01:14:50 +0000655def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656 "fctidz $frD, $frB", FPGeneral,
657 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
658}
659
660
661//===----------------------------------------------------------------------===//
662// Instruction Patterns
663//
664
665// Extensions and truncates to/from 32-bit regs.
666def : Pat<(i64 (zext GPRC:$in)),
667 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
668def : Pat<(i64 (anyext GPRC:$in)),
669 (OR4To8 GPRC:$in, GPRC:$in)>;
670def : Pat<(i32 (trunc G8RC:$in)),
671 (OR8To4 G8RC:$in, G8RC:$in)>;
672
673// Extending loads with i64 targets.
674def : Pat<(zextloadi1 iaddr:$src),
675 (LBZ8 iaddr:$src)>;
676def : Pat<(zextloadi1 xaddr:$src),
677 (LBZX8 xaddr:$src)>;
678def : Pat<(extloadi1 iaddr:$src),
679 (LBZ8 iaddr:$src)>;
680def : Pat<(extloadi1 xaddr:$src),
681 (LBZX8 xaddr:$src)>;
682def : Pat<(extloadi8 iaddr:$src),
683 (LBZ8 iaddr:$src)>;
684def : Pat<(extloadi8 xaddr:$src),
685 (LBZX8 xaddr:$src)>;
686def : Pat<(extloadi16 iaddr:$src),
687 (LHZ8 iaddr:$src)>;
688def : Pat<(extloadi16 xaddr:$src),
689 (LHZX8 xaddr:$src)>;
690def : Pat<(extloadi32 iaddr:$src),
691 (LWZ8 iaddr:$src)>;
692def : Pat<(extloadi32 xaddr:$src),
693 (LWZX8 xaddr:$src)>;
694
Chris Lattnerdfebab92008-03-07 20:18:24 +0000695// Standard shifts. These are represented separately from the real shifts above
696// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
697// amounts.
698def : Pat<(sra G8RC:$rS, GPRC:$rB),
699 (SRAD G8RC:$rS, GPRC:$rB)>;
700def : Pat<(srl G8RC:$rS, GPRC:$rB),
701 (SRD G8RC:$rS, GPRC:$rB)>;
702def : Pat<(shl G8RC:$rS, GPRC:$rB),
703 (SLD G8RC:$rS, GPRC:$rB)>;
704
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705// SHL/SRL
706def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
707 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
708def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
709 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
710
Evan Cheng073afb32007-09-04 20:20:29 +0000711// ROTL
712def : Pat<(rotl G8RC:$in, GPRC:$sh),
713 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
714def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
715 (RLDICL G8RC:$in, imm:$imm, 0)>;
716
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717// Hi and Lo for Darwin Global Addresses.
718def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
719def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
720def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
721def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
722def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
723def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
724def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
725 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
726def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
727 (ADDIS8 G8RC:$in, tconstpool:$g)>;
728def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
729 (ADDIS8 G8RC:$in, tjumptable:$g)>;