Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1 | //===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===// |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 10 | // This implements a simple two pass scheduler. The first pass attempts to push |
| 11 | // backward any lengthy instructions and critical paths. The second pass packs |
| 12 | // instructions into semi-optimal time slots. |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Dale Johannesen | e7e7d0d | 2007-07-13 17:13:54 +0000 | [diff] [blame] | 16 | #define DEBUG_TYPE "pre-RA-sched" |
Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 17 | #include "llvm/Constants.h" |
Reid Spencer | e5530da | 2007-01-12 23:31:12 +0000 | [diff] [blame] | 18 | #include "llvm/Type.h" |
Chris Lattner | b0d21ef | 2006-03-08 04:25:59 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/ScheduleDAG.h" |
Chris Lattner | 5839bf2 | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 4ccd406 | 2005-08-19 20:45:43 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Owen Anderson | 07000c6 | 2006-05-12 06:33:49 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetData.h" |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetMachine.h" |
| 25 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | 643afa5 | 2008-02-28 07:40:24 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 28 | #include "llvm/Support/Debug.h" |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 29 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
Evan Cheng | 643afa5 | 2008-02-28 07:40:24 +0000 | [diff] [blame] | 32 | STATISTIC(NumCommutes, "Number of instructions commuted"); |
| 33 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 34 | ScheduleDAG::ScheduleDAG(SelectionDAG &dag, MachineBasicBlock *bb, |
| 35 | const TargetMachine &tm) |
| 36 | : DAG(dag), BB(bb), TM(tm), RegInfo(BB->getParent()->getRegInfo()) { |
| 37 | TII = TM.getInstrInfo(); |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 38 | MF = &DAG.getMachineFunction(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 39 | TRI = TM.getRegisterInfo(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 40 | ConstPool = BB->getParent()->getConstantPool(); |
| 41 | } |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 42 | |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 43 | /// CheckForPhysRegDependency - Check if the dependency between def and use of |
| 44 | /// a specified operand is a physical register dependency. If so, returns the |
| 45 | /// register and the cost of copying the register. |
| 46 | static void CheckForPhysRegDependency(SDNode *Def, SDNode *Use, unsigned Op, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 47 | const TargetRegisterInfo *TRI, |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 48 | const TargetInstrInfo *TII, |
| 49 | unsigned &PhysReg, int &Cost) { |
| 50 | if (Op != 2 || Use->getOpcode() != ISD::CopyToReg) |
| 51 | return; |
| 52 | |
| 53 | unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 54 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 55 | return; |
| 56 | |
| 57 | unsigned ResNo = Use->getOperand(2).ResNo; |
| 58 | if (Def->isTargetOpcode()) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 59 | const TargetInstrDesc &II = TII->get(Def->getTargetOpcode()); |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 60 | if (ResNo >= II.getNumDefs() && |
| 61 | II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) { |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 62 | PhysReg = Reg; |
| 63 | const TargetRegisterClass *RC = |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 64 | TRI->getPhysicalRegisterRegClass(Def->getValueType(ResNo), Reg); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 65 | Cost = RC->getCopyCost(); |
| 66 | } |
| 67 | } |
| 68 | } |
| 69 | |
| 70 | SUnit *ScheduleDAG::Clone(SUnit *Old) { |
| 71 | SUnit *SU = NewSUnit(Old->Node); |
| 72 | for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) |
| 73 | SU->FlaggedNodes.push_back(SU->FlaggedNodes[i]); |
| 74 | SU->InstanceNo = SUnitMap[Old->Node].size(); |
| 75 | SU->Latency = Old->Latency; |
| 76 | SU->isTwoAddress = Old->isTwoAddress; |
| 77 | SU->isCommutable = Old->isCommutable; |
Evan Cheng | 22a5299 | 2007-09-28 22:32:30 +0000 | [diff] [blame] | 78 | SU->hasPhysRegDefs = Old->hasPhysRegDefs; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 79 | SUnitMap[Old->Node].push_back(SU); |
| 80 | return SU; |
| 81 | } |
| 82 | |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 83 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 84 | /// BuildSchedUnits - Build SUnits from the selection dag that we are input. |
| 85 | /// This SUnit graph is similar to the SelectionDAG, but represents flagged |
| 86 | /// together nodes with a single SUnit. |
| 87 | void ScheduleDAG::BuildSchedUnits() { |
| 88 | // Reserve entries in the vector for each of the SUnits we are creating. This |
| 89 | // ensure that reallocation of the vector won't happen, so SUnit*'s won't get |
| 90 | // invalidated. |
| 91 | SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end())); |
| 92 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 93 | for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(), |
| 94 | E = DAG.allnodes_end(); NI != E; ++NI) { |
| 95 | if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate. |
| 96 | continue; |
| 97 | |
| 98 | // If this node has already been processed, stop now. |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 99 | if (SUnitMap[NI].size()) continue; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 100 | |
| 101 | SUnit *NodeSUnit = NewSUnit(NI); |
| 102 | |
| 103 | // See if anything is flagged to this node, if so, add them to flagged |
| 104 | // nodes. Nodes can have at most one flag input and one flag output. Flags |
| 105 | // are required the be the last operand and result of a node. |
| 106 | |
| 107 | // Scan up, adding flagged preds to FlaggedNodes. |
| 108 | SDNode *N = NI; |
Evan Cheng | 3b97acd | 2006-08-07 22:12:12 +0000 | [diff] [blame] | 109 | if (N->getNumOperands() && |
| 110 | N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) { |
| 111 | do { |
| 112 | N = N->getOperand(N->getNumOperands()-1).Val; |
| 113 | NodeSUnit->FlaggedNodes.push_back(N); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 114 | SUnitMap[N].push_back(NodeSUnit); |
Evan Cheng | 3b97acd | 2006-08-07 22:12:12 +0000 | [diff] [blame] | 115 | } while (N->getNumOperands() && |
| 116 | N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag); |
| 117 | std::reverse(NodeSUnit->FlaggedNodes.begin(), |
| 118 | NodeSUnit->FlaggedNodes.end()); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 119 | } |
| 120 | |
| 121 | // Scan down, adding this node and any flagged succs to FlaggedNodes if they |
| 122 | // have a user of the flag operand. |
| 123 | N = NI; |
| 124 | while (N->getValueType(N->getNumValues()-1) == MVT::Flag) { |
| 125 | SDOperand FlagVal(N, N->getNumValues()-1); |
| 126 | |
| 127 | // There are either zero or one users of the Flag result. |
| 128 | bool HasFlagUse = false; |
| 129 | for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end(); |
| 130 | UI != E; ++UI) |
| 131 | if (FlagVal.isOperand(*UI)) { |
| 132 | HasFlagUse = true; |
| 133 | NodeSUnit->FlaggedNodes.push_back(N); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 134 | SUnitMap[N].push_back(NodeSUnit); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 135 | N = *UI; |
| 136 | break; |
| 137 | } |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 138 | if (!HasFlagUse) break; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 139 | } |
| 140 | |
| 141 | // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node. |
| 142 | // Update the SUnit |
| 143 | NodeSUnit->Node = N; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 144 | SUnitMap[N].push_back(NodeSUnit); |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 145 | |
| 146 | ComputeLatency(NodeSUnit); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 147 | } |
| 148 | |
| 149 | // Pass 2: add the preds, succs, etc. |
| 150 | for (unsigned su = 0, e = SUnits.size(); su != e; ++su) { |
| 151 | SUnit *SU = &SUnits[su]; |
| 152 | SDNode *MainNode = SU->Node; |
| 153 | |
| 154 | if (MainNode->isTargetOpcode()) { |
| 155 | unsigned Opc = MainNode->getTargetOpcode(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 156 | const TargetInstrDesc &TID = TII->get(Opc); |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 157 | for (unsigned i = 0; i != TID.getNumOperands(); ++i) { |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 158 | if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) { |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 159 | SU->isTwoAddress = true; |
| 160 | break; |
| 161 | } |
| 162 | } |
Chris Lattner | 0ff2396 | 2008-01-07 06:42:05 +0000 | [diff] [blame] | 163 | if (TID.isCommutable()) |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 164 | SU->isCommutable = true; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | // Find all predecessors and successors of the group. |
| 168 | // Temporarily add N to make code simpler. |
| 169 | SU->FlaggedNodes.push_back(MainNode); |
| 170 | |
| 171 | for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) { |
| 172 | SDNode *N = SU->FlaggedNodes[n]; |
Evan Cheng | 22a5299 | 2007-09-28 22:32:30 +0000 | [diff] [blame] | 173 | if (N->isTargetOpcode() && |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 174 | TII->get(N->getTargetOpcode()).getImplicitDefs() && |
| 175 | CountResults(N) > TII->get(N->getTargetOpcode()).getNumDefs()) |
Evan Cheng | 22a5299 | 2007-09-28 22:32:30 +0000 | [diff] [blame] | 176 | SU->hasPhysRegDefs = true; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 177 | |
| 178 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 179 | SDNode *OpN = N->getOperand(i).Val; |
| 180 | if (isPassiveNode(OpN)) continue; // Not scheduled. |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 181 | SUnit *OpSU = SUnitMap[OpN].front(); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 182 | assert(OpSU && "Node has no SUnit!"); |
| 183 | if (OpSU == SU) continue; // In the same group. |
| 184 | |
| 185 | MVT::ValueType OpVT = N->getOperand(i).getValueType(); |
| 186 | assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!"); |
| 187 | bool isChain = OpVT == MVT::Other; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 188 | |
| 189 | unsigned PhysReg = 0; |
| 190 | int Cost = 1; |
| 191 | // Determine if this is a physical register dependency. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 192 | CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 193 | SU->addPred(OpSU, isChain, false, PhysReg, Cost); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 194 | } |
| 195 | } |
| 196 | |
| 197 | // Remove MainNode from FlaggedNodes again. |
| 198 | SU->FlaggedNodes.pop_back(); |
| 199 | } |
| 200 | |
| 201 | return; |
| 202 | } |
| 203 | |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 204 | void ScheduleDAG::ComputeLatency(SUnit *SU) { |
| 205 | const InstrItineraryData &InstrItins = TM.getInstrItineraryData(); |
| 206 | |
| 207 | // Compute the latency for the node. We use the sum of the latencies for |
| 208 | // all nodes flagged together into this SUnit. |
| 209 | if (InstrItins.isEmpty()) { |
| 210 | // No latency information. |
| 211 | SU->Latency = 1; |
| 212 | } else { |
| 213 | SU->Latency = 0; |
| 214 | if (SU->Node->isTargetOpcode()) { |
Chris Lattner | ba6da5d | 2008-01-07 02:46:03 +0000 | [diff] [blame] | 215 | unsigned SchedClass = |
| 216 | TII->get(SU->Node->getTargetOpcode()).getSchedClass(); |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 217 | InstrStage *S = InstrItins.begin(SchedClass); |
| 218 | InstrStage *E = InstrItins.end(SchedClass); |
| 219 | for (; S != E; ++S) |
| 220 | SU->Latency += S->Cycles; |
| 221 | } |
| 222 | for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) { |
| 223 | SDNode *FNode = SU->FlaggedNodes[i]; |
| 224 | if (FNode->isTargetOpcode()) { |
Chris Lattner | ba6da5d | 2008-01-07 02:46:03 +0000 | [diff] [blame] | 225 | unsigned SchedClass =TII->get(FNode->getTargetOpcode()).getSchedClass(); |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 226 | InstrStage *S = InstrItins.begin(SchedClass); |
| 227 | InstrStage *E = InstrItins.end(SchedClass); |
| 228 | for (; S != E; ++S) |
| 229 | SU->Latency += S->Cycles; |
| 230 | } |
| 231 | } |
| 232 | } |
| 233 | } |
| 234 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 235 | void ScheduleDAG::CalculateDepths() { |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 236 | std::vector<std::pair<SUnit*, unsigned> > WorkList; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 237 | for (unsigned i = 0, e = SUnits.size(); i != e; ++i) |
Dan Gohman | 3035959 | 2008-01-29 13:02:09 +0000 | [diff] [blame] | 238 | if (SUnits[i].Preds.empty()) |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 239 | WorkList.push_back(std::make_pair(&SUnits[i], 0U)); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 240 | |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 241 | while (!WorkList.empty()) { |
| 242 | SUnit *SU = WorkList.back().first; |
| 243 | unsigned Depth = WorkList.back().second; |
| 244 | WorkList.pop_back(); |
| 245 | if (SU->Depth == 0 || Depth > SU->Depth) { |
| 246 | SU->Depth = Depth; |
| 247 | for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end(); |
| 248 | I != E; ++I) |
Evan Cheng | 713a98d | 2007-09-19 01:38:40 +0000 | [diff] [blame] | 249 | WorkList.push_back(std::make_pair(I->Dep, Depth+1)); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 250 | } |
Evan Cheng | 626da3d | 2006-05-12 06:05:18 +0000 | [diff] [blame] | 251 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 252 | } |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 253 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 254 | void ScheduleDAG::CalculateHeights() { |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 255 | std::vector<std::pair<SUnit*, unsigned> > WorkList; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 256 | SUnit *Root = SUnitMap[DAG.getRoot().Val].front(); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 257 | WorkList.push_back(std::make_pair(Root, 0U)); |
| 258 | |
| 259 | while (!WorkList.empty()) { |
| 260 | SUnit *SU = WorkList.back().first; |
| 261 | unsigned Height = WorkList.back().second; |
| 262 | WorkList.pop_back(); |
| 263 | if (SU->Height == 0 || Height > SU->Height) { |
| 264 | SU->Height = Height; |
| 265 | for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end(); |
| 266 | I != E; ++I) |
Evan Cheng | 713a98d | 2007-09-19 01:38:40 +0000 | [diff] [blame] | 267 | WorkList.push_back(std::make_pair(I->Dep, Height+1)); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 268 | } |
| 269 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 270 | } |
| 271 | |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 272 | /// CountResults - The results of target nodes have register or immediate |
| 273 | /// operands first, then an optional chain, and optional flag operands (which do |
Dan Gohman | 027ee7e | 2008-02-11 19:00:03 +0000 | [diff] [blame] | 274 | /// not go into the resulting MachineInstr). |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 275 | unsigned ScheduleDAG::CountResults(SDNode *Node) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 276 | unsigned N = Node->getNumValues(); |
| 277 | while (N && Node->getValueType(N - 1) == MVT::Flag) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 278 | --N; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 279 | if (N && Node->getValueType(N - 1) == MVT::Other) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 280 | --N; // Skip over chain result. |
| 281 | return N; |
| 282 | } |
| 283 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 284 | /// CountOperands - The inputs to target nodes have any actual inputs first, |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 285 | /// followed by special operands that describe memory references, then an |
| 286 | /// optional chain operand, then flag operands. Compute the number of |
| 287 | /// actual operands that will go into the resulting MachineInstr. |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 288 | unsigned ScheduleDAG::CountOperands(SDNode *Node) { |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 289 | unsigned N = ComputeMemOperandsEnd(Node); |
Dan Gohman | cc20cd5 | 2008-02-11 19:00:34 +0000 | [diff] [blame] | 290 | while (N && isa<MemOperandSDNode>(Node->getOperand(N - 1).Val)) |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 291 | --N; // Ignore MemOperand nodes |
| 292 | return N; |
| 293 | } |
| 294 | |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 295 | /// ComputeMemOperandsEnd - Find the index one past the last MemOperandSDNode |
| 296 | /// operand |
| 297 | unsigned ScheduleDAG::ComputeMemOperandsEnd(SDNode *Node) { |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 298 | unsigned N = Node->getNumOperands(); |
| 299 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag) |
| 300 | --N; |
| 301 | if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) |
| 302 | --N; // Ignore chain if it exists. |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 303 | return N; |
| 304 | } |
| 305 | |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 306 | static const TargetRegisterClass *getInstrOperandRegClass( |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 307 | const TargetRegisterInfo *TRI, |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 308 | const TargetInstrInfo *TII, |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 309 | const TargetInstrDesc &II, |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 310 | unsigned Op) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 311 | if (Op >= II.getNumOperands()) { |
| 312 | assert(II.isVariadic() && "Invalid operand # of instruction"); |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 313 | return NULL; |
| 314 | } |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 315 | if (II.OpInfo[Op].isLookupPtrRegClass()) |
Chris Lattner | 8ca5c67 | 2008-01-07 02:39:19 +0000 | [diff] [blame] | 316 | return TII->getPointerRegClass(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 317 | return TRI->getRegClass(II.OpInfo[Op].RegClass); |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 318 | } |
| 319 | |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 320 | void ScheduleDAG::EmitCopyFromReg(SDNode *Node, unsigned ResNo, |
| 321 | unsigned InstanceNo, unsigned SrcReg, |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 322 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 323 | unsigned VRBase = 0; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 324 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 325 | // Just use the input register directly! |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 326 | if (InstanceNo > 0) |
| 327 | VRBaseMap.erase(SDOperand(Node, ResNo)); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 328 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo),SrcReg)); |
| 329 | assert(isNew && "Node emitted out of order - early"); |
| 330 | return; |
| 331 | } |
| 332 | |
| 333 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 334 | // the CopyToReg'd destination register instead of creating a new vreg. |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 335 | bool MatchReg = true; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 336 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 337 | UI != E; ++UI) { |
| 338 | SDNode *Use = *UI; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 339 | bool Match = true; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 340 | if (Use->getOpcode() == ISD::CopyToReg && |
| 341 | Use->getOperand(2).Val == Node && |
| 342 | Use->getOperand(2).ResNo == ResNo) { |
| 343 | unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 344 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 345 | VRBase = DestReg; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 346 | Match = false; |
| 347 | } else if (DestReg != SrcReg) |
| 348 | Match = false; |
| 349 | } else { |
| 350 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 351 | SDOperand Op = Use->getOperand(i); |
Evan Cheng | 7c07aeb | 2007-12-14 08:25:15 +0000 | [diff] [blame] | 352 | if (Op.Val != Node || Op.ResNo != ResNo) |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 353 | continue; |
| 354 | MVT::ValueType VT = Node->getValueType(Op.ResNo); |
| 355 | if (VT != MVT::Other && VT != MVT::Flag) |
| 356 | Match = false; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 357 | } |
| 358 | } |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 359 | MatchReg &= Match; |
| 360 | if (VRBase) |
| 361 | break; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 362 | } |
| 363 | |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 364 | const TargetRegisterClass *TRC = 0; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 365 | // Figure out the register class to create for the destreg. |
| 366 | if (VRBase) |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 367 | TRC = RegInfo.getRegClass(VRBase); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 368 | else |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 369 | TRC = TRI->getPhysicalRegisterRegClass(Node->getValueType(ResNo), SrcReg); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 370 | |
| 371 | // If all uses are reading from the src physical register and copying the |
| 372 | // register is either impossible or very expensive, then don't create a copy. |
| 373 | if (MatchReg && TRC->getCopyCost() < 0) { |
| 374 | VRBase = SrcReg; |
| 375 | } else { |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 376 | // Create the reg, emit the copy. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 377 | VRBase = RegInfo.createVirtualRegister(TRC); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 378 | TII->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC, TRC); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 379 | } |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 380 | |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 381 | if (InstanceNo > 0) |
| 382 | VRBaseMap.erase(SDOperand(Node, ResNo)); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 383 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo), VRBase)); |
| 384 | assert(isNew && "Node emitted out of order - early"); |
| 385 | } |
| 386 | |
| 387 | void ScheduleDAG::CreateVirtualRegisters(SDNode *Node, |
| 388 | MachineInstr *MI, |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 389 | const TargetInstrDesc &II, |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 390 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 391 | for (unsigned i = 0; i < II.getNumDefs(); ++i) { |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 392 | // If the specific node value is only used by a CopyToReg and the dest reg |
| 393 | // is a vreg, use the CopyToReg'd destination register instead of creating |
| 394 | // a new vreg. |
| 395 | unsigned VRBase = 0; |
| 396 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 397 | UI != E; ++UI) { |
| 398 | SDNode *Use = *UI; |
| 399 | if (Use->getOpcode() == ISD::CopyToReg && |
| 400 | Use->getOperand(2).Val == Node && |
| 401 | Use->getOperand(2).ResNo == i) { |
| 402 | unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 403 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 404 | VRBase = Reg; |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 405 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 406 | break; |
| 407 | } |
| 408 | } |
| 409 | } |
| 410 | |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 411 | // Create the result registers for this node and add the result regs to |
| 412 | // the machine instruction. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 413 | if (VRBase == 0) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 414 | const TargetRegisterClass *RC = getInstrOperandRegClass(TRI, TII, II, i); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 415 | assert(RC && "Isn't a register operand!"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 416 | VRBase = RegInfo.createVirtualRegister(RC); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 417 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 418 | } |
| 419 | |
| 420 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase)); |
| 421 | assert(isNew && "Node emitted out of order - early"); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 422 | } |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 423 | } |
| 424 | |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 425 | /// getVR - Return the virtual register corresponding to the specified result |
| 426 | /// of the specified node. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 427 | static unsigned getVR(SDOperand Op, DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 428 | DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 429 | assert(I != VRBaseMap.end() && "Node emitted out of order - late"); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 430 | return I->second; |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 431 | } |
| 432 | |
| 433 | |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 434 | /// AddOperand - Add the specified operand to the specified machine instr. II |
| 435 | /// specifies the instruction information for the node, and IIOpNum is the |
| 436 | /// operand number (in the II) that we are adding. IIOpNum and II are used for |
| 437 | /// assertions only. |
| 438 | void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op, |
| 439 | unsigned IIOpNum, |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 440 | const TargetInstrDesc *II, |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 441 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 442 | if (Op.isTargetOpcode()) { |
| 443 | // Note that this case is redundant with the final else block, but we |
| 444 | // include it because it is the most common and it makes the logic |
| 445 | // simpler here. |
| 446 | assert(Op.getValueType() != MVT::Other && |
| 447 | Op.getValueType() != MVT::Flag && |
| 448 | "Chain and flag operands should occur at end of operand list!"); |
| 449 | |
| 450 | // Get/emit the operand. |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 451 | unsigned VReg = getVR(Op, VRBaseMap); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 452 | const TargetInstrDesc &TID = MI->getDesc(); |
| 453 | bool isOptDef = (IIOpNum < TID.getNumOperands()) |
| 454 | ? (TID.OpInfo[IIOpNum].isOptionalDef()) : false; |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 455 | MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef)); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 456 | |
| 457 | // Verify that it is right. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 458 | assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 459 | if (II) { |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 460 | const TargetRegisterClass *RC = |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 461 | getInstrOperandRegClass(TRI, TII, *II, IIOpNum); |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 462 | assert(RC && "Don't have operand info for this instruction!"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 463 | const TargetRegisterClass *VRC = RegInfo.getRegClass(VReg); |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 464 | if (VRC != RC) { |
| 465 | cerr << "Register class of operand and regclass of use don't agree!\n"; |
| 466 | #ifndef NDEBUG |
| 467 | cerr << "Operand = " << IIOpNum << "\n"; |
Chris Lattner | 95ad943 | 2007-02-17 06:38:37 +0000 | [diff] [blame] | 468 | cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 469 | cerr << "MI = "; MI->print(cerr); |
| 470 | cerr << "VReg = " << VReg << "\n"; |
| 471 | cerr << "VReg RegClass size = " << VRC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 472 | << ", align = " << VRC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 473 | cerr << "Expected RegClass size = " << RC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 474 | << ", align = " << RC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 475 | #endif |
| 476 | cerr << "Fatal error, aborting.\n"; |
| 477 | abort(); |
| 478 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 479 | } |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 480 | } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 481 | MI->addOperand(MachineOperand::CreateImm(C->getValue())); |
Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 482 | } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) { |
| 483 | const Type *FType = MVT::getTypeForValueType(Op.getValueType()); |
| 484 | ConstantFP *CFP = ConstantFP::get(FType, F->getValueAPF()); |
| 485 | MI->addOperand(MachineOperand::CreateFPImm(CFP)); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 486 | } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) { |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 487 | MI->addOperand(MachineOperand::CreateReg(R->getReg(), false)); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 488 | } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) { |
| 489 | MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset())); |
| 490 | } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) { |
| 491 | MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock())); |
| 492 | } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { |
| 493 | MI->addOperand(MachineOperand::CreateFI(FI->getIndex())); |
| 494 | } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) { |
| 495 | MI->addOperand(MachineOperand::CreateJTI(JT->getIndex())); |
| 496 | } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) { |
Evan Cheng | 404cb4f | 2006-02-25 09:54:52 +0000 | [diff] [blame] | 497 | int Offset = CP->getOffset(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 498 | unsigned Align = CP->getAlignment(); |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 499 | const Type *Type = CP->getType(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 500 | // MachineConstantPool wants an explicit alignment. |
| 501 | if (Align == 0) { |
Evan Cheng | de268f7 | 2007-01-24 07:03:39 +0000 | [diff] [blame] | 502 | Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type); |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 503 | if (Align == 0) { |
Reid Spencer | ac9dcb9 | 2007-02-15 03:39:18 +0000 | [diff] [blame] | 504 | // Alignment of vector types. FIXME! |
Duncan Sands | 514ab34 | 2007-11-01 20:53:16 +0000 | [diff] [blame] | 505 | Align = TM.getTargetData()->getABITypeSize(Type); |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 506 | Align = Log2_64(Align); |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 507 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 508 | } |
| 509 | |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 510 | unsigned Idx; |
| 511 | if (CP->isMachineConstantPoolEntry()) |
| 512 | Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align); |
| 513 | else |
| 514 | Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 515 | MI->addOperand(MachineOperand::CreateCPI(Idx, Offset)); |
| 516 | } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) { |
| 517 | MI->addOperand(MachineOperand::CreateES(ES->getSymbol())); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 518 | } else { |
| 519 | assert(Op.getValueType() != MVT::Other && |
| 520 | Op.getValueType() != MVT::Flag && |
| 521 | "Chain and flag operands should occur at end of operand list!"); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 522 | unsigned VReg = getVR(Op, VRBaseMap); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 523 | MI->addOperand(MachineOperand::CreateReg(VReg, false)); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 524 | |
| 525 | // Verify that it is right. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 526 | assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 527 | if (II) { |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 528 | const TargetRegisterClass *RC = |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 529 | getInstrOperandRegClass(TRI, TII, *II, IIOpNum); |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 530 | assert(RC && "Don't have operand info for this instruction!"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 531 | assert(RegInfo.getRegClass(VReg) == RC && |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 532 | "Register class of operand and regclass of use don't agree!"); |
| 533 | } |
| 534 | } |
| 535 | |
| 536 | } |
| 537 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 538 | void ScheduleDAG::AddMemOperand(MachineInstr *MI, const MemOperand &MO) { |
| 539 | MI->addMemOperand(MO); |
| 540 | } |
| 541 | |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 542 | // Returns the Register Class of a subregister |
| 543 | static const TargetRegisterClass *getSubRegisterRegClass( |
| 544 | const TargetRegisterClass *TRC, |
| 545 | unsigned SubIdx) { |
| 546 | // Pick the register class of the subregister |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 547 | TargetRegisterInfo::regclass_iterator I = |
| 548 | TRC->subregclasses_begin() + SubIdx-1; |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 549 | assert(I < TRC->subregclasses_end() && |
| 550 | "Invalid subregister index for register class"); |
| 551 | return *I; |
| 552 | } |
| 553 | |
| 554 | static const TargetRegisterClass *getSuperregRegisterClass( |
| 555 | const TargetRegisterClass *TRC, |
| 556 | unsigned SubIdx, |
| 557 | MVT::ValueType VT) { |
| 558 | // Pick the register class of the superegister for this type |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 559 | for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(), |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 560 | E = TRC->superregclasses_end(); I != E; ++I) |
| 561 | if ((*I)->hasType(VT) && getSubRegisterRegClass(*I, SubIdx) == TRC) |
| 562 | return *I; |
| 563 | assert(false && "Couldn't find the register class"); |
| 564 | return 0; |
| 565 | } |
| 566 | |
| 567 | /// EmitSubregNode - Generate machine code for subreg nodes. |
| 568 | /// |
| 569 | void ScheduleDAG::EmitSubregNode(SDNode *Node, |
| 570 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 571 | unsigned VRBase = 0; |
| 572 | unsigned Opc = Node->getTargetOpcode(); |
| 573 | if (Opc == TargetInstrInfo::EXTRACT_SUBREG) { |
| 574 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 575 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 576 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 577 | UI != E; ++UI) { |
| 578 | SDNode *Use = *UI; |
| 579 | if (Use->getOpcode() == ISD::CopyToReg && |
| 580 | Use->getOperand(2).Val == Node) { |
| 581 | unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 582 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 583 | VRBase = DestReg; |
| 584 | break; |
| 585 | } |
| 586 | } |
| 587 | } |
| 588 | |
| 589 | unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue(); |
| 590 | |
| 591 | // TODO: If the node is a use of a CopyFromReg from a physical register |
| 592 | // fold the extract into the copy now |
| 593 | |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 594 | // Create the extract_subreg machine instruction. |
| 595 | MachineInstr *MI = |
| 596 | new MachineInstr(BB, TII->get(TargetInstrInfo::EXTRACT_SUBREG)); |
| 597 | |
| 598 | // Figure out the register class to create for the destreg. |
| 599 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 600 | const TargetRegisterClass *TRC = RegInfo.getRegClass(VReg); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 601 | const TargetRegisterClass *SRC = getSubRegisterRegClass(TRC, SubIdx); |
| 602 | |
| 603 | if (VRBase) { |
| 604 | // Grab the destination register |
| 605 | const TargetRegisterClass *DRC = 0; |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 606 | DRC = RegInfo.getRegClass(VRBase); |
Christopher Lamb | 175e815 | 2008-01-31 07:09:08 +0000 | [diff] [blame] | 607 | assert(SRC && DRC && SRC == DRC && |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 608 | "Source subregister and destination must have the same class"); |
| 609 | } else { |
| 610 | // Create the reg |
Christopher Lamb | 175e815 | 2008-01-31 07:09:08 +0000 | [diff] [blame] | 611 | assert(SRC && "Couldn't find source register class"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 612 | VRBase = RegInfo.createVirtualRegister(SRC); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 613 | } |
| 614 | |
| 615 | // Add def, source, and subreg index |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 616 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 617 | AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 618 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 619 | |
| 620 | } else if (Opc == TargetInstrInfo::INSERT_SUBREG) { |
| 621 | assert((Node->getNumOperands() == 2 || Node->getNumOperands() == 3) && |
| 622 | "Malformed insert_subreg node"); |
| 623 | bool isUndefInput = (Node->getNumOperands() == 2); |
| 624 | unsigned SubReg = 0; |
| 625 | unsigned SubIdx = 0; |
| 626 | |
| 627 | if (isUndefInput) { |
| 628 | SubReg = getVR(Node->getOperand(0), VRBaseMap); |
| 629 | SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue(); |
| 630 | } else { |
| 631 | SubReg = getVR(Node->getOperand(1), VRBaseMap); |
| 632 | SubIdx = cast<ConstantSDNode>(Node->getOperand(2))->getValue(); |
| 633 | } |
| 634 | |
Chris Lattner | 534bcfb | 2007-12-31 04:16:08 +0000 | [diff] [blame] | 635 | // TODO: Add tracking info to MachineRegisterInfo of which vregs are subregs |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 636 | // to allow coalescing in the allocator |
| 637 | |
| 638 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 639 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 640 | // If the CopyToReg'd destination register is physical, then fold the |
| 641 | // insert into the copy |
| 642 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 643 | UI != E; ++UI) { |
| 644 | SDNode *Use = *UI; |
| 645 | if (Use->getOpcode() == ISD::CopyToReg && |
| 646 | Use->getOperand(2).Val == Node) { |
| 647 | unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 648 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 649 | VRBase = DestReg; |
| 650 | break; |
| 651 | } |
| 652 | } |
| 653 | } |
| 654 | |
| 655 | // Create the insert_subreg machine instruction. |
| 656 | MachineInstr *MI = |
| 657 | new MachineInstr(BB, TII->get(TargetInstrInfo::INSERT_SUBREG)); |
| 658 | |
| 659 | // Figure out the register class to create for the destreg. |
| 660 | const TargetRegisterClass *TRC = 0; |
| 661 | if (VRBase) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 662 | TRC = RegInfo.getRegClass(VRBase); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 663 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 664 | TRC = getSuperregRegisterClass(RegInfo.getRegClass(SubReg), SubIdx, |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 665 | Node->getValueType(0)); |
| 666 | assert(TRC && "Couldn't determine register class for insert_subreg"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 667 | VRBase = RegInfo.createVirtualRegister(TRC); // Create the reg |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 668 | } |
| 669 | |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 670 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 671 | AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap); |
| 672 | if (!isUndefInput) |
| 673 | AddOperand(MI, Node->getOperand(1), 0, 0, VRBaseMap); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 674 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 675 | } else |
| 676 | assert(0 && "Node is not a subreg insert or extract"); |
| 677 | |
| 678 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase)); |
| 679 | assert(isNew && "Node emitted out of order - early"); |
| 680 | } |
| 681 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 682 | /// EmitNode - Generate machine code for an node and needed dependencies. |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 683 | /// |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 684 | void ScheduleDAG::EmitNode(SDNode *Node, unsigned InstanceNo, |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 685 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 686 | // If machine instruction |
| 687 | if (Node->isTargetOpcode()) { |
| 688 | unsigned Opc = Node->getTargetOpcode(); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 689 | |
| 690 | // Handle subreg insert/extract specially |
| 691 | if (Opc == TargetInstrInfo::EXTRACT_SUBREG || |
| 692 | Opc == TargetInstrInfo::INSERT_SUBREG) { |
| 693 | EmitSubregNode(Node, VRBaseMap); |
| 694 | return; |
| 695 | } |
| 696 | |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 697 | const TargetInstrDesc &II = TII->get(Opc); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 698 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 699 | unsigned NumResults = CountResults(Node); |
| 700 | unsigned NodeOperands = CountOperands(Node); |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 701 | unsigned MemOperandsEnd = ComputeMemOperandsEnd(Node); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 702 | unsigned NumMIOperands = NodeOperands + NumResults; |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 703 | bool HasPhysRegOuts = (NumResults > II.getNumDefs()) && |
| 704 | II.getImplicitDefs() != 0; |
Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 705 | #ifndef NDEBUG |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 706 | assert((II.getNumOperands() == NumMIOperands || |
Chris Lattner | 8f707e1 | 2008-01-07 05:19:29 +0000 | [diff] [blame] | 707 | HasPhysRegOuts || II.isVariadic()) && |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 708 | "#operands for dag node doesn't match .td file!"); |
Chris Lattner | ca6aa2f | 2005-08-19 01:01:34 +0000 | [diff] [blame] | 709 | #endif |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 710 | |
| 711 | // Create the new machine instruction. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 712 | MachineInstr *MI = new MachineInstr(II); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 713 | |
| 714 | // Add result register values for things that are defined by this |
| 715 | // instruction. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 716 | if (NumResults) |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 717 | CreateVirtualRegisters(Node, MI, II, VRBaseMap); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 718 | |
| 719 | // Emit all of the actual operands of this instruction, adding them to the |
| 720 | // instruction as appropriate. |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 721 | for (unsigned i = 0; i != NodeOperands; ++i) |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 722 | AddOperand(MI, Node->getOperand(i), i+II.getNumDefs(), &II, VRBaseMap); |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 723 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 724 | // Emit all of the memory operands of this instruction |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 725 | for (unsigned i = NodeOperands; i != MemOperandsEnd; ++i) |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 726 | AddMemOperand(MI, cast<MemOperandSDNode>(Node->getOperand(i))->MO); |
| 727 | |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 728 | // Commute node if it has been determined to be profitable. |
| 729 | if (CommuteSet.count(Node)) { |
| 730 | MachineInstr *NewMI = TII->commuteInstruction(MI); |
| 731 | if (NewMI == 0) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 732 | DOUT << "Sched: COMMUTING FAILED!\n"; |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 733 | else { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 734 | DOUT << "Sched: COMMUTED TO: " << *NewMI; |
Evan Cheng | 4c6f2f9 | 2006-05-31 18:03:39 +0000 | [diff] [blame] | 735 | if (MI != NewMI) { |
| 736 | delete MI; |
| 737 | MI = NewMI; |
| 738 | } |
Evan Cheng | 643afa5 | 2008-02-28 07:40:24 +0000 | [diff] [blame] | 739 | ++NumCommutes; |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 740 | } |
| 741 | } |
| 742 | |
Evan Cheng | 1b08bbc | 2008-02-01 09:10:45 +0000 | [diff] [blame] | 743 | if (II.usesCustomDAGSchedInsertionHook()) |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 744 | // Insert this instruction into the basic block using a target |
| 745 | // specific inserter which may returns a new basic block. |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 746 | BB = DAG.getTargetLoweringInfo().EmitInstrWithCustomInserter(MI, BB); |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 747 | else |
| 748 | BB->push_back(MI); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 749 | |
| 750 | // Additional results must be an physical register def. |
| 751 | if (HasPhysRegOuts) { |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 752 | for (unsigned i = II.getNumDefs(); i < NumResults; ++i) { |
| 753 | unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()]; |
Evan Cheng | 33d5595 | 2007-08-02 05:29:38 +0000 | [diff] [blame] | 754 | if (Node->hasAnyUseOfValue(i)) |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 755 | EmitCopyFromReg(Node, i, InstanceNo, Reg, VRBaseMap); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 756 | } |
| 757 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 758 | } else { |
| 759 | switch (Node->getOpcode()) { |
| 760 | default: |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 761 | #ifndef NDEBUG |
Dan Gohman | b5bec2b | 2007-06-19 14:13:56 +0000 | [diff] [blame] | 762 | Node->dump(&DAG); |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 763 | #endif |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 764 | assert(0 && "This target-independent node should have been selected!"); |
| 765 | case ISD::EntryToken: // fall thru |
| 766 | case ISD::TokenFactor: |
Jim Laskey | 1ee2925 | 2007-01-26 14:34:52 +0000 | [diff] [blame] | 767 | case ISD::LABEL: |
Evan Cheng | a844bde | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 768 | case ISD::DECLARE: |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 769 | case ISD::SRCVALUE: |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 770 | break; |
| 771 | case ISD::CopyToReg: { |
Evan Cheng | 489a87c | 2007-01-05 20:59:06 +0000 | [diff] [blame] | 772 | unsigned InReg; |
| 773 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2))) |
| 774 | InReg = R->getReg(); |
| 775 | else |
| 776 | InReg = getVR(Node->getOperand(2), VRBaseMap); |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 777 | unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 778 | if (InReg != DestReg) {// Coalesced away the copy? |
| 779 | const TargetRegisterClass *TRC = 0; |
| 780 | // Get the target register class |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 781 | if (TargetRegisterInfo::isVirtualRegister(InReg)) |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 782 | TRC = RegInfo.getRegClass(InReg); |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 783 | else |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 784 | TRC = |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 785 | TRI->getPhysicalRegisterRegClass(Node->getOperand(2).getValueType(), |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 786 | InReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 787 | TII->copyRegToReg(*BB, BB->end(), DestReg, InReg, TRC, TRC); |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 788 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 789 | break; |
| 790 | } |
| 791 | case ISD::CopyFromReg: { |
| 792 | unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 793 | EmitCopyFromReg(Node, 0, InstanceNo, SrcReg, VRBaseMap); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 794 | break; |
| 795 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 796 | case ISD::INLINEASM: { |
| 797 | unsigned NumOps = Node->getNumOperands(); |
| 798 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag) |
| 799 | --NumOps; // Ignore the flag operand. |
| 800 | |
| 801 | // Create the inline asm machine instruction. |
| 802 | MachineInstr *MI = |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 803 | new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM)); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 804 | |
| 805 | // Add the asm string as an external symbol operand. |
| 806 | const char *AsmStr = |
| 807 | cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol(); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 808 | MI->addOperand(MachineOperand::CreateES(AsmStr)); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 809 | |
| 810 | // Add all of the operand registers to the instruction. |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 811 | for (unsigned i = 2; i != NumOps;) { |
| 812 | unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue(); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 813 | unsigned NumVals = Flags >> 3; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 814 | |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 815 | MI->addOperand(MachineOperand::CreateImm(Flags)); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 816 | ++i; // Skip the ID value. |
| 817 | |
| 818 | switch (Flags & 7) { |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 819 | default: assert(0 && "Bad flags!"); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 820 | case 1: // Use of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 821 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 822 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 823 | MI->addOperand(MachineOperand::CreateReg(Reg, false)); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 824 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 825 | break; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 826 | case 2: // Def of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 827 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 828 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 829 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 830 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 831 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 832 | case 3: { // Immediate. |
Chris Lattner | 7df31dc | 2007-08-25 00:53:07 +0000 | [diff] [blame] | 833 | for (; NumVals; --NumVals, ++i) { |
| 834 | if (ConstantSDNode *CS = |
| 835 | dyn_cast<ConstantSDNode>(Node->getOperand(i))) { |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 836 | MI->addOperand(MachineOperand::CreateImm(CS->getValue())); |
Dale Johannesen | eb57ea7 | 2007-11-05 21:20:28 +0000 | [diff] [blame] | 837 | } else if (GlobalAddressSDNode *GA = |
| 838 | dyn_cast<GlobalAddressSDNode>(Node->getOperand(i))) { |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 839 | MI->addOperand(MachineOperand::CreateGA(GA->getGlobal(), |
| 840 | GA->getOffset())); |
Dale Johannesen | eb57ea7 | 2007-11-05 21:20:28 +0000 | [diff] [blame] | 841 | } else { |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 842 | BasicBlockSDNode *BB =cast<BasicBlockSDNode>(Node->getOperand(i)); |
| 843 | MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock())); |
Chris Lattner | 7df31dc | 2007-08-25 00:53:07 +0000 | [diff] [blame] | 844 | } |
Chris Lattner | efa46ce | 2006-10-31 20:01:56 +0000 | [diff] [blame] | 845 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 846 | break; |
| 847 | } |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 848 | case 4: // Addressing mode. |
| 849 | // The addressing mode has been selected, just add all of the |
| 850 | // operands to the machine instruction. |
| 851 | for (; NumVals; --NumVals, ++i) |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 852 | AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 853 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 854 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 855 | } |
| 856 | break; |
| 857 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 858 | } |
| 859 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 860 | } |
| 861 | |
Chris Lattner | a93dfcd | 2006-03-05 23:51:47 +0000 | [diff] [blame] | 862 | void ScheduleDAG::EmitNoop() { |
| 863 | TII->insertNoop(*BB, BB->end()); |
| 864 | } |
| 865 | |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 866 | void ScheduleDAG::EmitCrossRCCopy(SUnit *SU, DenseMap<SUnit*, unsigned> &VRBaseMap) { |
| 867 | for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end(); |
| 868 | I != E; ++I) { |
| 869 | if (I->isCtrl) continue; // ignore chain preds |
| 870 | if (!I->Dep->Node) { |
| 871 | // Copy to physical register. |
| 872 | DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->Dep); |
| 873 | assert(VRI != VRBaseMap.end() && "Node emitted out of order - late"); |
| 874 | // Find the destination physical register. |
| 875 | unsigned Reg = 0; |
| 876 | for (SUnit::const_succ_iterator II = SU->Succs.begin(), |
| 877 | EE = SU->Succs.end(); II != EE; ++II) { |
| 878 | if (I->Reg) { |
| 879 | Reg = I->Reg; |
| 880 | break; |
| 881 | } |
| 882 | } |
| 883 | assert(I->Reg && "Unknown physical register!"); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 884 | TII->copyRegToReg(*BB, BB->end(), Reg, VRI->second, |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 885 | SU->CopyDstRC, SU->CopySrcRC); |
| 886 | } else { |
| 887 | // Copy from physical register. |
| 888 | assert(I->Reg && "Unknown physical register!"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 889 | unsigned VRBase = RegInfo.createVirtualRegister(SU->CopyDstRC); |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 890 | bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase)); |
| 891 | assert(isNew && "Node emitted out of order - early"); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 892 | TII->copyRegToReg(*BB, BB->end(), VRBase, I->Reg, |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 893 | SU->CopyDstRC, SU->CopySrcRC); |
| 894 | } |
| 895 | break; |
| 896 | } |
| 897 | } |
| 898 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 899 | /// EmitSchedule - Emit the machine code in scheduled order. |
| 900 | void ScheduleDAG::EmitSchedule() { |
Chris Lattner | 9664541 | 2006-05-16 06:10:58 +0000 | [diff] [blame] | 901 | // If this is the first basic block in the function, and if it has live ins |
| 902 | // that need to be copied into vregs, emit the copies into the top of the |
| 903 | // block before emitting the code for the block. |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 904 | if (&MF->front() == BB) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 905 | for (MachineRegisterInfo::livein_iterator LI = RegInfo.livein_begin(), |
| 906 | E = RegInfo.livein_end(); LI != E; ++LI) |
Evan Cheng | 9efce63 | 2007-09-26 06:25:56 +0000 | [diff] [blame] | 907 | if (LI->second) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 908 | const TargetRegisterClass *RC = RegInfo.getRegClass(LI->second); |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 909 | TII->copyRegToReg(*MF->begin(), MF->begin()->end(), LI->second, |
Evan Cheng | 9efce63 | 2007-09-26 06:25:56 +0000 | [diff] [blame] | 910 | LI->first, RC, RC); |
| 911 | } |
Chris Lattner | 9664541 | 2006-05-16 06:10:58 +0000 | [diff] [blame] | 912 | } |
| 913 | |
| 914 | |
| 915 | // Finally, emit the code for all of the scheduled instructions. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 916 | DenseMap<SDOperand, unsigned> VRBaseMap; |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 917 | DenseMap<SUnit*, unsigned> CopyVRBaseMap; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 918 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 919 | if (SUnit *SU = Sequence[i]) { |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 920 | for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; ++j) |
| 921 | EmitNode(SU->FlaggedNodes[j], SU->InstanceNo, VRBaseMap); |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 922 | if (SU->Node) |
| 923 | EmitNode(SU->Node, SU->InstanceNo, VRBaseMap); |
| 924 | else |
| 925 | EmitCrossRCCopy(SU, CopyVRBaseMap); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 926 | } else { |
| 927 | // Null SUnit* is a noop. |
| 928 | EmitNoop(); |
| 929 | } |
| 930 | } |
| 931 | } |
| 932 | |
| 933 | /// dump - dump the schedule. |
| 934 | void ScheduleDAG::dumpSchedule() const { |
| 935 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 936 | if (SUnit *SU = Sequence[i]) |
| 937 | SU->dump(&DAG); |
| 938 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 939 | cerr << "**** NOOP ****\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 940 | } |
| 941 | } |
| 942 | |
| 943 | |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 944 | /// Run - perform scheduling. |
| 945 | /// |
| 946 | MachineBasicBlock *ScheduleDAG::Run() { |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 947 | Schedule(); |
| 948 | return BB; |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 949 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 950 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 951 | /// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or |
| 952 | /// a group of nodes flagged together. |
| 953 | void SUnit::dump(const SelectionDAG *G) const { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 954 | cerr << "SU(" << NodeNum << "): "; |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 955 | if (Node) |
| 956 | Node->dump(G); |
| 957 | else |
| 958 | cerr << "CROSS RC COPY "; |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 959 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 960 | if (FlaggedNodes.size() != 0) { |
| 961 | for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 962 | cerr << " "; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 963 | FlaggedNodes[i]->dump(G); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 964 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 965 | } |
| 966 | } |
| 967 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 968 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 969 | void SUnit::dumpAll(const SelectionDAG *G) const { |
| 970 | dump(G); |
| 971 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 972 | cerr << " # preds left : " << NumPredsLeft << "\n"; |
| 973 | cerr << " # succs left : " << NumSuccsLeft << "\n"; |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 974 | cerr << " Latency : " << Latency << "\n"; |
| 975 | cerr << " Depth : " << Depth << "\n"; |
| 976 | cerr << " Height : " << Height << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 977 | |
| 978 | if (Preds.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 979 | cerr << " Predecessors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 980 | for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end(); |
| 981 | I != E; ++I) { |
Evan Cheng | 713a98d | 2007-09-19 01:38:40 +0000 | [diff] [blame] | 982 | if (I->isCtrl) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 983 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 984 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 985 | cerr << " val #"; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 986 | cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")"; |
| 987 | if (I->isSpecial) |
| 988 | cerr << " *"; |
| 989 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 990 | } |
| 991 | } |
| 992 | if (Succs.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 993 | cerr << " Successors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 994 | for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end(); |
| 995 | I != E; ++I) { |
Evan Cheng | 713a98d | 2007-09-19 01:38:40 +0000 | [diff] [blame] | 996 | if (I->isCtrl) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 997 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 998 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 999 | cerr << " val #"; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 1000 | cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")"; |
| 1001 | if (I->isSpecial) |
| 1002 | cerr << " *"; |
| 1003 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1004 | } |
| 1005 | } |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1006 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1007 | } |