blob: 3be59952d1e3716e7743d58dfb4f17f2454dd067 [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerd32b2362005-08-18 18:45:24 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000016#define DEBUG_TYPE "pre-RA-sched"
Nate Begemane1795842008-02-14 08:57:00 +000017#include "llvm/Constants.h"
Reid Spencere5530da2007-01-12 23:31:12 +000018#include "llvm/Type.h"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000019#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000020#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000021#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000023#include "llvm/Target/TargetData.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000024#include "llvm/Target/TargetMachine.h"
25#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000026#include "llvm/Target/TargetLowering.h"
Evan Cheng643afa52008-02-28 07:40:24 +000027#include "llvm/ADT/Statistic.h"
Evan Chenge165a782006-05-11 23:55:42 +000028#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000029#include "llvm/Support/MathExtras.h"
Chris Lattnerd32b2362005-08-18 18:45:24 +000030using namespace llvm;
31
Evan Cheng643afa52008-02-28 07:40:24 +000032STATISTIC(NumCommutes, "Number of instructions commuted");
33
Chris Lattner84bc5422007-12-31 04:13:23 +000034ScheduleDAG::ScheduleDAG(SelectionDAG &dag, MachineBasicBlock *bb,
35 const TargetMachine &tm)
36 : DAG(dag), BB(bb), TM(tm), RegInfo(BB->getParent()->getRegInfo()) {
37 TII = TM.getInstrInfo();
Evan Cheng6b2cf282008-01-30 19:35:32 +000038 MF = &DAG.getMachineFunction();
Dan Gohman6f0d0242008-02-10 18:45:23 +000039 TRI = TM.getRegisterInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +000040 ConstPool = BB->getParent()->getConstantPool();
41}
Evan Chenga6fb1b62007-09-25 01:54:36 +000042
Evan Chenga6fb1b62007-09-25 01:54:36 +000043/// CheckForPhysRegDependency - Check if the dependency between def and use of
44/// a specified operand is a physical register dependency. If so, returns the
45/// register and the cost of copying the register.
46static void CheckForPhysRegDependency(SDNode *Def, SDNode *Use, unsigned Op,
Dan Gohman6f0d0242008-02-10 18:45:23 +000047 const TargetRegisterInfo *TRI,
Evan Chenga6fb1b62007-09-25 01:54:36 +000048 const TargetInstrInfo *TII,
49 unsigned &PhysReg, int &Cost) {
50 if (Op != 2 || Use->getOpcode() != ISD::CopyToReg)
51 return;
52
53 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +000054 if (TargetRegisterInfo::isVirtualRegister(Reg))
Evan Chenga6fb1b62007-09-25 01:54:36 +000055 return;
56
57 unsigned ResNo = Use->getOperand(2).ResNo;
58 if (Def->isTargetOpcode()) {
Chris Lattner749c6f62008-01-07 07:27:27 +000059 const TargetInstrDesc &II = TII->get(Def->getTargetOpcode());
Chris Lattner349c4952008-01-07 03:13:06 +000060 if (ResNo >= II.getNumDefs() &&
61 II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) {
Evan Chenga6fb1b62007-09-25 01:54:36 +000062 PhysReg = Reg;
63 const TargetRegisterClass *RC =
Dan Gohman6f0d0242008-02-10 18:45:23 +000064 TRI->getPhysicalRegisterRegClass(Def->getValueType(ResNo), Reg);
Evan Chenga6fb1b62007-09-25 01:54:36 +000065 Cost = RC->getCopyCost();
66 }
67 }
68}
69
70SUnit *ScheduleDAG::Clone(SUnit *Old) {
71 SUnit *SU = NewSUnit(Old->Node);
72 for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i)
73 SU->FlaggedNodes.push_back(SU->FlaggedNodes[i]);
74 SU->InstanceNo = SUnitMap[Old->Node].size();
75 SU->Latency = Old->Latency;
76 SU->isTwoAddress = Old->isTwoAddress;
77 SU->isCommutable = Old->isCommutable;
Evan Cheng22a52992007-09-28 22:32:30 +000078 SU->hasPhysRegDefs = Old->hasPhysRegDefs;
Evan Chenga6fb1b62007-09-25 01:54:36 +000079 SUnitMap[Old->Node].push_back(SU);
80 return SU;
81}
82
Evan Chengf10c9732007-10-05 01:39:18 +000083
Evan Chenge165a782006-05-11 23:55:42 +000084/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
85/// This SUnit graph is similar to the SelectionDAG, but represents flagged
86/// together nodes with a single SUnit.
87void ScheduleDAG::BuildSchedUnits() {
88 // Reserve entries in the vector for each of the SUnits we are creating. This
89 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
90 // invalidated.
91 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
92
Evan Chenge165a782006-05-11 23:55:42 +000093 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
94 E = DAG.allnodes_end(); NI != E; ++NI) {
95 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
96 continue;
97
98 // If this node has already been processed, stop now.
Evan Chenga6fb1b62007-09-25 01:54:36 +000099 if (SUnitMap[NI].size()) continue;
Evan Chenge165a782006-05-11 23:55:42 +0000100
101 SUnit *NodeSUnit = NewSUnit(NI);
102
103 // See if anything is flagged to this node, if so, add them to flagged
104 // nodes. Nodes can have at most one flag input and one flag output. Flags
105 // are required the be the last operand and result of a node.
106
107 // Scan up, adding flagged preds to FlaggedNodes.
108 SDNode *N = NI;
Evan Cheng3b97acd2006-08-07 22:12:12 +0000109 if (N->getNumOperands() &&
110 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
111 do {
112 N = N->getOperand(N->getNumOperands()-1).Val;
113 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000114 SUnitMap[N].push_back(NodeSUnit);
Evan Cheng3b97acd2006-08-07 22:12:12 +0000115 } while (N->getNumOperands() &&
116 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
117 std::reverse(NodeSUnit->FlaggedNodes.begin(),
118 NodeSUnit->FlaggedNodes.end());
Evan Chenge165a782006-05-11 23:55:42 +0000119 }
120
121 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
122 // have a user of the flag operand.
123 N = NI;
124 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
125 SDOperand FlagVal(N, N->getNumValues()-1);
126
127 // There are either zero or one users of the Flag result.
128 bool HasFlagUse = false;
129 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
130 UI != E; ++UI)
Evan Cheng917be682008-03-04 00:41:45 +0000131 if (FlagVal.isOperandOf(*UI)) {
Evan Chenge165a782006-05-11 23:55:42 +0000132 HasFlagUse = true;
133 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000134 SUnitMap[N].push_back(NodeSUnit);
Evan Chenge165a782006-05-11 23:55:42 +0000135 N = *UI;
136 break;
137 }
Chris Lattner228a18e2006-08-17 00:09:56 +0000138 if (!HasFlagUse) break;
Evan Chenge165a782006-05-11 23:55:42 +0000139 }
140
141 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
142 // Update the SUnit
143 NodeSUnit->Node = N;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000144 SUnitMap[N].push_back(NodeSUnit);
Evan Chengf10c9732007-10-05 01:39:18 +0000145
146 ComputeLatency(NodeSUnit);
Evan Chenge165a782006-05-11 23:55:42 +0000147 }
148
149 // Pass 2: add the preds, succs, etc.
150 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
151 SUnit *SU = &SUnits[su];
152 SDNode *MainNode = SU->Node;
153
154 if (MainNode->isTargetOpcode()) {
155 unsigned Opc = MainNode->getTargetOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +0000156 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattner349c4952008-01-07 03:13:06 +0000157 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
Evan Chenga6fb1b62007-09-25 01:54:36 +0000158 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Evan Cheng95f6ede2006-11-04 09:44:31 +0000159 SU->isTwoAddress = true;
160 break;
161 }
162 }
Chris Lattner0ff23962008-01-07 06:42:05 +0000163 if (TID.isCommutable())
Evan Cheng13d41b92006-05-12 01:58:24 +0000164 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000165 }
166
167 // Find all predecessors and successors of the group.
168 // Temporarily add N to make code simpler.
169 SU->FlaggedNodes.push_back(MainNode);
170
171 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
172 SDNode *N = SU->FlaggedNodes[n];
Evan Cheng22a52992007-09-28 22:32:30 +0000173 if (N->isTargetOpcode() &&
Chris Lattner349c4952008-01-07 03:13:06 +0000174 TII->get(N->getTargetOpcode()).getImplicitDefs() &&
175 CountResults(N) > TII->get(N->getTargetOpcode()).getNumDefs())
Evan Cheng22a52992007-09-28 22:32:30 +0000176 SU->hasPhysRegDefs = true;
Evan Chenge165a782006-05-11 23:55:42 +0000177
178 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
179 SDNode *OpN = N->getOperand(i).Val;
180 if (isPassiveNode(OpN)) continue; // Not scheduled.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000181 SUnit *OpSU = SUnitMap[OpN].front();
Evan Chenge165a782006-05-11 23:55:42 +0000182 assert(OpSU && "Node has no SUnit!");
183 if (OpSU == SU) continue; // In the same group.
184
185 MVT::ValueType OpVT = N->getOperand(i).getValueType();
186 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
187 bool isChain = OpVT == MVT::Other;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000188
189 unsigned PhysReg = 0;
190 int Cost = 1;
191 // Determine if this is a physical register dependency.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000192 CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000193 SU->addPred(OpSU, isChain, false, PhysReg, Cost);
Evan Chenge165a782006-05-11 23:55:42 +0000194 }
195 }
196
197 // Remove MainNode from FlaggedNodes again.
198 SU->FlaggedNodes.pop_back();
199 }
200
201 return;
202}
203
Evan Chengf10c9732007-10-05 01:39:18 +0000204void ScheduleDAG::ComputeLatency(SUnit *SU) {
205 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
206
207 // Compute the latency for the node. We use the sum of the latencies for
208 // all nodes flagged together into this SUnit.
209 if (InstrItins.isEmpty()) {
210 // No latency information.
211 SU->Latency = 1;
212 } else {
213 SU->Latency = 0;
214 if (SU->Node->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000215 unsigned SchedClass =
216 TII->get(SU->Node->getTargetOpcode()).getSchedClass();
Evan Chengf10c9732007-10-05 01:39:18 +0000217 InstrStage *S = InstrItins.begin(SchedClass);
218 InstrStage *E = InstrItins.end(SchedClass);
219 for (; S != E; ++S)
220 SU->Latency += S->Cycles;
221 }
222 for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) {
223 SDNode *FNode = SU->FlaggedNodes[i];
224 if (FNode->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000225 unsigned SchedClass =TII->get(FNode->getTargetOpcode()).getSchedClass();
Evan Chengf10c9732007-10-05 01:39:18 +0000226 InstrStage *S = InstrItins.begin(SchedClass);
227 InstrStage *E = InstrItins.end(SchedClass);
228 for (; S != E; ++S)
229 SU->Latency += S->Cycles;
230 }
231 }
232 }
233}
234
Evan Chenge165a782006-05-11 23:55:42 +0000235void ScheduleDAG::CalculateDepths() {
Evan Cheng99126282007-07-06 01:37:28 +0000236 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenge165a782006-05-11 23:55:42 +0000237 for (unsigned i = 0, e = SUnits.size(); i != e; ++i)
Dan Gohman30359592008-01-29 13:02:09 +0000238 if (SUnits[i].Preds.empty())
Evan Cheng99126282007-07-06 01:37:28 +0000239 WorkList.push_back(std::make_pair(&SUnits[i], 0U));
Evan Chenge165a782006-05-11 23:55:42 +0000240
Evan Cheng99126282007-07-06 01:37:28 +0000241 while (!WorkList.empty()) {
242 SUnit *SU = WorkList.back().first;
243 unsigned Depth = WorkList.back().second;
244 WorkList.pop_back();
245 if (SU->Depth == 0 || Depth > SU->Depth) {
246 SU->Depth = Depth;
247 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
248 I != E; ++I)
Evan Cheng713a98d2007-09-19 01:38:40 +0000249 WorkList.push_back(std::make_pair(I->Dep, Depth+1));
Evan Cheng99126282007-07-06 01:37:28 +0000250 }
Evan Cheng626da3d2006-05-12 06:05:18 +0000251 }
Evan Chenge165a782006-05-11 23:55:42 +0000252}
Evan Cheng99126282007-07-06 01:37:28 +0000253
Evan Chenge165a782006-05-11 23:55:42 +0000254void ScheduleDAG::CalculateHeights() {
Evan Cheng99126282007-07-06 01:37:28 +0000255 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000256 SUnit *Root = SUnitMap[DAG.getRoot().Val].front();
Evan Cheng99126282007-07-06 01:37:28 +0000257 WorkList.push_back(std::make_pair(Root, 0U));
258
259 while (!WorkList.empty()) {
260 SUnit *SU = WorkList.back().first;
261 unsigned Height = WorkList.back().second;
262 WorkList.pop_back();
263 if (SU->Height == 0 || Height > SU->Height) {
264 SU->Height = Height;
265 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
266 I != E; ++I)
Evan Cheng713a98d2007-09-19 01:38:40 +0000267 WorkList.push_back(std::make_pair(I->Dep, Height+1));
Evan Cheng99126282007-07-06 01:37:28 +0000268 }
269 }
Evan Chenge165a782006-05-11 23:55:42 +0000270}
271
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000272/// CountResults - The results of target nodes have register or immediate
273/// operands first, then an optional chain, and optional flag operands (which do
Dan Gohman027ee7e2008-02-11 19:00:03 +0000274/// not go into the resulting MachineInstr).
Evan Cheng95f6ede2006-11-04 09:44:31 +0000275unsigned ScheduleDAG::CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000276 unsigned N = Node->getNumValues();
277 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000278 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000279 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000280 --N; // Skip over chain result.
281 return N;
282}
283
Dan Gohman69de1932008-02-06 22:27:42 +0000284/// CountOperands - The inputs to target nodes have any actual inputs first,
Dan Gohman42a77882008-02-16 00:36:48 +0000285/// followed by special operands that describe memory references, then an
286/// optional chain operand, then flag operands. Compute the number of
287/// actual operands that will go into the resulting MachineInstr.
Evan Cheng95f6ede2006-11-04 09:44:31 +0000288unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Dan Gohman42a77882008-02-16 00:36:48 +0000289 unsigned N = ComputeMemOperandsEnd(Node);
Dan Gohmancc20cd52008-02-11 19:00:34 +0000290 while (N && isa<MemOperandSDNode>(Node->getOperand(N - 1).Val))
Dan Gohman69de1932008-02-06 22:27:42 +0000291 --N; // Ignore MemOperand nodes
292 return N;
293}
294
Dan Gohman42a77882008-02-16 00:36:48 +0000295/// ComputeMemOperandsEnd - Find the index one past the last MemOperandSDNode
296/// operand
297unsigned ScheduleDAG::ComputeMemOperandsEnd(SDNode *Node) {
Dan Gohman69de1932008-02-06 22:27:42 +0000298 unsigned N = Node->getNumOperands();
299 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
300 --N;
301 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
302 --N; // Ignore chain if it exists.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000303 return N;
304}
305
Jim Laskey60f09922006-07-21 20:57:35 +0000306static const TargetRegisterClass *getInstrOperandRegClass(
Dan Gohman6f0d0242008-02-10 18:45:23 +0000307 const TargetRegisterInfo *TRI,
Jim Laskey60f09922006-07-21 20:57:35 +0000308 const TargetInstrInfo *TII,
Chris Lattner749c6f62008-01-07 07:27:27 +0000309 const TargetInstrDesc &II,
Jim Laskey60f09922006-07-21 20:57:35 +0000310 unsigned Op) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000311 if (Op >= II.getNumOperands()) {
312 assert(II.isVariadic() && "Invalid operand # of instruction");
Jim Laskey60f09922006-07-21 20:57:35 +0000313 return NULL;
314 }
Chris Lattner749c6f62008-01-07 07:27:27 +0000315 if (II.OpInfo[Op].isLookupPtrRegClass())
Chris Lattner8ca5c672008-01-07 02:39:19 +0000316 return TII->getPointerRegClass();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000317 return TRI->getRegClass(II.OpInfo[Op].RegClass);
Jim Laskey60f09922006-07-21 20:57:35 +0000318}
319
Evan Chenga6fb1b62007-09-25 01:54:36 +0000320void ScheduleDAG::EmitCopyFromReg(SDNode *Node, unsigned ResNo,
321 unsigned InstanceNo, unsigned SrcReg,
Evan Cheng84097472007-08-02 00:28:15 +0000322 DenseMap<SDOperand, unsigned> &VRBaseMap) {
323 unsigned VRBase = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000324 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Cheng84097472007-08-02 00:28:15 +0000325 // Just use the input register directly!
Evan Chenga6fb1b62007-09-25 01:54:36 +0000326 if (InstanceNo > 0)
327 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000328 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo),SrcReg));
329 assert(isNew && "Node emitted out of order - early");
330 return;
331 }
332
333 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
334 // the CopyToReg'd destination register instead of creating a new vreg.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000335 bool MatchReg = true;
Evan Cheng84097472007-08-02 00:28:15 +0000336 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
337 UI != E; ++UI) {
338 SDNode *Use = *UI;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000339 bool Match = true;
Evan Cheng84097472007-08-02 00:28:15 +0000340 if (Use->getOpcode() == ISD::CopyToReg &&
341 Use->getOperand(2).Val == Node &&
342 Use->getOperand(2).ResNo == ResNo) {
343 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000344 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Evan Cheng84097472007-08-02 00:28:15 +0000345 VRBase = DestReg;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000346 Match = false;
347 } else if (DestReg != SrcReg)
348 Match = false;
349 } else {
350 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
351 SDOperand Op = Use->getOperand(i);
Evan Cheng7c07aeb2007-12-14 08:25:15 +0000352 if (Op.Val != Node || Op.ResNo != ResNo)
Evan Chenga6fb1b62007-09-25 01:54:36 +0000353 continue;
354 MVT::ValueType VT = Node->getValueType(Op.ResNo);
355 if (VT != MVT::Other && VT != MVT::Flag)
356 Match = false;
Evan Cheng84097472007-08-02 00:28:15 +0000357 }
358 }
Evan Chenga6fb1b62007-09-25 01:54:36 +0000359 MatchReg &= Match;
360 if (VRBase)
361 break;
Evan Cheng84097472007-08-02 00:28:15 +0000362 }
363
Evan Cheng84097472007-08-02 00:28:15 +0000364 const TargetRegisterClass *TRC = 0;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000365 // Figure out the register class to create for the destreg.
366 if (VRBase)
Chris Lattner84bc5422007-12-31 04:13:23 +0000367 TRC = RegInfo.getRegClass(VRBase);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000368 else
Dan Gohman6f0d0242008-02-10 18:45:23 +0000369 TRC = TRI->getPhysicalRegisterRegClass(Node->getValueType(ResNo), SrcReg);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000370
371 // If all uses are reading from the src physical register and copying the
372 // register is either impossible or very expensive, then don't create a copy.
373 if (MatchReg && TRC->getCopyCost() < 0) {
374 VRBase = SrcReg;
375 } else {
Evan Cheng84097472007-08-02 00:28:15 +0000376 // Create the reg, emit the copy.
Chris Lattner84bc5422007-12-31 04:13:23 +0000377 VRBase = RegInfo.createVirtualRegister(TRC);
Owen Andersond10fd972007-12-31 06:32:00 +0000378 TII->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC, TRC);
Evan Cheng84097472007-08-02 00:28:15 +0000379 }
Evan Cheng84097472007-08-02 00:28:15 +0000380
Evan Chenga6fb1b62007-09-25 01:54:36 +0000381 if (InstanceNo > 0)
382 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000383 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo), VRBase));
384 assert(isNew && "Node emitted out of order - early");
385}
386
387void ScheduleDAG::CreateVirtualRegisters(SDNode *Node,
388 MachineInstr *MI,
Chris Lattner749c6f62008-01-07 07:27:27 +0000389 const TargetInstrDesc &II,
Evan Cheng84097472007-08-02 00:28:15 +0000390 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Chris Lattner349c4952008-01-07 03:13:06 +0000391 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
Evan Chengaf825c82007-07-10 07:08:32 +0000392 // If the specific node value is only used by a CopyToReg and the dest reg
393 // is a vreg, use the CopyToReg'd destination register instead of creating
394 // a new vreg.
395 unsigned VRBase = 0;
396 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
397 UI != E; ++UI) {
398 SDNode *Use = *UI;
399 if (Use->getOpcode() == ISD::CopyToReg &&
400 Use->getOperand(2).Val == Node &&
401 Use->getOperand(2).ResNo == i) {
402 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000403 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chengaf825c82007-07-10 07:08:32 +0000404 VRBase = Reg;
Chris Lattner8019f412007-12-30 00:41:17 +0000405 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000406 break;
407 }
408 }
409 }
410
Evan Cheng84097472007-08-02 00:28:15 +0000411 // Create the result registers for this node and add the result regs to
412 // the machine instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000413 if (VRBase == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000414 const TargetRegisterClass *RC = getInstrOperandRegClass(TRI, TII, II, i);
Evan Chengaf825c82007-07-10 07:08:32 +0000415 assert(RC && "Isn't a register operand!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000416 VRBase = RegInfo.createVirtualRegister(RC);
Chris Lattner8019f412007-12-30 00:41:17 +0000417 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000418 }
419
420 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase));
421 assert(isNew && "Node emitted out of order - early");
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000422 }
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000423}
424
Chris Lattnerdf375062006-03-10 07:25:12 +0000425/// getVR - Return the virtual register corresponding to the specified result
426/// of the specified node.
Evan Chengaf825c82007-07-10 07:08:32 +0000427static unsigned getVR(SDOperand Op, DenseMap<SDOperand, unsigned> &VRBaseMap) {
428 DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op);
Chris Lattnerdf375062006-03-10 07:25:12 +0000429 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
Evan Chengaf825c82007-07-10 07:08:32 +0000430 return I->second;
Chris Lattnerdf375062006-03-10 07:25:12 +0000431}
432
433
Chris Lattnered18b682006-02-24 18:54:03 +0000434/// AddOperand - Add the specified operand to the specified machine instr. II
435/// specifies the instruction information for the node, and IIOpNum is the
436/// operand number (in the II) that we are adding. IIOpNum and II are used for
437/// assertions only.
438void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
439 unsigned IIOpNum,
Chris Lattner749c6f62008-01-07 07:27:27 +0000440 const TargetInstrDesc *II,
Evan Chengaf825c82007-07-10 07:08:32 +0000441 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000442 if (Op.isTargetOpcode()) {
443 // Note that this case is redundant with the final else block, but we
444 // include it because it is the most common and it makes the logic
445 // simpler here.
446 assert(Op.getValueType() != MVT::Other &&
447 Op.getValueType() != MVT::Flag &&
448 "Chain and flag operands should occur at end of operand list!");
449
450 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000451 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner749c6f62008-01-07 07:27:27 +0000452 const TargetInstrDesc &TID = MI->getDesc();
453 bool isOptDef = (IIOpNum < TID.getNumOperands())
454 ? (TID.OpInfo[IIOpNum].isOptionalDef()) : false;
Chris Lattner8019f412007-12-30 00:41:17 +0000455 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef));
Chris Lattnered18b682006-02-24 18:54:03 +0000456
457 // Verify that it is right.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000458 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattnered18b682006-02-24 18:54:03 +0000459 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000460 const TargetRegisterClass *RC =
Dan Gohman6f0d0242008-02-10 18:45:23 +0000461 getInstrOperandRegClass(TRI, TII, *II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000462 assert(RC && "Don't have operand info for this instruction!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000463 const TargetRegisterClass *VRC = RegInfo.getRegClass(VReg);
Chris Lattner01528292007-02-15 18:17:56 +0000464 if (VRC != RC) {
465 cerr << "Register class of operand and regclass of use don't agree!\n";
466#ifndef NDEBUG
467 cerr << "Operand = " << IIOpNum << "\n";
Chris Lattner95ad9432007-02-17 06:38:37 +0000468 cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000469 cerr << "MI = "; MI->print(cerr);
470 cerr << "VReg = " << VReg << "\n";
471 cerr << "VReg RegClass size = " << VRC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000472 << ", align = " << VRC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000473 cerr << "Expected RegClass size = " << RC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000474 << ", align = " << RC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000475#endif
476 cerr << "Fatal error, aborting.\n";
477 abort();
478 }
Chris Lattnered18b682006-02-24 18:54:03 +0000479 }
Chris Lattnerfec65d52007-12-30 00:51:11 +0000480 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000481 MI->addOperand(MachineOperand::CreateImm(C->getValue()));
Nate Begemane1795842008-02-14 08:57:00 +0000482 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
483 const Type *FType = MVT::getTypeForValueType(Op.getValueType());
484 ConstantFP *CFP = ConstantFP::get(FType, F->getValueAPF());
485 MI->addOperand(MachineOperand::CreateFPImm(CFP));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000486 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000487 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000488 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
489 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset()));
490 } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) {
491 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
492 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
493 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
494 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
495 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex()));
496 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000497 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000498 unsigned Align = CP->getAlignment();
Evan Chengd6594ae2006-09-12 21:00:35 +0000499 const Type *Type = CP->getType();
Chris Lattnered18b682006-02-24 18:54:03 +0000500 // MachineConstantPool wants an explicit alignment.
501 if (Align == 0) {
Evan Chengde268f72007-01-24 07:03:39 +0000502 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000503 if (Align == 0) {
Reid Spencerac9dcb92007-02-15 03:39:18 +0000504 // Alignment of vector types. FIXME!
Duncan Sands514ab342007-11-01 20:53:16 +0000505 Align = TM.getTargetData()->getABITypeSize(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000506 Align = Log2_64(Align);
Chris Lattner54a30b92006-03-20 01:51:46 +0000507 }
Chris Lattnered18b682006-02-24 18:54:03 +0000508 }
509
Evan Chengd6594ae2006-09-12 21:00:35 +0000510 unsigned Idx;
511 if (CP->isMachineConstantPoolEntry())
512 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
513 else
514 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000515 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset));
516 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
517 MI->addOperand(MachineOperand::CreateES(ES->getSymbol()));
Chris Lattnered18b682006-02-24 18:54:03 +0000518 } else {
519 assert(Op.getValueType() != MVT::Other &&
520 Op.getValueType() != MVT::Flag &&
521 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000522 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner8019f412007-12-30 00:41:17 +0000523 MI->addOperand(MachineOperand::CreateReg(VReg, false));
Chris Lattnered18b682006-02-24 18:54:03 +0000524
525 // Verify that it is right.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000526 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattnered18b682006-02-24 18:54:03 +0000527 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000528 const TargetRegisterClass *RC =
Dan Gohman6f0d0242008-02-10 18:45:23 +0000529 getInstrOperandRegClass(TRI, TII, *II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000530 assert(RC && "Don't have operand info for this instruction!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000531 assert(RegInfo.getRegClass(VReg) == RC &&
Chris Lattnered18b682006-02-24 18:54:03 +0000532 "Register class of operand and regclass of use don't agree!");
533 }
534 }
535
536}
537
Dan Gohman69de1932008-02-06 22:27:42 +0000538void ScheduleDAG::AddMemOperand(MachineInstr *MI, const MemOperand &MO) {
539 MI->addMemOperand(MO);
540}
541
Christopher Lambe24f8f12007-07-26 08:12:07 +0000542// Returns the Register Class of a subregister
543static const TargetRegisterClass *getSubRegisterRegClass(
544 const TargetRegisterClass *TRC,
545 unsigned SubIdx) {
546 // Pick the register class of the subregister
Dan Gohman6f0d0242008-02-10 18:45:23 +0000547 TargetRegisterInfo::regclass_iterator I =
548 TRC->subregclasses_begin() + SubIdx-1;
Christopher Lambe24f8f12007-07-26 08:12:07 +0000549 assert(I < TRC->subregclasses_end() &&
550 "Invalid subregister index for register class");
551 return *I;
552}
553
554static const TargetRegisterClass *getSuperregRegisterClass(
555 const TargetRegisterClass *TRC,
556 unsigned SubIdx,
557 MVT::ValueType VT) {
558 // Pick the register class of the superegister for this type
Dan Gohman6f0d0242008-02-10 18:45:23 +0000559 for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
Christopher Lambe24f8f12007-07-26 08:12:07 +0000560 E = TRC->superregclasses_end(); I != E; ++I)
561 if ((*I)->hasType(VT) && getSubRegisterRegClass(*I, SubIdx) == TRC)
562 return *I;
563 assert(false && "Couldn't find the register class");
564 return 0;
565}
566
567/// EmitSubregNode - Generate machine code for subreg nodes.
568///
569void ScheduleDAG::EmitSubregNode(SDNode *Node,
570 DenseMap<SDOperand, unsigned> &VRBaseMap) {
571 unsigned VRBase = 0;
572 unsigned Opc = Node->getTargetOpcode();
573 if (Opc == TargetInstrInfo::EXTRACT_SUBREG) {
574 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
575 // the CopyToReg'd destination register instead of creating a new vreg.
576 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
577 UI != E; ++UI) {
578 SDNode *Use = *UI;
579 if (Use->getOpcode() == ISD::CopyToReg &&
580 Use->getOperand(2).Val == Node) {
581 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000582 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000583 VRBase = DestReg;
584 break;
585 }
586 }
587 }
588
589 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue();
590
591 // TODO: If the node is a use of a CopyFromReg from a physical register
592 // fold the extract into the copy now
593
Christopher Lambe24f8f12007-07-26 08:12:07 +0000594 // Create the extract_subreg machine instruction.
595 MachineInstr *MI =
596 new MachineInstr(BB, TII->get(TargetInstrInfo::EXTRACT_SUBREG));
597
598 // Figure out the register class to create for the destreg.
599 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Chris Lattner84bc5422007-12-31 04:13:23 +0000600 const TargetRegisterClass *TRC = RegInfo.getRegClass(VReg);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000601 const TargetRegisterClass *SRC = getSubRegisterRegClass(TRC, SubIdx);
602
603 if (VRBase) {
604 // Grab the destination register
605 const TargetRegisterClass *DRC = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000606 DRC = RegInfo.getRegClass(VRBase);
Christopher Lamb175e8152008-01-31 07:09:08 +0000607 assert(SRC && DRC && SRC == DRC &&
Christopher Lambe24f8f12007-07-26 08:12:07 +0000608 "Source subregister and destination must have the same class");
609 } else {
610 // Create the reg
Christopher Lamb175e8152008-01-31 07:09:08 +0000611 assert(SRC && "Couldn't find source register class");
Chris Lattner84bc5422007-12-31 04:13:23 +0000612 VRBase = RegInfo.createVirtualRegister(SRC);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000613 }
614
615 // Add def, source, and subreg index
Chris Lattner8019f412007-12-30 00:41:17 +0000616 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000617 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000618 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000619
620 } else if (Opc == TargetInstrInfo::INSERT_SUBREG) {
621 assert((Node->getNumOperands() == 2 || Node->getNumOperands() == 3) &&
622 "Malformed insert_subreg node");
623 bool isUndefInput = (Node->getNumOperands() == 2);
624 unsigned SubReg = 0;
625 unsigned SubIdx = 0;
626
627 if (isUndefInput) {
628 SubReg = getVR(Node->getOperand(0), VRBaseMap);
629 SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue();
630 } else {
631 SubReg = getVR(Node->getOperand(1), VRBaseMap);
632 SubIdx = cast<ConstantSDNode>(Node->getOperand(2))->getValue();
633 }
634
Chris Lattner534bcfb2007-12-31 04:16:08 +0000635 // TODO: Add tracking info to MachineRegisterInfo of which vregs are subregs
Christopher Lambe24f8f12007-07-26 08:12:07 +0000636 // to allow coalescing in the allocator
637
638 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
639 // the CopyToReg'd destination register instead of creating a new vreg.
640 // If the CopyToReg'd destination register is physical, then fold the
641 // insert into the copy
642 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
643 UI != E; ++UI) {
644 SDNode *Use = *UI;
645 if (Use->getOpcode() == ISD::CopyToReg &&
646 Use->getOperand(2).Val == Node) {
647 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000648 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Christopher Lambe24f8f12007-07-26 08:12:07 +0000649 VRBase = DestReg;
650 break;
651 }
652 }
653 }
654
655 // Create the insert_subreg machine instruction.
656 MachineInstr *MI =
657 new MachineInstr(BB, TII->get(TargetInstrInfo::INSERT_SUBREG));
658
659 // Figure out the register class to create for the destreg.
660 const TargetRegisterClass *TRC = 0;
661 if (VRBase) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000662 TRC = RegInfo.getRegClass(VRBase);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000663 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000664 TRC = getSuperregRegisterClass(RegInfo.getRegClass(SubReg), SubIdx,
Christopher Lambe24f8f12007-07-26 08:12:07 +0000665 Node->getValueType(0));
666 assert(TRC && "Couldn't determine register class for insert_subreg");
Chris Lattner84bc5422007-12-31 04:13:23 +0000667 VRBase = RegInfo.createVirtualRegister(TRC); // Create the reg
Christopher Lambe24f8f12007-07-26 08:12:07 +0000668 }
669
Chris Lattner8019f412007-12-30 00:41:17 +0000670 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000671 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
672 if (!isUndefInput)
673 AddOperand(MI, Node->getOperand(1), 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000674 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000675 } else
676 assert(0 && "Node is not a subreg insert or extract");
677
678 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase));
679 assert(isNew && "Node emitted out of order - early");
680}
681
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000682/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000683///
Evan Chenga6fb1b62007-09-25 01:54:36 +0000684void ScheduleDAG::EmitNode(SDNode *Node, unsigned InstanceNo,
Evan Chengaf825c82007-07-10 07:08:32 +0000685 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000686 // If machine instruction
687 if (Node->isTargetOpcode()) {
688 unsigned Opc = Node->getTargetOpcode();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000689
690 // Handle subreg insert/extract specially
691 if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
692 Opc == TargetInstrInfo::INSERT_SUBREG) {
693 EmitSubregNode(Node, VRBaseMap);
694 return;
695 }
696
Chris Lattner749c6f62008-01-07 07:27:27 +0000697 const TargetInstrDesc &II = TII->get(Opc);
Chris Lattner2d973e42005-08-18 20:07:59 +0000698
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000699 unsigned NumResults = CountResults(Node);
700 unsigned NodeOperands = CountOperands(Node);
Dan Gohman42a77882008-02-16 00:36:48 +0000701 unsigned MemOperandsEnd = ComputeMemOperandsEnd(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000702 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner349c4952008-01-07 03:13:06 +0000703 bool HasPhysRegOuts = (NumResults > II.getNumDefs()) &&
704 II.getImplicitDefs() != 0;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000705#ifndef NDEBUG
Chris Lattner349c4952008-01-07 03:13:06 +0000706 assert((II.getNumOperands() == NumMIOperands ||
Chris Lattner8f707e12008-01-07 05:19:29 +0000707 HasPhysRegOuts || II.isVariadic()) &&
Chris Lattner2d973e42005-08-18 20:07:59 +0000708 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000709#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000710
711 // Create the new machine instruction.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000712 MachineInstr *MI = new MachineInstr(II);
Chris Lattner2d973e42005-08-18 20:07:59 +0000713
714 // Add result register values for things that are defined by this
715 // instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000716 if (NumResults)
Evan Cheng84097472007-08-02 00:28:15 +0000717 CreateVirtualRegisters(Node, MI, II, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000718
719 // Emit all of the actual operands of this instruction, adding them to the
720 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000721 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattner349c4952008-01-07 03:13:06 +0000722 AddOperand(MI, Node->getOperand(i), i+II.getNumDefs(), &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000723
Dan Gohman69de1932008-02-06 22:27:42 +0000724 // Emit all of the memory operands of this instruction
Dan Gohman42a77882008-02-16 00:36:48 +0000725 for (unsigned i = NodeOperands; i != MemOperandsEnd; ++i)
Dan Gohman69de1932008-02-06 22:27:42 +0000726 AddMemOperand(MI, cast<MemOperandSDNode>(Node->getOperand(i))->MO);
727
Evan Cheng13d41b92006-05-12 01:58:24 +0000728 // Commute node if it has been determined to be profitable.
729 if (CommuteSet.count(Node)) {
730 MachineInstr *NewMI = TII->commuteInstruction(MI);
731 if (NewMI == 0)
Bill Wendling832171c2006-12-07 20:04:42 +0000732 DOUT << "Sched: COMMUTING FAILED!\n";
Evan Cheng13d41b92006-05-12 01:58:24 +0000733 else {
Bill Wendling832171c2006-12-07 20:04:42 +0000734 DOUT << "Sched: COMMUTED TO: " << *NewMI;
Evan Cheng4c6f2f92006-05-31 18:03:39 +0000735 if (MI != NewMI) {
736 delete MI;
737 MI = NewMI;
738 }
Evan Cheng643afa52008-02-28 07:40:24 +0000739 ++NumCommutes;
Evan Cheng13d41b92006-05-12 01:58:24 +0000740 }
741 }
742
Evan Cheng1b08bbc2008-02-01 09:10:45 +0000743 if (II.usesCustomDAGSchedInsertionHook())
Evan Cheng6b2cf282008-01-30 19:35:32 +0000744 // Insert this instruction into the basic block using a target
745 // specific inserter which may returns a new basic block.
Evan Chengff9b3732008-01-30 18:18:23 +0000746 BB = DAG.getTargetLoweringInfo().EmitInstrWithCustomInserter(MI, BB);
Evan Cheng6b2cf282008-01-30 19:35:32 +0000747 else
748 BB->push_back(MI);
Evan Cheng84097472007-08-02 00:28:15 +0000749
750 // Additional results must be an physical register def.
751 if (HasPhysRegOuts) {
Chris Lattner349c4952008-01-07 03:13:06 +0000752 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
753 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
Evan Cheng33d55952007-08-02 05:29:38 +0000754 if (Node->hasAnyUseOfValue(i))
Evan Chenga6fb1b62007-09-25 01:54:36 +0000755 EmitCopyFromReg(Node, i, InstanceNo, Reg, VRBaseMap);
Evan Cheng84097472007-08-02 00:28:15 +0000756 }
757 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000758 } else {
759 switch (Node->getOpcode()) {
760 default:
Jim Laskey16d42c62006-07-11 18:25:13 +0000761#ifndef NDEBUG
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000762 Node->dump(&DAG);
Jim Laskey16d42c62006-07-11 18:25:13 +0000763#endif
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000764 assert(0 && "This target-independent node should have been selected!");
765 case ISD::EntryToken: // fall thru
766 case ISD::TokenFactor:
Jim Laskey1ee29252007-01-26 14:34:52 +0000767 case ISD::LABEL:
Evan Chenga844bde2008-02-02 04:07:54 +0000768 case ISD::DECLARE:
Dan Gohman69de1932008-02-06 22:27:42 +0000769 case ISD::SRCVALUE:
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000770 break;
771 case ISD::CopyToReg: {
Evan Cheng489a87c2007-01-05 20:59:06 +0000772 unsigned InReg;
773 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2)))
774 InReg = R->getReg();
775 else
776 InReg = getVR(Node->getOperand(2), VRBaseMap);
Chris Lattnera4176522005-10-30 18:54:27 +0000777 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000778 if (InReg != DestReg) {// Coalesced away the copy?
779 const TargetRegisterClass *TRC = 0;
780 // Get the target register class
Dan Gohman6f0d0242008-02-10 18:45:23 +0000781 if (TargetRegisterInfo::isVirtualRegister(InReg))
Chris Lattner84bc5422007-12-31 04:13:23 +0000782 TRC = RegInfo.getRegClass(InReg);
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000783 else
Evan Cheng42d60272007-09-26 21:36:17 +0000784 TRC =
Dan Gohman6f0d0242008-02-10 18:45:23 +0000785 TRI->getPhysicalRegisterRegClass(Node->getOperand(2).getValueType(),
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000786 InReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000787 TII->copyRegToReg(*BB, BB->end(), DestReg, InReg, TRC, TRC);
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000788 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000789 break;
790 }
791 case ISD::CopyFromReg: {
792 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenga6fb1b62007-09-25 01:54:36 +0000793 EmitCopyFromReg(Node, 0, InstanceNo, SrcReg, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000794 break;
795 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000796 case ISD::INLINEASM: {
797 unsigned NumOps = Node->getNumOperands();
798 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
799 --NumOps; // Ignore the flag operand.
800
801 // Create the inline asm machine instruction.
802 MachineInstr *MI =
Evan Chengc0f64ff2006-11-27 23:37:22 +0000803 new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000804
805 // Add the asm string as an external symbol operand.
806 const char *AsmStr =
807 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerfec65d52007-12-30 00:51:11 +0000808 MI->addOperand(MachineOperand::CreateES(AsmStr));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000809
810 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000811 for (unsigned i = 2; i != NumOps;) {
812 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000813 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000814
Chris Lattnerfec65d52007-12-30 00:51:11 +0000815 MI->addOperand(MachineOperand::CreateImm(Flags));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000816 ++i; // Skip the ID value.
817
818 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000819 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000820 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000821 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000822 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000823 MI->addOperand(MachineOperand::CreateReg(Reg, false));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000824 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000825 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000826 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000827 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000828 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000829 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000830 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000831 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000832 case 3: { // Immediate.
Chris Lattner7df31dc2007-08-25 00:53:07 +0000833 for (; NumVals; --NumVals, ++i) {
834 if (ConstantSDNode *CS =
835 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Chris Lattner8019f412007-12-30 00:41:17 +0000836 MI->addOperand(MachineOperand::CreateImm(CS->getValue()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000837 } else if (GlobalAddressSDNode *GA =
838 dyn_cast<GlobalAddressSDNode>(Node->getOperand(i))) {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000839 MI->addOperand(MachineOperand::CreateGA(GA->getGlobal(),
840 GA->getOffset()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000841 } else {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000842 BasicBlockSDNode *BB =cast<BasicBlockSDNode>(Node->getOperand(i));
843 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
Chris Lattner7df31dc2007-08-25 00:53:07 +0000844 }
Chris Lattnerefa46ce2006-10-31 20:01:56 +0000845 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000846 break;
847 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000848 case 4: // Addressing mode.
849 // The addressing mode has been selected, just add all of the
850 // operands to the machine instruction.
851 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000852 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000853 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000854 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000855 }
856 break;
857 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000858 }
859 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000860}
861
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000862void ScheduleDAG::EmitNoop() {
863 TII->insertNoop(*BB, BB->end());
864}
865
Evan Cheng42d60272007-09-26 21:36:17 +0000866void ScheduleDAG::EmitCrossRCCopy(SUnit *SU, DenseMap<SUnit*, unsigned> &VRBaseMap) {
867 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
868 I != E; ++I) {
869 if (I->isCtrl) continue; // ignore chain preds
870 if (!I->Dep->Node) {
871 // Copy to physical register.
872 DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->Dep);
873 assert(VRI != VRBaseMap.end() && "Node emitted out of order - late");
874 // Find the destination physical register.
875 unsigned Reg = 0;
876 for (SUnit::const_succ_iterator II = SU->Succs.begin(),
877 EE = SU->Succs.end(); II != EE; ++II) {
878 if (I->Reg) {
879 Reg = I->Reg;
880 break;
881 }
882 }
883 assert(I->Reg && "Unknown physical register!");
Owen Andersond10fd972007-12-31 06:32:00 +0000884 TII->copyRegToReg(*BB, BB->end(), Reg, VRI->second,
Evan Cheng42d60272007-09-26 21:36:17 +0000885 SU->CopyDstRC, SU->CopySrcRC);
886 } else {
887 // Copy from physical register.
888 assert(I->Reg && "Unknown physical register!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000889 unsigned VRBase = RegInfo.createVirtualRegister(SU->CopyDstRC);
Evan Cheng42d60272007-09-26 21:36:17 +0000890 bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase));
891 assert(isNew && "Node emitted out of order - early");
Owen Andersond10fd972007-12-31 06:32:00 +0000892 TII->copyRegToReg(*BB, BB->end(), VRBase, I->Reg,
Evan Cheng42d60272007-09-26 21:36:17 +0000893 SU->CopyDstRC, SU->CopySrcRC);
894 }
895 break;
896 }
897}
898
Evan Chenge165a782006-05-11 23:55:42 +0000899/// EmitSchedule - Emit the machine code in scheduled order.
900void ScheduleDAG::EmitSchedule() {
Chris Lattner96645412006-05-16 06:10:58 +0000901 // If this is the first basic block in the function, and if it has live ins
902 // that need to be copied into vregs, emit the copies into the top of the
903 // block before emitting the code for the block.
Evan Cheng6b2cf282008-01-30 19:35:32 +0000904 if (&MF->front() == BB) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000905 for (MachineRegisterInfo::livein_iterator LI = RegInfo.livein_begin(),
906 E = RegInfo.livein_end(); LI != E; ++LI)
Evan Cheng9efce632007-09-26 06:25:56 +0000907 if (LI->second) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000908 const TargetRegisterClass *RC = RegInfo.getRegClass(LI->second);
Evan Cheng6b2cf282008-01-30 19:35:32 +0000909 TII->copyRegToReg(*MF->begin(), MF->begin()->end(), LI->second,
Evan Cheng9efce632007-09-26 06:25:56 +0000910 LI->first, RC, RC);
911 }
Chris Lattner96645412006-05-16 06:10:58 +0000912 }
913
914
915 // Finally, emit the code for all of the scheduled instructions.
Evan Chengaf825c82007-07-10 07:08:32 +0000916 DenseMap<SDOperand, unsigned> VRBaseMap;
Evan Cheng42d60272007-09-26 21:36:17 +0000917 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
Evan Chenge165a782006-05-11 23:55:42 +0000918 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
919 if (SUnit *SU = Sequence[i]) {
Evan Chenga6fb1b62007-09-25 01:54:36 +0000920 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; ++j)
921 EmitNode(SU->FlaggedNodes[j], SU->InstanceNo, VRBaseMap);
Evan Cheng42d60272007-09-26 21:36:17 +0000922 if (SU->Node)
923 EmitNode(SU->Node, SU->InstanceNo, VRBaseMap);
924 else
925 EmitCrossRCCopy(SU, CopyVRBaseMap);
Evan Chenge165a782006-05-11 23:55:42 +0000926 } else {
927 // Null SUnit* is a noop.
928 EmitNoop();
929 }
930 }
931}
932
933/// dump - dump the schedule.
934void ScheduleDAG::dumpSchedule() const {
935 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
936 if (SUnit *SU = Sequence[i])
937 SU->dump(&DAG);
938 else
Bill Wendling832171c2006-12-07 20:04:42 +0000939 cerr << "**** NOOP ****\n";
Evan Chenge165a782006-05-11 23:55:42 +0000940 }
941}
942
943
Evan Chenga9c20912006-01-21 02:32:06 +0000944/// Run - perform scheduling.
945///
946MachineBasicBlock *ScheduleDAG::Run() {
Evan Chenga9c20912006-01-21 02:32:06 +0000947 Schedule();
948 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +0000949}
Evan Cheng4ef10862006-01-23 07:01:07 +0000950
Evan Chenge165a782006-05-11 23:55:42 +0000951/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
952/// a group of nodes flagged together.
953void SUnit::dump(const SelectionDAG *G) const {
Bill Wendling832171c2006-12-07 20:04:42 +0000954 cerr << "SU(" << NodeNum << "): ";
Evan Cheng42d60272007-09-26 21:36:17 +0000955 if (Node)
956 Node->dump(G);
957 else
958 cerr << "CROSS RC COPY ";
Bill Wendling832171c2006-12-07 20:04:42 +0000959 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000960 if (FlaggedNodes.size() != 0) {
961 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
Bill Wendling832171c2006-12-07 20:04:42 +0000962 cerr << " ";
Evan Chenge165a782006-05-11 23:55:42 +0000963 FlaggedNodes[i]->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000964 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000965 }
966 }
967}
Evan Cheng4ef10862006-01-23 07:01:07 +0000968
Evan Chenge165a782006-05-11 23:55:42 +0000969void SUnit::dumpAll(const SelectionDAG *G) const {
970 dump(G);
971
Bill Wendling832171c2006-12-07 20:04:42 +0000972 cerr << " # preds left : " << NumPredsLeft << "\n";
973 cerr << " # succs left : " << NumSuccsLeft << "\n";
Bill Wendling832171c2006-12-07 20:04:42 +0000974 cerr << " Latency : " << Latency << "\n";
975 cerr << " Depth : " << Depth << "\n";
976 cerr << " Height : " << Height << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000977
978 if (Preds.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000979 cerr << " Predecessors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000980 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
981 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +0000982 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +0000983 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000984 else
Bill Wendling832171c2006-12-07 20:04:42 +0000985 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +0000986 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
987 if (I->isSpecial)
988 cerr << " *";
989 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000990 }
991 }
992 if (Succs.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000993 cerr << " Successors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000994 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
995 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +0000996 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +0000997 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000998 else
Bill Wendling832171c2006-12-07 20:04:42 +0000999 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +00001000 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
1001 if (I->isSpecial)
1002 cerr << " *";
1003 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001004 }
1005 }
Bill Wendling832171c2006-12-07 20:04:42 +00001006 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +00001007}