blob: e7dc983b6c867746fdc420535d7cc48b74f6c77e [file] [log] [blame]
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001//===- SubtargetEmitter.cpp - Generate subtarget enumerations -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner30609102007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner3d878112006-03-03 02:04:07 +000010// This tablegen backend emits subtarget enumerations.
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000011//
12//===----------------------------------------------------------------------===//
13
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000014#include "CodeGenTarget.h"
Andrew Trick2661b412012-07-07 04:00:00 +000015#include "CodeGenSchedule.h"
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000016#include "llvm/ADT/StringExtras.h"
Andrew Trick40096d22012-09-17 22:18:45 +000017#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000018#include "llvm/MC/MCInstrItineraries.h"
Andrew Trick40096d22012-09-17 22:18:45 +000019#include "llvm/TableGen/Error.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000020#include "llvm/TableGen/Record.h"
21#include "llvm/TableGen/TableGenBackend.h"
Andrew Trick40096d22012-09-17 22:18:45 +000022#include "llvm/Support/Debug.h"
Andrew Trick544c8802012-09-17 22:18:50 +000023#include "llvm/Support/Format.h"
Jeff Cohen9489c042005-10-28 01:43:09 +000024#include <algorithm>
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000025#include <map>
26#include <string>
27#include <vector>
Jim Laskey4bb9cbb2005-10-21 19:00:04 +000028using namespace llvm;
29
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000030namespace {
31class SubtargetEmitter {
Andrew Trick52c3a1d2012-09-17 22:18:48 +000032 // Each processor has a SchedClassDesc table with an entry for each SchedClass.
33 // The SchedClassDesc table indexes into a global write resource table, write
34 // latency table, and read advance table.
35 struct SchedClassTables {
36 std::vector<std::vector<MCSchedClassDesc> > ProcSchedClasses;
37 std::vector<MCWriteProcResEntry> WriteProcResources;
38 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trick3b8fb642012-09-19 04:43:19 +000039 std::vector<std::string> WriterNames;
Andrew Trick52c3a1d2012-09-17 22:18:48 +000040 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
41
42 // Reserve an invalid entry at index 0
43 SchedClassTables() {
44 ProcSchedClasses.resize(1);
45 WriteProcResources.resize(1);
46 WriteLatencies.resize(1);
Andrew Trick3b8fb642012-09-19 04:43:19 +000047 WriterNames.push_back("InvalidWrite");
Andrew Trick52c3a1d2012-09-17 22:18:48 +000048 ReadAdvanceEntries.resize(1);
49 }
50 };
51
52 struct LessWriteProcResources {
53 bool operator()(const MCWriteProcResEntry &LHS,
54 const MCWriteProcResEntry &RHS) {
55 return LHS.ProcResourceIdx < RHS.ProcResourceIdx;
56 }
57 };
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000058
59 RecordKeeper &Records;
Andrew Trick2661b412012-07-07 04:00:00 +000060 CodeGenSchedModels &SchedModels;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000061 std::string Target;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000062
63 void Enumeration(raw_ostream &OS, const char *ClassName, bool isBits);
64 unsigned FeatureKeyValues(raw_ostream &OS);
65 unsigned CPUKeyValues(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000066 void FormItineraryStageString(const std::string &Names,
67 Record *ItinData, std::string &ItinString,
68 unsigned &NStages);
69 void FormItineraryOperandCycleString(Record *ItinData, std::string &ItinString,
70 unsigned &NOperandCycles);
71 void FormItineraryBypassString(const std::string &Names,
72 Record *ItinData,
73 std::string &ItinString, unsigned NOperandCycles);
Andrew Trick2661b412012-07-07 04:00:00 +000074 void EmitStageAndOperandCycleData(raw_ostream &OS,
75 std::vector<std::vector<InstrItinerary> >
76 &ProcItinLists);
77 void EmitItineraries(raw_ostream &OS,
78 std::vector<std::vector<InstrItinerary> >
79 &ProcItinLists);
80 void EmitProcessorProp(raw_ostream &OS, const Record *R, const char *Name,
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000081 char Separator);
Andrew Trick40096d22012-09-17 22:18:45 +000082 void EmitProcessorResources(const CodeGenProcModel &ProcModel,
83 raw_ostream &OS);
Andrew Trick52c3a1d2012-09-17 22:18:48 +000084 Record *FindWriteResources(Record *WriteDef,
85 const CodeGenProcModel &ProcModel);
86 Record *FindReadAdvance(Record *ReadDef, const CodeGenProcModel &ProcModel);
87 void GenSchedClassTables(const CodeGenProcModel &ProcModel,
88 SchedClassTables &SchedTables);
Andrew Trick544c8802012-09-17 22:18:50 +000089 void EmitSchedClassTables(SchedClassTables &SchedTables, raw_ostream &OS);
Andrew Trick2661b412012-07-07 04:00:00 +000090 void EmitProcessorModels(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000091 void EmitProcessorLookup(raw_ostream &OS);
Andrew Trick4d2d1c42012-09-18 03:41:43 +000092 void EmitSchedModelHelpers(std::string ClassName, raw_ostream &OS);
Andrew Trick2661b412012-07-07 04:00:00 +000093 void EmitSchedModel(raw_ostream &OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000094 void ParseFeaturesFunction(raw_ostream &OS, unsigned NumFeatures,
95 unsigned NumProcs);
96
97public:
Andrew Trick2661b412012-07-07 04:00:00 +000098 SubtargetEmitter(RecordKeeper &R, CodeGenTarget &TGT):
99 Records(R), SchedModels(TGT.getSchedModels()), Target(TGT.getName()) {}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000100
101 void run(raw_ostream &o);
102
103};
104} // End anonymous namespace
105
Jim Laskey7dc02042005-10-22 07:59:56 +0000106//
Jim Laskey581a8f72005-10-26 17:30:34 +0000107// Enumeration - Emit the specified class as an enumeration.
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000108//
Daniel Dunbar1a551802009-07-03 00:10:29 +0000109void SubtargetEmitter::Enumeration(raw_ostream &OS,
Jim Laskey581a8f72005-10-26 17:30:34 +0000110 const char *ClassName,
111 bool isBits) {
Jim Laskey908ae272005-10-28 15:20:43 +0000112 // Get all records of class and sort
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000113 std::vector<Record*> DefList = Records.getAllDerivedDefinitions(ClassName);
Duraid Madina42d24c72005-12-30 14:56:37 +0000114 std::sort(DefList.begin(), DefList.end(), LessRecord());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000115
Evan Chengb6a63882011-04-15 19:35:46 +0000116 unsigned N = DefList.size();
Evan Cheng94214702011-07-01 20:45:01 +0000117 if (N == 0)
118 return;
Evan Chengb6a63882011-04-15 19:35:46 +0000119 if (N > 64) {
120 errs() << "Too many (> 64) subtarget features!\n";
121 exit(1);
122 }
123
Evan Cheng94214702011-07-01 20:45:01 +0000124 OS << "namespace " << Target << " {\n";
125
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000126 // For bit flag enumerations with more than 32 items, emit constants.
127 // Emit an enum for everything else.
128 if (isBits && N > 32) {
129 // For each record
130 for (unsigned i = 0; i < N; i++) {
131 // Next record
132 Record *Def = DefList[i];
Evan Cheng94214702011-07-01 20:45:01 +0000133
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000134 // Get and emit name and expression (1 << i)
135 OS << " const uint64_t " << Def->getName() << " = 1ULL << " << i << ";\n";
136 }
137 } else {
138 // Open enumeration
139 OS << "enum {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000140
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000141 // For each record
142 for (unsigned i = 0; i < N;) {
143 // Next record
144 Record *Def = DefList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000145
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000146 // Get and emit name
147 OS << " " << Def->getName();
Jim Laskey908ae272005-10-28 15:20:43 +0000148
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000149 // If bit flags then emit expression (1 << i)
150 if (isBits) OS << " = " << " 1ULL << " << i;
Andrew Trickda96cf22011-04-01 01:56:55 +0000151
Jakob Stoklund Olesenac1ed442012-01-03 23:04:28 +0000152 // Depending on 'if more in the list' emit comma
153 if (++i < N) OS << ",";
154
155 OS << "\n";
156 }
157
158 // Close enumeration
159 OS << "};\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000160 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000161
Evan Cheng94214702011-07-01 20:45:01 +0000162 OS << "}\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000163}
164
165//
Bill Wendling4222d802007-05-04 20:38:40 +0000166// FeatureKeyValues - Emit data of all the subtarget features. Used by the
167// command line.
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000168//
Evan Cheng94214702011-07-01 20:45:01 +0000169unsigned SubtargetEmitter::FeatureKeyValues(raw_ostream &OS) {
Jim Laskey908ae272005-10-28 15:20:43 +0000170 // Gather and sort all the features
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000171 std::vector<Record*> FeatureList =
172 Records.getAllDerivedDefinitions("SubtargetFeature");
Evan Cheng94214702011-07-01 20:45:01 +0000173
174 if (FeatureList.empty())
175 return 0;
176
Jim Grosbach7c9a7722008-09-11 17:05:32 +0000177 std::sort(FeatureList.begin(), FeatureList.end(), LessRecordFieldName());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000178
Jim Laskey908ae272005-10-28 15:20:43 +0000179 // Begin feature table
Jim Laskey581a8f72005-10-26 17:30:34 +0000180 OS << "// Sorted (by key) array of values for CPU features.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000181 << "extern const llvm::SubtargetFeatureKV " << Target
182 << "FeatureKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000183
Jim Laskey908ae272005-10-28 15:20:43 +0000184 // For each feature
Evan Cheng94214702011-07-01 20:45:01 +0000185 unsigned NumFeatures = 0;
Jim Laskeydbe40062006-12-12 20:55:58 +0000186 for (unsigned i = 0, N = FeatureList.size(); i < N; ++i) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000187 // Next feature
188 Record *Feature = FeatureList[i];
189
Bill Wendling4222d802007-05-04 20:38:40 +0000190 const std::string &Name = Feature->getName();
191 const std::string &CommandLineName = Feature->getValueAsString("Name");
192 const std::string &Desc = Feature->getValueAsString("Desc");
Andrew Trickda96cf22011-04-01 01:56:55 +0000193
Jim Laskeydbe40062006-12-12 20:55:58 +0000194 if (CommandLineName.empty()) continue;
Andrew Trickda96cf22011-04-01 01:56:55 +0000195
Jim Grosbachda4231f2009-03-26 16:17:51 +0000196 // Emit as { "feature", "description", featureEnum, i1 | i2 | ... | in }
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000197 OS << " { "
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000198 << "\"" << CommandLineName << "\", "
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000199 << "\"" << Desc << "\", "
Evan Cheng94214702011-07-01 20:45:01 +0000200 << Target << "::" << Name << ", ";
Bill Wendling4222d802007-05-04 20:38:40 +0000201
Andrew Trickda96cf22011-04-01 01:56:55 +0000202 const std::vector<Record*> &ImpliesList =
Bill Wendling4222d802007-05-04 20:38:40 +0000203 Feature->getValueAsListOfDefs("Implies");
Andrew Trickda96cf22011-04-01 01:56:55 +0000204
Bill Wendling4222d802007-05-04 20:38:40 +0000205 if (ImpliesList.empty()) {
Evan Chengb6a63882011-04-15 19:35:46 +0000206 OS << "0ULL";
Bill Wendling4222d802007-05-04 20:38:40 +0000207 } else {
208 for (unsigned j = 0, M = ImpliesList.size(); j < M;) {
Evan Cheng94214702011-07-01 20:45:01 +0000209 OS << Target << "::" << ImpliesList[j]->getName();
Bill Wendling4222d802007-05-04 20:38:40 +0000210 if (++j < M) OS << " | ";
211 }
212 }
213
214 OS << " }";
Evan Cheng94214702011-07-01 20:45:01 +0000215 ++NumFeatures;
Andrew Trickda96cf22011-04-01 01:56:55 +0000216
Jim Laskey10b1dd92005-10-31 17:16:01 +0000217 // Depending on 'if more in the list' emit comma
Jim Laskeydbe40062006-12-12 20:55:58 +0000218 if ((i + 1) < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +0000219
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000220 OS << "\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000221 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000222
Jim Laskey908ae272005-10-28 15:20:43 +0000223 // End feature table
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000224 OS << "};\n";
225
Evan Cheng94214702011-07-01 20:45:01 +0000226 return NumFeatures;
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000227}
228
229//
230// CPUKeyValues - Emit data of all the subtarget processors. Used by command
231// line.
232//
Evan Cheng94214702011-07-01 20:45:01 +0000233unsigned SubtargetEmitter::CPUKeyValues(raw_ostream &OS) {
Jim Laskey908ae272005-10-28 15:20:43 +0000234 // Gather and sort processor information
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000235 std::vector<Record*> ProcessorList =
236 Records.getAllDerivedDefinitions("Processor");
Duraid Madina42d24c72005-12-30 14:56:37 +0000237 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000238
Jim Laskey908ae272005-10-28 15:20:43 +0000239 // Begin processor table
Jim Laskey581a8f72005-10-26 17:30:34 +0000240 OS << "// Sorted (by key) array of values for CPU subtype.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000241 << "extern const llvm::SubtargetFeatureKV " << Target
242 << "SubTypeKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000243
Jim Laskey908ae272005-10-28 15:20:43 +0000244 // For each processor
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000245 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
246 // Next processor
247 Record *Processor = ProcessorList[i];
248
Bill Wendling4222d802007-05-04 20:38:40 +0000249 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trickda96cf22011-04-01 01:56:55 +0000250 const std::vector<Record*> &FeatureList =
Chris Lattnerb0e103d2005-10-28 22:49:02 +0000251 Processor->getValueAsListOfDefs("Features");
Andrew Trickda96cf22011-04-01 01:56:55 +0000252
Jim Laskey908ae272005-10-28 15:20:43 +0000253 // Emit as { "cpu", "description", f1 | f2 | ... fn },
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000254 OS << " { "
255 << "\"" << Name << "\", "
256 << "\"Select the " << Name << " processor\", ";
Andrew Trickda96cf22011-04-01 01:56:55 +0000257
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000258 if (FeatureList.empty()) {
Evan Chengb6a63882011-04-15 19:35:46 +0000259 OS << "0ULL";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000260 } else {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000261 for (unsigned j = 0, M = FeatureList.size(); j < M;) {
Evan Cheng94214702011-07-01 20:45:01 +0000262 OS << Target << "::" << FeatureList[j]->getName();
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000263 if (++j < M) OS << " | ";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000264 }
265 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000266
Bill Wendling4222d802007-05-04 20:38:40 +0000267 // The "0" is for the "implies" section of this data structure.
Evan Chengb6a63882011-04-15 19:35:46 +0000268 OS << ", 0ULL }";
Andrew Trickda96cf22011-04-01 01:56:55 +0000269
Jim Laskey10b1dd92005-10-31 17:16:01 +0000270 // Depending on 'if more in the list' emit comma
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000271 if (++i < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +0000272
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000273 OS << "\n";
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000274 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000275
Jim Laskey908ae272005-10-28 15:20:43 +0000276 // End processor table
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000277 OS << "};\n";
278
Evan Cheng94214702011-07-01 20:45:01 +0000279 return ProcessorList.size();
Jim Laskeyb3b1d5f2005-10-25 15:16:36 +0000280}
Jim Laskey7dc02042005-10-22 07:59:56 +0000281
Jim Laskey581a8f72005-10-26 17:30:34 +0000282//
David Goodwinfac85412009-08-17 16:02:57 +0000283// FormItineraryStageString - Compose a string containing the stage
284// data initialization for the specified itinerary. N is the number
285// of stages.
Jim Laskey0d841e02005-10-27 19:47:21 +0000286//
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000287void SubtargetEmitter::FormItineraryStageString(const std::string &Name,
288 Record *ItinData,
David Goodwinfac85412009-08-17 16:02:57 +0000289 std::string &ItinString,
290 unsigned &NStages) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000291 // Get states list
Bill Wendling4222d802007-05-04 20:38:40 +0000292 const std::vector<Record*> &StageList =
293 ItinData->getValueAsListOfDefs("Stages");
Jim Laskey908ae272005-10-28 15:20:43 +0000294
295 // For each stage
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000296 unsigned N = NStages = StageList.size();
Christopher Lamb8dadf6b2007-04-22 09:04:24 +0000297 for (unsigned i = 0; i < N;) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000298 // Next stage
Bill Wendling4222d802007-05-04 20:38:40 +0000299 const Record *Stage = StageList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000300
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000301 // Form string as ,{ cycles, u1 | u2 | ... | un, timeinc, kind }
Jim Laskey0d841e02005-10-27 19:47:21 +0000302 int Cycles = Stage->getValueAsInt("Cycles");
Jim Laskey7f39c142005-11-03 22:47:41 +0000303 ItinString += " { " + itostr(Cycles) + ", ";
Andrew Trickda96cf22011-04-01 01:56:55 +0000304
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000305 // Get unit list
Bill Wendling4222d802007-05-04 20:38:40 +0000306 const std::vector<Record*> &UnitList = Stage->getValueAsListOfDefs("Units");
Andrew Trickda96cf22011-04-01 01:56:55 +0000307
Jim Laskey908ae272005-10-28 15:20:43 +0000308 // For each unit
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000309 for (unsigned j = 0, M = UnitList.size(); j < M;) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000310 // Add name and bitwise or
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000311 ItinString += Name + "FU::" + UnitList[j]->getName();
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000312 if (++j < M) ItinString += " | ";
Jim Laskey0d841e02005-10-27 19:47:21 +0000313 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000314
David Goodwin1a8f36e2009-08-12 18:31:53 +0000315 int TimeInc = Stage->getValueAsInt("TimeInc");
316 ItinString += ", " + itostr(TimeInc);
317
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000318 int Kind = Stage->getValueAsInt("Kind");
319 ItinString += ", (llvm::InstrStage::ReservationKinds)" + itostr(Kind);
320
Jim Laskey908ae272005-10-28 15:20:43 +0000321 // Close off stage
322 ItinString += " }";
Christopher Lamb8dadf6b2007-04-22 09:04:24 +0000323 if (++i < N) ItinString += ", ";
Jim Laskey0d841e02005-10-27 19:47:21 +0000324 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000325}
326
327//
David Goodwinfac85412009-08-17 16:02:57 +0000328// FormItineraryOperandCycleString - Compose a string containing the
329// operand cycle initialization for the specified itinerary. N is the
330// number of operands that has cycles specified.
Jim Laskey0d841e02005-10-27 19:47:21 +0000331//
David Goodwinfac85412009-08-17 16:02:57 +0000332void SubtargetEmitter::FormItineraryOperandCycleString(Record *ItinData,
333 std::string &ItinString, unsigned &NOperandCycles) {
334 // Get operand cycle list
335 const std::vector<int64_t> &OperandCycleList =
336 ItinData->getValueAsListOfInts("OperandCycles");
337
338 // For each operand cycle
339 unsigned N = NOperandCycles = OperandCycleList.size();
340 for (unsigned i = 0; i < N;) {
341 // Next operand cycle
342 const int OCycle = OperandCycleList[i];
Andrew Trickda96cf22011-04-01 01:56:55 +0000343
David Goodwinfac85412009-08-17 16:02:57 +0000344 ItinString += " " + itostr(OCycle);
345 if (++i < N) ItinString += ", ";
346 }
347}
348
Evan Cheng63d66ee2010-09-28 23:50:49 +0000349void SubtargetEmitter::FormItineraryBypassString(const std::string &Name,
350 Record *ItinData,
351 std::string &ItinString,
352 unsigned NOperandCycles) {
353 const std::vector<Record*> &BypassList =
354 ItinData->getValueAsListOfDefs("Bypasses");
355 unsigned N = BypassList.size();
Evan Cheng3881cb72010-09-29 22:42:35 +0000356 unsigned i = 0;
357 for (; i < N;) {
Evan Cheng63d66ee2010-09-28 23:50:49 +0000358 ItinString += Name + "Bypass::" + BypassList[i]->getName();
Evan Cheng3881cb72010-09-29 22:42:35 +0000359 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000360 }
Evan Cheng3881cb72010-09-29 22:42:35 +0000361 for (; i < NOperandCycles;) {
Evan Cheng63d66ee2010-09-28 23:50:49 +0000362 ItinString += " 0";
Evan Cheng3881cb72010-09-29 22:42:35 +0000363 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000364 }
365}
366
David Goodwinfac85412009-08-17 16:02:57 +0000367//
Andrew Trick2661b412012-07-07 04:00:00 +0000368// EmitStageAndOperandCycleData - Generate unique itinerary stages and operand
369// cycle tables. Create a list of InstrItinerary objects (ProcItinLists) indexed
370// by CodeGenSchedClass::Index.
David Goodwinfac85412009-08-17 16:02:57 +0000371//
Andrew Trick2661b412012-07-07 04:00:00 +0000372void SubtargetEmitter::
373EmitStageAndOperandCycleData(raw_ostream &OS,
374 std::vector<std::vector<InstrItinerary> >
375 &ProcItinLists) {
Jim Laskey908ae272005-10-28 15:20:43 +0000376
Andrew Trickcb941922012-07-09 20:43:03 +0000377 // Multiple processor models may share an itinerary record. Emit it once.
378 SmallPtrSet<Record*, 8> ItinsDefSet;
379
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000380 // Emit functional units for all the itineraries.
Andrew Trick2661b412012-07-07 04:00:00 +0000381 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
382 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000383
Andrew Trickcb941922012-07-09 20:43:03 +0000384 if (!ItinsDefSet.insert(PI->ItinsDef))
385 continue;
386
Andrew Trick2661b412012-07-07 04:00:00 +0000387 std::vector<Record*> FUs = PI->ItinsDef->getValueAsListOfDefs("FU");
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000388 if (FUs.empty())
389 continue;
390
Andrew Trick2661b412012-07-07 04:00:00 +0000391 const std::string &Name = PI->ItinsDef->getName();
392 OS << "\n// Functional units for \"" << Name << "\"\n"
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000393 << "namespace " << Name << "FU {\n";
394
395 for (unsigned j = 0, FUN = FUs.size(); j < FUN; ++j)
Hal Finkelb460a332012-06-22 20:27:13 +0000396 OS << " const unsigned " << FUs[j]->getName()
397 << " = 1 << " << j << ";\n";
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000398
399 OS << "}\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000400
Andrew Trick2661b412012-07-07 04:00:00 +0000401 std::vector<Record*> BPs = PI->ItinsDef->getValueAsListOfDefs("BP");
Evan Cheng3881cb72010-09-29 22:42:35 +0000402 if (BPs.size()) {
403 OS << "\n// Pipeline forwarding pathes for itineraries \"" << Name
404 << "\"\n" << "namespace " << Name << "Bypass {\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000405
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000406 OS << " const unsigned NoBypass = 0;\n";
Evan Cheng3881cb72010-09-29 22:42:35 +0000407 for (unsigned j = 0, BPN = BPs.size(); j < BPN; ++j)
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000408 OS << " const unsigned " << BPs[j]->getName()
Evan Cheng3881cb72010-09-29 22:42:35 +0000409 << " = 1 << " << j << ";\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000410
Evan Cheng3881cb72010-09-29 22:42:35 +0000411 OS << "}\n";
412 }
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000413 }
414
Jim Laskey908ae272005-10-28 15:20:43 +0000415 // Begin stages table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000416 std::string StageTable = "\nextern const llvm::InstrStage " + Target +
417 "Stages[] = {\n";
Anton Korobeynikov96085a32010-04-07 18:19:32 +0000418 StageTable += " { 0, 0, 0, llvm::InstrStage::Required }, // No itinerary\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000419
David Goodwinfac85412009-08-17 16:02:57 +0000420 // Begin operand cycle table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000421 std::string OperandCycleTable = "extern const unsigned " + Target +
Evan Cheng94214702011-07-01 20:45:01 +0000422 "OperandCycles[] = {\n";
David Goodwinfac85412009-08-17 16:02:57 +0000423 OperandCycleTable += " 0, // No itinerary\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000424
425 // Begin pipeline bypass table
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000426 std::string BypassTable = "extern const unsigned " + Target +
Andrew Tricka11a6282012-07-07 03:59:48 +0000427 "ForwardingPaths[] = {\n";
Andrew Trick2661b412012-07-07 04:00:00 +0000428 BypassTable += " 0, // No itinerary\n";
Andrew Trickda96cf22011-04-01 01:56:55 +0000429
Andrew Trick2661b412012-07-07 04:00:00 +0000430 // For each Itinerary across all processors, add a unique entry to the stages,
431 // operand cycles, and pipepine bypess tables. Then add the new Itinerary
432 // object with computed offsets to the ProcItinLists result.
David Goodwinfac85412009-08-17 16:02:57 +0000433 unsigned StageCount = 1, OperandCycleCount = 1;
Evan Cheng3881cb72010-09-29 22:42:35 +0000434 std::map<std::string, unsigned> ItinStageMap, ItinOperandMap;
Andrew Trick2661b412012-07-07 04:00:00 +0000435 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
436 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
437 const CodeGenProcModel &ProcModel = *PI;
Andrew Trickda96cf22011-04-01 01:56:55 +0000438
Andrew Trick2661b412012-07-07 04:00:00 +0000439 // Add process itinerary to the list.
440 ProcItinLists.resize(ProcItinLists.size()+1);
Andrew Trickda96cf22011-04-01 01:56:55 +0000441
Andrew Trick2661b412012-07-07 04:00:00 +0000442 // If this processor defines no itineraries, then leave the itinerary list
443 // empty.
444 std::vector<InstrItinerary> &ItinList = ProcItinLists.back();
445 if (ProcModel.ItinDefList.empty())
Andrew Trickd85934b2012-06-22 03:58:51 +0000446 continue;
Andrew Trickd85934b2012-06-22 03:58:51 +0000447
Andrew Trick2661b412012-07-07 04:00:00 +0000448 // Reserve index==0 for NoItinerary.
449 ItinList.resize(SchedModels.numItineraryClasses()+1);
450
451 const std::string &Name = ProcModel.ItinsDef->getName();
Andrew Trickda96cf22011-04-01 01:56:55 +0000452
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000453 // For each itinerary data
Andrew Trick2661b412012-07-07 04:00:00 +0000454 for (unsigned SchedClassIdx = 0,
455 SchedClassEnd = ProcModel.ItinDefList.size();
456 SchedClassIdx < SchedClassEnd; ++SchedClassIdx) {
457
Jim Laskeyf7bcde02005-10-28 21:47:29 +0000458 // Next itinerary data
Andrew Trick2661b412012-07-07 04:00:00 +0000459 Record *ItinData = ProcModel.ItinDefList[SchedClassIdx];
Andrew Trickda96cf22011-04-01 01:56:55 +0000460
Jim Laskey908ae272005-10-28 15:20:43 +0000461 // Get string and stage count
David Goodwinfac85412009-08-17 16:02:57 +0000462 std::string ItinStageString;
Andrew Trick2661b412012-07-07 04:00:00 +0000463 unsigned NStages = 0;
464 if (ItinData)
465 FormItineraryStageString(Name, ItinData, ItinStageString, NStages);
Jim Laskey0d841e02005-10-27 19:47:21 +0000466
David Goodwinfac85412009-08-17 16:02:57 +0000467 // Get string and operand cycle count
468 std::string ItinOperandCycleString;
Andrew Trick2661b412012-07-07 04:00:00 +0000469 unsigned NOperandCycles = 0;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000470 std::string ItinBypassString;
Andrew Trick2661b412012-07-07 04:00:00 +0000471 if (ItinData) {
472 FormItineraryOperandCycleString(ItinData, ItinOperandCycleString,
473 NOperandCycles);
474
475 FormItineraryBypassString(Name, ItinData, ItinBypassString,
476 NOperandCycles);
477 }
Evan Cheng63d66ee2010-09-28 23:50:49 +0000478
David Goodwinfac85412009-08-17 16:02:57 +0000479 // Check to see if stage already exists and create if it doesn't
480 unsigned FindStage = 0;
481 if (NStages > 0) {
482 FindStage = ItinStageMap[ItinStageString];
483 if (FindStage == 0) {
Andrew Trick23482322011-04-01 02:22:47 +0000484 // Emit as { cycles, u1 | u2 | ... | un, timeinc }, // indices
485 StageTable += ItinStageString + ", // " + itostr(StageCount);
486 if (NStages > 1)
487 StageTable += "-" + itostr(StageCount + NStages - 1);
488 StageTable += "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000489 // Record Itin class number.
490 ItinStageMap[ItinStageString] = FindStage = StageCount;
491 StageCount += NStages;
David Goodwinfac85412009-08-17 16:02:57 +0000492 }
493 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000494
David Goodwinfac85412009-08-17 16:02:57 +0000495 // Check to see if operand cycle already exists and create if it doesn't
496 unsigned FindOperandCycle = 0;
497 if (NOperandCycles > 0) {
Evan Cheng3881cb72010-09-29 22:42:35 +0000498 std::string ItinOperandString = ItinOperandCycleString+ItinBypassString;
499 FindOperandCycle = ItinOperandMap[ItinOperandString];
David Goodwinfac85412009-08-17 16:02:57 +0000500 if (FindOperandCycle == 0) {
501 // Emit as cycle, // index
Andrew Trick23482322011-04-01 02:22:47 +0000502 OperandCycleTable += ItinOperandCycleString + ", // ";
503 std::string OperandIdxComment = itostr(OperandCycleCount);
504 if (NOperandCycles > 1)
505 OperandIdxComment += "-"
506 + itostr(OperandCycleCount + NOperandCycles - 1);
507 OperandCycleTable += OperandIdxComment + "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000508 // Record Itin class number.
Andrew Trickda96cf22011-04-01 01:56:55 +0000509 ItinOperandMap[ItinOperandCycleString] =
David Goodwinfac85412009-08-17 16:02:57 +0000510 FindOperandCycle = OperandCycleCount;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000511 // Emit as bypass, // index
Andrew Trick23482322011-04-01 02:22:47 +0000512 BypassTable += ItinBypassString + ", // " + OperandIdxComment + "\n";
David Goodwinfac85412009-08-17 16:02:57 +0000513 OperandCycleCount += NOperandCycles;
David Goodwinfac85412009-08-17 16:02:57 +0000514 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000515 }
Andrew Trickda96cf22011-04-01 01:56:55 +0000516
Evan Cheng5f54ce32010-09-09 18:18:55 +0000517 // Set up itinerary as location and location + stage count
Andrew Trick2661b412012-07-07 04:00:00 +0000518 int NumUOps = ItinData ? ItinData->getValueAsInt("NumMicroOps") : 0;
Evan Cheng5f54ce32010-09-09 18:18:55 +0000519 InstrItinerary Intinerary = { NumUOps, FindStage, FindStage + NStages,
520 FindOperandCycle,
521 FindOperandCycle + NOperandCycles};
522
Jim Laskey908ae272005-10-28 15:20:43 +0000523 // Inject - empty slots will be 0, 0
Andrew Trick2661b412012-07-07 04:00:00 +0000524 ItinList[SchedClassIdx] = Intinerary;
Jim Laskey0d841e02005-10-27 19:47:21 +0000525 }
Jim Laskey0d841e02005-10-27 19:47:21 +0000526 }
Evan Cheng63d66ee2010-09-28 23:50:49 +0000527
Jim Laskey7f39c142005-11-03 22:47:41 +0000528 // Closing stage
Andrew Trick2661b412012-07-07 04:00:00 +0000529 StageTable += " { 0, 0, 0, llvm::InstrStage::Required } // End stages\n";
David Goodwinfac85412009-08-17 16:02:57 +0000530 StageTable += "};\n";
531
532 // Closing operand cycles
Andrew Trick2661b412012-07-07 04:00:00 +0000533 OperandCycleTable += " 0 // End operand cycles\n";
David Goodwinfac85412009-08-17 16:02:57 +0000534 OperandCycleTable += "};\n";
535
Andrew Trick2661b412012-07-07 04:00:00 +0000536 BypassTable += " 0 // End bypass tables\n";
Evan Cheng63d66ee2010-09-28 23:50:49 +0000537 BypassTable += "};\n";
538
David Goodwinfac85412009-08-17 16:02:57 +0000539 // Emit tables.
540 OS << StageTable;
541 OS << OperandCycleTable;
Evan Cheng63d66ee2010-09-28 23:50:49 +0000542 OS << BypassTable;
Jim Laskey0d841e02005-10-27 19:47:21 +0000543}
544
Andrew Trick2661b412012-07-07 04:00:00 +0000545//
546// EmitProcessorData - Generate data for processor itineraries that were
547// computed during EmitStageAndOperandCycleData(). ProcItinLists lists all
548// Itineraries for each processor. The Itinerary lists are indexed on
549// CodeGenSchedClass::Index.
550//
551void SubtargetEmitter::
552EmitItineraries(raw_ostream &OS,
553 std::vector<std::vector<InstrItinerary> > &ProcItinLists) {
554
Andrew Trickcb941922012-07-09 20:43:03 +0000555 // Multiple processor models may share an itinerary record. Emit it once.
556 SmallPtrSet<Record*, 8> ItinsDefSet;
557
Andrew Trick2661b412012-07-07 04:00:00 +0000558 // For each processor's machine model
559 std::vector<std::vector<InstrItinerary> >::iterator
560 ProcItinListsIter = ProcItinLists.begin();
561 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
Andrew Trick48605c32012-09-15 00:19:57 +0000562 PE = SchedModels.procModelEnd(); PI != PE; ++PI, ++ProcItinListsIter) {
Andrew Trickcb941922012-07-09 20:43:03 +0000563
Andrew Trick2661b412012-07-07 04:00:00 +0000564 Record *ItinsDef = PI->ItinsDef;
Andrew Trickcb941922012-07-09 20:43:03 +0000565 if (!ItinsDefSet.insert(ItinsDef))
566 continue;
Andrew Trick2661b412012-07-07 04:00:00 +0000567
568 // Get processor itinerary name
569 const std::string &Name = ItinsDef->getName();
570
571 // Get the itinerary list for the processor.
572 assert(ProcItinListsIter != ProcItinLists.end() && "bad iterator");
Andrew Trick48605c32012-09-15 00:19:57 +0000573 std::vector<InstrItinerary> &ItinList = *ProcItinListsIter;
Andrew Trick2661b412012-07-07 04:00:00 +0000574
575 OS << "\n";
576 OS << "static const llvm::InstrItinerary ";
577 if (ItinList.empty()) {
578 OS << '*' << Name << " = 0;\n";
579 continue;
580 }
581
582 // Begin processor itinerary table
583 OS << Name << "[] = {\n";
584
585 // For each itinerary class in CodeGenSchedClass::Index order.
586 for (unsigned j = 0, M = ItinList.size(); j < M; ++j) {
587 InstrItinerary &Intinerary = ItinList[j];
588
589 // Emit Itinerary in the form of
590 // { firstStage, lastStage, firstCycle, lastCycle } // index
591 OS << " { " <<
592 Intinerary.NumMicroOps << ", " <<
593 Intinerary.FirstStage << ", " <<
594 Intinerary.LastStage << ", " <<
595 Intinerary.FirstOperandCycle << ", " <<
596 Intinerary.LastOperandCycle << " }" <<
597 ", // " << j << " " << SchedModels.getSchedClass(j).Name << "\n";
598 }
599 // End processor itinerary table
600 OS << " { 0, ~0U, ~0U, ~0U, ~0U } // end marker\n";
601 OS << "};\n";
602 }
603}
604
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000605// Emit either the value defined in the TableGen Record, or the default
Andrew Trick2661b412012-07-07 04:00:00 +0000606// value defined in the C++ header. The Record is null if the processor does not
607// define a model.
608void SubtargetEmitter::EmitProcessorProp(raw_ostream &OS, const Record *R,
Andrew Trickfc992992012-06-05 03:44:40 +0000609 const char *Name, char Separator) {
610 OS << " ";
Andrew Trick2661b412012-07-07 04:00:00 +0000611 int V = R ? R->getValueAsInt(Name) : -1;
Andrew Trickfc992992012-06-05 03:44:40 +0000612 if (V >= 0)
613 OS << V << Separator << " // " << Name;
614 else
Andrew Trick2661b412012-07-07 04:00:00 +0000615 OS << "MCSchedModel::Default" << Name << Separator;
Andrew Trickfc992992012-06-05 03:44:40 +0000616 OS << '\n';
617}
618
Andrew Trick40096d22012-09-17 22:18:45 +0000619void SubtargetEmitter::EmitProcessorResources(const CodeGenProcModel &ProcModel,
620 raw_ostream &OS) {
621 char Sep = ProcModel.ProcResourceDefs.empty() ? ' ' : ',';
622
623 OS << "\n// {Name, NumUnits, SuperIdx}\n";
624 OS << "static const llvm::MCProcResourceDesc "
625 << ProcModel.ModelName << "ProcResources" << "[] = {\n"
626 << " {DBGFIELD(\"InvalidUnit\") 0, 0}" << Sep << "\n";
627
628 for (unsigned i = 0, e = ProcModel.ProcResourceDefs.size(); i < e; ++i) {
629 Record *PRDef = ProcModel.ProcResourceDefs[i];
630
631 // Find the SuperIdx
632 unsigned SuperIdx = 0;
633 Record *SuperDef = 0;
634 if (PRDef->getValueInit("Super")->isComplete()) {
635 SuperDef =
636 SchedModels.findProcResUnits(PRDef->getValueAsDef("Super"), ProcModel);
637 SuperIdx = ProcModel.getProcResourceIdx(SuperDef);
638 }
639 // Emit the ProcResourceDesc
640 if (i+1 == e)
641 Sep = ' ';
642 OS << " {DBGFIELD(\"" << PRDef->getName() << "\") ";
643 if (PRDef->getName().size() < 15)
644 OS.indent(15 - PRDef->getName().size());
645 OS << PRDef->getValueAsInt("NumUnits") << ", " << SuperIdx
646 << "}" << Sep << " // #" << i+1;
647 if (SuperDef)
648 OS << ", Super=" << SuperDef->getName();
649 OS << "\n";
650 }
651 OS << "};\n";
652}
653
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000654// Find the WriteRes Record that defines processor resources for this
655// SchedWrite.
656Record *SubtargetEmitter::FindWriteResources(
657 Record *WriteDef, const CodeGenProcModel &ProcModel) {
658
659 // Check if the SchedWrite is already subtarget-specific and directly
660 // specifies a set of processor resources.
661 if (WriteDef->isSubClassOf("SchedWriteRes"))
662 return WriteDef;
663
664 // Check this processor's list of write resources.
665 for (RecIter WRI = ProcModel.WriteResDefs.begin(),
666 WRE = ProcModel.WriteResDefs.end(); WRI != WRE; ++WRI) {
667 if (!(*WRI)->isSubClassOf("WriteRes"))
668 continue;
669 if (WriteDef == (*WRI)->getValueAsDef("WriteType"))
670 return *WRI;
671 }
672 throw TGError(ProcModel.ModelDef->getLoc(),
673 std::string("Processor does not define resources for ")
674 + WriteDef->getName());
675}
676
677/// Find the ReadAdvance record for the given SchedRead on this processor or
678/// return NULL.
679Record *SubtargetEmitter::FindReadAdvance(Record *ReadDef,
680 const CodeGenProcModel &ProcModel) {
681 // Check for SchedReads that directly specify a ReadAdvance.
682 if (ReadDef->isSubClassOf("SchedReadAdvance"))
683 return ReadDef;
684
685 // Check this processor's ReadAdvanceList.
686 for (RecIter RAI = ProcModel.ReadAdvanceDefs.begin(),
687 RAE = ProcModel.ReadAdvanceDefs.end(); RAI != RAE; ++RAI) {
688 if (!(*RAI)->isSubClassOf("ReadAdvance"))
689 continue;
690 if (ReadDef == (*RAI)->getValueAsDef("ReadType"))
691 return *RAI;
692 }
693 if (ReadDef->getName() != "ReadDefault") {
694 throw TGError(ProcModel.ModelDef->getLoc(),
695 std::string("Processor does not define resources for ")
696 + ReadDef->getName());
697 }
698 return NULL;
699}
700
701// Generate the SchedClass table for this processor and update global
702// tables. Must be called for each processor in order.
703void SubtargetEmitter::GenSchedClassTables(const CodeGenProcModel &ProcModel,
704 SchedClassTables &SchedTables) {
705 SchedTables.ProcSchedClasses.resize(SchedTables.ProcSchedClasses.size() + 1);
706 if (!ProcModel.hasInstrSchedModel())
707 return;
708
709 std::vector<MCSchedClassDesc> &SCTab = SchedTables.ProcSchedClasses.back();
710 for (CodeGenSchedModels::SchedClassIter SCI = SchedModels.schedClassBegin(),
711 SCE = SchedModels.schedClassEnd(); SCI != SCE; ++SCI) {
712 SCTab.resize(SCTab.size() + 1);
713 MCSchedClassDesc &SCDesc = SCTab.back();
Andrew Tricke127dfd2012-09-18 03:18:56 +0000714 // SCDesc.Name is guarded by NDEBUG
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000715 SCDesc.NumMicroOps = 0;
716 SCDesc.BeginGroup = false;
717 SCDesc.EndGroup = false;
718 SCDesc.WriteProcResIdx = 0;
719 SCDesc.WriteLatencyIdx = 0;
720 SCDesc.ReadAdvanceIdx = 0;
721
722 // A Variant SchedClass has no resources of its own.
723 if (!SCI->Transitions.empty()) {
724 SCDesc.NumMicroOps = MCSchedClassDesc::VariantNumMicroOps;
725 continue;
726 }
727
728 // Determine if the SchedClass is actually reachable on this processor. If
729 // not don't try to locate the processor resources, it will fail.
730 // If ProcIndices contains 0, this class applies to all processors.
731 assert(!SCI->ProcIndices.empty() && "expect at least one procidx");
732 if (SCI->ProcIndices[0] != 0) {
733 IdxIter PIPos = std::find(SCI->ProcIndices.begin(),
734 SCI->ProcIndices.end(), ProcModel.Index);
735 if (PIPos == SCI->ProcIndices.end())
736 continue;
737 }
738 IdxVec Writes = SCI->Writes;
739 IdxVec Reads = SCI->Reads;
740 if (SCI->ItinClassDef) {
741 assert(SCI->InstRWs.empty() && "ItinClass should not have InstRWs");
742 // Check this processor's itinerary class resources.
743 for (RecIter II = ProcModel.ItinRWDefs.begin(),
744 IE = ProcModel.ItinRWDefs.end(); II != IE; ++II) {
745 RecVec Matched = (*II)->getValueAsListOfDefs("MatchedItinClasses");
746 if (std::find(Matched.begin(), Matched.end(), SCI->ItinClassDef)
747 != Matched.end()) {
748 SchedModels.findRWs((*II)->getValueAsListOfDefs("OperandReadWrites"),
749 Writes, Reads);
750 break;
751 }
752 }
753 if (Writes.empty()) {
754 DEBUG(dbgs() << ProcModel.ItinsDef->getName()
755 << " does not have resources for itinerary class "
756 << SCI->ItinClassDef->getName() << '\n');
757 }
758 }
759 else if (!SCI->InstRWs.empty()) {
760 assert(SCI->Writes.empty() && SCI->Reads.empty() &&
761 "InstRW class should not have its own ReadWrites");
762 Record *RWDef = 0;
763 for (RecIter RWI = SCI->InstRWs.begin(), RWE = SCI->InstRWs.end();
764 RWI != RWE; ++RWI) {
765 Record *RWModelDef = (*RWI)->getValueAsDef("SchedModel");
766 if (&ProcModel == &SchedModels.getProcModel(RWModelDef)) {
767 RWDef = *RWI;
768 break;
769 }
770 }
771 if (RWDef) {
772 SchedModels.findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
773 Writes, Reads);
774 }
775 }
776 // Sum resources across all operand writes.
777 std::vector<MCWriteProcResEntry> WriteProcResources;
778 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trick3b8fb642012-09-19 04:43:19 +0000779 std::vector<std::string> WriterNames;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000780 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
781 for (IdxIter WI = Writes.begin(), WE = Writes.end(); WI != WE; ++WI) {
782 IdxVec WriteSeq;
783 SchedModels.expandRWSequence(*WI, WriteSeq, /*IsRead=*/false);
784
785 // For each operand, create a latency entry.
786 MCWriteLatencyEntry WLEntry;
787 WLEntry.Cycles = 0;
Andrew Trick3b8fb642012-09-19 04:43:19 +0000788 unsigned WriteID = WriteSeq.back();
789 WriterNames.push_back(SchedModels.getSchedWrite(WriteID).Name);
790 // If this Write is not referenced by a ReadAdvance, don't distinguish it
791 // from other WriteLatency entries.
792 if (!SchedModels.hasReadOfWrite(SchedModels.getSchedWrite(WriteID).TheDef)) {
793 WriteID = 0;
794 }
795 WLEntry.WriteResourceID = WriteID;
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000796
797 for (IdxIter WSI = WriteSeq.begin(), WSE = WriteSeq.end();
798 WSI != WSE; ++WSI) {
799
800 Record *WriteDef = SchedModels.getSchedWrite(*WSI).TheDef;
801 Record *WriteRes = FindWriteResources(WriteDef, ProcModel);
802
803 // Mark the parent class as invalid for unsupported write types.
804 if (WriteRes->getValueAsBit("Unsupported")) {
805 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
806 break;
807 }
808 WLEntry.Cycles += WriteRes->getValueAsInt("Latency");
809 SCDesc.NumMicroOps += WriteRes->getValueAsInt("NumMicroOps");
810 SCDesc.BeginGroup |= WriteRes->getValueAsBit("BeginGroup");
811 SCDesc.EndGroup |= WriteRes->getValueAsBit("EndGroup");
812
813 // Create an entry for each ProcResource listed in WriteRes.
814 RecVec PRVec = WriteRes->getValueAsListOfDefs("ProcResources");
815 std::vector<int64_t> Cycles =
816 WriteRes->getValueAsListOfInts("ResourceCycles");
817 for (unsigned PRIdx = 0, PREnd = PRVec.size();
818 PRIdx != PREnd; ++PRIdx) {
819 MCWriteProcResEntry WPREntry;
820 WPREntry.ProcResourceIdx = ProcModel.getProcResourceIdx(PRVec[PRIdx]);
821 assert(WPREntry.ProcResourceIdx && "Bad ProcResourceIdx");
822 if (Cycles.size() > PRIdx)
823 WPREntry.Cycles = Cycles[PRIdx];
824 else
825 WPREntry.Cycles = 1;
826 WriteProcResources.push_back(WPREntry);
827 }
828 }
829 WriteLatencies.push_back(WLEntry);
830 }
831 // Create an entry for each operand Read in this SchedClass.
832 // Entries must be sorted first by UseIdx then by WriteResourceID.
833 for (unsigned UseIdx = 0, EndIdx = Reads.size();
834 UseIdx != EndIdx; ++UseIdx) {
835 Record *ReadDef = SchedModels.getSchedRead(Reads[UseIdx]).TheDef;
836 Record *ReadAdvance = FindReadAdvance(ReadDef, ProcModel);
837 if (!ReadAdvance)
838 continue;
839
840 // Mark the parent class as invalid for unsupported write types.
841 if (ReadAdvance->getValueAsBit("Unsupported")) {
842 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
843 break;
844 }
845 RecVec ValidWrites = ReadAdvance->getValueAsListOfDefs("ValidWrites");
846 IdxVec WriteIDs;
847 if (ValidWrites.empty())
848 WriteIDs.push_back(0);
849 else {
850 for (RecIter VWI = ValidWrites.begin(), VWE = ValidWrites.end();
851 VWI != VWE; ++VWI) {
852 WriteIDs.push_back(SchedModels.getSchedRWIdx(*VWI, /*IsRead=*/false));
853 }
854 }
855 std::sort(WriteIDs.begin(), WriteIDs.end());
856 for(IdxIter WI = WriteIDs.begin(), WE = WriteIDs.end(); WI != WE; ++WI) {
857 MCReadAdvanceEntry RAEntry;
858 RAEntry.UseIdx = UseIdx;
859 RAEntry.WriteResourceID = *WI;
860 RAEntry.Cycles = ReadAdvance->getValueAsInt("Cycles");
861 ReadAdvanceEntries.push_back(RAEntry);
862 }
863 }
864 if (SCDesc.NumMicroOps == MCSchedClassDesc::InvalidNumMicroOps) {
865 WriteProcResources.clear();
866 WriteLatencies.clear();
867 ReadAdvanceEntries.clear();
868 }
869 // Add the information for this SchedClass to the global tables using basic
870 // compression.
871 //
872 // WritePrecRes entries are sorted by ProcResIdx.
873 std::sort(WriteProcResources.begin(), WriteProcResources.end(),
874 LessWriteProcResources());
875
876 SCDesc.NumWriteProcResEntries = WriteProcResources.size();
877 std::vector<MCWriteProcResEntry>::iterator WPRPos =
878 std::search(SchedTables.WriteProcResources.begin(),
879 SchedTables.WriteProcResources.end(),
880 WriteProcResources.begin(), WriteProcResources.end());
881 if (WPRPos != SchedTables.WriteProcResources.end())
882 SCDesc.WriteProcResIdx = WPRPos - SchedTables.WriteProcResources.begin();
883 else {
884 SCDesc.WriteProcResIdx = SchedTables.WriteProcResources.size();
885 SchedTables.WriteProcResources.insert(WPRPos, WriteProcResources.begin(),
886 WriteProcResources.end());
887 }
888 // Latency entries must remain in operand order.
889 SCDesc.NumWriteLatencyEntries = WriteLatencies.size();
890 std::vector<MCWriteLatencyEntry>::iterator WLPos =
891 std::search(SchedTables.WriteLatencies.begin(),
892 SchedTables.WriteLatencies.end(),
893 WriteLatencies.begin(), WriteLatencies.end());
Andrew Trick3b8fb642012-09-19 04:43:19 +0000894 if (WLPos != SchedTables.WriteLatencies.end()) {
895 unsigned idx = WLPos - SchedTables.WriteLatencies.begin();
896 SCDesc.WriteLatencyIdx = idx;
897 for (unsigned i = 0, e = WriteLatencies.size(); i < e; ++i)
898 if (SchedTables.WriterNames[idx + i].find(WriterNames[i]) ==
899 std::string::npos) {
900 SchedTables.WriterNames[idx + i] += std::string("_") + WriterNames[i];
901 }
902 }
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000903 else {
904 SCDesc.WriteLatencyIdx = SchedTables.WriteLatencies.size();
Andrew Trick3b8fb642012-09-19 04:43:19 +0000905 SchedTables.WriteLatencies.insert(SchedTables.WriteLatencies.end(),
906 WriteLatencies.begin(),
907 WriteLatencies.end());
908 SchedTables.WriterNames.insert(SchedTables.WriterNames.end(),
909 WriterNames.begin(), WriterNames.end());
Andrew Trick52c3a1d2012-09-17 22:18:48 +0000910 }
911 // ReadAdvanceEntries must remain in operand order.
912 SCDesc.NumReadAdvanceEntries = ReadAdvanceEntries.size();
913 std::vector<MCReadAdvanceEntry>::iterator RAPos =
914 std::search(SchedTables.ReadAdvanceEntries.begin(),
915 SchedTables.ReadAdvanceEntries.end(),
916 ReadAdvanceEntries.begin(), ReadAdvanceEntries.end());
917 if (RAPos != SchedTables.ReadAdvanceEntries.end())
918 SCDesc.ReadAdvanceIdx = RAPos - SchedTables.ReadAdvanceEntries.begin();
919 else {
920 SCDesc.ReadAdvanceIdx = SchedTables.ReadAdvanceEntries.size();
921 SchedTables.ReadAdvanceEntries.insert(RAPos, ReadAdvanceEntries.begin(),
922 ReadAdvanceEntries.end());
923 }
924 }
925}
926
Andrew Trick544c8802012-09-17 22:18:50 +0000927// Emit SchedClass tables for all processors and associated global tables.
928void SubtargetEmitter::EmitSchedClassTables(SchedClassTables &SchedTables,
929 raw_ostream &OS) {
930 // Emit global WriteProcResTable.
931 OS << "\n// {ProcResourceIdx, Cycles}\n"
932 << "extern const llvm::MCWriteProcResEntry "
933 << Target << "WriteProcResTable[] = {\n"
934 << " { 0, 0}, // Invalid\n";
935 for (unsigned WPRIdx = 1, WPREnd = SchedTables.WriteProcResources.size();
936 WPRIdx != WPREnd; ++WPRIdx) {
937 MCWriteProcResEntry &WPREntry = SchedTables.WriteProcResources[WPRIdx];
938 OS << " {" << format("%2d", WPREntry.ProcResourceIdx) << ", "
939 << format("%2d", WPREntry.Cycles) << "}";
940 if (WPRIdx + 1 < WPREnd)
941 OS << ',';
942 OS << " // #" << WPRIdx << '\n';
943 }
944 OS << "}; // " << Target << "WriteProcResTable\n";
945
946 // Emit global WriteLatencyTable.
947 OS << "\n// {Cycles, WriteResourceID}\n"
948 << "extern const llvm::MCWriteLatencyEntry "
949 << Target << "WriteLatencyTable[] = {\n"
950 << " { 0, 0}, // Invalid\n";
951 for (unsigned WLIdx = 1, WLEnd = SchedTables.WriteLatencies.size();
952 WLIdx != WLEnd; ++WLIdx) {
953 MCWriteLatencyEntry &WLEntry = SchedTables.WriteLatencies[WLIdx];
954 OS << " {" << format("%2d", WLEntry.Cycles) << ", "
955 << format("%2d", WLEntry.WriteResourceID) << "}";
956 if (WLIdx + 1 < WLEnd)
957 OS << ',';
Andrew Trick3b8fb642012-09-19 04:43:19 +0000958 OS << " // #" << WLIdx << " " << SchedTables.WriterNames[WLIdx] << '\n';
Andrew Trick544c8802012-09-17 22:18:50 +0000959 }
960 OS << "}; // " << Target << "WriteLatencyTable\n";
961
962 // Emit global ReadAdvanceTable.
963 OS << "\n// {UseIdx, WriteResourceID, Cycles}\n"
964 << "extern const llvm::MCReadAdvanceEntry "
965 << Target << "ReadAdvanceTable[] = {\n"
966 << " {0, 0, 0}, // Invalid\n";
967 for (unsigned RAIdx = 1, RAEnd = SchedTables.ReadAdvanceEntries.size();
968 RAIdx != RAEnd; ++RAIdx) {
969 MCReadAdvanceEntry &RAEntry = SchedTables.ReadAdvanceEntries[RAIdx];
970 OS << " {" << RAEntry.UseIdx << ", "
971 << format("%2d", RAEntry.WriteResourceID) << ", "
972 << format("%2d", RAEntry.Cycles) << "}";
973 if (RAIdx + 1 < RAEnd)
974 OS << ',';
975 OS << " // #" << RAIdx << '\n';
976 }
977 OS << "}; // " << Target << "ReadAdvanceTable\n";
978
979 // Emit a SchedClass table for each processor.
980 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
981 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
982 if (!PI->hasInstrSchedModel())
983 continue;
984
985 std::vector<MCSchedClassDesc> &SCTab =
986 SchedTables.ProcSchedClasses[1 + PI - SchedModels.procModelBegin()];
987
988 OS << "\n// {Name, NumMicroOps, BeginGroup, EndGroup,"
989 << " WriteProcResIdx,#, WriteLatencyIdx,#, ReadAdvanceIdx,#}\n";
990 OS << "static const llvm::MCSchedClassDesc "
991 << PI->ModelName << "SchedClasses[] = {\n";
992
993 // The first class is always invalid. We no way to distinguish it except by
994 // name and position.
Andrew Tricke4095f92012-09-17 23:14:15 +0000995 assert(SchedModels.getSchedClass(0).Name == "NoItinerary"
Andrew Trick544c8802012-09-17 22:18:50 +0000996 && "invalid class not first");
997 OS << " {DBGFIELD(\"InvalidSchedClass\") "
998 << MCSchedClassDesc::InvalidNumMicroOps
999 << ", 0, 0, 0, 0, 0, 0, 0, 0},\n";
1000
1001 for (unsigned SCIdx = 1, SCEnd = SCTab.size(); SCIdx != SCEnd; ++SCIdx) {
1002 MCSchedClassDesc &MCDesc = SCTab[SCIdx];
1003 const CodeGenSchedClass &SchedClass = SchedModels.getSchedClass(SCIdx);
1004 OS << " {DBGFIELD(\"" << SchedClass.Name << "\") ";
1005 if (SchedClass.Name.size() < 18)
1006 OS.indent(18 - SchedClass.Name.size());
1007 OS << MCDesc.NumMicroOps
1008 << ", " << MCDesc.BeginGroup << ", " << MCDesc.EndGroup
1009 << ", " << format("%2d", MCDesc.WriteProcResIdx)
1010 << ", " << MCDesc.NumWriteProcResEntries
1011 << ", " << format("%2d", MCDesc.WriteLatencyIdx)
1012 << ", " << MCDesc.NumWriteLatencyEntries
1013 << ", " << format("%2d", MCDesc.ReadAdvanceIdx)
1014 << ", " << MCDesc.NumReadAdvanceEntries << "}";
1015 if (SCIdx + 1 < SCEnd)
1016 OS << ',';
1017 OS << " // #" << SCIdx << '\n';
1018 }
1019 OS << "}; // " << PI->ModelName << "SchedClasses\n";
1020 }
1021}
1022
Andrew Trick2661b412012-07-07 04:00:00 +00001023void SubtargetEmitter::EmitProcessorModels(raw_ostream &OS) {
1024 // For each processor model.
1025 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1026 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
Andrew Trick40096d22012-09-17 22:18:45 +00001027 // Emit processor resource table.
1028 if (PI->hasInstrSchedModel())
1029 EmitProcessorResources(*PI, OS);
1030 else if(!PI->ProcResourceDefs.empty())
1031 throw TGError(PI->ModelDef->getLoc(), "SchedMachineModel defines "
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001032 "ProcResources without defining WriteRes SchedWriteRes");
Andrew Trick40096d22012-09-17 22:18:45 +00001033
Andrew Trickfc992992012-06-05 03:44:40 +00001034 // Begin processor itinerary properties
1035 OS << "\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001036 OS << "static const llvm::MCSchedModel " << PI->ModelName << "(\n";
1037 EmitProcessorProp(OS, PI->ModelDef, "IssueWidth", ',');
1038 EmitProcessorProp(OS, PI->ModelDef, "MinLatency", ',');
1039 EmitProcessorProp(OS, PI->ModelDef, "LoadLatency", ',');
1040 EmitProcessorProp(OS, PI->ModelDef, "HighLatency", ',');
Andrew Trickd43b5c92012-08-08 02:44:16 +00001041 EmitProcessorProp(OS, PI->ModelDef, "MispredictPenalty", ',');
Andrew Tricke127dfd2012-09-18 03:18:56 +00001042 OS << " " << PI->Index << ", // Processor ID\n";
1043 if (PI->hasInstrSchedModel())
1044 OS << " " << PI->ModelName << "ProcResources" << ",\n"
1045 << " " << PI->ModelName << "SchedClasses" << ",\n"
1046 << " " << PI->ProcResourceDefs.size()+1 << ",\n"
1047 << " " << (SchedModels.schedClassEnd()
1048 - SchedModels.schedClassBegin()) << ",\n";
1049 else
1050 OS << " 0, 0, 0, 0, // No instruction-level machine model.\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001051 if (SchedModels.hasItineraryClasses())
Andrew Trick40096d22012-09-17 22:18:45 +00001052 OS << " " << PI->ItinsDef->getName() << ");\n";
Andrew Trickd85934b2012-06-22 03:58:51 +00001053 else
Andrew Trick40096d22012-09-17 22:18:45 +00001054 OS << " 0); // No Itinerary\n";
Jim Laskey0d841e02005-10-27 19:47:21 +00001055 }
Jim Laskey10b1dd92005-10-31 17:16:01 +00001056}
1057
1058//
1059// EmitProcessorLookup - generate cpu name to itinerary lookup table.
1060//
Daniel Dunbar1a551802009-07-03 00:10:29 +00001061void SubtargetEmitter::EmitProcessorLookup(raw_ostream &OS) {
Jim Laskey10b1dd92005-10-31 17:16:01 +00001062 // Gather and sort processor information
1063 std::vector<Record*> ProcessorList =
1064 Records.getAllDerivedDefinitions("Processor");
Duraid Madina42d24c72005-12-30 14:56:37 +00001065 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskey10b1dd92005-10-31 17:16:01 +00001066
1067 // Begin processor table
1068 OS << "\n";
1069 OS << "// Sorted (by key) array of itineraries for CPU subtype.\n"
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001070 << "extern const llvm::SubtargetInfoKV "
Andrew Trick2661b412012-07-07 04:00:00 +00001071 << Target << "ProcSchedKV[] = {\n";
Andrew Trickda96cf22011-04-01 01:56:55 +00001072
Jim Laskey10b1dd92005-10-31 17:16:01 +00001073 // For each processor
1074 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
1075 // Next processor
1076 Record *Processor = ProcessorList[i];
1077
Bill Wendling4222d802007-05-04 20:38:40 +00001078 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trick2661b412012-07-07 04:00:00 +00001079 const std::string &ProcModelName =
Andrew Trick48605c32012-09-15 00:19:57 +00001080 SchedModels.getModelForProc(Processor).ModelName;
Andrew Trickda96cf22011-04-01 01:56:55 +00001081
Jim Laskey10b1dd92005-10-31 17:16:01 +00001082 // Emit as { "cpu", procinit },
Andrew Trick40096d22012-09-17 22:18:45 +00001083 OS << " { \"" << Name << "\", (const void *)&" << ProcModelName << " }";
Andrew Trickda96cf22011-04-01 01:56:55 +00001084
Jim Laskey10b1dd92005-10-31 17:16:01 +00001085 // Depending on ''if more in the list'' emit comma
1086 if (++i < N) OS << ",";
Andrew Trickda96cf22011-04-01 01:56:55 +00001087
Jim Laskey10b1dd92005-10-31 17:16:01 +00001088 OS << "\n";
1089 }
Andrew Trickda96cf22011-04-01 01:56:55 +00001090
Jim Laskey10b1dd92005-10-31 17:16:01 +00001091 // End processor table
1092 OS << "};\n";
Jim Laskey0d841e02005-10-27 19:47:21 +00001093}
1094
1095//
Andrew Trick2661b412012-07-07 04:00:00 +00001096// EmitSchedModel - Emits all scheduling model tables, folding common patterns.
Jim Laskey0d841e02005-10-27 19:47:21 +00001097//
Andrew Trick2661b412012-07-07 04:00:00 +00001098void SubtargetEmitter::EmitSchedModel(raw_ostream &OS) {
Andrew Trick40096d22012-09-17 22:18:45 +00001099 OS << "#ifdef DBGFIELD\n"
1100 << "#error \"<target>GenSubtargetInfo.inc requires a DBGFIELD macro\"\n"
1101 << "#endif\n"
1102 << "#ifndef NDEBUG\n"
1103 << "#define DBGFIELD(x) x,\n"
1104 << "#else\n"
1105 << "#define DBGFIELD(x)\n"
1106 << "#endif\n";
1107
Andrew Trick2661b412012-07-07 04:00:00 +00001108 if (SchedModels.hasItineraryClasses()) {
1109 std::vector<std::vector<InstrItinerary> > ProcItinLists;
Jim Laskey6cee6302005-11-01 20:06:59 +00001110 // Emit the stage data
Andrew Trick2661b412012-07-07 04:00:00 +00001111 EmitStageAndOperandCycleData(OS, ProcItinLists);
1112 EmitItineraries(OS, ProcItinLists);
Jim Laskey6cee6302005-11-01 20:06:59 +00001113 }
Andrew Trick544c8802012-09-17 22:18:50 +00001114 OS << "\n// ===============================================================\n"
1115 << "// Data tables for the new per-operand machine model.\n";
Andrew Trick40096d22012-09-17 22:18:45 +00001116
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001117 SchedClassTables SchedTables;
1118 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1119 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
1120 GenSchedClassTables(*PI, SchedTables);
1121 }
Andrew Trick544c8802012-09-17 22:18:50 +00001122 EmitSchedClassTables(SchedTables, OS);
1123
1124 // Emit the processor machine model
1125 EmitProcessorModels(OS);
1126 // Emit the processor lookup data
1127 EmitProcessorLookup(OS);
Andrew Trick52c3a1d2012-09-17 22:18:48 +00001128
Andrew Trick40096d22012-09-17 22:18:45 +00001129 OS << "#undef DBGFIELD";
Jim Laskey0d841e02005-10-27 19:47:21 +00001130}
1131
Andrew Trick4d2d1c42012-09-18 03:41:43 +00001132void SubtargetEmitter::EmitSchedModelHelpers(std::string ClassName,
1133 raw_ostream &OS) {
1134 OS << "unsigned " << ClassName
1135 << "\n::resolveSchedClass(unsigned SchedClass, const MachineInstr *MI,"
1136 << " const TargetSchedModel *SchedModel) const {\n";
1137
1138 std::vector<Record*> Prologs = Records.getAllDerivedDefinitions("PredicateProlog");
1139 std::sort(Prologs.begin(), Prologs.end(), LessRecord());
1140 for (std::vector<Record*>::const_iterator
1141 PI = Prologs.begin(), PE = Prologs.end(); PI != PE; ++PI) {
1142 OS << (*PI)->getValueAsString("Code") << '\n';
1143 }
1144 IdxVec VariantClasses;
1145 for (CodeGenSchedModels::SchedClassIter SCI = SchedModels.schedClassBegin(),
1146 SCE = SchedModels.schedClassEnd(); SCI != SCE; ++SCI) {
1147 if (SCI->Transitions.empty())
1148 continue;
1149 VariantClasses.push_back(SCI - SchedModels.schedClassBegin());
1150 }
1151 if (!VariantClasses.empty()) {
1152 OS << " switch (SchedClass) {\n";
1153 for (IdxIter VCI = VariantClasses.begin(), VCE = VariantClasses.end();
1154 VCI != VCE; ++VCI) {
1155 const CodeGenSchedClass &SC = SchedModels.getSchedClass(*VCI);
1156 OS << " case " << *VCI << ": // " << SC.Name << '\n';
1157 IdxVec ProcIndices;
1158 for (std::vector<CodeGenSchedTransition>::const_iterator
1159 TI = SC.Transitions.begin(), TE = SC.Transitions.end();
1160 TI != TE; ++TI) {
1161 IdxVec PI;
1162 std::set_union(TI->ProcIndices.begin(), TI->ProcIndices.end(),
1163 ProcIndices.begin(), ProcIndices.end(),
1164 std::back_inserter(PI));
1165 ProcIndices.swap(PI);
1166 }
1167 for (IdxIter PI = ProcIndices.begin(), PE = ProcIndices.end();
1168 PI != PE; ++PI) {
1169 OS << " ";
1170 if (*PI != 0)
1171 OS << "if (SchedModel->getProcessorID() == " << *PI << ") ";
1172 OS << "{ // " << (SchedModels.procModelBegin() + *PI)->ModelName
1173 << '\n';
1174 for (std::vector<CodeGenSchedTransition>::const_iterator
1175 TI = SC.Transitions.begin(), TE = SC.Transitions.end();
1176 TI != TE; ++TI) {
1177 OS << " if (";
1178 if (*PI != 0 && !std::count(TI->ProcIndices.begin(),
1179 TI->ProcIndices.end(), *PI)) {
1180 continue;
1181 }
1182 for (RecIter RI = TI->PredTerm.begin(), RE = TI->PredTerm.end();
1183 RI != RE; ++RI) {
1184 if (RI != TI->PredTerm.begin())
1185 OS << "\n && ";
1186 OS << "(" << (*RI)->getValueAsString("Predicate") << ")";
1187 }
1188 OS << ")\n"
1189 << " return " << TI->ToClassIdx << "; // "
1190 << SchedModels.getSchedClass(TI->ToClassIdx).Name << '\n';
1191 }
1192 OS << " }\n";
1193 if (*PI == 0)
1194 break;
1195 }
1196 unsigned SCIdx = 0;
1197 if (SC.ItinClassDef)
1198 SCIdx = SchedModels.getSchedClassIdxForItin(SC.ItinClassDef);
1199 else
1200 SCIdx = SchedModels.findSchedClassIdx(SC.Writes, SC.Reads);
1201 if (SCIdx != *VCI)
1202 OS << " return " << SCIdx << ";\n";
1203 OS << " break;\n";
1204 }
1205 OS << " };\n";
1206 }
1207 OS << " report_fatal_error(\"Expected a variant SchedClass\");\n"
1208 << "} // " << ClassName << "::resolveSchedClass\n";
1209}
1210
Jim Laskey0d841e02005-10-27 19:47:21 +00001211//
Jim Laskey581a8f72005-10-26 17:30:34 +00001212// ParseFeaturesFunction - Produces a subtarget specific function for parsing
1213// the subtarget features string.
1214//
Evan Cheng94214702011-07-01 20:45:01 +00001215void SubtargetEmitter::ParseFeaturesFunction(raw_ostream &OS,
1216 unsigned NumFeatures,
1217 unsigned NumProcs) {
Jim Laskeyf7bcde02005-10-28 21:47:29 +00001218 std::vector<Record*> Features =
1219 Records.getAllDerivedDefinitions("SubtargetFeature");
Duraid Madina42d24c72005-12-30 14:56:37 +00001220 std::sort(Features.begin(), Features.end(), LessRecord());
Jim Laskey581a8f72005-10-26 17:30:34 +00001221
Andrew Trickda96cf22011-04-01 01:56:55 +00001222 OS << "// ParseSubtargetFeatures - Parses features string setting specified\n"
1223 << "// subtarget options.\n"
Evan Cheng276365d2011-06-30 01:53:36 +00001224 << "void llvm::";
Jim Laskey581a8f72005-10-26 17:30:34 +00001225 OS << Target;
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001226 OS << "Subtarget::ParseSubtargetFeatures(StringRef CPU, StringRef FS) {\n"
David Greenef0fd3af2010-01-05 17:47:41 +00001227 << " DEBUG(dbgs() << \"\\nFeatures:\" << FS);\n"
Hal Finkel3f696e52012-06-12 04:21:36 +00001228 << " DEBUG(dbgs() << \"\\nCPU:\" << CPU << \"\\n\\n\");\n";
Evan Cheng94214702011-07-01 20:45:01 +00001229
1230 if (Features.empty()) {
1231 OS << "}\n";
1232 return;
1233 }
1234
Andrew Trick34aadd62012-09-18 05:33:15 +00001235 OS << " InitMCProcessorInfo(CPU, FS);\n"
1236 << " uint64_t Bits = getFeatureBits();\n";
Bill Wendling4222d802007-05-04 20:38:40 +00001237
Jim Laskeyf7bcde02005-10-28 21:47:29 +00001238 for (unsigned i = 0; i < Features.size(); i++) {
1239 // Next record
1240 Record *R = Features[i];
Bill Wendling4222d802007-05-04 20:38:40 +00001241 const std::string &Instance = R->getName();
1242 const std::string &Value = R->getValueAsString("Value");
1243 const std::string &Attribute = R->getValueAsString("Attribute");
Evan Cheng19c95502006-01-27 08:09:42 +00001244
Dale Johannesendb01c8b2008-02-14 23:35:16 +00001245 if (Value=="true" || Value=="false")
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001246 OS << " if ((Bits & " << Target << "::"
1247 << Instance << ") != 0) "
Dale Johannesendb01c8b2008-02-14 23:35:16 +00001248 << Attribute << " = " << Value << ";\n";
1249 else
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001250 OS << " if ((Bits & " << Target << "::"
1251 << Instance << ") != 0 && "
Evan Cheng94214702011-07-01 20:45:01 +00001252 << Attribute << " < " << Value << ") "
1253 << Attribute << " = " << Value << ";\n";
Jim Laskey6cee6302005-11-01 20:06:59 +00001254 }
Anton Korobeynikov41a02432009-05-23 19:50:50 +00001255
Evan Cheng276365d2011-06-30 01:53:36 +00001256 OS << "}\n";
Jim Laskey581a8f72005-10-26 17:30:34 +00001257}
1258
Anton Korobeynikov41a02432009-05-23 19:50:50 +00001259//
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001260// SubtargetEmitter::run - Main subtarget enumeration emitter.
1261//
Daniel Dunbar1a551802009-07-03 00:10:29 +00001262void SubtargetEmitter::run(raw_ostream &OS) {
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001263 emitSourceFileHeader("Subtarget Enumeration Source Fragment", OS);
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001264
Evan Chengebdeeab2011-07-08 01:53:10 +00001265 OS << "\n#ifdef GET_SUBTARGETINFO_ENUM\n";
1266 OS << "#undef GET_SUBTARGETINFO_ENUM\n";
1267
1268 OS << "namespace llvm {\n";
1269 Enumeration(OS, "SubtargetFeature", true);
1270 OS << "} // End llvm namespace \n";
1271 OS << "#endif // GET_SUBTARGETINFO_ENUM\n\n";
1272
Evan Cheng94214702011-07-01 20:45:01 +00001273 OS << "\n#ifdef GET_SUBTARGETINFO_MC_DESC\n";
1274 OS << "#undef GET_SUBTARGETINFO_MC_DESC\n";
Anton Korobeynikov928eb492010-04-18 20:31:01 +00001275
Evan Cheng94214702011-07-01 20:45:01 +00001276 OS << "namespace llvm {\n";
Evan Chengc60f9b72011-07-14 20:59:42 +00001277#if 0
1278 OS << "namespace {\n";
1279#endif
Evan Cheng94214702011-07-01 20:45:01 +00001280 unsigned NumFeatures = FeatureKeyValues(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001281 OS << "\n";
Evan Cheng94214702011-07-01 20:45:01 +00001282 unsigned NumProcs = CPUKeyValues(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001283 OS << "\n";
Andrew Trick2661b412012-07-07 04:00:00 +00001284 EmitSchedModel(OS);
Evan Chengc60f9b72011-07-14 20:59:42 +00001285 OS << "\n";
1286#if 0
1287 OS << "}\n";
1288#endif
Evan Cheng94214702011-07-01 20:45:01 +00001289
1290 // MCInstrInfo initialization routine.
1291 OS << "static inline void Init" << Target
Evan Cheng59ee62d2011-07-11 03:57:24 +00001292 << "MCSubtargetInfo(MCSubtargetInfo *II, "
1293 << "StringRef TT, StringRef CPU, StringRef FS) {\n";
1294 OS << " II->InitMCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng94214702011-07-01 20:45:01 +00001295 if (NumFeatures)
1296 OS << Target << "FeatureKV, ";
1297 else
1298 OS << "0, ";
1299 if (NumProcs)
1300 OS << Target << "SubTypeKV, ";
1301 else
1302 OS << "0, ";
Andrew Trick544c8802012-09-17 22:18:50 +00001303 OS << '\n'; OS.indent(22);
Andrew Tricke127dfd2012-09-18 03:18:56 +00001304 OS << Target << "ProcSchedKV, "
1305 << Target << "WriteProcResTable, "
1306 << Target << "WriteLatencyTable, "
1307 << Target << "ReadAdvanceTable, ";
Andrew Trick2661b412012-07-07 04:00:00 +00001308 if (SchedModels.hasItineraryClasses()) {
Andrew Tricke127dfd2012-09-18 03:18:56 +00001309 OS << '\n'; OS.indent(22);
1310 OS << Target << "Stages, "
Evan Cheng94214702011-07-01 20:45:01 +00001311 << Target << "OperandCycles, "
Andrew Tricka11a6282012-07-07 03:59:48 +00001312 << Target << "ForwardingPaths, ";
Evan Cheng94214702011-07-01 20:45:01 +00001313 } else
Andrew Tricke127dfd2012-09-18 03:18:56 +00001314 OS << "0, 0, 0, ";
Evan Cheng94214702011-07-01 20:45:01 +00001315 OS << NumFeatures << ", " << NumProcs << ");\n}\n\n";
1316
1317 OS << "} // End llvm namespace \n";
1318
1319 OS << "#endif // GET_SUBTARGETINFO_MC_DESC\n\n";
1320
1321 OS << "\n#ifdef GET_SUBTARGETINFO_TARGET_DESC\n";
1322 OS << "#undef GET_SUBTARGETINFO_TARGET_DESC\n";
1323
1324 OS << "#include \"llvm/Support/Debug.h\"\n";
1325 OS << "#include \"llvm/Support/raw_ostream.h\"\n";
1326 ParseFeaturesFunction(OS, NumFeatures, NumProcs);
1327
1328 OS << "#endif // GET_SUBTARGETINFO_TARGET_DESC\n\n";
1329
Evan Cheng5b1b44892011-07-01 21:01:15 +00001330 // Create a TargetSubtargetInfo subclass to hide the MC layer initialization.
Evan Cheng94214702011-07-01 20:45:01 +00001331 OS << "\n#ifdef GET_SUBTARGETINFO_HEADER\n";
1332 OS << "#undef GET_SUBTARGETINFO_HEADER\n";
1333
1334 std::string ClassName = Target + "GenSubtargetInfo";
1335 OS << "namespace llvm {\n";
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001336 OS << "class DFAPacketizer;\n";
Evan Cheng5b1b44892011-07-01 21:01:15 +00001337 OS << "struct " << ClassName << " : public TargetSubtargetInfo {\n"
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001338 << " explicit " << ClassName << "(StringRef TT, StringRef CPU, "
1339 << "StringRef FS);\n"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001340 << "public:\n"
Andrew Trick4d2d1c42012-09-18 03:41:43 +00001341 << " unsigned resolveSchedClass(unsigned SchedClass, const MachineInstr *DefMI,"
1342 << " const TargetSchedModel *SchedModel) const;\n"
Sebastian Pop464f3a32011-12-06 17:34:16 +00001343 << " DFAPacketizer *createDFAPacketizer(const InstrItineraryData *IID)"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001344 << " const;\n"
Evan Cheng94214702011-07-01 20:45:01 +00001345 << "};\n";
1346 OS << "} // End llvm namespace \n";
1347
1348 OS << "#endif // GET_SUBTARGETINFO_HEADER\n\n";
1349
1350 OS << "\n#ifdef GET_SUBTARGETINFO_CTOR\n";
1351 OS << "#undef GET_SUBTARGETINFO_CTOR\n";
1352
Andrew Trickee290ba2012-09-18 03:32:57 +00001353 OS << "#include \"llvm/CodeGen/TargetSchedule.h\"\n";
Evan Cheng94214702011-07-01 20:45:01 +00001354 OS << "namespace llvm {\n";
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001355 OS << "extern const llvm::SubtargetFeatureKV " << Target << "FeatureKV[];\n";
1356 OS << "extern const llvm::SubtargetFeatureKV " << Target << "SubTypeKV[];\n";
Andrew Trick544c8802012-09-17 22:18:50 +00001357 OS << "extern const llvm::SubtargetInfoKV " << Target << "ProcSchedKV[];\n";
1358 OS << "extern const llvm::MCWriteProcResEntry "
1359 << Target << "WriteProcResTable[];\n";
1360 OS << "extern const llvm::MCWriteLatencyEntry "
1361 << Target << "WriteLatencyTable[];\n";
1362 OS << "extern const llvm::MCReadAdvanceEntry "
1363 << Target << "ReadAdvanceTable[];\n";
1364
Andrew Trick2661b412012-07-07 04:00:00 +00001365 if (SchedModels.hasItineraryClasses()) {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00001366 OS << "extern const llvm::InstrStage " << Target << "Stages[];\n";
1367 OS << "extern const unsigned " << Target << "OperandCycles[];\n";
Andrew Tricka11a6282012-07-07 03:59:48 +00001368 OS << "extern const unsigned " << Target << "ForwardingPaths[];\n";
Evan Chengc60f9b72011-07-14 20:59:42 +00001369 }
1370
Evan Cheng0ddff1b2011-07-07 07:07:08 +00001371 OS << ClassName << "::" << ClassName << "(StringRef TT, StringRef CPU, "
1372 << "StringRef FS)\n"
Evan Cheng5b1b44892011-07-01 21:01:15 +00001373 << " : TargetSubtargetInfo() {\n"
Evan Cheng59ee62d2011-07-11 03:57:24 +00001374 << " InitMCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng94214702011-07-01 20:45:01 +00001375 if (NumFeatures)
1376 OS << Target << "FeatureKV, ";
1377 else
1378 OS << "0, ";
1379 if (NumProcs)
1380 OS << Target << "SubTypeKV, ";
1381 else
1382 OS << "0, ";
Andrew Tricke127dfd2012-09-18 03:18:56 +00001383 OS << '\n'; OS.indent(22);
1384 OS << Target << "ProcSchedKV, "
1385 << Target << "WriteProcResTable, "
1386 << Target << "WriteLatencyTable, "
1387 << Target << "ReadAdvanceTable, ";
1388 OS << '\n'; OS.indent(22);
Andrew Trick2661b412012-07-07 04:00:00 +00001389 if (SchedModels.hasItineraryClasses()) {
Andrew Tricke127dfd2012-09-18 03:18:56 +00001390 OS << Target << "Stages, "
Evan Cheng94214702011-07-01 20:45:01 +00001391 << Target << "OperandCycles, "
Andrew Tricka11a6282012-07-07 03:59:48 +00001392 << Target << "ForwardingPaths, ";
Evan Cheng94214702011-07-01 20:45:01 +00001393 } else
Andrew Tricke127dfd2012-09-18 03:18:56 +00001394 OS << "0, 0, 0, ";
Evan Cheng94214702011-07-01 20:45:01 +00001395 OS << NumFeatures << ", " << NumProcs << ");\n}\n\n";
Andrew Trick544c8802012-09-17 22:18:50 +00001396
Andrew Trick4d2d1c42012-09-18 03:41:43 +00001397 EmitSchedModelHelpers(ClassName, OS);
1398
Evan Cheng94214702011-07-01 20:45:01 +00001399 OS << "} // End llvm namespace \n";
1400
1401 OS << "#endif // GET_SUBTARGETINFO_CTOR\n\n";
Jim Laskey4bb9cbb2005-10-21 19:00:04 +00001402}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001403
1404namespace llvm {
1405
1406void EmitSubtarget(RecordKeeper &RK, raw_ostream &OS) {
Andrew Trick2661b412012-07-07 04:00:00 +00001407 CodeGenTarget CGTarget(RK);
1408 SubtargetEmitter(RK, CGTarget).run(OS);
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +00001409}
1410
1411} // End llvm namespace