blob: 2ae9d349f15ecc47f8cc4a608c1487c186153700 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000023#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000031using namespace llvm;
32
Rafael Espindola9a580232009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Evan Cheng56966222007-01-12 02:11:51 +000055/// InitLibcallNames - Set default libcall names.
56///
Evan Cheng79cca502007-01-12 22:51:10 +000057static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
178 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000179 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
180 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
181 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
182 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000183 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
184 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
186 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000188 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
189 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000191 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000194 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000195 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000197 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
198 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000199 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
200 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000201 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000202 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
203 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000204 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000205 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
206 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000208 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000209 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000211 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
212 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000213 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
214 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000215 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
216 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000217 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
218 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000219 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
220 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
221 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
222 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000223 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
224 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000225 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
226 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000227 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
228 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000229 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
230 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
231 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
232 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
233 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
234 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000235 Names[RTLIB::OEQ_F32] = "__eqsf2";
236 Names[RTLIB::OEQ_F64] = "__eqdf2";
237 Names[RTLIB::UNE_F32] = "__nesf2";
238 Names[RTLIB::UNE_F64] = "__nedf2";
239 Names[RTLIB::OGE_F32] = "__gesf2";
240 Names[RTLIB::OGE_F64] = "__gedf2";
241 Names[RTLIB::OLT_F32] = "__ltsf2";
242 Names[RTLIB::OLT_F64] = "__ltdf2";
243 Names[RTLIB::OLE_F32] = "__lesf2";
244 Names[RTLIB::OLE_F64] = "__ledf2";
245 Names[RTLIB::OGT_F32] = "__gtsf2";
246 Names[RTLIB::OGT_F64] = "__gtdf2";
247 Names[RTLIB::UO_F32] = "__unordsf2";
248 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000249 Names[RTLIB::O_F32] = "__unordsf2";
250 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000251 Names[RTLIB::MEMCPY] = "memcpy";
252 Names[RTLIB::MEMMOVE] = "memmove";
253 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000254 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000255}
256
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000257/// InitLibcallCallingConvs - Set default libcall CallingConvs.
258///
259static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
260 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
261 CCs[i] = CallingConv::C;
262 }
263}
264
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000265/// getFPEXT - Return the FPEXT_*_* value for the given types, or
266/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000267RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 if (OpVT == MVT::f32) {
269 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000270 return FPEXT_F32_F64;
271 }
272 return UNKNOWN_LIBCALL;
273}
274
275/// getFPROUND - Return the FPROUND_*_* value for the given types, or
276/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000277RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 if (RetVT == MVT::f32) {
279 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000280 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000282 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000284 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 } else if (RetVT == MVT::f64) {
286 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000287 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000289 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000290 }
291 return UNKNOWN_LIBCALL;
292}
293
294/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
295/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000296RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 if (OpVT == MVT::f32) {
298 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000299 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000301 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000303 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000305 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000307 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 } else if (OpVT == MVT::f64) {
309 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000310 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000312 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 } else if (OpVT == MVT::f80) {
316 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000317 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000319 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000321 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 } else if (OpVT == MVT::ppcf128) {
323 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000324 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000326 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000328 return FPTOSINT_PPCF128_I128;
329 }
330 return UNKNOWN_LIBCALL;
331}
332
333/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
334/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000335RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (OpVT == MVT::f32) {
337 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000338 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000340 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000342 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000344 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 } else if (OpVT == MVT::f64) {
348 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000349 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000351 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000353 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 } else if (OpVT == MVT::f80) {
355 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000356 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000358 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 } else if (OpVT == MVT::ppcf128) {
362 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000363 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000365 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000367 return FPTOUINT_PPCF128_I128;
368 }
369 return UNKNOWN_LIBCALL;
370}
371
372/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
373/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000374RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 if (OpVT == MVT::i32) {
376 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000379 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000381 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 } else if (OpVT == MVT::i64) {
385 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000386 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000388 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000390 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000392 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 } else if (OpVT == MVT::i128) {
394 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000395 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000397 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000399 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000401 return SINTTOFP_I128_PPCF128;
402 }
403 return UNKNOWN_LIBCALL;
404}
405
406/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
407/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000408RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 if (OpVT == MVT::i32) {
410 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000413 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000415 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 } else if (OpVT == MVT::i64) {
419 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000422 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000424 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000426 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 } else if (OpVT == MVT::i128) {
428 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000429 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000431 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000433 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000435 return UINTTOFP_I128_PPCF128;
436 }
437 return UNKNOWN_LIBCALL;
438}
439
Evan Chengd385fd62007-01-31 09:29:11 +0000440/// InitCmpLibcallCCs - Set default comparison libcall CC.
441///
442static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
443 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
444 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
445 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
446 CCs[RTLIB::UNE_F32] = ISD::SETNE;
447 CCs[RTLIB::UNE_F64] = ISD::SETNE;
448 CCs[RTLIB::OGE_F32] = ISD::SETGE;
449 CCs[RTLIB::OGE_F64] = ISD::SETGE;
450 CCs[RTLIB::OLT_F32] = ISD::SETLT;
451 CCs[RTLIB::OLT_F64] = ISD::SETLT;
452 CCs[RTLIB::OLE_F32] = ISD::SETLE;
453 CCs[RTLIB::OLE_F64] = ISD::SETLE;
454 CCs[RTLIB::OGT_F32] = ISD::SETGT;
455 CCs[RTLIB::OGT_F64] = ISD::SETGT;
456 CCs[RTLIB::UO_F32] = ISD::SETNE;
457 CCs[RTLIB::UO_F64] = ISD::SETNE;
458 CCs[RTLIB::O_F32] = ISD::SETEQ;
459 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000460}
461
Chris Lattnerf0144122009-07-28 03:13:23 +0000462/// NOTE: The constructor takes ownership of TLOF.
463TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
464 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000465 // All operations default to being supported.
466 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000467 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000468 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000469 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
470 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000471 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000472
Chris Lattner1a3048b2007-12-22 20:47:56 +0000473 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000475 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000476 for (unsigned IM = (unsigned)ISD::PRE_INC;
477 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
479 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000480 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000481
482 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
484 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000485 }
Evan Chengd2cde682008-03-10 19:38:10 +0000486
487 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000489
490 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000491 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000492 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
494 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
495 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000496
Dale Johannesen0bb41602008-09-22 21:57:32 +0000497 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FLOG , MVT::f64, Expand);
499 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
500 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
501 setOperationAction(ISD::FEXP , MVT::f64, Expand);
502 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
503 setOperationAction(ISD::FLOG , MVT::f32, Expand);
504 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
505 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
506 setOperationAction(ISD::FEXP , MVT::f32, Expand);
507 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000508
Chris Lattner41bab0b2008-01-15 21:58:08 +0000509 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000511
Owen Andersona69571c2006-05-03 01:29:57 +0000512 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000513 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000515 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000516 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000517 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000518 UseUnderscoreSetJmp = false;
519 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000520 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000521 IntDivIsCheap = false;
522 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000523 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000524 ExceptionPointerRegister = 0;
525 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000526 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000527 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000528 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000529 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000530 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000531 IfCvtDupBlockSizeLimit = 0;
532 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000533
534 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000535 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000536 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000537}
538
Chris Lattnerf0144122009-07-28 03:13:23 +0000539TargetLowering::~TargetLowering() {
540 delete &TLOF;
541}
Chris Lattnercba82f92005-01-16 07:28:11 +0000542
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000543/// canOpTrap - Returns true if the operation can trap for the value type.
544/// VT must be a legal type.
545bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
546 assert(isTypeLegal(VT));
547 switch (Op) {
548 default:
549 return false;
550 case ISD::FDIV:
551 case ISD::FREM:
552 case ISD::SDIV:
553 case ISD::UDIV:
554 case ISD::SREM:
555 case ISD::UREM:
556 return true;
557 }
558}
559
560
Owen Anderson23b9b192009-08-12 00:36:31 +0000561static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
562 unsigned &NumIntermediates,
563 EVT &RegisterVT,
564 TargetLowering* TLI) {
565 // Figure out the right, legal destination reg to copy into.
566 unsigned NumElts = VT.getVectorNumElements();
567 MVT EltTy = VT.getVectorElementType();
568
569 unsigned NumVectorRegs = 1;
570
571 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
572 // could break down into LHS/RHS like LegalizeDAG does.
573 if (!isPowerOf2_32(NumElts)) {
574 NumVectorRegs = NumElts;
575 NumElts = 1;
576 }
577
578 // Divide the input until we get to a supported size. This will always
579 // end with a scalar if the target doesn't support vectors.
580 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
581 NumElts >>= 1;
582 NumVectorRegs <<= 1;
583 }
584
585 NumIntermediates = NumVectorRegs;
586
587 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
588 if (!TLI->isTypeLegal(NewVT))
589 NewVT = EltTy;
590 IntermediateVT = NewVT;
591
592 EVT DestVT = TLI->getRegisterType(NewVT);
593 RegisterVT = DestVT;
594 if (EVT(DestVT).bitsLT(NewVT)) {
595 // Value is expanded, e.g. i64 -> i16.
596 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
597 } else {
598 // Otherwise, promotion or legal types use the same number of registers as
599 // the vector decimated to the appropriate level.
600 return NumVectorRegs;
601 }
602
603 return 1;
604}
605
Chris Lattner310968c2005-01-07 07:44:53 +0000606/// computeRegisterProperties - Once all of the register classes are added,
607/// this allows us to compute derived properties we expose.
608void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000610 "Too many value types for ValueTypeActions to hold!");
611
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000612 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000614 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000616 }
617 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000619
Chris Lattner310968c2005-01-07 07:44:53 +0000620 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000622 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000624
625 // Every integer value type larger than this largest register takes twice as
626 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000627 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000628 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
629 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000630 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000631 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
633 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000634 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000635 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000636
637 // Inspect all of the ValueType's smaller than the largest integer
638 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000639 unsigned LegalIntReg = LargestIntReg;
640 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 IntReg >= (unsigned)MVT::i1; --IntReg) {
642 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000643 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000644 LegalIntReg = IntReg;
645 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000646 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000648 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000649 }
650 }
651
Dale Johannesen161e8972007-10-05 20:04:43 +0000652 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 if (!isTypeLegal(MVT::ppcf128)) {
654 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
655 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
656 TransformToType[MVT::ppcf128] = MVT::f64;
657 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000658 }
659
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000660 // Decide how to handle f64. If the target does not have native f64 support,
661 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 if (!isTypeLegal(MVT::f64)) {
663 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
664 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
665 TransformToType[MVT::f64] = MVT::i64;
666 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000667 }
668
669 // Decide how to handle f32. If the target does not have native support for
670 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 if (!isTypeLegal(MVT::f32)) {
672 if (isTypeLegal(MVT::f64)) {
673 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
674 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
675 TransformToType[MVT::f32] = MVT::f64;
676 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000677 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
679 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
680 TransformToType[MVT::f32] = MVT::i32;
681 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000682 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000683 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000684
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000685 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
687 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000688 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000689 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000690 MVT IntermediateVT;
691 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000692 unsigned NumIntermediates;
693 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000694 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
695 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000696 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000697
698 // Determine if there is a legal wider type.
699 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000700 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000701 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
703 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000704 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000705 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000706 TransformToType[i] = SVT;
707 ValueTypeActions.setTypeAction(VT, Promote);
708 IsLegalWiderType = true;
709 break;
710 }
711 }
712 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000713 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000714 if (NVT == VT) {
715 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000717 ValueTypeActions.setTypeAction(VT, Expand);
718 } else {
719 TransformToType[i] = NVT;
720 ValueTypeActions.setTypeAction(VT, Promote);
721 }
722 }
Dan Gohman7f321562007-06-25 16:23:39 +0000723 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000724 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000725}
Chris Lattnercba82f92005-01-16 07:28:11 +0000726
Evan Cheng72261582005-12-20 06:22:03 +0000727const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
728 return NULL;
729}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000730
Scott Michel5b8f82e2008-03-10 15:42:14 +0000731
Owen Anderson825b72b2009-08-11 20:47:22 +0000732MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000733 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000734}
735
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000736MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
737 return MVT::i32; // return the default value
738}
739
Dan Gohman7f321562007-06-25 16:23:39 +0000740/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000741/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
742/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
743/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000744///
Dan Gohman7f321562007-06-25 16:23:39 +0000745/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000746/// register. It also returns the VT and quantity of the intermediate values
747/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000748///
Owen Anderson23b9b192009-08-12 00:36:31 +0000749unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000750 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000751 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000752 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000753 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000754 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000755 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000756
757 unsigned NumVectorRegs = 1;
758
Nate Begemand73ab882007-11-27 19:28:48 +0000759 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
760 // could break down into LHS/RHS like LegalizeDAG does.
761 if (!isPowerOf2_32(NumElts)) {
762 NumVectorRegs = NumElts;
763 NumElts = 1;
764 }
765
Chris Lattnerdc879292006-03-31 00:28:56 +0000766 // Divide the input until we get to a supported size. This will always
767 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000768 while (NumElts > 1 && !isTypeLegal(
769 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000770 NumElts >>= 1;
771 NumVectorRegs <<= 1;
772 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000773
774 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000775
Owen Anderson23b9b192009-08-12 00:36:31 +0000776 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000777 if (!isTypeLegal(NewVT))
778 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000779 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000780
Owen Anderson23b9b192009-08-12 00:36:31 +0000781 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000782 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000783 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000784 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000785 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000786 } else {
787 // Otherwise, promotion or legal types use the same number of registers as
788 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000789 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000790 }
791
Evan Chenge9b3da12006-05-17 18:10:06 +0000792 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000793}
794
Evan Cheng3ae05432008-01-24 00:22:01 +0000795/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000796/// function arguments in the caller parameter area. This is the actual
797/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000798unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000799 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000800}
801
Chris Lattner071c62f2010-01-25 23:26:13 +0000802/// getJumpTableEncoding - Return the entry encoding for a jump table in the
803/// current function. The returned value is a member of the
804/// MachineJumpTableInfo::JTEntryKind enum.
805unsigned TargetLowering::getJumpTableEncoding() const {
806 // In non-pic modes, just use the address of a block.
807 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
808 return MachineJumpTableInfo::EK_BlockAddress;
809
810 // In PIC mode, if the target supports a GPRel32 directive, use it.
811 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
812 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
813
814 // Otherwise, use a label difference.
815 return MachineJumpTableInfo::EK_LabelDifference32;
816}
817
Dan Gohman475871a2008-07-27 21:46:04 +0000818SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
819 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000820 // If our PIC model is GP relative, use the global offset table as the base.
821 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000822 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000823 return Table;
824}
825
Chris Lattner13e97a22010-01-26 05:30:30 +0000826/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
827/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
828/// MCExpr.
829const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000830TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
831 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000832 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000833 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000834}
835
Dan Gohman6520e202008-10-18 02:06:02 +0000836bool
837TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
838 // Assume that everything is safe in static mode.
839 if (getTargetMachine().getRelocationModel() == Reloc::Static)
840 return true;
841
842 // In dynamic-no-pic mode, assume that known defined values are safe.
843 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
844 GA &&
845 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000846 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000847 return true;
848
849 // Otherwise assume nothing is safe.
850 return false;
851}
852
Chris Lattnereb8146b2006-02-04 02:13:02 +0000853//===----------------------------------------------------------------------===//
854// Optimization Methods
855//===----------------------------------------------------------------------===//
856
Nate Begeman368e18d2006-02-16 21:11:51 +0000857/// ShrinkDemandedConstant - Check to see if the specified operand of the
858/// specified instruction is a constant integer. If so, check to see if there
859/// are any bits set in the constant that are not demanded. If so, shrink the
860/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000861bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000862 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000863 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000864
Chris Lattnerec665152006-02-26 23:36:02 +0000865 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000866 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000867 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000868 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000869 case ISD::AND:
870 case ISD::OR: {
871 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
872 if (!C) return false;
873
874 if (Op.getOpcode() == ISD::XOR &&
875 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
876 return false;
877
878 // if we can expand it to have all bits set, do it
879 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000880 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000881 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
882 DAG.getConstant(Demanded &
883 C->getAPIntValue(),
884 VT));
885 return CombineTo(Op, New);
886 }
887
Nate Begemande996292006-02-03 22:24:05 +0000888 break;
889 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000890 }
891
Nate Begemande996292006-02-03 22:24:05 +0000892 return false;
893}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000894
Dan Gohman97121ba2009-04-08 00:15:30 +0000895/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
896/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
897/// cast, but it could be generalized for targets with other types of
898/// implicit widening casts.
899bool
900TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
901 unsigned BitWidth,
902 const APInt &Demanded,
903 DebugLoc dl) {
904 assert(Op.getNumOperands() == 2 &&
905 "ShrinkDemandedOp only supports binary operators!");
906 assert(Op.getNode()->getNumValues() == 1 &&
907 "ShrinkDemandedOp only supports nodes with one result!");
908
909 // Don't do this if the node has another user, which may require the
910 // full value.
911 if (!Op.getNode()->hasOneUse())
912 return false;
913
914 // Search for the smallest integer type with free casts to and from
915 // Op's type. For expedience, just check power-of-2 integer types.
916 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
917 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
918 if (!isPowerOf2_32(SmallVTBits))
919 SmallVTBits = NextPowerOf2(SmallVTBits);
920 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000921 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000922 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
923 TLI.isZExtFree(SmallVT, Op.getValueType())) {
924 // We found a type with free casts.
925 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
926 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
927 Op.getNode()->getOperand(0)),
928 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
929 Op.getNode()->getOperand(1)));
930 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
931 return CombineTo(Op, Z);
932 }
933 }
934 return false;
935}
936
Nate Begeman368e18d2006-02-16 21:11:51 +0000937/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
938/// DemandedMask bits of the result of Op are ever used downstream. If we can
939/// use this information to simplify Op, create a new simplified DAG node and
940/// return true, returning the original and new nodes in Old and New. Otherwise,
941/// analyze the expression and return a mask of KnownOne and KnownZero bits for
942/// the expression (used to simplify the caller). The KnownZero/One bits may
943/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000944bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000945 const APInt &DemandedMask,
946 APInt &KnownZero,
947 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000948 TargetLoweringOpt &TLO,
949 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000950 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000951 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000952 "Mask size mismatches value type size!");
953 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000954 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000955
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000956 // Don't know anything.
957 KnownZero = KnownOne = APInt(BitWidth, 0);
958
Nate Begeman368e18d2006-02-16 21:11:51 +0000959 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000960 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000961 if (Depth != 0) {
962 // If not at the root, Just compute the KnownZero/KnownOne bits to
963 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000964 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000965 return false;
966 }
967 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000968 // just set the NewMask to all bits.
969 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000970 } else if (DemandedMask == 0) {
971 // Not demanding any bits from Op.
972 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000973 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000974 return false;
975 } else if (Depth == 6) { // Limit search depth.
976 return false;
977 }
978
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000979 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000980 switch (Op.getOpcode()) {
981 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000982 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000983 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
984 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000985 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000986 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000987 // If the RHS is a constant, check to see if the LHS would be zero without
988 // using the bits from the RHS. Below, we use knowledge about the RHS to
989 // simplify the LHS, here we're using information from the LHS to simplify
990 // the RHS.
991 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000992 APInt LHSZero, LHSOne;
993 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000994 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000995 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000997 return TLO.CombineTo(Op, Op.getOperand(0));
998 // If any of the set bits in the RHS are known zero on the LHS, shrink
999 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001000 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001001 return true;
1002 }
1003
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001004 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001005 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001006 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001007 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001008 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001009 KnownZero2, KnownOne2, TLO, Depth+1))
1010 return true;
1011 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1012
1013 // If all of the demanded bits are known one on one side, return the other.
1014 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001015 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001017 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001018 return TLO.CombineTo(Op, Op.getOperand(1));
1019 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001020 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001021 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1022 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001023 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001024 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001025 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001026 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001027 return true;
1028
Nate Begeman368e18d2006-02-16 21:11:51 +00001029 // Output known-1 bits are only known if set in both the LHS & RHS.
1030 KnownOne &= KnownOne2;
1031 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1032 KnownZero |= KnownZero2;
1033 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001034 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001035 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001036 KnownOne, TLO, Depth+1))
1037 return true;
1038 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001039 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001040 KnownZero2, KnownOne2, TLO, Depth+1))
1041 return true;
1042 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1043
1044 // If all of the demanded bits are known zero on one side, return the other.
1045 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001046 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001047 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001048 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001049 return TLO.CombineTo(Op, Op.getOperand(1));
1050 // If all of the potentially set bits on one side are known to be set on
1051 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001052 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001053 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001055 return TLO.CombineTo(Op, Op.getOperand(1));
1056 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001057 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001058 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001059 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001060 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001061 return true;
1062
Nate Begeman368e18d2006-02-16 21:11:51 +00001063 // Output known-0 bits are only known if clear in both the LHS & RHS.
1064 KnownZero &= KnownZero2;
1065 // Output known-1 are known to be set if set in either the LHS | RHS.
1066 KnownOne |= KnownOne2;
1067 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001068 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001069 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001070 KnownOne, TLO, Depth+1))
1071 return true;
1072 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001073 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001074 KnownOne2, TLO, Depth+1))
1075 return true;
1076 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1077
1078 // If all of the demanded bits are known zero on one side, return the other.
1079 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001080 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001081 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001082 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001083 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001084 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001085 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001086 return true;
1087
Chris Lattner3687c1a2006-11-27 21:50:02 +00001088 // If all of the unknown bits are known to be zero on one side or the other
1089 // (but not both) turn this into an *inclusive* or.
1090 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001091 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001092 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001093 Op.getOperand(0),
1094 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001095
1096 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1097 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1098 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1099 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1100
Nate Begeman368e18d2006-02-16 21:11:51 +00001101 // If all of the demanded bits on one side are known, and all of the set
1102 // bits on that side are also known to be set on the other side, turn this
1103 // into an AND, as we know the bits will be cleared.
1104 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001105 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001106 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001107 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001109 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1110 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001111 }
1112 }
1113
1114 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001115 // for XOR, we prefer to force bits to 1 if they will make a -1.
1116 // if we can't force bits, try to shrink constant
1117 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1118 APInt Expanded = C->getAPIntValue() | (~NewMask);
1119 // if we can expand it to have all bits set, do it
1120 if (Expanded.isAllOnesValue()) {
1121 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001122 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001123 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001124 TLO.DAG.getConstant(Expanded, VT));
1125 return TLO.CombineTo(Op, New);
1126 }
1127 // if it already has all the bits set, nothing to change
1128 // but don't shrink either!
1129 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1130 return true;
1131 }
1132 }
1133
Nate Begeman368e18d2006-02-16 21:11:51 +00001134 KnownZero = KnownZeroOut;
1135 KnownOne = KnownOneOut;
1136 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001137 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001138 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001139 KnownOne, TLO, Depth+1))
1140 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001141 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001142 KnownOne2, TLO, Depth+1))
1143 return true;
1144 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1145 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1146
1147 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001148 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001149 return true;
1150
1151 // Only known if known in both the LHS and RHS.
1152 KnownOne &= KnownOne2;
1153 KnownZero &= KnownZero2;
1154 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001155 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001156 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001157 KnownOne, TLO, Depth+1))
1158 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001159 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001160 KnownOne2, TLO, Depth+1))
1161 return true;
1162 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1163 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1164
1165 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001166 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001167 return true;
1168
1169 // Only known if known in both the LHS and RHS.
1170 KnownOne &= KnownOne2;
1171 KnownZero &= KnownZero2;
1172 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001173 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001174 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001175 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001176 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001177
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001178 // If the shift count is an invalid immediate, don't do anything.
1179 if (ShAmt >= BitWidth)
1180 break;
1181
Chris Lattner895c4ab2007-04-17 21:14:16 +00001182 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1183 // single shift. We can do this if the bottom bits (which are shifted
1184 // out) are never demanded.
1185 if (InOp.getOpcode() == ISD::SRL &&
1186 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001187 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001188 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001189 unsigned Opc = ISD::SHL;
1190 int Diff = ShAmt-C1;
1191 if (Diff < 0) {
1192 Diff = -Diff;
1193 Opc = ISD::SRL;
1194 }
1195
Dan Gohman475871a2008-07-27 21:46:04 +00001196 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001197 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001198 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001199 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001200 InOp.getOperand(0), NewSA));
1201 }
1202 }
1203
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001204 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001205 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001206 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001207 KnownZero <<= SA->getZExtValue();
1208 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001209 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001210 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001211 }
1212 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001213 case ISD::SRL:
1214 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001215 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001216 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001217 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001219
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001220 // If the shift count is an invalid immediate, don't do anything.
1221 if (ShAmt >= BitWidth)
1222 break;
1223
Chris Lattner895c4ab2007-04-17 21:14:16 +00001224 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1225 // single shift. We can do this if the top bits (which are shifted out)
1226 // are never demanded.
1227 if (InOp.getOpcode() == ISD::SHL &&
1228 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001229 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001230 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001231 unsigned Opc = ISD::SRL;
1232 int Diff = ShAmt-C1;
1233 if (Diff < 0) {
1234 Diff = -Diff;
1235 Opc = ISD::SHL;
1236 }
1237
Dan Gohman475871a2008-07-27 21:46:04 +00001238 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001239 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001240 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001241 InOp.getOperand(0), NewSA));
1242 }
1243 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001244
1245 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001246 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001247 KnownZero, KnownOne, TLO, Depth+1))
1248 return true;
1249 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001250 KnownZero = KnownZero.lshr(ShAmt);
1251 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001252
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001253 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001254 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001255 }
1256 break;
1257 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001258 // If this is an arithmetic shift right and only the low-bit is set, we can
1259 // always convert this into a logical shr, even if the shift amount is
1260 // variable. The low bit of the shift cannot be an input sign bit unless
1261 // the shift amount is >= the size of the datatype, which is undefined.
1262 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001263 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001264 Op.getOperand(0), Op.getOperand(1)));
1265
Nate Begeman368e18d2006-02-16 21:11:51 +00001266 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001267 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001268 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001269
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001270 // If the shift count is an invalid immediate, don't do anything.
1271 if (ShAmt >= BitWidth)
1272 break;
1273
1274 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001275
1276 // If any of the demanded bits are produced by the sign extension, we also
1277 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001278 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1279 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001280 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001281
1282 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001283 KnownZero, KnownOne, TLO, Depth+1))
1284 return true;
1285 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001286 KnownZero = KnownZero.lshr(ShAmt);
1287 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001288
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001289 // Handle the sign bit, adjusted to where it is now in the mask.
1290 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001291
1292 // If the input sign bit is known to be zero, or if none of the top bits
1293 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001294 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001295 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1296 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001297 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001298 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001299 KnownOne |= HighBits;
1300 }
1301 }
1302 break;
1303 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001304 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001305
Chris Lattnerec665152006-02-26 23:36:02 +00001306 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001307 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001308 APInt NewBits =
1309 APInt::getHighBitsSet(BitWidth,
1310 BitWidth - EVT.getScalarType().getSizeInBits()) &
1311 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001312
Chris Lattnerec665152006-02-26 23:36:02 +00001313 // If none of the extended bits are demanded, eliminate the sextinreg.
1314 if (NewBits == 0)
1315 return TLO.CombineTo(Op, Op.getOperand(0));
1316
Dan Gohmand1996362010-01-09 02:13:55 +00001317 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001318 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001319 APInt InputDemandedBits =
1320 APInt::getLowBitsSet(BitWidth,
1321 EVT.getScalarType().getSizeInBits()) &
1322 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001323
Chris Lattnerec665152006-02-26 23:36:02 +00001324 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001325 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001326 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001327
1328 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1329 KnownZero, KnownOne, TLO, Depth+1))
1330 return true;
1331 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1332
1333 // If the sign bit of the input is known set or clear, then we know the
1334 // top bits of the result.
1335
Chris Lattnerec665152006-02-26 23:36:02 +00001336 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001337 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001338 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001339 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001340
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001341 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001342 KnownOne |= NewBits;
1343 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001344 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001345 KnownZero &= ~NewBits;
1346 KnownOne &= ~NewBits;
1347 }
1348 break;
1349 }
Chris Lattnerec665152006-02-26 23:36:02 +00001350 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001351 unsigned OperandBitWidth =
1352 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001353 APInt InMask = NewMask;
1354 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001355
1356 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001357 APInt NewBits =
1358 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1359 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001360 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001361 Op.getValueType(),
1362 Op.getOperand(0)));
1363
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001364 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001365 KnownZero, KnownOne, TLO, Depth+1))
1366 return true;
1367 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001368 KnownZero.zext(BitWidth);
1369 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001370 KnownZero |= NewBits;
1371 break;
1372 }
1373 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001374 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001375 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001376 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001377 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001378 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001379
1380 // If none of the top bits are demanded, convert this into an any_extend.
1381 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001382 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1383 Op.getValueType(),
1384 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001385
1386 // Since some of the sign extended bits are demanded, we know that the sign
1387 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001388 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001389 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001390 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001391
1392 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1393 KnownOne, TLO, Depth+1))
1394 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001395 KnownZero.zext(BitWidth);
1396 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001397
1398 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001399 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001400 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001401 Op.getValueType(),
1402 Op.getOperand(0)));
1403
1404 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001405 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001406 KnownOne |= NewBits;
1407 KnownZero &= ~NewBits;
1408 } else { // Otherwise, top bits aren't known.
1409 KnownOne &= ~NewBits;
1410 KnownZero &= ~NewBits;
1411 }
1412 break;
1413 }
1414 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001415 unsigned OperandBitWidth =
1416 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001417 APInt InMask = NewMask;
1418 InMask.trunc(OperandBitWidth);
1419 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001420 KnownZero, KnownOne, TLO, Depth+1))
1421 return true;
1422 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001423 KnownZero.zext(BitWidth);
1424 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001425 break;
1426 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001427 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001428 // Simplify the input, using demanded bit information, and compute the known
1429 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001430 unsigned OperandBitWidth =
1431 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001432 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001433 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001434 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001435 KnownZero, KnownOne, TLO, Depth+1))
1436 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001437 KnownZero.trunc(BitWidth);
1438 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001439
1440 // If the input is only used by this truncate, see if we can shrink it based
1441 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001442 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001443 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001444 switch (In.getOpcode()) {
1445 default: break;
1446 case ISD::SRL:
1447 // Shrink SRL by a constant if none of the high bits shifted in are
1448 // demanded.
1449 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman042919c2010-03-01 17:59:21 +00001450 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1451 OperandBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001452 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001453 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001454
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001455 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001456 // None of the shifted in bits are needed. Add a truncate of the
1457 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001458 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001459 Op.getValueType(),
1460 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001461 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1462 Op.getValueType(),
1463 NewTrunc,
1464 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001465 }
1466 }
1467 break;
1468 }
1469 }
1470
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001471 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001472 break;
1473 }
Chris Lattnerec665152006-02-26 23:36:02 +00001474 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001475 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001476 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001477 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001478 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001479 KnownZero, KnownOne, TLO, Depth+1))
1480 return true;
1481 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001482 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001483 break;
1484 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001485 case ISD::BIT_CONVERT:
1486#if 0
1487 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1488 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001489 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1491 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001492 // Only do this xform if FGETSIGN is valid or if before legalize.
1493 if (!TLO.AfterLegalize ||
1494 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1495 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1496 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001498 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001499 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001500 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001501 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1502 Sign, ShAmt));
1503 }
1504 }
1505#endif
1506 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001507 case ISD::ADD:
1508 case ISD::MUL:
1509 case ISD::SUB: {
1510 // Add, Sub, and Mul don't demand any bits in positions beyond that
1511 // of the highest bit demanded of them.
1512 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1513 BitWidth - NewMask.countLeadingZeros());
1514 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1515 KnownOne2, TLO, Depth+1))
1516 return true;
1517 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1518 KnownOne2, TLO, Depth+1))
1519 return true;
1520 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001521 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001522 return true;
1523 }
1524 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001525 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001526 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001527 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001528 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001529 }
Chris Lattnerec665152006-02-26 23:36:02 +00001530
1531 // If we know the value of all of the demanded bits, return this as a
1532 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001533 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001534 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1535
Nate Begeman368e18d2006-02-16 21:11:51 +00001536 return false;
1537}
1538
Nate Begeman368e18d2006-02-16 21:11:51 +00001539/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1540/// in Mask are known to be either zero or one and return them in the
1541/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001542void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001543 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001544 APInt &KnownZero,
1545 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001546 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001547 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001548 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1549 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1550 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1551 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001552 "Should use MaskedValueIsZero if you don't know whether Op"
1553 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001554 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001555}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001556
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001557/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1558/// targets that want to expose additional information about sign bits to the
1559/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001560unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001561 unsigned Depth) const {
1562 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1563 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1564 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1565 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1566 "Should use ComputeNumSignBits if you don't know whether Op"
1567 " is a target node!");
1568 return 1;
1569}
1570
Dan Gohman97d11632009-02-15 23:59:32 +00001571/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1572/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1573/// determine which bit is set.
1574///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001575static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001576 // A left-shift of a constant one will have exactly one bit set, because
1577 // shifting the bit off the end is undefined.
1578 if (Val.getOpcode() == ISD::SHL)
1579 if (ConstantSDNode *C =
1580 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1581 if (C->getAPIntValue() == 1)
1582 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001583
Dan Gohman97d11632009-02-15 23:59:32 +00001584 // Similarly, a right-shift of a constant sign-bit will have exactly
1585 // one bit set.
1586 if (Val.getOpcode() == ISD::SRL)
1587 if (ConstantSDNode *C =
1588 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1589 if (C->getAPIntValue().isSignBit())
1590 return true;
1591
1592 // More could be done here, though the above checks are enough
1593 // to handle some common cases.
1594
1595 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001596 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001597 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001598 APInt Mask = APInt::getAllOnesValue(BitWidth);
1599 APInt KnownZero, KnownOne;
1600 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001601 return (KnownZero.countPopulation() == BitWidth - 1) &&
1602 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001603}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001604
Evan Chengfa1eb272007-02-08 22:13:59 +00001605/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001606/// and cc. If it is unable to simplify it, return a null SDValue.
1607SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001608TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001609 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001610 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001611 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001612 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001613
1614 // These setcc operations always fold.
1615 switch (Cond) {
1616 default: break;
1617 case ISD::SETFALSE:
1618 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1619 case ISD::SETTRUE:
1620 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1621 }
1622
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001623 if (isa<ConstantSDNode>(N0.getNode())) {
1624 // Ensure that the constant occurs on the RHS, and fold constant
1625 // comparisons.
1626 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1627 }
1628
Gabor Greifba36cb52008-08-28 21:40:38 +00001629 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001630 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001631
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001632 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1633 // equality comparison, then we're just comparing whether X itself is
1634 // zero.
1635 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1636 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1637 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001638 const APInt &ShAmt
1639 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001640 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1641 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1642 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1643 // (srl (ctlz x), 5) == 0 -> X != 0
1644 // (srl (ctlz x), 5) != 1 -> X != 0
1645 Cond = ISD::SETNE;
1646 } else {
1647 // (srl (ctlz x), 5) != 0 -> X == 0
1648 // (srl (ctlz x), 5) == 1 -> X == 0
1649 Cond = ISD::SETEQ;
1650 }
1651 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1652 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1653 Zero, Cond);
1654 }
1655 }
1656
1657 // If the LHS is '(and load, const)', the RHS is 0,
1658 // the test is for equality or unsigned, and all 1 bits of the const are
1659 // in the same partial word, see if we can shorten the load.
1660 if (DCI.isBeforeLegalize() &&
1661 N0.getOpcode() == ISD::AND && C1 == 0 &&
1662 N0.getNode()->hasOneUse() &&
1663 isa<LoadSDNode>(N0.getOperand(0)) &&
1664 N0.getOperand(0).getNode()->hasOneUse() &&
1665 isa<ConstantSDNode>(N0.getOperand(1))) {
1666 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001667 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001668 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001669 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001670 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001671 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001672 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1673 // 8 bits, but have to be careful...
1674 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1675 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001676 const APInt &Mask =
1677 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001678 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001679 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001680 for (unsigned offset=0; offset<origWidth/width; offset++) {
1681 if ((newMask & Mask) == Mask) {
1682 if (!TD->isLittleEndian())
1683 bestOffset = (origWidth/width - offset - 1) * (width/8);
1684 else
1685 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001686 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001687 bestWidth = width;
1688 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001689 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001690 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001691 }
1692 }
1693 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001694 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001695 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001696 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001698 SDValue Ptr = Lod->getBasePtr();
1699 if (bestOffset != 0)
1700 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1701 DAG.getConstant(bestOffset, PtrType));
1702 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1703 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1704 Lod->getSrcValue(),
1705 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001706 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001707 return DAG.getSetCC(dl, VT,
1708 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001709 DAG.getConstant(bestMask.trunc(bestWidth),
1710 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001711 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001712 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001713 }
1714 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001715
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001716 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1717 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1718 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1719
1720 // If the comparison constant has bits in the upper part, the
1721 // zero-extended value could never match.
1722 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1723 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001724 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001725 case ISD::SETUGT:
1726 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001727 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001728 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001729 case ISD::SETULE:
1730 case ISD::SETNE: return DAG.getConstant(1, VT);
1731 case ISD::SETGT:
1732 case ISD::SETGE:
1733 // True if the sign bit of C1 is set.
1734 return DAG.getConstant(C1.isNegative(), VT);
1735 case ISD::SETLT:
1736 case ISD::SETLE:
1737 // True if the sign bit of C1 isn't set.
1738 return DAG.getConstant(C1.isNonNegative(), VT);
1739 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001740 break;
1741 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001742 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001743
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001744 // Otherwise, we can perform the comparison with the low bits.
1745 switch (Cond) {
1746 case ISD::SETEQ:
1747 case ISD::SETNE:
1748 case ISD::SETUGT:
1749 case ISD::SETUGE:
1750 case ISD::SETULT:
1751 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001752 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001753 if (DCI.isBeforeLegalizeOps() ||
1754 (isOperationLegal(ISD::SETCC, newVT) &&
1755 getCondCodeAction(Cond, newVT)==Legal))
1756 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1757 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1758 Cond);
1759 break;
1760 }
1761 default:
1762 break; // todo, be more careful with signed comparisons
1763 }
1764 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001765 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001766 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001767 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001768 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001769 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1770
1771 // If the extended part has any inconsistent bits, it cannot ever
1772 // compare equal. In other words, they have to be all ones or all
1773 // zeros.
1774 APInt ExtBits =
1775 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1776 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1777 return DAG.getConstant(Cond == ISD::SETNE, VT);
1778
1779 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001780 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001781 if (Op0Ty == ExtSrcTy) {
1782 ZextOp = N0.getOperand(0);
1783 } else {
1784 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1785 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1786 DAG.getConstant(Imm, Op0Ty));
1787 }
1788 if (!DCI.isCalledByLegalizer())
1789 DCI.AddToWorklist(ZextOp.getNode());
1790 // Otherwise, make this a use of a zext.
1791 return DAG.getSetCC(dl, VT, ZextOp,
1792 DAG.getConstant(C1 & APInt::getLowBitsSet(
1793 ExtDstTyBits,
1794 ExtSrcTyBits),
1795 ExtDstTy),
1796 Cond);
1797 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1798 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001799 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001800 if (N0.getOpcode() == ISD::SETCC &&
1801 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001802 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001803 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001804 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001805 // Invert the condition.
1806 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1807 CC = ISD::getSetCCInverse(CC,
1808 N0.getOperand(0).getValueType().isInteger());
1809 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001810 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001811
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001812 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001813 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001814 N0.getOperand(0).getOpcode() == ISD::XOR &&
1815 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1816 isa<ConstantSDNode>(N0.getOperand(1)) &&
1817 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1818 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1819 // can only do this if the top bits are known zero.
1820 unsigned BitWidth = N0.getValueSizeInBits();
1821 if (DAG.MaskedValueIsZero(N0,
1822 APInt::getHighBitsSet(BitWidth,
1823 BitWidth-1))) {
1824 // Okay, get the un-inverted input value.
1825 SDValue Val;
1826 if (N0.getOpcode() == ISD::XOR)
1827 Val = N0.getOperand(0);
1828 else {
1829 assert(N0.getOpcode() == ISD::AND &&
1830 N0.getOperand(0).getOpcode() == ISD::XOR);
1831 // ((X^1)&1)^1 -> X & 1
1832 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1833 N0.getOperand(0).getOperand(0),
1834 N0.getOperand(1));
1835 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001836
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001837 return DAG.getSetCC(dl, VT, Val, N1,
1838 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1839 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001840 } else if (N1C->getAPIntValue() == 1 &&
1841 (VT == MVT::i1 ||
1842 getBooleanContents() == ZeroOrOneBooleanContent)) {
1843 SDValue Op0 = N0;
1844 if (Op0.getOpcode() == ISD::TRUNCATE)
1845 Op0 = Op0.getOperand(0);
1846
1847 if ((Op0.getOpcode() == ISD::XOR) &&
1848 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1849 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1850 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1851 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1852 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1853 Cond);
1854 } else if (Op0.getOpcode() == ISD::AND &&
1855 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1856 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1857 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
1858 if (Op0.getValueType() != VT)
1859 Op0 = DAG.getNode(ISD::AND, dl, VT,
1860 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1861 DAG.getConstant(1, VT));
1862 return DAG.getSetCC(dl, VT, Op0,
1863 DAG.getConstant(0, Op0.getValueType()),
1864 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1865 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001866 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001867 }
1868
1869 APInt MinVal, MaxVal;
1870 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1871 if (ISD::isSignedIntSetCC(Cond)) {
1872 MinVal = APInt::getSignedMinValue(OperandBitSize);
1873 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1874 } else {
1875 MinVal = APInt::getMinValue(OperandBitSize);
1876 MaxVal = APInt::getMaxValue(OperandBitSize);
1877 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001878
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001879 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1880 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1881 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1882 // X >= C0 --> X > (C0-1)
1883 return DAG.getSetCC(dl, VT, N0,
1884 DAG.getConstant(C1-1, N1.getValueType()),
1885 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1886 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001887
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001888 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1889 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1890 // X <= C0 --> X < (C0+1)
1891 return DAG.getSetCC(dl, VT, N0,
1892 DAG.getConstant(C1+1, N1.getValueType()),
1893 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1894 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001895
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001896 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1897 return DAG.getConstant(0, VT); // X < MIN --> false
1898 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1899 return DAG.getConstant(1, VT); // X >= MIN --> true
1900 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1901 return DAG.getConstant(0, VT); // X > MAX --> false
1902 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1903 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001904
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001905 // Canonicalize setgt X, Min --> setne X, Min
1906 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1907 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1908 // Canonicalize setlt X, Max --> setne X, Max
1909 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1910 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001911
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001912 // If we have setult X, 1, turn it into seteq X, 0
1913 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1914 return DAG.getSetCC(dl, VT, N0,
1915 DAG.getConstant(MinVal, N0.getValueType()),
1916 ISD::SETEQ);
1917 // If we have setugt X, Max-1, turn it into seteq X, Max
1918 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1919 return DAG.getSetCC(dl, VT, N0,
1920 DAG.getConstant(MaxVal, N0.getValueType()),
1921 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001922
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001923 // If we have "setcc X, C0", check to see if we can shrink the immediate
1924 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001925
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001926 // SETUGT X, SINTMAX -> SETLT X, 0
1927 if (Cond == ISD::SETUGT &&
1928 C1 == APInt::getSignedMaxValue(OperandBitSize))
1929 return DAG.getSetCC(dl, VT, N0,
1930 DAG.getConstant(0, N1.getValueType()),
1931 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001932
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001933 // SETULT X, SINTMIN -> SETGT X, -1
1934 if (Cond == ISD::SETULT &&
1935 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1936 SDValue ConstMinusOne =
1937 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1938 N1.getValueType());
1939 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1940 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001941
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001942 // Fold bit comparisons when we can.
1943 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001944 (VT == N0.getValueType() ||
1945 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1946 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001947 if (ConstantSDNode *AndRHS =
1948 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001949 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001950 getPointerTy() : getShiftAmountTy();
1951 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1952 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001953 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001954 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1955 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001956 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001957 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001958 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001959 // (X & 8) == 8 --> (X & 8) >> 3
1960 // Perform the xform if C1 is a single bit.
1961 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001962 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1963 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1964 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001965 }
1966 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001967 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001968 }
1969
Gabor Greifba36cb52008-08-28 21:40:38 +00001970 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001971 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001972 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001973 if (O.getNode()) return O;
1974 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001975 // If the RHS of an FP comparison is a constant, simplify it away in
1976 // some cases.
1977 if (CFP->getValueAPF().isNaN()) {
1978 // If an operand is known to be a nan, we can fold it.
1979 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001980 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001981 case 0: // Known false.
1982 return DAG.getConstant(0, VT);
1983 case 1: // Known true.
1984 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001985 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001986 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001987 }
1988 }
1989
1990 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1991 // constant if knowing that the operand is non-nan is enough. We prefer to
1992 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1993 // materialize 0.0.
1994 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001995 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001996
1997 // If the condition is not legal, see if we can find an equivalent one
1998 // which is legal.
1999 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2000 // If the comparison was an awkward floating-point == or != and one of
2001 // the comparison operands is infinity or negative infinity, convert the
2002 // condition to a less-awkward <= or >=.
2003 if (CFP->getValueAPF().isInfinity()) {
2004 if (CFP->getValueAPF().isNegative()) {
2005 if (Cond == ISD::SETOEQ &&
2006 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2007 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2008 if (Cond == ISD::SETUEQ &&
2009 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2010 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2011 if (Cond == ISD::SETUNE &&
2012 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2013 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2014 if (Cond == ISD::SETONE &&
2015 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2016 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2017 } else {
2018 if (Cond == ISD::SETOEQ &&
2019 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2020 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2021 if (Cond == ISD::SETUEQ &&
2022 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2023 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2024 if (Cond == ISD::SETUNE &&
2025 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2026 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2027 if (Cond == ISD::SETONE &&
2028 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2029 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2030 }
2031 }
2032 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002033 }
2034
2035 if (N0 == N1) {
2036 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002037 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002038 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2039 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2040 if (UOF == 2) // FP operators that are undefined on NaNs.
2041 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2042 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2043 return DAG.getConstant(UOF, VT);
2044 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2045 // if it is not already.
2046 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2047 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002048 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002049 }
2050
2051 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002052 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002053 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2054 N0.getOpcode() == ISD::XOR) {
2055 // Simplify (X+Y) == (X+Z) --> Y == Z
2056 if (N0.getOpcode() == N1.getOpcode()) {
2057 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002058 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002059 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002060 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002061 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2062 // If X op Y == Y op X, try other combinations.
2063 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002064 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2065 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002066 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002067 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2068 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002069 }
2070 }
2071
2072 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2073 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2074 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002075 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002076 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002077 DAG.getConstant(RHSC->getAPIntValue()-
2078 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002079 N0.getValueType()), Cond);
2080 }
2081
2082 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2083 if (N0.getOpcode() == ISD::XOR)
2084 // If we know that all of the inverted bits are zero, don't bother
2085 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002086 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2087 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002088 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002089 DAG.getConstant(LHSR->getAPIntValue() ^
2090 RHSC->getAPIntValue(),
2091 N0.getValueType()),
2092 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002093 }
2094
2095 // Turn (C1-X) == C2 --> X == C1-C2
2096 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002097 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002098 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002099 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002100 DAG.getConstant(SUBC->getAPIntValue() -
2101 RHSC->getAPIntValue(),
2102 N0.getValueType()),
2103 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002104 }
2105 }
2106 }
2107
2108 // Simplify (X+Z) == X --> Z == 0
2109 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002110 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002111 DAG.getConstant(0, N0.getValueType()), Cond);
2112 if (N0.getOperand(1) == N1) {
2113 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002114 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002115 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002116 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002117 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2118 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002119 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002120 N1,
2121 DAG.getConstant(1, getShiftAmountTy()));
2122 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002123 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002124 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002125 }
2126 }
2127 }
2128
2129 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2130 N1.getOpcode() == ISD::XOR) {
2131 // Simplify X == (X+Z) --> Z == 0
2132 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002133 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002134 DAG.getConstant(0, N1.getValueType()), Cond);
2135 } else if (N1.getOperand(1) == N0) {
2136 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002137 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002138 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002139 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002140 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2141 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002142 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002143 DAG.getConstant(1, getShiftAmountTy()));
2144 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002145 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002146 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002147 }
2148 }
2149 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002150
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002151 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002152 // Note that where y is variable and is known to have at most
2153 // one bit set (for example, if it is z&1) we cannot do this;
2154 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002155 if (N0.getOpcode() == ISD::AND)
2156 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002157 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002158 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2159 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002160 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002161 }
2162 }
2163 if (N1.getOpcode() == ISD::AND)
2164 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002165 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002166 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2167 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002168 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002169 }
2170 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002171 }
2172
2173 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002174 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002175 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002176 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002177 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002178 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2180 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002181 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002182 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002183 break;
2184 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002186 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002187 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2188 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 Temp = DAG.getNOT(dl, N0, MVT::i1);
2190 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002191 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002192 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002193 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002194 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2195 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002196 Temp = DAG.getNOT(dl, N1, MVT::i1);
2197 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002198 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002199 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002200 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002201 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2202 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 Temp = DAG.getNOT(dl, N0, MVT::i1);
2204 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002205 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002206 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002207 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002208 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2209 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002210 Temp = DAG.getNOT(dl, N1, MVT::i1);
2211 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002212 break;
2213 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002214 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002215 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002216 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002217 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002218 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002219 }
2220 return N0;
2221 }
2222
2223 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002224 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002225}
2226
Evan Chengad4196b2008-05-12 19:56:52 +00002227/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2228/// node is a GlobalAddress + offset.
2229bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2230 int64_t &Offset) const {
2231 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002232 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2233 GA = GASD->getGlobal();
2234 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002235 return true;
2236 }
2237
2238 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002239 SDValue N1 = N->getOperand(0);
2240 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002241 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002242 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2243 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002244 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002245 return true;
2246 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002247 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002248 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2249 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002250 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002251 return true;
2252 }
2253 }
2254 }
2255 return false;
2256}
2257
2258
Dan Gohman475871a2008-07-27 21:46:04 +00002259SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002260PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2261 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002262 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002263}
2264
Chris Lattnereb8146b2006-02-04 02:13:02 +00002265//===----------------------------------------------------------------------===//
2266// Inline Assembler Implementation Methods
2267//===----------------------------------------------------------------------===//
2268
Chris Lattner4376fea2008-04-27 00:09:47 +00002269
Chris Lattnereb8146b2006-02-04 02:13:02 +00002270TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002271TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002272 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002273 if (Constraint.size() == 1) {
2274 switch (Constraint[0]) {
2275 default: break;
2276 case 'r': return C_RegisterClass;
2277 case 'm': // memory
2278 case 'o': // offsetable
2279 case 'V': // not offsetable
2280 return C_Memory;
2281 case 'i': // Simple Integer or Relocatable Constant
2282 case 'n': // Simple Integer
2283 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002284 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002285 case 'I': // Target registers.
2286 case 'J':
2287 case 'K':
2288 case 'L':
2289 case 'M':
2290 case 'N':
2291 case 'O':
2292 case 'P':
2293 return C_Other;
2294 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002295 }
Chris Lattner065421f2007-03-25 02:18:14 +00002296
2297 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2298 Constraint[Constraint.size()-1] == '}')
2299 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002300 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002301}
2302
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002303/// LowerXConstraint - try to replace an X constraint, which matches anything,
2304/// with another that has more specific requirements based on the type of the
2305/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002306const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002307 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002308 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002309 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002310 return "f"; // works for many targets
2311 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002312}
2313
Chris Lattner48884cd2007-08-25 00:47:38 +00002314/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2315/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002316void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002317 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002318 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002319 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002320 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002321 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002322 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002323 case 'X': // Allows any operand; labels (basic block) use this.
2324 if (Op.getOpcode() == ISD::BasicBlock) {
2325 Ops.push_back(Op);
2326 return;
2327 }
2328 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002329 case 'i': // Simple Integer or Relocatable Constant
2330 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002331 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002332 // These operands are interested in values of the form (GV+C), where C may
2333 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2334 // is possible and fine if either GV or C are missing.
2335 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2336 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2337
2338 // If we have "(add GV, C)", pull out GV/C
2339 if (Op.getOpcode() == ISD::ADD) {
2340 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2341 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2342 if (C == 0 || GA == 0) {
2343 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2344 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2345 }
2346 if (C == 0 || GA == 0)
2347 C = 0, GA = 0;
2348 }
2349
2350 // If we find a valid operand, map to the TargetXXX version so that the
2351 // value itself doesn't get selected.
2352 if (GA) { // Either &GV or &GV+C
2353 if (ConstraintLetter != 'n') {
2354 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002355 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002356 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2357 Op.getValueType(), Offs));
2358 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002359 }
2360 }
2361 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002362 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002363 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002364 // gcc prints these as sign extended. Sign extend value to 64 bits
2365 // now; without this it would get ZExt'd later in
2366 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2367 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002369 return;
2370 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002371 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002372 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002373 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002374 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002375}
2376
Chris Lattner4ccb0702006-01-26 20:37:03 +00002377std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002378getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002379 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002380 return std::vector<unsigned>();
2381}
2382
2383
2384std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002385getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002386 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002387 if (Constraint[0] != '{')
2388 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002389 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2390
2391 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002392 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002393
2394 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002395 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2396 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002397 E = RI->regclass_end(); RCI != E; ++RCI) {
2398 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002399
Dan Gohmanf451cb82010-02-10 16:03:48 +00002400 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002401 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2402 bool isLegal = false;
2403 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2404 I != E; ++I) {
2405 if (isTypeLegal(*I)) {
2406 isLegal = true;
2407 break;
2408 }
2409 }
2410
2411 if (!isLegal) continue;
2412
Chris Lattner1efa40f2006-02-22 00:56:39 +00002413 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2414 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002415 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002416 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002417 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002418 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002419
Chris Lattner1efa40f2006-02-22 00:56:39 +00002420 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002421}
Evan Cheng30b37b52006-03-13 23:18:16 +00002422
2423//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002424// Constraint Selection.
2425
Chris Lattner6bdcda32008-10-17 16:47:46 +00002426/// isMatchingInputConstraint - Return true of this is an input operand that is
2427/// a matching constraint like "4".
2428bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002429 assert(!ConstraintCode.empty() && "No known constraint!");
2430 return isdigit(ConstraintCode[0]);
2431}
2432
2433/// getMatchedOperand - If this is an input matching constraint, this method
2434/// returns the output operand it matches.
2435unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2436 assert(!ConstraintCode.empty() && "No known constraint!");
2437 return atoi(ConstraintCode.c_str());
2438}
2439
2440
Chris Lattner4376fea2008-04-27 00:09:47 +00002441/// getConstraintGenerality - Return an integer indicating how general CT
2442/// is.
2443static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2444 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002445 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002446 case TargetLowering::C_Other:
2447 case TargetLowering::C_Unknown:
2448 return 0;
2449 case TargetLowering::C_Register:
2450 return 1;
2451 case TargetLowering::C_RegisterClass:
2452 return 2;
2453 case TargetLowering::C_Memory:
2454 return 3;
2455 }
2456}
2457
2458/// ChooseConstraint - If there are multiple different constraints that we
2459/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002460/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002461/// Other -> immediates and magic values
2462/// Register -> one specific register
2463/// RegisterClass -> a group of regs
2464/// Memory -> memory
2465/// Ideally, we would pick the most specific constraint possible: if we have
2466/// something that fits into a register, we would pick it. The problem here
2467/// is that if we have something that could either be in a register or in
2468/// memory that use of the register could cause selection of *other*
2469/// operands to fail: they might only succeed if we pick memory. Because of
2470/// this the heuristic we use is:
2471///
2472/// 1) If there is an 'other' constraint, and if the operand is valid for
2473/// that constraint, use it. This makes us take advantage of 'i'
2474/// constraints when available.
2475/// 2) Otherwise, pick the most general constraint present. This prefers
2476/// 'm' over 'r', for example.
2477///
2478static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002479 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002480 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002481 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2482 unsigned BestIdx = 0;
2483 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2484 int BestGenerality = -1;
2485
2486 // Loop over the options, keeping track of the most general one.
2487 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2488 TargetLowering::ConstraintType CType =
2489 TLI.getConstraintType(OpInfo.Codes[i]);
2490
Chris Lattner5a096902008-04-27 00:37:18 +00002491 // If this is an 'other' constraint, see if the operand is valid for it.
2492 // For example, on X86 we might have an 'rI' constraint. If the operand
2493 // is an integer in the range [0..31] we want to use I (saving a load
2494 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002495 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002496 assert(OpInfo.Codes[i].size() == 1 &&
2497 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002498 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002499 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002500 ResultOps, *DAG);
2501 if (!ResultOps.empty()) {
2502 BestType = CType;
2503 BestIdx = i;
2504 break;
2505 }
2506 }
2507
Chris Lattner4376fea2008-04-27 00:09:47 +00002508 // This constraint letter is more general than the previous one, use it.
2509 int Generality = getConstraintGenerality(CType);
2510 if (Generality > BestGenerality) {
2511 BestType = CType;
2512 BestIdx = i;
2513 BestGenerality = Generality;
2514 }
2515 }
2516
2517 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2518 OpInfo.ConstraintType = BestType;
2519}
2520
2521/// ComputeConstraintToUse - Determines the constraint code and constraint
2522/// type to use for the specific AsmOperandInfo, setting
2523/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002524void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002525 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002526 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002527 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002528 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2529
2530 // Single-letter constraints ('r') are very common.
2531 if (OpInfo.Codes.size() == 1) {
2532 OpInfo.ConstraintCode = OpInfo.Codes[0];
2533 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2534 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002535 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002536 }
2537
2538 // 'X' matches anything.
2539 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2540 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002541 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002542 // the result, which is not what we want to look at; leave them alone.
2543 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002544 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2545 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002546 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002547 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002548
2549 // Otherwise, try to resolve it to something we know about by looking at
2550 // the actual operand type.
2551 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2552 OpInfo.ConstraintCode = Repl;
2553 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2554 }
2555 }
2556}
2557
2558//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002559// Loop Strength Reduction hooks
2560//===----------------------------------------------------------------------===//
2561
Chris Lattner1436bb62007-03-30 23:14:50 +00002562/// isLegalAddressingMode - Return true if the addressing mode represented
2563/// by AM is legal for this target, for a load/store of the specified type.
2564bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2565 const Type *Ty) const {
2566 // The default implementation of this implements a conservative RISCy, r+r and
2567 // r+i addr mode.
2568
2569 // Allows a sign-extended 16-bit immediate field.
2570 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2571 return false;
2572
2573 // No global is ever allowed as a base.
2574 if (AM.BaseGV)
2575 return false;
2576
2577 // Only support r+r,
2578 switch (AM.Scale) {
2579 case 0: // "r+i" or just "i", depending on HasBaseReg.
2580 break;
2581 case 1:
2582 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2583 return false;
2584 // Otherwise we have r+r or r+i.
2585 break;
2586 case 2:
2587 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2588 return false;
2589 // Allow 2*r as r+r.
2590 break;
2591 }
2592
2593 return true;
2594}
2595
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002596/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2597/// return a DAG expression to select that will generate the same value by
2598/// multiplying by a magic number. See:
2599/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002600SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2601 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002603 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002604
2605 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002606 // FIXME: We should be more aggressive here.
2607 if (!isTypeLegal(VT))
2608 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002609
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002610 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002611 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002612
2613 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002614 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002615 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002616 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002617 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002618 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002619 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002620 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002621 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002622 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002623 else
Dan Gohman475871a2008-07-27 21:46:04 +00002624 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002625 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002626 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002627 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002628 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002629 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002630 }
2631 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002632 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002633 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002634 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002635 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002636 }
2637 // Shift right algebraic if shift value is nonzero
2638 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002639 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002640 DAG.getConstant(magics.s, getShiftAmountTy()));
2641 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002642 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002643 }
2644 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002646 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002647 getShiftAmountTy()));
2648 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002649 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002650 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002651}
2652
2653/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2654/// return a DAG expression to select that will generate the same value by
2655/// multiplying by a magic number. See:
2656/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002657SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2658 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002659 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002660 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002661
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002662 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002663 // FIXME: We should be more aggressive here.
2664 if (!isTypeLegal(VT))
2665 return SDValue();
2666
2667 // FIXME: We should use a narrower constant when the upper
2668 // bits are known to be zero.
2669 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002670 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002671
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002672 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002673 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002674 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002675 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002676 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002677 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002678 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002679 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002680 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002681 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002682 else
Dan Gohman475871a2008-07-27 21:46:04 +00002683 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002684 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002685 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002686
2687 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002688 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2689 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002690 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002691 DAG.getConstant(magics.s, getShiftAmountTy()));
2692 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002693 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002694 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002695 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002696 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002697 DAG.getConstant(1, getShiftAmountTy()));
2698 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002699 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002700 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002701 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002702 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002703 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002704 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2705 }
2706}