blob: 4df4d77be773da4a4ed3952f9a80c989f99cd2d5 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000023#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000031using namespace llvm;
32
Rafael Espindola9a580232009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Evan Cheng56966222007-01-12 02:11:51 +000055/// InitLibcallNames - Set default libcall names.
56///
Evan Cheng79cca502007-01-12 22:51:10 +000057static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000178 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
179 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000181 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
182 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
183 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
184 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000185 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
186 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000187 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
188 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000189 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000190 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
191 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000192 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000193 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000194 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000195 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000196 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000197 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000198 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000199 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
200 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000201 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
202 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000204 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
205 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000206 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000207 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
208 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000209 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000210 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000211 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000212 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000213 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
214 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000215 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
216 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000217 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
218 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000219 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
220 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000221 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
222 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
223 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
224 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000225 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
226 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000227 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
228 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000229 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
230 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000231 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
232 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
233 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
234 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
235 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
236 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000237 Names[RTLIB::OEQ_F32] = "__eqsf2";
238 Names[RTLIB::OEQ_F64] = "__eqdf2";
239 Names[RTLIB::UNE_F32] = "__nesf2";
240 Names[RTLIB::UNE_F64] = "__nedf2";
241 Names[RTLIB::OGE_F32] = "__gesf2";
242 Names[RTLIB::OGE_F64] = "__gedf2";
243 Names[RTLIB::OLT_F32] = "__ltsf2";
244 Names[RTLIB::OLT_F64] = "__ltdf2";
245 Names[RTLIB::OLE_F32] = "__lesf2";
246 Names[RTLIB::OLE_F64] = "__ledf2";
247 Names[RTLIB::OGT_F32] = "__gtsf2";
248 Names[RTLIB::OGT_F64] = "__gtdf2";
249 Names[RTLIB::UO_F32] = "__unordsf2";
250 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000251 Names[RTLIB::O_F32] = "__unordsf2";
252 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000253 Names[RTLIB::MEMCPY] = "memcpy";
254 Names[RTLIB::MEMMOVE] = "memmove";
255 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000256 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000257}
258
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000259/// InitLibcallCallingConvs - Set default libcall CallingConvs.
260///
261static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
262 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
263 CCs[i] = CallingConv::C;
264 }
265}
266
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000267/// getFPEXT - Return the FPEXT_*_* value for the given types, or
268/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000269RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 if (OpVT == MVT::f32) {
271 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000272 return FPEXT_F32_F64;
273 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000274
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000275 return UNKNOWN_LIBCALL;
276}
277
278/// getFPROUND - Return the FPROUND_*_* value for the given types, or
279/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000280RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 if (RetVT == MVT::f32) {
282 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000283 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000285 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000287 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 } else if (RetVT == MVT::f64) {
289 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000290 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000292 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000293 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000294
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000295 return UNKNOWN_LIBCALL;
296}
297
298/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
299/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000300RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 if (OpVT == MVT::f32) {
302 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000303 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000305 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000307 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000309 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 } else if (OpVT == MVT::f64) {
313 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000316 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000318 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 } else if (OpVT == MVT::f80) {
320 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000321 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000323 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000325 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 } else if (OpVT == MVT::ppcf128) {
327 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000328 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000330 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000332 return FPTOSINT_PPCF128_I128;
333 }
334 return UNKNOWN_LIBCALL;
335}
336
337/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
338/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000339RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 if (OpVT == MVT::f32) {
341 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000342 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000344 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 } else if (OpVT == MVT::f64) {
352 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000353 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000355 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 } else if (OpVT == MVT::f80) {
359 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000362 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 } else if (OpVT == MVT::ppcf128) {
366 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000367 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000369 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOUINT_PPCF128_I128;
372 }
373 return UNKNOWN_LIBCALL;
374}
375
376/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
377/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000378RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 if (OpVT == MVT::i32) {
380 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000381 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000385 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 } else if (OpVT == MVT::i64) {
389 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000390 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000392 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 } else if (OpVT == MVT::i128) {
398 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000399 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000401 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000403 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000405 return SINTTOFP_I128_PPCF128;
406 }
407 return UNKNOWN_LIBCALL;
408}
409
410/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
411/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000412RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 if (OpVT == MVT::i32) {
414 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000415 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000419 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000421 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 } else if (OpVT == MVT::i64) {
423 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000424 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000426 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 } else if (OpVT == MVT::i128) {
432 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000433 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000435 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return UINTTOFP_I128_PPCF128;
440 }
441 return UNKNOWN_LIBCALL;
442}
443
Evan Chengd385fd62007-01-31 09:29:11 +0000444/// InitCmpLibcallCCs - Set default comparison libcall CC.
445///
446static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
447 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
448 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
449 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
450 CCs[RTLIB::UNE_F32] = ISD::SETNE;
451 CCs[RTLIB::UNE_F64] = ISD::SETNE;
452 CCs[RTLIB::OGE_F32] = ISD::SETGE;
453 CCs[RTLIB::OGE_F64] = ISD::SETGE;
454 CCs[RTLIB::OLT_F32] = ISD::SETLT;
455 CCs[RTLIB::OLT_F64] = ISD::SETLT;
456 CCs[RTLIB::OLE_F32] = ISD::SETLE;
457 CCs[RTLIB::OLE_F64] = ISD::SETLE;
458 CCs[RTLIB::OGT_F32] = ISD::SETGT;
459 CCs[RTLIB::OGT_F64] = ISD::SETGT;
460 CCs[RTLIB::UO_F32] = ISD::SETNE;
461 CCs[RTLIB::UO_F64] = ISD::SETNE;
462 CCs[RTLIB::O_F32] = ISD::SETEQ;
463 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000464}
465
Chris Lattnerf0144122009-07-28 03:13:23 +0000466/// NOTE: The constructor takes ownership of TLOF.
467TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
468 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000469 // All operations default to being supported.
470 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000471 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000472 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000473 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
474 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000475 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000476
Chris Lattner1a3048b2007-12-22 20:47:56 +0000477 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000479 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000480 for (unsigned IM = (unsigned)ISD::PRE_INC;
481 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
483 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000484 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000485
486 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
488 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000489 }
Evan Chengd2cde682008-03-10 19:38:10 +0000490
491 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000493
494 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000495 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000496 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
498 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
499 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000500
Dale Johannesen0bb41602008-09-22 21:57:32 +0000501 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FLOG , MVT::f64, Expand);
503 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
504 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
505 setOperationAction(ISD::FEXP , MVT::f64, Expand);
506 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
507 setOperationAction(ISD::FLOG , MVT::f32, Expand);
508 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
509 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
510 setOperationAction(ISD::FEXP , MVT::f32, Expand);
511 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000512
Chris Lattner41bab0b2008-01-15 21:58:08 +0000513 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000515
Owen Andersona69571c2006-05-03 01:29:57 +0000516 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000517 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000519 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000520 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000521 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000522 UseUnderscoreSetJmp = false;
523 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000524 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000525 IntDivIsCheap = false;
526 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000527 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000528 ExceptionPointerRegister = 0;
529 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000530 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000531 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000532 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000533 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000534 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000535 IfCvtDupBlockSizeLimit = 0;
536 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000537
538 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000539 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000540 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000541}
542
Chris Lattnerf0144122009-07-28 03:13:23 +0000543TargetLowering::~TargetLowering() {
544 delete &TLOF;
545}
Chris Lattnercba82f92005-01-16 07:28:11 +0000546
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000547/// canOpTrap - Returns true if the operation can trap for the value type.
548/// VT must be a legal type.
549bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
550 assert(isTypeLegal(VT));
551 switch (Op) {
552 default:
553 return false;
554 case ISD::FDIV:
555 case ISD::FREM:
556 case ISD::SDIV:
557 case ISD::UDIV:
558 case ISD::SREM:
559 case ISD::UREM:
560 return true;
561 }
562}
563
564
Owen Anderson23b9b192009-08-12 00:36:31 +0000565static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
566 unsigned &NumIntermediates,
567 EVT &RegisterVT,
568 TargetLowering* TLI) {
569 // Figure out the right, legal destination reg to copy into.
570 unsigned NumElts = VT.getVectorNumElements();
571 MVT EltTy = VT.getVectorElementType();
572
573 unsigned NumVectorRegs = 1;
574
575 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
576 // could break down into LHS/RHS like LegalizeDAG does.
577 if (!isPowerOf2_32(NumElts)) {
578 NumVectorRegs = NumElts;
579 NumElts = 1;
580 }
581
582 // Divide the input until we get to a supported size. This will always
583 // end with a scalar if the target doesn't support vectors.
584 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
585 NumElts >>= 1;
586 NumVectorRegs <<= 1;
587 }
588
589 NumIntermediates = NumVectorRegs;
590
591 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
592 if (!TLI->isTypeLegal(NewVT))
593 NewVT = EltTy;
594 IntermediateVT = NewVT;
595
596 EVT DestVT = TLI->getRegisterType(NewVT);
597 RegisterVT = DestVT;
598 if (EVT(DestVT).bitsLT(NewVT)) {
599 // Value is expanded, e.g. i64 -> i16.
600 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
601 } else {
602 // Otherwise, promotion or legal types use the same number of registers as
603 // the vector decimated to the appropriate level.
604 return NumVectorRegs;
605 }
606
607 return 1;
608}
609
Chris Lattner310968c2005-01-07 07:44:53 +0000610/// computeRegisterProperties - Once all of the register classes are added,
611/// this allows us to compute derived properties we expose.
612void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000614 "Too many value types for ValueTypeActions to hold!");
615
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000616 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000618 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000620 }
621 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000623
Chris Lattner310968c2005-01-07 07:44:53 +0000624 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000626 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000628
629 // Every integer value type larger than this largest register takes twice as
630 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000631 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000632 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
633 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000634 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000635 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
637 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000638 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000639 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000640
641 // Inspect all of the ValueType's smaller than the largest integer
642 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000643 unsigned LegalIntReg = LargestIntReg;
644 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 IntReg >= (unsigned)MVT::i1; --IntReg) {
646 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000647 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000648 LegalIntReg = IntReg;
649 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000650 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000652 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000653 }
654 }
655
Dale Johannesen161e8972007-10-05 20:04:43 +0000656 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 if (!isTypeLegal(MVT::ppcf128)) {
658 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
659 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
660 TransformToType[MVT::ppcf128] = MVT::f64;
661 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000662 }
663
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000664 // Decide how to handle f64. If the target does not have native f64 support,
665 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 if (!isTypeLegal(MVT::f64)) {
667 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
668 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
669 TransformToType[MVT::f64] = MVT::i64;
670 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000671 }
672
673 // Decide how to handle f32. If the target does not have native support for
674 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 if (!isTypeLegal(MVT::f32)) {
676 if (isTypeLegal(MVT::f64)) {
677 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
678 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
679 TransformToType[MVT::f32] = MVT::f64;
680 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000681 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
683 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
684 TransformToType[MVT::f32] = MVT::i32;
685 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000686 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000687 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000688
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000689 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
691 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000692 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000693 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000694 MVT IntermediateVT;
695 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000696 unsigned NumIntermediates;
697 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000698 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
699 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000700 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000701
702 // Determine if there is a legal wider type.
703 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000704 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000705 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
707 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000708 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000709 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000710 TransformToType[i] = SVT;
711 ValueTypeActions.setTypeAction(VT, Promote);
712 IsLegalWiderType = true;
713 break;
714 }
715 }
716 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000717 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000718 if (NVT == VT) {
719 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000721 ValueTypeActions.setTypeAction(VT, Expand);
722 } else {
723 TransformToType[i] = NVT;
724 ValueTypeActions.setTypeAction(VT, Promote);
725 }
726 }
Dan Gohman7f321562007-06-25 16:23:39 +0000727 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000728 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000729}
Chris Lattnercba82f92005-01-16 07:28:11 +0000730
Evan Cheng72261582005-12-20 06:22:03 +0000731const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
732 return NULL;
733}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000734
Scott Michel5b8f82e2008-03-10 15:42:14 +0000735
Owen Anderson825b72b2009-08-11 20:47:22 +0000736MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000737 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000738}
739
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000740MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
741 return MVT::i32; // return the default value
742}
743
Dan Gohman7f321562007-06-25 16:23:39 +0000744/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000745/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
746/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
747/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000748///
Dan Gohman7f321562007-06-25 16:23:39 +0000749/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000750/// register. It also returns the VT and quantity of the intermediate values
751/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000752///
Owen Anderson23b9b192009-08-12 00:36:31 +0000753unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000754 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000755 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000756 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000757 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000758 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000759 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000760
761 unsigned NumVectorRegs = 1;
762
Nate Begemand73ab882007-11-27 19:28:48 +0000763 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
764 // could break down into LHS/RHS like LegalizeDAG does.
765 if (!isPowerOf2_32(NumElts)) {
766 NumVectorRegs = NumElts;
767 NumElts = 1;
768 }
769
Chris Lattnerdc879292006-03-31 00:28:56 +0000770 // Divide the input until we get to a supported size. This will always
771 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000772 while (NumElts > 1 && !isTypeLegal(
773 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000774 NumElts >>= 1;
775 NumVectorRegs <<= 1;
776 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000777
778 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000779
Owen Anderson23b9b192009-08-12 00:36:31 +0000780 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000781 if (!isTypeLegal(NewVT))
782 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000783 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000784
Owen Anderson23b9b192009-08-12 00:36:31 +0000785 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000786 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000787 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000788 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000789 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000790 } else {
791 // Otherwise, promotion or legal types use the same number of registers as
792 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000793 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000794 }
795
Evan Chenge9b3da12006-05-17 18:10:06 +0000796 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000797}
798
Evan Cheng3ae05432008-01-24 00:22:01 +0000799/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000800/// function arguments in the caller parameter area. This is the actual
801/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000802unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000803 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000804}
805
Chris Lattner071c62f2010-01-25 23:26:13 +0000806/// getJumpTableEncoding - Return the entry encoding for a jump table in the
807/// current function. The returned value is a member of the
808/// MachineJumpTableInfo::JTEntryKind enum.
809unsigned TargetLowering::getJumpTableEncoding() const {
810 // In non-pic modes, just use the address of a block.
811 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
812 return MachineJumpTableInfo::EK_BlockAddress;
813
814 // In PIC mode, if the target supports a GPRel32 directive, use it.
815 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
816 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
817
818 // Otherwise, use a label difference.
819 return MachineJumpTableInfo::EK_LabelDifference32;
820}
821
Dan Gohman475871a2008-07-27 21:46:04 +0000822SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
823 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000824 // If our PIC model is GP relative, use the global offset table as the base.
825 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000826 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000827 return Table;
828}
829
Chris Lattner13e97a22010-01-26 05:30:30 +0000830/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
831/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
832/// MCExpr.
833const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000834TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
835 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000836 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000837 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000838}
839
Dan Gohman6520e202008-10-18 02:06:02 +0000840bool
841TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
842 // Assume that everything is safe in static mode.
843 if (getTargetMachine().getRelocationModel() == Reloc::Static)
844 return true;
845
846 // In dynamic-no-pic mode, assume that known defined values are safe.
847 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
848 GA &&
849 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000850 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000851 return true;
852
853 // Otherwise assume nothing is safe.
854 return false;
855}
856
Chris Lattnereb8146b2006-02-04 02:13:02 +0000857//===----------------------------------------------------------------------===//
858// Optimization Methods
859//===----------------------------------------------------------------------===//
860
Nate Begeman368e18d2006-02-16 21:11:51 +0000861/// ShrinkDemandedConstant - Check to see if the specified operand of the
862/// specified instruction is a constant integer. If so, check to see if there
863/// are any bits set in the constant that are not demanded. If so, shrink the
864/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000865bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000866 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000867 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000868
Chris Lattnerec665152006-02-26 23:36:02 +0000869 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000870 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000871 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000872 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000873 case ISD::AND:
874 case ISD::OR: {
875 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
876 if (!C) return false;
877
878 if (Op.getOpcode() == ISD::XOR &&
879 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
880 return false;
881
882 // if we can expand it to have all bits set, do it
883 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000884 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000885 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
886 DAG.getConstant(Demanded &
887 C->getAPIntValue(),
888 VT));
889 return CombineTo(Op, New);
890 }
891
Nate Begemande996292006-02-03 22:24:05 +0000892 break;
893 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000894 }
895
Nate Begemande996292006-02-03 22:24:05 +0000896 return false;
897}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000898
Dan Gohman97121ba2009-04-08 00:15:30 +0000899/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
900/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
901/// cast, but it could be generalized for targets with other types of
902/// implicit widening casts.
903bool
904TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
905 unsigned BitWidth,
906 const APInt &Demanded,
907 DebugLoc dl) {
908 assert(Op.getNumOperands() == 2 &&
909 "ShrinkDemandedOp only supports binary operators!");
910 assert(Op.getNode()->getNumValues() == 1 &&
911 "ShrinkDemandedOp only supports nodes with one result!");
912
913 // Don't do this if the node has another user, which may require the
914 // full value.
915 if (!Op.getNode()->hasOneUse())
916 return false;
917
918 // Search for the smallest integer type with free casts to and from
919 // Op's type. For expedience, just check power-of-2 integer types.
920 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
921 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
922 if (!isPowerOf2_32(SmallVTBits))
923 SmallVTBits = NextPowerOf2(SmallVTBits);
924 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000925 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000926 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
927 TLI.isZExtFree(SmallVT, Op.getValueType())) {
928 // We found a type with free casts.
929 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
930 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
931 Op.getNode()->getOperand(0)),
932 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
933 Op.getNode()->getOperand(1)));
934 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
935 return CombineTo(Op, Z);
936 }
937 }
938 return false;
939}
940
Nate Begeman368e18d2006-02-16 21:11:51 +0000941/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
942/// DemandedMask bits of the result of Op are ever used downstream. If we can
943/// use this information to simplify Op, create a new simplified DAG node and
944/// return true, returning the original and new nodes in Old and New. Otherwise,
945/// analyze the expression and return a mask of KnownOne and KnownZero bits for
946/// the expression (used to simplify the caller). The KnownZero/One bits may
947/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000948bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000949 const APInt &DemandedMask,
950 APInt &KnownZero,
951 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000952 TargetLoweringOpt &TLO,
953 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000954 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000955 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000956 "Mask size mismatches value type size!");
957 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000958 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000959
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000960 // Don't know anything.
961 KnownZero = KnownOne = APInt(BitWidth, 0);
962
Nate Begeman368e18d2006-02-16 21:11:51 +0000963 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000964 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000965 if (Depth != 0) {
966 // If not at the root, Just compute the KnownZero/KnownOne bits to
967 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000968 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000969 return false;
970 }
971 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000972 // just set the NewMask to all bits.
973 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000974 } else if (DemandedMask == 0) {
975 // Not demanding any bits from Op.
976 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000977 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000978 return false;
979 } else if (Depth == 6) { // Limit search depth.
980 return false;
981 }
982
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000983 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000984 switch (Op.getOpcode()) {
985 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000986 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000987 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
988 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000989 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000990 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000991 // If the RHS is a constant, check to see if the LHS would be zero without
992 // using the bits from the RHS. Below, we use knowledge about the RHS to
993 // simplify the LHS, here we're using information from the LHS to simplify
994 // the RHS.
995 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 APInt LHSZero, LHSOne;
997 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000998 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000999 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001000 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001001 return TLO.CombineTo(Op, Op.getOperand(0));
1002 // If any of the set bits in the RHS are known zero on the LHS, shrink
1003 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001004 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001005 return true;
1006 }
1007
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001008 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001009 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001010 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001011 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001012 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001013 KnownZero2, KnownOne2, TLO, Depth+1))
1014 return true;
1015 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1016
1017 // If all of the demanded bits are known one on one side, return the other.
1018 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001019 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001021 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001022 return TLO.CombineTo(Op, Op.getOperand(1));
1023 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001024 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1026 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001027 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001028 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001029 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001030 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001031 return true;
1032
Nate Begeman368e18d2006-02-16 21:11:51 +00001033 // Output known-1 bits are only known if set in both the LHS & RHS.
1034 KnownOne &= KnownOne2;
1035 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1036 KnownZero |= KnownZero2;
1037 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001038 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001039 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001040 KnownOne, TLO, Depth+1))
1041 return true;
1042 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001044 KnownZero2, KnownOne2, TLO, Depth+1))
1045 return true;
1046 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1047
1048 // If all of the demanded bits are known zero on one side, return the other.
1049 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001050 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001051 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001052 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001053 return TLO.CombineTo(Op, Op.getOperand(1));
1054 // If all of the potentially set bits on one side are known to be set on
1055 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001056 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001057 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001058 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001059 return TLO.CombineTo(Op, Op.getOperand(1));
1060 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001061 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001062 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001063 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001064 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001065 return true;
1066
Nate Begeman368e18d2006-02-16 21:11:51 +00001067 // Output known-0 bits are only known if clear in both the LHS & RHS.
1068 KnownZero &= KnownZero2;
1069 // Output known-1 are known to be set if set in either the LHS | RHS.
1070 KnownOne |= KnownOne2;
1071 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001072 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001073 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001074 KnownOne, TLO, Depth+1))
1075 return true;
1076 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001077 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001078 KnownOne2, TLO, Depth+1))
1079 return true;
1080 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1081
1082 // If all of the demanded bits are known zero on one side, return the other.
1083 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001084 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001085 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001086 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001087 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001088 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001089 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001090 return true;
1091
Chris Lattner3687c1a2006-11-27 21:50:02 +00001092 // If all of the unknown bits are known to be zero on one side or the other
1093 // (but not both) turn this into an *inclusive* or.
1094 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001095 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001096 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001097 Op.getOperand(0),
1098 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001099
1100 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1101 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1102 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1103 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1104
Nate Begeman368e18d2006-02-16 21:11:51 +00001105 // If all of the demanded bits on one side are known, and all of the set
1106 // bits on that side are also known to be set on the other side, turn this
1107 // into an AND, as we know the bits will be cleared.
1108 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001109 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001110 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001111 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001113 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1114 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001115 }
1116 }
1117
1118 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001119 // for XOR, we prefer to force bits to 1 if they will make a -1.
1120 // if we can't force bits, try to shrink constant
1121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1122 APInt Expanded = C->getAPIntValue() | (~NewMask);
1123 // if we can expand it to have all bits set, do it
1124 if (Expanded.isAllOnesValue()) {
1125 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001126 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001127 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001128 TLO.DAG.getConstant(Expanded, VT));
1129 return TLO.CombineTo(Op, New);
1130 }
1131 // if it already has all the bits set, nothing to change
1132 // but don't shrink either!
1133 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1134 return true;
1135 }
1136 }
1137
Nate Begeman368e18d2006-02-16 21:11:51 +00001138 KnownZero = KnownZeroOut;
1139 KnownOne = KnownOneOut;
1140 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001141 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001142 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001143 KnownOne, TLO, Depth+1))
1144 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001145 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001146 KnownOne2, TLO, Depth+1))
1147 return true;
1148 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1149 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1150
1151 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001152 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001153 return true;
1154
1155 // Only known if known in both the LHS and RHS.
1156 KnownOne &= KnownOne2;
1157 KnownZero &= KnownZero2;
1158 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001159 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001160 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001161 KnownOne, TLO, Depth+1))
1162 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001163 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001164 KnownOne2, TLO, Depth+1))
1165 return true;
1166 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1167 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1168
1169 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001170 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001171 return true;
1172
1173 // Only known if known in both the LHS and RHS.
1174 KnownOne &= KnownOne2;
1175 KnownZero &= KnownZero2;
1176 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001177 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001178 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001179 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001181
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001182 // If the shift count is an invalid immediate, don't do anything.
1183 if (ShAmt >= BitWidth)
1184 break;
1185
Chris Lattner895c4ab2007-04-17 21:14:16 +00001186 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1187 // single shift. We can do this if the bottom bits (which are shifted
1188 // out) are never demanded.
1189 if (InOp.getOpcode() == ISD::SRL &&
1190 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001191 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001192 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001193 unsigned Opc = ISD::SHL;
1194 int Diff = ShAmt-C1;
1195 if (Diff < 0) {
1196 Diff = -Diff;
1197 Opc = ISD::SRL;
1198 }
1199
Dan Gohman475871a2008-07-27 21:46:04 +00001200 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001201 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001202 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001203 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001204 InOp.getOperand(0), NewSA));
1205 }
1206 }
1207
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001208 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001209 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001210 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001211 KnownZero <<= SA->getZExtValue();
1212 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001213 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001214 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001215 }
1216 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001217 case ISD::SRL:
1218 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001219 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001220 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001222 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001223
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001224 // If the shift count is an invalid immediate, don't do anything.
1225 if (ShAmt >= BitWidth)
1226 break;
1227
Chris Lattner895c4ab2007-04-17 21:14:16 +00001228 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1229 // single shift. We can do this if the top bits (which are shifted out)
1230 // are never demanded.
1231 if (InOp.getOpcode() == ISD::SHL &&
1232 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001233 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001234 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001235 unsigned Opc = ISD::SRL;
1236 int Diff = ShAmt-C1;
1237 if (Diff < 0) {
1238 Diff = -Diff;
1239 Opc = ISD::SHL;
1240 }
1241
Dan Gohman475871a2008-07-27 21:46:04 +00001242 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001243 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001244 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001245 InOp.getOperand(0), NewSA));
1246 }
1247 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001248
1249 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001250 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001251 KnownZero, KnownOne, TLO, Depth+1))
1252 return true;
1253 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001254 KnownZero = KnownZero.lshr(ShAmt);
1255 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001256
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001257 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001258 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001259 }
1260 break;
1261 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001262 // If this is an arithmetic shift right and only the low-bit is set, we can
1263 // always convert this into a logical shr, even if the shift amount is
1264 // variable. The low bit of the shift cannot be an input sign bit unless
1265 // the shift amount is >= the size of the datatype, which is undefined.
1266 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001267 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001268 Op.getOperand(0), Op.getOperand(1)));
1269
Nate Begeman368e18d2006-02-16 21:11:51 +00001270 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001271 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001272 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001273
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001274 // If the shift count is an invalid immediate, don't do anything.
1275 if (ShAmt >= BitWidth)
1276 break;
1277
1278 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001279
1280 // If any of the demanded bits are produced by the sign extension, we also
1281 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001282 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1283 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001284 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001285
1286 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001287 KnownZero, KnownOne, TLO, Depth+1))
1288 return true;
1289 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001290 KnownZero = KnownZero.lshr(ShAmt);
1291 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001292
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001293 // Handle the sign bit, adjusted to where it is now in the mask.
1294 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001295
1296 // If the input sign bit is known to be zero, or if none of the top bits
1297 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001298 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001299 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1300 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001301 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001302 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001303 KnownOne |= HighBits;
1304 }
1305 }
1306 break;
1307 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001308 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001309
Chris Lattnerec665152006-02-26 23:36:02 +00001310 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001311 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001312 APInt NewBits =
1313 APInt::getHighBitsSet(BitWidth,
1314 BitWidth - EVT.getScalarType().getSizeInBits()) &
1315 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001316
Chris Lattnerec665152006-02-26 23:36:02 +00001317 // If none of the extended bits are demanded, eliminate the sextinreg.
1318 if (NewBits == 0)
1319 return TLO.CombineTo(Op, Op.getOperand(0));
1320
Dan Gohmand1996362010-01-09 02:13:55 +00001321 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001322 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001323 APInt InputDemandedBits =
1324 APInt::getLowBitsSet(BitWidth,
1325 EVT.getScalarType().getSizeInBits()) &
1326 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001327
Chris Lattnerec665152006-02-26 23:36:02 +00001328 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001329 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001330 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001331
1332 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1333 KnownZero, KnownOne, TLO, Depth+1))
1334 return true;
1335 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1336
1337 // If the sign bit of the input is known set or clear, then we know the
1338 // top bits of the result.
1339
Chris Lattnerec665152006-02-26 23:36:02 +00001340 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001341 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001342 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001343 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001344
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001345 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001346 KnownOne |= NewBits;
1347 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001348 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001349 KnownZero &= ~NewBits;
1350 KnownOne &= ~NewBits;
1351 }
1352 break;
1353 }
Chris Lattnerec665152006-02-26 23:36:02 +00001354 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001355 unsigned OperandBitWidth =
1356 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001357 APInt InMask = NewMask;
1358 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001359
1360 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001361 APInt NewBits =
1362 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1363 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001364 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001365 Op.getValueType(),
1366 Op.getOperand(0)));
1367
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001368 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001369 KnownZero, KnownOne, TLO, Depth+1))
1370 return true;
1371 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001372 KnownZero.zext(BitWidth);
1373 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001374 KnownZero |= NewBits;
1375 break;
1376 }
1377 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001378 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001379 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001380 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001381 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001382 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001383
1384 // If none of the top bits are demanded, convert this into an any_extend.
1385 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001386 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1387 Op.getValueType(),
1388 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001389
1390 // Since some of the sign extended bits are demanded, we know that the sign
1391 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001392 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001393 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001394 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001395
1396 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1397 KnownOne, TLO, Depth+1))
1398 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001399 KnownZero.zext(BitWidth);
1400 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001401
1402 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001403 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001404 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001405 Op.getValueType(),
1406 Op.getOperand(0)));
1407
1408 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001409 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001410 KnownOne |= NewBits;
1411 KnownZero &= ~NewBits;
1412 } else { // Otherwise, top bits aren't known.
1413 KnownOne &= ~NewBits;
1414 KnownZero &= ~NewBits;
1415 }
1416 break;
1417 }
1418 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001419 unsigned OperandBitWidth =
1420 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001421 APInt InMask = NewMask;
1422 InMask.trunc(OperandBitWidth);
1423 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001424 KnownZero, KnownOne, TLO, Depth+1))
1425 return true;
1426 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001427 KnownZero.zext(BitWidth);
1428 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001429 break;
1430 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001431 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001432 // Simplify the input, using demanded bit information, and compute the known
1433 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001434 unsigned OperandBitWidth =
1435 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001436 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001437 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001438 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001439 KnownZero, KnownOne, TLO, Depth+1))
1440 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001441 KnownZero.trunc(BitWidth);
1442 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001443
1444 // If the input is only used by this truncate, see if we can shrink it based
1445 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001446 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001447 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001448 switch (In.getOpcode()) {
1449 default: break;
1450 case ISD::SRL:
1451 // Shrink SRL by a constant if none of the high bits shifted in are
1452 // demanded.
1453 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman042919c2010-03-01 17:59:21 +00001454 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1455 OperandBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001456 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001457 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001458
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001459 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001460 // None of the shifted in bits are needed. Add a truncate of the
1461 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001462 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001463 Op.getValueType(),
1464 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001465 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1466 Op.getValueType(),
1467 NewTrunc,
1468 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001469 }
1470 }
1471 break;
1472 }
1473 }
1474
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001475 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001476 break;
1477 }
Chris Lattnerec665152006-02-26 23:36:02 +00001478 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001479 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001480 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001481 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001482 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001483 KnownZero, KnownOne, TLO, Depth+1))
1484 return true;
1485 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001486 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001487 break;
1488 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001489 case ISD::BIT_CONVERT:
1490#if 0
1491 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1492 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001493 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1495 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001496 // Only do this xform if FGETSIGN is valid or if before legalize.
1497 if (!TLO.AfterLegalize ||
1498 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1499 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1500 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001501 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001502 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001503 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001504 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001505 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1506 Sign, ShAmt));
1507 }
1508 }
1509#endif
1510 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001511 case ISD::ADD:
1512 case ISD::MUL:
1513 case ISD::SUB: {
1514 // Add, Sub, and Mul don't demand any bits in positions beyond that
1515 // of the highest bit demanded of them.
1516 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1517 BitWidth - NewMask.countLeadingZeros());
1518 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1519 KnownOne2, TLO, Depth+1))
1520 return true;
1521 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1522 KnownOne2, TLO, Depth+1))
1523 return true;
1524 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001525 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001526 return true;
1527 }
1528 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001529 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001530 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001531 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001532 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001533 }
Chris Lattnerec665152006-02-26 23:36:02 +00001534
1535 // If we know the value of all of the demanded bits, return this as a
1536 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001537 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001538 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1539
Nate Begeman368e18d2006-02-16 21:11:51 +00001540 return false;
1541}
1542
Nate Begeman368e18d2006-02-16 21:11:51 +00001543/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1544/// in Mask are known to be either zero or one and return them in the
1545/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001546void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001547 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001548 APInt &KnownZero,
1549 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001550 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001551 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001552 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1553 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1554 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1555 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001556 "Should use MaskedValueIsZero if you don't know whether Op"
1557 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001558 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001559}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001560
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001561/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1562/// targets that want to expose additional information about sign bits to the
1563/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001564unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001565 unsigned Depth) const {
1566 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1567 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1568 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1569 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1570 "Should use ComputeNumSignBits if you don't know whether Op"
1571 " is a target node!");
1572 return 1;
1573}
1574
Dan Gohman97d11632009-02-15 23:59:32 +00001575/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1576/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1577/// determine which bit is set.
1578///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001579static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001580 // A left-shift of a constant one will have exactly one bit set, because
1581 // shifting the bit off the end is undefined.
1582 if (Val.getOpcode() == ISD::SHL)
1583 if (ConstantSDNode *C =
1584 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1585 if (C->getAPIntValue() == 1)
1586 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001587
Dan Gohman97d11632009-02-15 23:59:32 +00001588 // Similarly, a right-shift of a constant sign-bit will have exactly
1589 // one bit set.
1590 if (Val.getOpcode() == ISD::SRL)
1591 if (ConstantSDNode *C =
1592 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1593 if (C->getAPIntValue().isSignBit())
1594 return true;
1595
1596 // More could be done here, though the above checks are enough
1597 // to handle some common cases.
1598
1599 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001600 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001601 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001602 APInt Mask = APInt::getAllOnesValue(BitWidth);
1603 APInt KnownZero, KnownOne;
1604 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001605 return (KnownZero.countPopulation() == BitWidth - 1) &&
1606 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001607}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001608
Evan Chengfa1eb272007-02-08 22:13:59 +00001609/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001610/// and cc. If it is unable to simplify it, return a null SDValue.
1611SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001612TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001613 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001614 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001615 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001616 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001617
1618 // These setcc operations always fold.
1619 switch (Cond) {
1620 default: break;
1621 case ISD::SETFALSE:
1622 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1623 case ISD::SETTRUE:
1624 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1625 }
1626
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001627 if (isa<ConstantSDNode>(N0.getNode())) {
1628 // Ensure that the constant occurs on the RHS, and fold constant
1629 // comparisons.
1630 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1631 }
1632
Gabor Greifba36cb52008-08-28 21:40:38 +00001633 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001634 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001635
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001636 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1637 // equality comparison, then we're just comparing whether X itself is
1638 // zero.
1639 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1640 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1641 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001642 const APInt &ShAmt
1643 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001644 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1645 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1646 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1647 // (srl (ctlz x), 5) == 0 -> X != 0
1648 // (srl (ctlz x), 5) != 1 -> X != 0
1649 Cond = ISD::SETNE;
1650 } else {
1651 // (srl (ctlz x), 5) != 0 -> X == 0
1652 // (srl (ctlz x), 5) == 1 -> X == 0
1653 Cond = ISD::SETEQ;
1654 }
1655 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1656 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1657 Zero, Cond);
1658 }
1659 }
1660
1661 // If the LHS is '(and load, const)', the RHS is 0,
1662 // the test is for equality or unsigned, and all 1 bits of the const are
1663 // in the same partial word, see if we can shorten the load.
1664 if (DCI.isBeforeLegalize() &&
1665 N0.getOpcode() == ISD::AND && C1 == 0 &&
1666 N0.getNode()->hasOneUse() &&
1667 isa<LoadSDNode>(N0.getOperand(0)) &&
1668 N0.getOperand(0).getNode()->hasOneUse() &&
1669 isa<ConstantSDNode>(N0.getOperand(1))) {
1670 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001671 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001672 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001673 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001674 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001675 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001676 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1677 // 8 bits, but have to be careful...
1678 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1679 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001680 const APInt &Mask =
1681 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001682 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001683 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001684 for (unsigned offset=0; offset<origWidth/width; offset++) {
1685 if ((newMask & Mask) == Mask) {
1686 if (!TD->isLittleEndian())
1687 bestOffset = (origWidth/width - offset - 1) * (width/8);
1688 else
1689 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001690 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001691 bestWidth = width;
1692 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001693 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001694 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001695 }
1696 }
1697 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001698 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001699 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001700 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001701 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001702 SDValue Ptr = Lod->getBasePtr();
1703 if (bestOffset != 0)
1704 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1705 DAG.getConstant(bestOffset, PtrType));
1706 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1707 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1708 Lod->getSrcValue(),
1709 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001710 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001711 return DAG.getSetCC(dl, VT,
1712 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001713 DAG.getConstant(bestMask.trunc(bestWidth),
1714 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001715 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001716 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001717 }
1718 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001719
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001720 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1721 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1722 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1723
1724 // If the comparison constant has bits in the upper part, the
1725 // zero-extended value could never match.
1726 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1727 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001728 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001729 case ISD::SETUGT:
1730 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001731 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001732 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001733 case ISD::SETULE:
1734 case ISD::SETNE: return DAG.getConstant(1, VT);
1735 case ISD::SETGT:
1736 case ISD::SETGE:
1737 // True if the sign bit of C1 is set.
1738 return DAG.getConstant(C1.isNegative(), VT);
1739 case ISD::SETLT:
1740 case ISD::SETLE:
1741 // True if the sign bit of C1 isn't set.
1742 return DAG.getConstant(C1.isNonNegative(), VT);
1743 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001744 break;
1745 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001746 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001747
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001748 // Otherwise, we can perform the comparison with the low bits.
1749 switch (Cond) {
1750 case ISD::SETEQ:
1751 case ISD::SETNE:
1752 case ISD::SETUGT:
1753 case ISD::SETUGE:
1754 case ISD::SETULT:
1755 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001757 if (DCI.isBeforeLegalizeOps() ||
1758 (isOperationLegal(ISD::SETCC, newVT) &&
1759 getCondCodeAction(Cond, newVT)==Legal))
1760 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1761 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1762 Cond);
1763 break;
1764 }
1765 default:
1766 break; // todo, be more careful with signed comparisons
1767 }
1768 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001769 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001770 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001771 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001772 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001773 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1774
1775 // If the extended part has any inconsistent bits, it cannot ever
1776 // compare equal. In other words, they have to be all ones or all
1777 // zeros.
1778 APInt ExtBits =
1779 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1780 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1781 return DAG.getConstant(Cond == ISD::SETNE, VT);
1782
1783 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001784 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001785 if (Op0Ty == ExtSrcTy) {
1786 ZextOp = N0.getOperand(0);
1787 } else {
1788 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1789 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1790 DAG.getConstant(Imm, Op0Ty));
1791 }
1792 if (!DCI.isCalledByLegalizer())
1793 DCI.AddToWorklist(ZextOp.getNode());
1794 // Otherwise, make this a use of a zext.
1795 return DAG.getSetCC(dl, VT, ZextOp,
1796 DAG.getConstant(C1 & APInt::getLowBitsSet(
1797 ExtDstTyBits,
1798 ExtSrcTyBits),
1799 ExtDstTy),
1800 Cond);
1801 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1802 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001803 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001804 if (N0.getOpcode() == ISD::SETCC &&
1805 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001806 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001807 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001808 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001809 // Invert the condition.
1810 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1811 CC = ISD::getSetCCInverse(CC,
1812 N0.getOperand(0).getValueType().isInteger());
1813 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001814 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001815
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001816 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001817 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001818 N0.getOperand(0).getOpcode() == ISD::XOR &&
1819 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1820 isa<ConstantSDNode>(N0.getOperand(1)) &&
1821 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1822 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1823 // can only do this if the top bits are known zero.
1824 unsigned BitWidth = N0.getValueSizeInBits();
1825 if (DAG.MaskedValueIsZero(N0,
1826 APInt::getHighBitsSet(BitWidth,
1827 BitWidth-1))) {
1828 // Okay, get the un-inverted input value.
1829 SDValue Val;
1830 if (N0.getOpcode() == ISD::XOR)
1831 Val = N0.getOperand(0);
1832 else {
1833 assert(N0.getOpcode() == ISD::AND &&
1834 N0.getOperand(0).getOpcode() == ISD::XOR);
1835 // ((X^1)&1)^1 -> X & 1
1836 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1837 N0.getOperand(0).getOperand(0),
1838 N0.getOperand(1));
1839 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001840
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001841 return DAG.getSetCC(dl, VT, Val, N1,
1842 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1843 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001844 } else if (N1C->getAPIntValue() == 1 &&
1845 (VT == MVT::i1 ||
1846 getBooleanContents() == ZeroOrOneBooleanContent)) {
1847 SDValue Op0 = N0;
1848 if (Op0.getOpcode() == ISD::TRUNCATE)
1849 Op0 = Op0.getOperand(0);
1850
1851 if ((Op0.getOpcode() == ISD::XOR) &&
1852 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1853 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1854 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1855 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1856 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1857 Cond);
1858 } else if (Op0.getOpcode() == ISD::AND &&
1859 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1860 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1861 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
1862 if (Op0.getValueType() != VT)
1863 Op0 = DAG.getNode(ISD::AND, dl, VT,
1864 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1865 DAG.getConstant(1, VT));
1866 return DAG.getSetCC(dl, VT, Op0,
1867 DAG.getConstant(0, Op0.getValueType()),
1868 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1869 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001870 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001871 }
1872
1873 APInt MinVal, MaxVal;
1874 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1875 if (ISD::isSignedIntSetCC(Cond)) {
1876 MinVal = APInt::getSignedMinValue(OperandBitSize);
1877 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1878 } else {
1879 MinVal = APInt::getMinValue(OperandBitSize);
1880 MaxVal = APInt::getMaxValue(OperandBitSize);
1881 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001882
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001883 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1884 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1885 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1886 // X >= C0 --> X > (C0-1)
1887 return DAG.getSetCC(dl, VT, N0,
1888 DAG.getConstant(C1-1, N1.getValueType()),
1889 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1890 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001891
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001892 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1893 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1894 // X <= C0 --> X < (C0+1)
1895 return DAG.getSetCC(dl, VT, N0,
1896 DAG.getConstant(C1+1, N1.getValueType()),
1897 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1898 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001899
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001900 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1901 return DAG.getConstant(0, VT); // X < MIN --> false
1902 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1903 return DAG.getConstant(1, VT); // X >= MIN --> true
1904 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1905 return DAG.getConstant(0, VT); // X > MAX --> false
1906 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1907 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001908
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001909 // Canonicalize setgt X, Min --> setne X, Min
1910 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1911 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1912 // Canonicalize setlt X, Max --> setne X, Max
1913 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1914 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001915
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001916 // If we have setult X, 1, turn it into seteq X, 0
1917 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1918 return DAG.getSetCC(dl, VT, N0,
1919 DAG.getConstant(MinVal, N0.getValueType()),
1920 ISD::SETEQ);
1921 // If we have setugt X, Max-1, turn it into seteq X, Max
1922 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1923 return DAG.getSetCC(dl, VT, N0,
1924 DAG.getConstant(MaxVal, N0.getValueType()),
1925 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001926
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001927 // If we have "setcc X, C0", check to see if we can shrink the immediate
1928 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001929
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001930 // SETUGT X, SINTMAX -> SETLT X, 0
1931 if (Cond == ISD::SETUGT &&
1932 C1 == APInt::getSignedMaxValue(OperandBitSize))
1933 return DAG.getSetCC(dl, VT, N0,
1934 DAG.getConstant(0, N1.getValueType()),
1935 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001936
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001937 // SETULT X, SINTMIN -> SETGT X, -1
1938 if (Cond == ISD::SETULT &&
1939 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1940 SDValue ConstMinusOne =
1941 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1942 N1.getValueType());
1943 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1944 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001945
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001946 // Fold bit comparisons when we can.
1947 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001948 (VT == N0.getValueType() ||
1949 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1950 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001951 if (ConstantSDNode *AndRHS =
1952 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001953 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001954 getPointerTy() : getShiftAmountTy();
1955 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1956 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001957 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001958 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1959 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001960 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001961 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001962 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001963 // (X & 8) == 8 --> (X & 8) >> 3
1964 // Perform the xform if C1 is a single bit.
1965 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001966 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1967 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1968 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001969 }
1970 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001971 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001972 }
1973
Gabor Greifba36cb52008-08-28 21:40:38 +00001974 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001975 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001976 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001977 if (O.getNode()) return O;
1978 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001979 // If the RHS of an FP comparison is a constant, simplify it away in
1980 // some cases.
1981 if (CFP->getValueAPF().isNaN()) {
1982 // If an operand is known to be a nan, we can fold it.
1983 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001984 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001985 case 0: // Known false.
1986 return DAG.getConstant(0, VT);
1987 case 1: // Known true.
1988 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001989 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001990 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001991 }
1992 }
1993
1994 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1995 // constant if knowing that the operand is non-nan is enough. We prefer to
1996 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1997 // materialize 0.0.
1998 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001999 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002000
2001 // If the condition is not legal, see if we can find an equivalent one
2002 // which is legal.
2003 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2004 // If the comparison was an awkward floating-point == or != and one of
2005 // the comparison operands is infinity or negative infinity, convert the
2006 // condition to a less-awkward <= or >=.
2007 if (CFP->getValueAPF().isInfinity()) {
2008 if (CFP->getValueAPF().isNegative()) {
2009 if (Cond == ISD::SETOEQ &&
2010 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2011 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2012 if (Cond == ISD::SETUEQ &&
2013 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2014 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2015 if (Cond == ISD::SETUNE &&
2016 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2017 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2018 if (Cond == ISD::SETONE &&
2019 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2020 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2021 } else {
2022 if (Cond == ISD::SETOEQ &&
2023 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2024 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2025 if (Cond == ISD::SETUEQ &&
2026 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2027 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2028 if (Cond == ISD::SETUNE &&
2029 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2030 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2031 if (Cond == ISD::SETONE &&
2032 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2033 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2034 }
2035 }
2036 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002037 }
2038
2039 if (N0 == N1) {
2040 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002041 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002042 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2043 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2044 if (UOF == 2) // FP operators that are undefined on NaNs.
2045 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2046 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2047 return DAG.getConstant(UOF, VT);
2048 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2049 // if it is not already.
2050 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2051 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002052 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002053 }
2054
2055 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002056 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002057 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2058 N0.getOpcode() == ISD::XOR) {
2059 // Simplify (X+Y) == (X+Z) --> Y == Z
2060 if (N0.getOpcode() == N1.getOpcode()) {
2061 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002062 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002063 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002064 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002065 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2066 // If X op Y == Y op X, try other combinations.
2067 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002068 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2069 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002070 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002071 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2072 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002073 }
2074 }
2075
2076 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2077 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2078 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002079 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002080 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002081 DAG.getConstant(RHSC->getAPIntValue()-
2082 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002083 N0.getValueType()), Cond);
2084 }
2085
2086 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2087 if (N0.getOpcode() == ISD::XOR)
2088 // If we know that all of the inverted bits are zero, don't bother
2089 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002090 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2091 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002092 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002093 DAG.getConstant(LHSR->getAPIntValue() ^
2094 RHSC->getAPIntValue(),
2095 N0.getValueType()),
2096 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002097 }
2098
2099 // Turn (C1-X) == C2 --> X == C1-C2
2100 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002101 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002102 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002103 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002104 DAG.getConstant(SUBC->getAPIntValue() -
2105 RHSC->getAPIntValue(),
2106 N0.getValueType()),
2107 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002108 }
2109 }
2110 }
2111
2112 // Simplify (X+Z) == X --> Z == 0
2113 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002114 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002115 DAG.getConstant(0, N0.getValueType()), Cond);
2116 if (N0.getOperand(1) == N1) {
2117 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002118 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002119 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002120 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002121 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2122 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002123 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002124 N1,
2125 DAG.getConstant(1, getShiftAmountTy()));
2126 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002127 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002128 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002129 }
2130 }
2131 }
2132
2133 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2134 N1.getOpcode() == ISD::XOR) {
2135 // Simplify X == (X+Z) --> Z == 0
2136 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002137 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002138 DAG.getConstant(0, N1.getValueType()), Cond);
2139 } else if (N1.getOperand(1) == N0) {
2140 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002141 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002142 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002143 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002144 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2145 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002146 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002147 DAG.getConstant(1, getShiftAmountTy()));
2148 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002149 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002150 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002151 }
2152 }
2153 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002154
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002155 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002156 // Note that where y is variable and is known to have at most
2157 // one bit set (for example, if it is z&1) we cannot do this;
2158 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002159 if (N0.getOpcode() == ISD::AND)
2160 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002161 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002162 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2163 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002164 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002165 }
2166 }
2167 if (N1.getOpcode() == ISD::AND)
2168 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002169 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002170 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2171 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002172 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002173 }
2174 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002175 }
2176
2177 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002178 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002180 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002181 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002182 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2184 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002185 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002186 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002187 break;
2188 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002190 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002191 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2192 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 Temp = DAG.getNOT(dl, N0, MVT::i1);
2194 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002195 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002196 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002197 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002198 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2199 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 Temp = DAG.getNOT(dl, N1, MVT::i1);
2201 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002202 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002203 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002204 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002205 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2206 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002207 Temp = DAG.getNOT(dl, N0, MVT::i1);
2208 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002209 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002210 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002211 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002212 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2213 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002214 Temp = DAG.getNOT(dl, N1, MVT::i1);
2215 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002216 break;
2217 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002219 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002220 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002221 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002222 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002223 }
2224 return N0;
2225 }
2226
2227 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002228 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002229}
2230
Evan Chengad4196b2008-05-12 19:56:52 +00002231/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2232/// node is a GlobalAddress + offset.
2233bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2234 int64_t &Offset) const {
2235 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002236 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2237 GA = GASD->getGlobal();
2238 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002239 return true;
2240 }
2241
2242 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002243 SDValue N1 = N->getOperand(0);
2244 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002245 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002246 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2247 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002248 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002249 return true;
2250 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002251 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002252 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2253 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002254 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002255 return true;
2256 }
2257 }
2258 }
2259 return false;
2260}
2261
2262
Dan Gohman475871a2008-07-27 21:46:04 +00002263SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002264PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2265 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002266 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002267}
2268
Chris Lattnereb8146b2006-02-04 02:13:02 +00002269//===----------------------------------------------------------------------===//
2270// Inline Assembler Implementation Methods
2271//===----------------------------------------------------------------------===//
2272
Chris Lattner4376fea2008-04-27 00:09:47 +00002273
Chris Lattnereb8146b2006-02-04 02:13:02 +00002274TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002275TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002276 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002277 if (Constraint.size() == 1) {
2278 switch (Constraint[0]) {
2279 default: break;
2280 case 'r': return C_RegisterClass;
2281 case 'm': // memory
2282 case 'o': // offsetable
2283 case 'V': // not offsetable
2284 return C_Memory;
2285 case 'i': // Simple Integer or Relocatable Constant
2286 case 'n': // Simple Integer
2287 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002288 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002289 case 'I': // Target registers.
2290 case 'J':
2291 case 'K':
2292 case 'L':
2293 case 'M':
2294 case 'N':
2295 case 'O':
2296 case 'P':
2297 return C_Other;
2298 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002299 }
Chris Lattner065421f2007-03-25 02:18:14 +00002300
2301 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2302 Constraint[Constraint.size()-1] == '}')
2303 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002304 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002305}
2306
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002307/// LowerXConstraint - try to replace an X constraint, which matches anything,
2308/// with another that has more specific requirements based on the type of the
2309/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002310const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002311 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002312 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002313 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002314 return "f"; // works for many targets
2315 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002316}
2317
Chris Lattner48884cd2007-08-25 00:47:38 +00002318/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2319/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002320void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002321 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002322 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002323 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002324 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002325 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002326 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002327 case 'X': // Allows any operand; labels (basic block) use this.
2328 if (Op.getOpcode() == ISD::BasicBlock) {
2329 Ops.push_back(Op);
2330 return;
2331 }
2332 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002333 case 'i': // Simple Integer or Relocatable Constant
2334 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002335 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002336 // These operands are interested in values of the form (GV+C), where C may
2337 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2338 // is possible and fine if either GV or C are missing.
2339 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2340 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2341
2342 // If we have "(add GV, C)", pull out GV/C
2343 if (Op.getOpcode() == ISD::ADD) {
2344 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2345 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2346 if (C == 0 || GA == 0) {
2347 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2348 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2349 }
2350 if (C == 0 || GA == 0)
2351 C = 0, GA = 0;
2352 }
2353
2354 // If we find a valid operand, map to the TargetXXX version so that the
2355 // value itself doesn't get selected.
2356 if (GA) { // Either &GV or &GV+C
2357 if (ConstraintLetter != 'n') {
2358 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002359 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002360 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2361 Op.getValueType(), Offs));
2362 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002363 }
2364 }
2365 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002366 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002367 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002368 // gcc prints these as sign extended. Sign extend value to 64 bits
2369 // now; without this it would get ZExt'd later in
2370 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2371 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002373 return;
2374 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002375 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002376 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002377 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002378 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002379}
2380
Chris Lattner4ccb0702006-01-26 20:37:03 +00002381std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002382getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002383 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002384 return std::vector<unsigned>();
2385}
2386
2387
2388std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002389getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002390 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002391 if (Constraint[0] != '{')
2392 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002393 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2394
2395 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002396 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002397
2398 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002399 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2400 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002401 E = RI->regclass_end(); RCI != E; ++RCI) {
2402 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002403
Dan Gohmanf451cb82010-02-10 16:03:48 +00002404 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002405 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2406 bool isLegal = false;
2407 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2408 I != E; ++I) {
2409 if (isTypeLegal(*I)) {
2410 isLegal = true;
2411 break;
2412 }
2413 }
2414
2415 if (!isLegal) continue;
2416
Chris Lattner1efa40f2006-02-22 00:56:39 +00002417 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2418 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002419 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002420 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002421 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002422 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002423
Chris Lattner1efa40f2006-02-22 00:56:39 +00002424 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002425}
Evan Cheng30b37b52006-03-13 23:18:16 +00002426
2427//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002428// Constraint Selection.
2429
Chris Lattner6bdcda32008-10-17 16:47:46 +00002430/// isMatchingInputConstraint - Return true of this is an input operand that is
2431/// a matching constraint like "4".
2432bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002433 assert(!ConstraintCode.empty() && "No known constraint!");
2434 return isdigit(ConstraintCode[0]);
2435}
2436
2437/// getMatchedOperand - If this is an input matching constraint, this method
2438/// returns the output operand it matches.
2439unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2440 assert(!ConstraintCode.empty() && "No known constraint!");
2441 return atoi(ConstraintCode.c_str());
2442}
2443
2444
Chris Lattner4376fea2008-04-27 00:09:47 +00002445/// getConstraintGenerality - Return an integer indicating how general CT
2446/// is.
2447static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2448 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002449 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002450 case TargetLowering::C_Other:
2451 case TargetLowering::C_Unknown:
2452 return 0;
2453 case TargetLowering::C_Register:
2454 return 1;
2455 case TargetLowering::C_RegisterClass:
2456 return 2;
2457 case TargetLowering::C_Memory:
2458 return 3;
2459 }
2460}
2461
2462/// ChooseConstraint - If there are multiple different constraints that we
2463/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002464/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002465/// Other -> immediates and magic values
2466/// Register -> one specific register
2467/// RegisterClass -> a group of regs
2468/// Memory -> memory
2469/// Ideally, we would pick the most specific constraint possible: if we have
2470/// something that fits into a register, we would pick it. The problem here
2471/// is that if we have something that could either be in a register or in
2472/// memory that use of the register could cause selection of *other*
2473/// operands to fail: they might only succeed if we pick memory. Because of
2474/// this the heuristic we use is:
2475///
2476/// 1) If there is an 'other' constraint, and if the operand is valid for
2477/// that constraint, use it. This makes us take advantage of 'i'
2478/// constraints when available.
2479/// 2) Otherwise, pick the most general constraint present. This prefers
2480/// 'm' over 'r', for example.
2481///
2482static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002483 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002485 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2486 unsigned BestIdx = 0;
2487 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2488 int BestGenerality = -1;
2489
2490 // Loop over the options, keeping track of the most general one.
2491 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2492 TargetLowering::ConstraintType CType =
2493 TLI.getConstraintType(OpInfo.Codes[i]);
2494
Chris Lattner5a096902008-04-27 00:37:18 +00002495 // If this is an 'other' constraint, see if the operand is valid for it.
2496 // For example, on X86 we might have an 'rI' constraint. If the operand
2497 // is an integer in the range [0..31] we want to use I (saving a load
2498 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002499 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002500 assert(OpInfo.Codes[i].size() == 1 &&
2501 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002502 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002503 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002504 ResultOps, *DAG);
2505 if (!ResultOps.empty()) {
2506 BestType = CType;
2507 BestIdx = i;
2508 break;
2509 }
2510 }
2511
Chris Lattner4376fea2008-04-27 00:09:47 +00002512 // This constraint letter is more general than the previous one, use it.
2513 int Generality = getConstraintGenerality(CType);
2514 if (Generality > BestGenerality) {
2515 BestType = CType;
2516 BestIdx = i;
2517 BestGenerality = Generality;
2518 }
2519 }
2520
2521 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2522 OpInfo.ConstraintType = BestType;
2523}
2524
2525/// ComputeConstraintToUse - Determines the constraint code and constraint
2526/// type to use for the specific AsmOperandInfo, setting
2527/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002528void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002529 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002530 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002531 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002532 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2533
2534 // Single-letter constraints ('r') are very common.
2535 if (OpInfo.Codes.size() == 1) {
2536 OpInfo.ConstraintCode = OpInfo.Codes[0];
2537 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2538 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002539 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002540 }
2541
2542 // 'X' matches anything.
2543 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2544 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002545 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002546 // the result, which is not what we want to look at; leave them alone.
2547 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002548 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2549 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002550 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002551 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002552
2553 // Otherwise, try to resolve it to something we know about by looking at
2554 // the actual operand type.
2555 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2556 OpInfo.ConstraintCode = Repl;
2557 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2558 }
2559 }
2560}
2561
2562//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002563// Loop Strength Reduction hooks
2564//===----------------------------------------------------------------------===//
2565
Chris Lattner1436bb62007-03-30 23:14:50 +00002566/// isLegalAddressingMode - Return true if the addressing mode represented
2567/// by AM is legal for this target, for a load/store of the specified type.
2568bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2569 const Type *Ty) const {
2570 // The default implementation of this implements a conservative RISCy, r+r and
2571 // r+i addr mode.
2572
2573 // Allows a sign-extended 16-bit immediate field.
2574 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2575 return false;
2576
2577 // No global is ever allowed as a base.
2578 if (AM.BaseGV)
2579 return false;
2580
2581 // Only support r+r,
2582 switch (AM.Scale) {
2583 case 0: // "r+i" or just "i", depending on HasBaseReg.
2584 break;
2585 case 1:
2586 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2587 return false;
2588 // Otherwise we have r+r or r+i.
2589 break;
2590 case 2:
2591 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2592 return false;
2593 // Allow 2*r as r+r.
2594 break;
2595 }
2596
2597 return true;
2598}
2599
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002600/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2601/// return a DAG expression to select that will generate the same value by
2602/// multiplying by a magic number. See:
2603/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002604SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2605 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002606 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002607 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002608
2609 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002610 // FIXME: We should be more aggressive here.
2611 if (!isTypeLegal(VT))
2612 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002613
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002614 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002615 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002616
2617 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002618 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002619 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002620 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002621 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002622 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002623 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002624 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002625 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002626 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002627 else
Dan Gohman475871a2008-07-27 21:46:04 +00002628 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002629 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002630 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002631 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002632 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002633 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002634 }
2635 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002636 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002637 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002638 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002639 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002640 }
2641 // Shift right algebraic if shift value is nonzero
2642 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002643 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002644 DAG.getConstant(magics.s, getShiftAmountTy()));
2645 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002646 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002647 }
2648 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002649 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002650 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002651 getShiftAmountTy()));
2652 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002653 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002654 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002655}
2656
2657/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2658/// return a DAG expression to select that will generate the same value by
2659/// multiplying by a magic number. See:
2660/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002661SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2662 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002664 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002665
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002666 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002667 // FIXME: We should be more aggressive here.
2668 if (!isTypeLegal(VT))
2669 return SDValue();
2670
2671 // FIXME: We should use a narrower constant when the upper
2672 // bits are known to be zero.
2673 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002674 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002675
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002676 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002677 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002678 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002679 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002680 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002681 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002682 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002683 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002684 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002685 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002686 else
Dan Gohman475871a2008-07-27 21:46:04 +00002687 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002688 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002689 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002690
2691 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002692 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2693 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002694 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002695 DAG.getConstant(magics.s, getShiftAmountTy()));
2696 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002697 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002698 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002699 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002700 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002701 DAG.getConstant(1, getShiftAmountTy()));
2702 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002703 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002704 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002705 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002706 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002707 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002708 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2709 }
2710}