blob: 5aaded5819b5311447556e43967c0cfd9100e105 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000032#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Chris Lattner3ee77402007-06-19 05:46:06 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
39cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000058 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
61
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen638ccd52007-10-06 01:24:11 +000074 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
75 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
76 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000077 // This is used in the ppcf128->int sequence. Note it has different semantics
78 // from FP_ROUND: that rounds to nearest, this rounds to zero.
79 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000080
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 // PowerPC has no SREM/UREM instructions
82 setOperationAction(ISD::SREM, MVT::i32, Expand);
83 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000084 setOperationAction(ISD::SREM, MVT::i64, Expand);
85 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000086
87 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
88 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
90 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
92 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
94 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
95 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000096
Dan Gohmanf96e4de2007-10-11 23:21:31 +000097 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000098 setOperationAction(ISD::FSIN , MVT::f64, Expand);
99 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000100 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000101 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102 setOperationAction(ISD::FSIN , MVT::f32, Expand);
103 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000104 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000105 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000106
Dan Gohman1a024862008-01-31 00:41:03 +0000107 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108
109 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000110 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
112 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
113 }
114
Chris Lattner9601a862006-03-05 05:08:37 +0000115 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
116 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
117
Nate Begemand88fc032006-01-14 03:14:10 +0000118 // PowerPC does not have BSWAP, CTPOP or CTTZ
119 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
121 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000122 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
124 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125
Nate Begeman35ef9132006-01-11 21:21:00 +0000126 // PowerPC does not have ROTR
127 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000128 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000129
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130 // PowerPC does not have Select
131 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000132 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000133 setOperationAction(ISD::SELECT, MVT::f32, Expand);
134 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000135
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000136 // PowerPC wants to turn select_cc of FP into fsel when possible.
137 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000139
Nate Begeman750ac1b2006-02-01 07:19:44 +0000140 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000141 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000142
Nate Begeman81e80972006-03-17 01:40:33 +0000143 // PowerPC does not have BRCOND which requires SetCC
144 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000145
146 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000147
Chris Lattnerf7605322005-08-31 21:09:52 +0000148 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
149 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000150
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000151 // PowerPC does not have [U|S]INT_TO_FP
152 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
153 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
154
Chris Lattner53e88452005-12-23 05:13:35 +0000155 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
156 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000157 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
158 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000159
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000160 // We cannot sextinreg(i1). Expand to shifts.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000162
Jim Laskeyabf6d172006-01-05 01:25:28 +0000163 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000164 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000165 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000166
167 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
168 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
169 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
170 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
171
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000172
Nate Begeman28a6b022005-12-10 02:36:00 +0000173 // We want to legalize GlobalAddress and ConstantPool nodes into the
174 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000175 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000176 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000178 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000181 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
182 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
183
Nate Begeman1db3c922008-08-11 17:36:31 +0000184 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000185 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000186
Nate Begeman1db3c922008-08-11 17:36:31 +0000187 // TRAP is legal.
188 setOperationAction(ISD::TRAP, MVT::Other, Legal);
189
Nate Begemanacc398c2006-01-25 18:21:52 +0000190 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
191 setOperationAction(ISD::VASTART , MVT::Other, Custom);
192
Nicolas Geoffray01119992007-04-03 13:59:52 +0000193 // VAARG is custom lowered with ELF 32 ABI
194 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
195 setOperationAction(ISD::VAARG, MVT::Other, Custom);
196 else
197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
198
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000199 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000200 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
201 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000202 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000203 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000206
Chris Lattner6d92cad2006-03-26 10:06:40 +0000207 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209
Chris Lattnera7a58542006-06-16 17:34:12 +0000210 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000211 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000212 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000213 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000214 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000215 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000216 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
217
Chris Lattner7fbcef72006-03-24 07:53:47 +0000218 // FIXME: disable this lowered code. This generates 64-bit register values,
219 // and we don't model the fact that the top part is clobbered by calls. We
220 // need to flag these together so that the value isn't live across a call.
221 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
222
Nate Begemanae749a92005-10-25 23:48:36 +0000223 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
224 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
225 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000226 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000227 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000228 }
229
Chris Lattnera7a58542006-06-16 17:34:12 +0000230 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000231 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000232 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000233 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
234 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000235 // 64-bit PowerPC wants to expand i128 shifts itself.
236 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
237 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
238 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000239 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000240 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000241 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
242 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
243 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000244 }
Evan Chengd30bf012006-03-01 01:11:20 +0000245
Nate Begeman425a9692005-11-29 08:17:20 +0000246 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000247 // First set operation action for all vector types to expand. Then we
248 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000249 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
250 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
251 MVT VT = (MVT::SimpleValueType)i;
252
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000253 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000254 setOperationAction(ISD::ADD , VT, Legal);
255 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000256
Chris Lattner7ff7e672006-04-04 17:25:31 +0000257 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000258 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
259 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000260
261 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000262 setOperationAction(ISD::AND , VT, Promote);
263 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
264 setOperationAction(ISD::OR , VT, Promote);
265 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
266 setOperationAction(ISD::XOR , VT, Promote);
267 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
268 setOperationAction(ISD::LOAD , VT, Promote);
269 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
270 setOperationAction(ISD::SELECT, VT, Promote);
271 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
272 setOperationAction(ISD::STORE, VT, Promote);
273 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000274
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000275 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000276 setOperationAction(ISD::MUL , VT, Expand);
277 setOperationAction(ISD::SDIV, VT, Expand);
278 setOperationAction(ISD::SREM, VT, Expand);
279 setOperationAction(ISD::UDIV, VT, Expand);
280 setOperationAction(ISD::UREM, VT, Expand);
281 setOperationAction(ISD::FDIV, VT, Expand);
282 setOperationAction(ISD::FNEG, VT, Expand);
283 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
284 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
285 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
286 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
287 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
288 setOperationAction(ISD::UDIVREM, VT, Expand);
289 setOperationAction(ISD::SDIVREM, VT, Expand);
290 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
291 setOperationAction(ISD::FPOW, VT, Expand);
292 setOperationAction(ISD::CTPOP, VT, Expand);
293 setOperationAction(ISD::CTLZ, VT, Expand);
294 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000295 }
296
Chris Lattner7ff7e672006-04-04 17:25:31 +0000297 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
298 // with merges, splats, etc.
299 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
300
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000301 setOperationAction(ISD::AND , MVT::v4i32, Legal);
302 setOperationAction(ISD::OR , MVT::v4i32, Legal);
303 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
304 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
305 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
306 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
307
Nate Begeman425a9692005-11-29 08:17:20 +0000308 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000309 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000310 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
311 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000312
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000313 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000314 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000315 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000316 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000317
Chris Lattnerb2177b92006-03-19 06:55:52 +0000318 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
319 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000320
Chris Lattner541f91b2006-04-02 00:43:36 +0000321 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
322 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000323 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
324 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000325 }
326
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000327 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000328 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000329
Jim Laskey2ad9f172007-02-22 14:56:36 +0000330 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000331 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000332 setExceptionPointerRegister(PPC::X3);
333 setExceptionSelectorRegister(PPC::X4);
334 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000335 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000336 setExceptionPointerRegister(PPC::R3);
337 setExceptionSelectorRegister(PPC::R4);
338 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000339
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000340 // We have target-specific dag combine patterns for the following nodes:
341 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000342 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000343 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000344 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000345
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000346 // Darwin long double math library functions have $LDBL128 appended.
347 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000348 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000349 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
350 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000351 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
352 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000353 }
354
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000355 computeRegisterProperties();
356}
357
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000358/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
359/// function arguments in the caller parameter area.
360unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
361 TargetMachine &TM = getTargetMachine();
362 // Darwin passes everything on 4 byte boundary.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
364 return 4;
365 // FIXME Elf TBD
366 return 4;
367}
368
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000369const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
370 switch (Opcode) {
371 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000372 case PPCISD::FSEL: return "PPCISD::FSEL";
373 case PPCISD::FCFID: return "PPCISD::FCFID";
374 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
375 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
376 case PPCISD::STFIWX: return "PPCISD::STFIWX";
377 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
378 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
379 case PPCISD::VPERM: return "PPCISD::VPERM";
380 case PPCISD::Hi: return "PPCISD::Hi";
381 case PPCISD::Lo: return "PPCISD::Lo";
382 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
383 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
384 case PPCISD::SRL: return "PPCISD::SRL";
385 case PPCISD::SRA: return "PPCISD::SRA";
386 case PPCISD::SHL: return "PPCISD::SHL";
387 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
388 case PPCISD::STD_32: return "PPCISD::STD_32";
389 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
390 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
391 case PPCISD::MTCTR: return "PPCISD::MTCTR";
392 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
393 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
394 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
395 case PPCISD::MFCR: return "PPCISD::MFCR";
396 case PPCISD::VCMP: return "PPCISD::VCMP";
397 case PPCISD::VCMPo: return "PPCISD::VCMPo";
398 case PPCISD::LBRX: return "PPCISD::LBRX";
399 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000400 case PPCISD::LARX: return "PPCISD::LARX";
401 case PPCISD::STCX: return "PPCISD::STCX";
402 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
403 case PPCISD::MFFS: return "PPCISD::MFFS";
404 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
405 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
406 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
407 case PPCISD::MTFSF: return "PPCISD::MTFSF";
408 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
409 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000410 }
411}
412
Scott Michel5b8f82e2008-03-10 15:42:14 +0000413
Dan Gohman475871a2008-07-27 21:46:04 +0000414MVT PPCTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000415 return MVT::i32;
416}
417
418
Chris Lattner1a635d62006-04-14 06:01:58 +0000419//===----------------------------------------------------------------------===//
420// Node matching predicates, for use by the tblgen matching code.
421//===----------------------------------------------------------------------===//
422
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000423/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000424static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000425 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000426 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000427 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000428 // Maybe this has already been legalized into the constant pool?
429 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000430 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000431 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000432 }
433 return false;
434}
435
Chris Lattnerddb739e2006-04-06 17:23:16 +0000436/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
437/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000438static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000439 return Op.getOpcode() == ISD::UNDEF ||
440 cast<ConstantSDNode>(Op)->getValue() == Val;
441}
442
443/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
444/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000445bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
446 if (!isUnary) {
447 for (unsigned i = 0; i != 16; ++i)
448 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
449 return false;
450 } else {
451 for (unsigned i = 0; i != 8; ++i)
452 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
453 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
454 return false;
455 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000456 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457}
458
459/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
460/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000461bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
462 if (!isUnary) {
463 for (unsigned i = 0; i != 16; i += 2)
464 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
465 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
466 return false;
467 } else {
468 for (unsigned i = 0; i != 8; i += 2)
469 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
470 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
471 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
472 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
473 return false;
474 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000475 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000476}
477
Chris Lattnercaad1632006-04-06 22:02:42 +0000478/// isVMerge - Common function, used to match vmrg* shuffles.
479///
480static bool isVMerge(SDNode *N, unsigned UnitSize,
481 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000482 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
483 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
484 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
485 "Unsupported merge size!");
486
487 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
488 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
489 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000490 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000491 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000492 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000493 return false;
494 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000495 return true;
496}
497
498/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
499/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
500bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
501 if (!isUnary)
502 return isVMerge(N, UnitSize, 8, 24);
503 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000504}
505
506/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
507/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000508bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
509 if (!isUnary)
510 return isVMerge(N, UnitSize, 0, 16);
511 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000512}
513
514
Chris Lattnerd0608e12006-04-06 18:26:28 +0000515/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
516/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000517int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000518 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
519 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000520 // Find the first non-undef value in the shuffle mask.
521 unsigned i;
522 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
523 /*search*/;
524
525 if (i == 16) return -1; // all undef.
526
527 // Otherwise, check to see if the rest of the elements are consequtively
528 // numbered from this value.
529 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
530 if (ShiftAmt < i) return -1;
531 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000532
Chris Lattnerf24380e2006-04-06 22:28:36 +0000533 if (!isUnary) {
534 // Check the rest of the elements to see if they are consequtive.
535 for (++i; i != 16; ++i)
536 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
537 return -1;
538 } else {
539 // Check the rest of the elements to see if they are consequtive.
540 for (++i; i != 16; ++i)
541 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
542 return -1;
543 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000544
545 return ShiftAmt;
546}
Chris Lattneref819f82006-03-20 06:33:01 +0000547
548/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
549/// specifies a splat of a single element that is suitable for input to
550/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000551bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
552 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
553 N->getNumOperands() == 16 &&
554 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000555
Chris Lattner88a99ef2006-03-20 06:37:44 +0000556 // This is a splat operation if each element of the permute is the same, and
557 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000558 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000559 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000560 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
561 ElementBase = EltV->getValue();
562 else
563 return false; // FIXME: Handle UNDEF elements too!
564
565 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
566 return false;
567
568 // Check that they are consequtive.
569 for (unsigned i = 1; i != EltSize; ++i) {
570 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
571 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
572 return false;
573 }
574
Chris Lattner88a99ef2006-03-20 06:37:44 +0000575 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000576 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000577 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000578 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
579 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000580 for (unsigned j = 0; j != EltSize; ++j)
581 if (N->getOperand(i+j) != N->getOperand(j))
582 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000583 }
584
Chris Lattner7ff7e672006-04-04 17:25:31 +0000585 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000586}
587
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000588/// isAllNegativeZeroVector - Returns true if all elements of build_vector
589/// are -0.0.
590bool PPC::isAllNegativeZeroVector(SDNode *N) {
591 assert(N->getOpcode() == ISD::BUILD_VECTOR);
592 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
593 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000594 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000595 return false;
596}
597
Chris Lattneref819f82006-03-20 06:33:01 +0000598/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
599/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000600unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
601 assert(isSplatShuffleMask(N, EltSize));
602 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000603}
604
Chris Lattnere87192a2006-04-12 17:37:20 +0000605/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000606/// by using a vspltis[bhw] instruction of the specified element size, return
607/// the constant being splatted. The ByteSize field indicates the number of
608/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000609SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
610 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000611
612 // If ByteSize of the splat is bigger than the element size of the
613 // build_vector, then we have a case where we are checking for a splat where
614 // multiple elements of the buildvector are folded together into a single
615 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
616 unsigned EltSize = 16/N->getNumOperands();
617 if (EltSize < ByteSize) {
618 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000620 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
621
622 // See if all of the elements in the buildvector agree across.
623 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
624 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
625 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000626 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000627
628
Gabor Greifba36cb52008-08-28 21:40:38 +0000629 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000630 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
631 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000632 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000633 }
634
635 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
636 // either constant or undef values that are identical for each chunk. See
637 // if these chunks can form into a larger vspltis*.
638
639 // Check to see if all of the leading entries are either 0 or -1. If
640 // neither, then this won't fit into the immediate field.
641 bool LeadingZero = true;
642 bool LeadingOnes = true;
643 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000644 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Chris Lattner79d9a882006-04-08 07:14:26 +0000645
646 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
647 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
648 }
649 // Finally, check the least significant entry.
650 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000651 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000652 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
653 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
654 if (Val < 16)
655 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
656 }
657 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000658 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000659 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
660 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
661 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
662 return DAG.getTargetConstant(Val, MVT::i32);
663 }
664
Dan Gohman475871a2008-07-27 21:46:04 +0000665 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000666 }
667
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000668 // Check to see if this buildvec has a single non-undef value in its elements.
669 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
670 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000671 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000672 OpVal = N->getOperand(i);
673 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000674 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000675 }
676
Gabor Greifba36cb52008-08-28 21:40:38 +0000677 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000678
Nate Begeman98e70cc2006-03-28 04:15:58 +0000679 unsigned ValSizeInBytes = 0;
680 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000681 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
682 Value = CN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000683 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000684 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
685 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000686 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000687 ValSizeInBytes = 4;
688 }
689
690 // If the splat value is larger than the element value, then we can never do
691 // this splat. The only case that we could fit the replicated bits into our
692 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000693 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000694
695 // If the element value is larger than the splat value, cut it in half and
696 // check to see if the two halves are equal. Continue doing this until we
697 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
698 while (ValSizeInBytes > ByteSize) {
699 ValSizeInBytes >>= 1;
700
701 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000702 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
703 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000704 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 }
706
707 // Properly sign extend the value.
708 int ShAmt = (4-ByteSize)*8;
709 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
710
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000711 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000712 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000713
Chris Lattner140a58f2006-04-08 06:46:53 +0000714 // Finally, if this value fits in a 5 bit sext field, return it
715 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
716 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000717 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000718}
719
Chris Lattner1a635d62006-04-14 06:01:58 +0000720//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000721// Addressing Mode Selection
722//===----------------------------------------------------------------------===//
723
724/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
725/// or 64-bit immediate, and if the value can be accurately represented as a
726/// sign extension from a 16-bit value. If so, this returns true and the
727/// immediate.
728static bool isIntS16Immediate(SDNode *N, short &Imm) {
729 if (N->getOpcode() != ISD::Constant)
730 return false;
731
732 Imm = (short)cast<ConstantSDNode>(N)->getValue();
733 if (N->getValueType(0) == MVT::i32)
734 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
735 else
736 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
737}
Dan Gohman475871a2008-07-27 21:46:04 +0000738static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000739 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000740}
741
742
743/// SelectAddressRegReg - Given the specified addressed, check to see if it
744/// can be represented as an indexed [r+r] operation. Returns false if it
745/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000746bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
747 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000748 SelectionDAG &DAG) {
749 short imm = 0;
750 if (N.getOpcode() == ISD::ADD) {
751 if (isIntS16Immediate(N.getOperand(1), imm))
752 return false; // r+i
753 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
754 return false; // r+i
755
756 Base = N.getOperand(0);
757 Index = N.getOperand(1);
758 return true;
759 } else if (N.getOpcode() == ISD::OR) {
760 if (isIntS16Immediate(N.getOperand(1), imm))
761 return false; // r+i can fold it if we can.
762
763 // If this is an or of disjoint bitfields, we can codegen this as an add
764 // (for better address arithmetic) if the LHS and RHS of the OR are provably
765 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000766 APInt LHSKnownZero, LHSKnownOne;
767 APInt RHSKnownZero, RHSKnownOne;
768 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000769 APInt::getAllOnesValue(N.getOperand(0)
770 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000771 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000773 if (LHSKnownZero.getBoolValue()) {
774 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000775 APInt::getAllOnesValue(N.getOperand(1)
776 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000777 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000778 // If all of the bits are known zero on the LHS or RHS, the add won't
779 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000780 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000781 Base = N.getOperand(0);
782 Index = N.getOperand(1);
783 return true;
784 }
785 }
786 }
787
788 return false;
789}
790
791/// Returns true if the address N can be represented by a base register plus
792/// a signed 16-bit displacement [r+imm], and if it is not better
793/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000794bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
795 SDValue &Base, SelectionDAG &DAG){
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796 // If this can be more profitably realized as r+r, fail.
797 if (SelectAddressRegReg(N, Disp, Base, DAG))
798 return false;
799
800 if (N.getOpcode() == ISD::ADD) {
801 short imm = 0;
802 if (isIntS16Immediate(N.getOperand(1), imm)) {
803 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
804 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
805 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
806 } else {
807 Base = N.getOperand(0);
808 }
809 return true; // [r+i]
810 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
811 // Match LOAD (ADD (X, Lo(G))).
812 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
813 && "Cannot handle constant offsets yet!");
814 Disp = N.getOperand(1).getOperand(0); // The global address.
815 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
816 Disp.getOpcode() == ISD::TargetConstantPool ||
817 Disp.getOpcode() == ISD::TargetJumpTable);
818 Base = N.getOperand(0);
819 return true; // [&g+r]
820 }
821 } else if (N.getOpcode() == ISD::OR) {
822 short imm = 0;
823 if (isIntS16Immediate(N.getOperand(1), imm)) {
824 // If this is an or of disjoint bitfields, we can codegen this as an add
825 // (for better address arithmetic) if the LHS and RHS of the OR are
826 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000827 APInt LHSKnownZero, LHSKnownOne;
828 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000829 APInt::getAllOnesValue(N.getOperand(0)
830 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000831 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000832
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000833 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834 // If all of the bits are known zero on the LHS or RHS, the add won't
835 // carry.
836 Base = N.getOperand(0);
837 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
838 return true;
839 }
840 }
841 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
842 // Loading from a constant address.
843
844 // If this address fits entirely in a 16-bit sext immediate field, codegen
845 // this as "d, 0"
846 short Imm;
847 if (isIntS16Immediate(CN, Imm)) {
848 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
849 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
850 return true;
851 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000852
853 // Handle 32-bit sext immediates with LIS + addr mode.
854 if (CN->getValueType(0) == MVT::i32 ||
855 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 int Addr = (int)CN->getValue();
857
858 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000859 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
860
861 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
862 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000863 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864 return true;
865 }
866 }
867
868 Disp = DAG.getTargetConstant(0, getPointerTy());
869 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
870 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
871 else
872 Base = N;
873 return true; // [r+0]
874}
875
876/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
877/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000878bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
879 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880 SelectionDAG &DAG) {
881 // Check to see if we can easily represent this as an [r+r] address. This
882 // will fail if it thinks that the address is more profitably represented as
883 // reg+imm, e.g. where imm = 0.
884 if (SelectAddressRegReg(N, Base, Index, DAG))
885 return true;
886
887 // If the operand is an addition, always emit this as [r+r], since this is
888 // better (for code size, and execution, as the memop does the add for free)
889 // than emitting an explicit add.
890 if (N.getOpcode() == ISD::ADD) {
891 Base = N.getOperand(0);
892 Index = N.getOperand(1);
893 return true;
894 }
895
896 // Otherwise, do it the hard way, using R0 as the base register.
897 Base = DAG.getRegister(PPC::R0, N.getValueType());
898 Index = N;
899 return true;
900}
901
902/// SelectAddressRegImmShift - Returns true if the address N can be
903/// represented by a base register plus a signed 14-bit displacement
904/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000905bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
906 SDValue &Base,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000907 SelectionDAG &DAG) {
908 // If this can be more profitably realized as r+r, fail.
909 if (SelectAddressRegReg(N, Disp, Base, DAG))
910 return false;
911
912 if (N.getOpcode() == ISD::ADD) {
913 short imm = 0;
914 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
915 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
916 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
917 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
918 } else {
919 Base = N.getOperand(0);
920 }
921 return true; // [r+i]
922 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
923 // Match LOAD (ADD (X, Lo(G))).
924 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
925 && "Cannot handle constant offsets yet!");
926 Disp = N.getOperand(1).getOperand(0); // The global address.
927 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
928 Disp.getOpcode() == ISD::TargetConstantPool ||
929 Disp.getOpcode() == ISD::TargetJumpTable);
930 Base = N.getOperand(0);
931 return true; // [&g+r]
932 }
933 } else if (N.getOpcode() == ISD::OR) {
934 short imm = 0;
935 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
936 // If this is an or of disjoint bitfields, we can codegen this as an add
937 // (for better address arithmetic) if the LHS and RHS of the OR are
938 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000939 APInt LHSKnownZero, LHSKnownOne;
940 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000941 APInt::getAllOnesValue(N.getOperand(0)
942 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000943 LHSKnownZero, LHSKnownOne);
944 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 // If all of the bits are known zero on the LHS or RHS, the add won't
946 // carry.
947 Base = N.getOperand(0);
948 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
949 return true;
950 }
951 }
952 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000953 // Loading from a constant address. Verify low two bits are clear.
954 if ((CN->getValue() & 3) == 0) {
955 // If this address fits entirely in a 14-bit sext immediate field, codegen
956 // this as "d, 0"
957 short Imm;
958 if (isIntS16Immediate(CN, Imm)) {
959 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
960 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
961 return true;
962 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000964 // Fold the low-part of 32-bit absolute addresses into addr mode.
965 if (CN->getValueType(0) == MVT::i32 ||
966 (int64_t)CN->getValue() == (int)CN->getValue()) {
967 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000969 // Otherwise, break this down into an LIS + disp.
970 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
971
972 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
973 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000974 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000975 return true;
976 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 }
978 }
979
980 Disp = DAG.getTargetConstant(0, getPointerTy());
981 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
982 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
983 else
984 Base = N;
985 return true; // [r+0]
986}
987
988
989/// getPreIndexedAddressParts - returns true by value, base pointer and
990/// offset pointer and addressing mode by reference if the node's address
991/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000992bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
993 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000994 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000996 // Disabled by default for now.
997 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998
Dan Gohman475871a2008-07-27 21:46:04 +0000999 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001000 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1002 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001003 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001004
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001006 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001007 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001008 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 } else
1010 return false;
1011
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001012 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001013 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001014 return false;
1015
Chris Lattner0851b4f2006-11-15 19:55:13 +00001016 // TODO: Check reg+reg first.
1017
1018 // LDU/STU use reg+imm*4, others use reg+imm.
1019 if (VT != MVT::i64) {
1020 // reg + imm
1021 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1022 return false;
1023 } else {
1024 // reg + imm * 4.
1025 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1026 return false;
1027 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001028
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001029 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001030 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1031 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001032 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001033 LD->getExtensionType() == ISD::SEXTLOAD &&
1034 isa<ConstantSDNode>(Offset))
1035 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001036 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037
Chris Lattner4eab7142006-11-10 02:08:47 +00001038 AM = ISD::PRE_INC;
1039 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040}
1041
1042//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001043// LowerOperation implementation
1044//===----------------------------------------------------------------------===//
1045
Dan Gohman475871a2008-07-27 21:46:04 +00001046SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001047 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001048 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001049 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001050 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001051 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1052 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001053
1054 const TargetMachine &TM = DAG.getTarget();
1055
Dan Gohman475871a2008-07-27 21:46:04 +00001056 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1057 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001058
Chris Lattner1a635d62006-04-14 06:01:58 +00001059 // If this is a non-darwin platform, we don't support non-static relo models
1060 // yet.
1061 if (TM.getRelocationModel() == Reloc::Static ||
1062 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1063 // Generate non-pic code that has direct accesses to the constant pool.
1064 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001065 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001066 }
1067
Chris Lattner35d86fe2006-07-26 21:12:04 +00001068 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001069 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001070 Hi = DAG.getNode(ISD::ADD, PtrVT,
1071 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001072 }
1073
Chris Lattner059ca0f2006-06-16 21:01:35 +00001074 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001075 return Lo;
1076}
1077
Dan Gohman475871a2008-07-27 21:46:04 +00001078SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001079 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001080 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1082 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001083
1084 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001085
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1087 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001088
Nate Begeman37efe672006-04-22 18:53:45 +00001089 // If this is a non-darwin platform, we don't support non-static relo models
1090 // yet.
1091 if (TM.getRelocationModel() == Reloc::Static ||
1092 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1093 // Generate non-pic code that has direct accesses to the constant pool.
1094 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001095 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001096 }
1097
Chris Lattner35d86fe2006-07-26 21:12:04 +00001098 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001099 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001100 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001101 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001102 }
1103
Chris Lattner059ca0f2006-06-16 21:01:35 +00001104 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001105 return Lo;
1106}
1107
Dan Gohman475871a2008-07-27 21:46:04 +00001108SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001109 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001110 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001111 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001112}
1113
Dan Gohman475871a2008-07-27 21:46:04 +00001114SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001115 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001116 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001117 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1118 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001119 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001120 // If it's a debug information descriptor, don't mess with it.
1121 if (DAG.isVerifiedDebugInfoDesc(Op))
1122 return GA;
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001124
1125 const TargetMachine &TM = DAG.getTarget();
1126
Dan Gohman475871a2008-07-27 21:46:04 +00001127 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1128 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001129
Chris Lattner1a635d62006-04-14 06:01:58 +00001130 // If this is a non-darwin platform, we don't support non-static relo models
1131 // yet.
1132 if (TM.getRelocationModel() == Reloc::Static ||
1133 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1134 // Generate non-pic code that has direct accesses to globals.
1135 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001136 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001137 }
1138
Chris Lattner35d86fe2006-07-26 21:12:04 +00001139 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001140 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001141 Hi = DAG.getNode(ISD::ADD, PtrVT,
1142 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001143 }
1144
Chris Lattner059ca0f2006-06-16 21:01:35 +00001145 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001146
Chris Lattner57fc62c2006-12-11 23:22:45 +00001147 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 return Lo;
1149
1150 // If the global is weak or external, we have to go through the lazy
1151 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001152 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001153}
1154
Dan Gohman475871a2008-07-27 21:46:04 +00001155SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001156 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1157
1158 // If we're comparing for equality to zero, expose the fact that this is
1159 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1160 // fold the new nodes.
1161 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1162 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001163 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001164 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001165 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001166 VT = MVT::i32;
1167 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1168 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001169 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman475871a2008-07-27 21:46:04 +00001170 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1171 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Chris Lattner1a635d62006-04-14 06:01:58 +00001172 DAG.getConstant(Log2b, MVT::i32));
1173 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1174 }
1175 // Leave comparisons against 0 and -1 alone for now, since they're usually
1176 // optimized. FIXME: revisit this when we can custom lower all setcc
1177 // optimizations.
1178 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001179 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001180 }
1181
1182 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001183 // by xor'ing the rhs with the lhs, which is faster than setting a
1184 // condition register, reading it back out, and masking the correct bit. The
1185 // normal approach here uses sub to do this instead of xor. Using xor exposes
1186 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001187 MVT LHSVT = Op.getOperand(0).getValueType();
1188 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1189 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001191 Op.getOperand(1));
1192 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1193 }
Dan Gohman475871a2008-07-27 21:46:04 +00001194 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001195}
1196
Dan Gohman475871a2008-07-27 21:46:04 +00001197SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001198 int VarArgsFrameIndex,
1199 int VarArgsStackOffset,
1200 unsigned VarArgsNumGPR,
1201 unsigned VarArgsNumFPR,
1202 const PPCSubtarget &Subtarget) {
1203
1204 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001205 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001206}
1207
Dan Gohman475871a2008-07-27 21:46:04 +00001208SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001209 int VarArgsFrameIndex,
1210 int VarArgsStackOffset,
1211 unsigned VarArgsNumGPR,
1212 unsigned VarArgsNumFPR,
1213 const PPCSubtarget &Subtarget) {
1214
1215 if (Subtarget.isMachoABI()) {
1216 // vastart just stores the address of the VarArgsFrameIndex slot into the
1217 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001218 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001219 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001220 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1221 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001222 }
1223
1224 // For ELF 32 ABI we follow the layout of the va_list struct.
1225 // We suppose the given va_list is already allocated.
1226 //
1227 // typedef struct {
1228 // char gpr; /* index into the array of 8 GPRs
1229 // * stored in the register save area
1230 // * gpr=0 corresponds to r3,
1231 // * gpr=1 to r4, etc.
1232 // */
1233 // char fpr; /* index into the array of 8 FPRs
1234 // * stored in the register save area
1235 // * fpr=0 corresponds to f1,
1236 // * fpr=1 to f2, etc.
1237 // */
1238 // char *overflow_arg_area;
1239 // /* location on stack that holds
1240 // * the next overflow argument
1241 // */
1242 // char *reg_save_area;
1243 // /* where r3:r10 and f1:f8 (if saved)
1244 // * are stored
1245 // */
1246 // } va_list[1];
1247
1248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1250 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001251
1252
Duncan Sands83ec4b62008-06-06 12:08:01 +00001253 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001254
Dan Gohman475871a2008-07-27 21:46:04 +00001255 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1256 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001257
Duncan Sands83ec4b62008-06-06 12:08:01 +00001258 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001259 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001260
Duncan Sands83ec4b62008-06-06 12:08:01 +00001261 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001262 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001263
1264 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001265 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001266
Dan Gohman69de1932008-02-06 22:27:42 +00001267 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001268
1269 // Store first byte : number of int regs
Dan Gohman475871a2008-07-27 21:46:04 +00001270 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001271 Op.getOperand(1), SV, 0);
1272 uint64_t nextOffset = FPROffset;
Dan Gohman475871a2008-07-27 21:46:04 +00001273 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001274 ConstFPROffset);
1275
1276 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001277 SDValue secondStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001278 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1279 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001280 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1281
1282 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001283 SDValue thirdStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001284 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1285 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001286 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1287
1288 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001289 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001290
Chris Lattner1a635d62006-04-14 06:01:58 +00001291}
1292
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001293#include "PPCGenCallingConv.inc"
1294
Chris Lattner9f0bc652007-02-25 05:34:32 +00001295/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1296/// depending on which subtarget is selected.
1297static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1298 if (Subtarget.isMachoABI()) {
1299 static const unsigned FPR[] = {
1300 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1301 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1302 };
1303 return FPR;
1304 }
1305
1306
1307 static const unsigned FPR[] = {
1308 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001309 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001310 };
1311 return FPR;
1312}
1313
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001314/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1315/// the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00001316static unsigned CalculateStackSlotSize(SDValue Arg, SDValue Flag,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001317 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001318 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001319 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001320 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001321 if (Flags.isByVal())
1322 ArgSize = Flags.getByValSize();
1323 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1324
1325 return ArgSize;
1326}
1327
Dan Gohman475871a2008-07-27 21:46:04 +00001328SDValue
1329PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001330 SelectionDAG &DAG,
1331 int &VarArgsFrameIndex,
1332 int &VarArgsStackOffset,
1333 unsigned &VarArgsNumGPR,
1334 unsigned &VarArgsNumFPR,
1335 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001336 // TODO: add description of PPC stack frame format, or at least some docs.
1337 //
1338 MachineFunction &MF = DAG.getMachineFunction();
1339 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001340 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SmallVector<SDValue, 8> ArgValues;
1342 SDValue Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001343 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001344
Duncan Sands83ec4b62008-06-06 12:08:01 +00001345 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001346 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001347 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001348 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001349 // Potential tail calls could cause overwriting of argument stack slots.
1350 unsigned CC = MF.getFunction()->getCallingConv();
1351 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001352 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001353
Chris Lattner9f0bc652007-02-25 05:34:32 +00001354 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001355 // Area that is at least reserved in caller of this function.
1356 unsigned MinReservedArea = ArgOffset;
1357
Chris Lattnerc91a4752006-06-26 22:48:35 +00001358 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001359 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1360 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1361 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001362 static const unsigned GPR_64[] = { // 64-bit registers.
1363 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1364 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1365 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001366
1367 static const unsigned *FPR = GetFPR(Subtarget);
1368
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001369 static const unsigned VR[] = {
1370 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1371 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1372 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001373
Owen Anderson718cb662007-09-07 04:06:50 +00001374 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001375 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001376 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001377
1378 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1379
Chris Lattnerc91a4752006-06-26 22:48:35 +00001380 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001381
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001382 // In 32-bit non-varargs functions, the stack space for vectors is after the
1383 // stack space for non-vectors. We do not use this space unless we have
1384 // too many vectors to fit in registers, something that only occurs in
1385 // constructed examples:), but we have to walk the arglist to figure
1386 // that out...for the pathological case, compute VecArgOffset as the
1387 // start of the vector parameter area. Computing VecArgOffset is the
1388 // entire point of the following loop.
1389 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1390 // to handle Elf here.
1391 unsigned VecArgOffset = ArgOffset;
1392 if (!isVarArg && !isPPC64) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001393 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001394 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001395 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1396 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001397 ISD::ArgFlagsTy Flags =
1398 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001399
Duncan Sands276dcbd2008-03-21 09:14:45 +00001400 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001401 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001402 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001403 unsigned ArgSize =
1404 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1405 VecArgOffset += ArgSize;
1406 continue;
1407 }
1408
Duncan Sands83ec4b62008-06-06 12:08:01 +00001409 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001410 default: assert(0 && "Unhandled argument type!");
1411 case MVT::i32:
1412 case MVT::f32:
1413 VecArgOffset += isPPC64 ? 8 : 4;
1414 break;
1415 case MVT::i64: // PPC64
1416 case MVT::f64:
1417 VecArgOffset += 8;
1418 break;
1419 case MVT::v4f32:
1420 case MVT::v4i32:
1421 case MVT::v8i16:
1422 case MVT::v16i8:
1423 // Nothing to do, we're only looking at Nonvector args here.
1424 break;
1425 }
1426 }
1427 }
1428 // We've found where the vector parameter area in memory is. Skip the
1429 // first 12 parameters; these don't use that memory.
1430 VecArgOffset = ((VecArgOffset+15)/16)*16;
1431 VecArgOffset += 12*16;
1432
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001433 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001434 // entry to a function on PPC, the arguments start after the linkage area,
1435 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001436 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001437 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001438 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001439 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001440
Dan Gohman475871a2008-07-27 21:46:04 +00001441 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001442 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001443 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1444 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001445 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001446 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001447 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1448 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001449 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001450 ISD::ArgFlagsTy Flags =
1451 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001452 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001453 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001454
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001455 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001456
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001457 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1458 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1459 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1460 if (isVarArg || isPPC64) {
1461 MinReservedArea = ((MinReservedArea+15)/16)*16;
1462 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1463 Op.getOperand(ArgNo+3),
1464 isVarArg,
1465 PtrByteSize);
1466 } else nAltivecParamsAtEnd++;
1467 } else
1468 // Calculate min reserved area.
1469 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1470 Op.getOperand(ArgNo+3),
1471 isVarArg,
1472 PtrByteSize);
1473
Dale Johannesen8419dd62008-03-07 20:27:40 +00001474 // FIXME alignment for ELF may not be right
1475 // FIXME the codegen can be much improved in some cases.
1476 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001478 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001479 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001480 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001481 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001482 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001483 // Objects of size 1 and 2 are right justified, everything else is
1484 // left justified. This means the memory address is adjusted forwards.
1485 if (ObjSize==1 || ObjSize==2) {
1486 CurArgOffset = CurArgOffset + (4 - ObjSize);
1487 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001488 // The value of the object is its address.
1489 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001491 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001492 if (ObjSize==1 || ObjSize==2) {
1493 if (GPR_idx != Num_GPR_Regs) {
1494 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1495 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1497 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001498 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1499 MemOps.push_back(Store);
1500 ++GPR_idx;
1501 if (isMachoABI) ArgOffset += PtrByteSize;
1502 } else {
1503 ArgOffset += PtrByteSize;
1504 }
1505 continue;
1506 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001507 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1508 // Store whatever pieces of the object are in registers
1509 // to memory. ArgVal will be address of the beginning of
1510 // the object.
1511 if (GPR_idx != Num_GPR_Regs) {
1512 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1513 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1514 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001515 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1516 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1517 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001518 MemOps.push_back(Store);
1519 ++GPR_idx;
1520 if (isMachoABI) ArgOffset += PtrByteSize;
1521 } else {
1522 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1523 break;
1524 }
1525 }
1526 continue;
1527 }
1528
Duncan Sands83ec4b62008-06-06 12:08:01 +00001529 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001530 default: assert(0 && "Unhandled argument type!");
1531 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001532 if (!isPPC64) {
1533 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001534 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001535
1536 if (GPR_idx != Num_GPR_Regs) {
1537 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1538 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1539 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1540 ++GPR_idx;
1541 } else {
1542 needsLoad = true;
1543 ArgSize = PtrByteSize;
1544 }
1545 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001546 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001547 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1548 // All int arguments reserve stack space in Macho ABI.
1549 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1550 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001551 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001552 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001553 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001554 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001555 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1556 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001557 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001558
1559 if (ObjectVT == MVT::i32) {
1560 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1561 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001562 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001563 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1564 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001565 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001566 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1567 DAG.getValueType(ObjectVT));
1568
1569 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1570 }
1571
Chris Lattnerc91a4752006-06-26 22:48:35 +00001572 ++GPR_idx;
1573 } else {
1574 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001575 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001576 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001577 // All int arguments reserve stack space in Macho ABI.
1578 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001579 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001580
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001581 case MVT::f32:
1582 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001583 // Every 4 bytes of argument space consumes one of the GPRs available for
1584 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001585 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001586 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001587 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001588 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001589 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001590 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001591 unsigned VReg;
1592 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001593 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001594 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001595 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1596 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001597 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001598 ++FPR_idx;
1599 } else {
1600 needsLoad = true;
1601 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001602
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001603 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001604 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001605 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001606 // All FP arguments reserve stack space in Macho ABI.
1607 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001608 break;
1609 case MVT::v4f32:
1610 case MVT::v4i32:
1611 case MVT::v8i16:
1612 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001613 // Note that vector arguments in registers don't reserve stack space,
1614 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001615 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001616 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1617 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001618 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001619 if (isVarArg) {
1620 while ((ArgOffset % 16) != 0) {
1621 ArgOffset += PtrByteSize;
1622 if (GPR_idx != Num_GPR_Regs)
1623 GPR_idx++;
1624 }
1625 ArgOffset += 16;
1626 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1627 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001628 ++VR_idx;
1629 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001630 if (!isVarArg && !isPPC64) {
1631 // Vectors go after all the nonvectors.
1632 CurArgOffset = VecArgOffset;
1633 VecArgOffset += 16;
1634 } else {
1635 // Vectors are aligned.
1636 ArgOffset = ((ArgOffset+15)/16)*16;
1637 CurArgOffset = ArgOffset;
1638 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001639 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001640 needsLoad = true;
1641 }
1642 break;
1643 }
1644
1645 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001646 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001647 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001648 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001649 CurArgOffset + (ArgSize - ObjSize),
1650 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001651 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001652 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001653 }
1654
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001655 ArgValues.push_back(ArgVal);
1656 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001657
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001658 // Set the size that is at least reserved in caller of this function. Tail
1659 // call optimized function's reserved stack space needs to be aligned so that
1660 // taking the difference between two stack areas will result in an aligned
1661 // stack.
1662 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1663 // Add the Altivec parameters at the end, if needed.
1664 if (nAltivecParamsAtEnd) {
1665 MinReservedArea = ((MinReservedArea+15)/16)*16;
1666 MinReservedArea += 16*nAltivecParamsAtEnd;
1667 }
1668 MinReservedArea =
1669 std::max(MinReservedArea,
1670 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1671 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1672 getStackAlignment();
1673 unsigned AlignMask = TargetAlign-1;
1674 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1675 FI->setMinReservedArea(MinReservedArea);
1676
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001677 // If the function takes variable number of arguments, make a frame index for
1678 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001679 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001680
1681 int depth;
1682 if (isELF32_ABI) {
1683 VarArgsNumGPR = GPR_idx;
1684 VarArgsNumFPR = FPR_idx;
1685
1686 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1687 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001688 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1689 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1690 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001691
Duncan Sands83ec4b62008-06-06 12:08:01 +00001692 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001693 ArgOffset);
1694
1695 }
1696 else
1697 depth = ArgOffset;
1698
Duncan Sands83ec4b62008-06-06 12:08:01 +00001699 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001700 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001702
Nicolas Geoffray01119992007-04-03 13:59:52 +00001703 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1704 // stored to the VarArgsFrameIndex on the stack.
1705 if (isELF32_ABI) {
1706 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1708 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 MemOps.push_back(Store);
1710 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001712 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1713 }
1714 }
1715
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001716 // If this function is vararg, store any remaining integer argument regs
1717 // to their spots on the stack so that they may be loaded by deferencing the
1718 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001719 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001720 unsigned VReg;
1721 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001722 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001723 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001724 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001725
Chris Lattner84bc5422007-12-31 04:13:23 +00001726 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1728 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001729 MemOps.push_back(Store);
1730 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001732 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001733 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001734
1735 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1736 // on the stack.
1737 if (isELF32_ABI) {
1738 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1740 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001741 MemOps.push_back(Store);
1742 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001743 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001744 PtrVT);
1745 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1746 }
1747
1748 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1749 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001750 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001751
Chris Lattner84bc5422007-12-31 04:13:23 +00001752 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1754 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001755 MemOps.push_back(Store);
1756 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001758 PtrVT);
1759 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1760 }
1761 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001762 }
1763
Dale Johannesen8419dd62008-03-07 20:27:40 +00001764 if (!MemOps.empty())
1765 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1766
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001767 ArgValues.push_back(Root);
1768
1769 // Return the new list of results.
Gabor Greifba36cb52008-08-28 21:40:38 +00001770 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00001771 ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001772}
1773
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001774/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1775/// linkage area.
1776static unsigned
1777CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1778 bool isPPC64,
1779 bool isMachoABI,
1780 bool isVarArg,
1781 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue Call,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001783 unsigned &nAltivecParamsAtEnd) {
1784 // Count how many bytes are to be pushed on the stack, including the linkage
1785 // area, and parameter passing area. We start with 24/48 bytes, which is
1786 // prereserved space for [SP][CR][LR][3 x unused].
1787 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1788 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1789 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1790
1791 // Add up all the space actually used.
1792 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1793 // they all go in registers, but we must reserve stack space for them for
1794 // possible use by the caller. In varargs or 64-bit calls, parameters are
1795 // assigned stack space in order, with padding so Altivec parameters are
1796 // 16-byte aligned.
1797 nAltivecParamsAtEnd = 0;
1798 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue Arg = Call.getOperand(5+2*i);
1800 SDValue Flag = Call.getOperand(5+2*i+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001801 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001802 // Varargs Altivec parameters are padded to a 16 byte boundary.
1803 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1804 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1805 if (!isVarArg && !isPPC64) {
1806 // Non-varargs Altivec parameters go after all the non-Altivec
1807 // parameters; handle those later so we know how much padding we need.
1808 nAltivecParamsAtEnd++;
1809 continue;
1810 }
1811 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1812 NumBytes = ((NumBytes+15)/16)*16;
1813 }
1814 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1815 }
1816
1817 // Allow for Altivec parameters at the end, if needed.
1818 if (nAltivecParamsAtEnd) {
1819 NumBytes = ((NumBytes+15)/16)*16;
1820 NumBytes += 16*nAltivecParamsAtEnd;
1821 }
1822
1823 // The prolog code of the callee may store up to 8 GPR argument registers to
1824 // the stack, allowing va_start to index over them in memory if its varargs.
1825 // Because we cannot tell if this is needed on the caller side, we have to
1826 // conservatively assume that it is needed. As such, make sure we have at
1827 // least enough stack space for the caller to store the 8 GPRs.
1828 NumBytes = std::max(NumBytes,
1829 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1830
1831 // Tail call needs the stack to be aligned.
1832 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1833 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1834 getStackAlignment();
1835 unsigned AlignMask = TargetAlign-1;
1836 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1837 }
1838
1839 return NumBytes;
1840}
1841
1842/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1843/// adjusted to accomodate the arguments for the tailcall.
1844static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1845 unsigned ParamSize) {
1846
1847 if (!IsTailCall) return 0;
1848
1849 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1850 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1851 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1852 // Remember only if the new adjustement is bigger.
1853 if (SPDiff < FI->getTailCallSPDelta())
1854 FI->setTailCallSPDelta(SPDiff);
1855
1856 return SPDiff;
1857}
1858
1859/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1860/// following the call is a return. A function is eligible if caller/callee
1861/// calling conventions match, currently only fastcc supports tail calls, and
1862/// the function CALL is immediatly followed by a RET.
1863bool
Dan Gohman475871a2008-07-27 21:46:04 +00001864PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1865 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001866 SelectionDAG& DAG) const {
1867 // Variable argument functions are not supported.
1868 if (!PerformTailCallOpt ||
1869 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1870
1871 if (CheckTailCallReturnConstraints(Call, Ret)) {
1872 MachineFunction &MF = DAG.getMachineFunction();
1873 unsigned CallerCC = MF.getFunction()->getCallingConv();
1874 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1875 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1876 // Functions containing by val parameters are not supported.
1877 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1878 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1879 ->getArgFlags();
1880 if (Flags.isByVal()) return false;
1881 }
1882
Dan Gohman475871a2008-07-27 21:46:04 +00001883 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001884 // Non PIC/GOT tail calls are supported.
1885 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1886 return true;
1887
1888 // At the moment we can only do local tail calls (in same module, hidden
1889 // or protected) if we are generating PIC.
1890 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1891 return G->getGlobal()->hasHiddenVisibility()
1892 || G->getGlobal()->hasProtectedVisibility();
1893 }
1894 }
1895
1896 return false;
1897}
1898
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001899/// isCallCompatibleAddress - Return the immediate to use if the specified
1900/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001901static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001902 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1903 if (!C) return 0;
1904
1905 int Addr = C->getValue();
1906 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1907 (Addr << 6 >> 6) != Addr)
1908 return 0; // Top 6 bits have to be sext of immediate.
1909
Evan Cheng33118762007-10-22 19:46:19 +00001910 return DAG.getConstant((int)C->getValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001911 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001912}
1913
Dan Gohman844731a2008-05-13 00:00:25 +00001914namespace {
1915
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SDValue Arg;
1918 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001919 int FrameIdx;
1920
1921 TailCallArgumentInfo() : FrameIdx(0) {}
1922};
1923
Dan Gohman844731a2008-05-13 00:00:25 +00001924}
1925
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1927static void
1928StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001929 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001930 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001933 SDValue Arg = TailCallArgs[i].Arg;
1934 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935 int FI = TailCallArgs[i].FrameIdx;
1936 // Store relative to framepointer.
1937 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001938 PseudoSourceValue::getFixedStack(FI),
1939 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001940 }
1941}
1942
1943/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1944/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00001945static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001946 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SDValue Chain,
1948 SDValue OldRetAddr,
1949 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001950 int SPDiff,
1951 bool isPPC64,
1952 bool isMachoABI) {
1953 if (SPDiff) {
1954 // Calculate the new stack slot for the return address.
1955 int SlotSize = isPPC64 ? 8 : 4;
1956 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1957 isMachoABI);
1958 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1959 NewRetAddrLoc);
1960 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1961 isMachoABI);
1962 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1963
Duncan Sands83ec4b62008-06-06 12:08:01 +00001964 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001965 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001966 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001967 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001968 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001969 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001970 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001971 }
1972 return Chain;
1973}
1974
1975/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1976/// the position of the argument.
1977static void
1978CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00001979 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001980 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1981 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001982 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001983 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001984 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001986 TailCallArgumentInfo Info;
1987 Info.Arg = Arg;
1988 Info.FrameIdxOp = FIN;
1989 Info.FrameIdx = FI;
1990 TailCallArguments.push_back(Info);
1991}
1992
1993/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
1994/// stack slot. Returns the chain as result and the loaded frame pointers in
1995/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00001996SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001997 int SPDiff,
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue Chain,
1999 SDValue &LROpOut,
2000 SDValue &FPOpOut) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002001 if (SPDiff) {
2002 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002003 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002004 LROpOut = getReturnAddrFrameIndex(DAG);
2005 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002006 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002007 FPOpOut = getFramePointerFrameIndex(DAG);
2008 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002009 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002010 }
2011 return Chain;
2012}
2013
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002014/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2015/// by "Src" to address "Dst" of size "Size". Alignment information is
2016/// specified by the specific parameter attribute. The copy will be passed as
2017/// a byval function parameter.
2018/// Sometimes what we are copying is the end of a larger object, the part that
2019/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002020static SDValue
2021CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002022 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2023 unsigned Size) {
Dan Gohman475871a2008-07-27 21:46:04 +00002024 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohman707e0182008-04-12 04:36:06 +00002025 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2026 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002027}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002028
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002029/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2030/// tail calls.
2031static void
Dan Gohman475871a2008-07-27 21:46:04 +00002032LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2033 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002035 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002036 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002037 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002038 if (!isTailCall) {
2039 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 if (isPPC64)
2042 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2043 else
2044 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2045 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2046 DAG.getConstant(ArgOffset, PtrVT));
2047 }
2048 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2049 // Calculate and remember argument location.
2050 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2051 TailCallArguments);
2052}
2053
Dan Gohman475871a2008-07-27 21:46:04 +00002054SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002055 const PPCSubtarget &Subtarget,
2056 TargetMachine &TM) {
Dan Gohman475871a2008-07-27 21:46:04 +00002057 SDValue Chain = Op.getOperand(0);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002058 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002059 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2060 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2061 CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Callee = Op.getOperand(4);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002063 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2064
2065 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002066 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002067
Duncan Sands83ec4b62008-06-06 12:08:01 +00002068 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002069 bool isPPC64 = PtrVT == MVT::i64;
2070 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002071
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002072 MachineFunction &MF = DAG.getMachineFunction();
2073
Chris Lattnerabde4602006-05-16 22:56:08 +00002074 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2075 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002076 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002077
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002078 // Mark this function as potentially containing a function that contains a
2079 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2080 // and restoring the callers stack pointer in this functions epilog. This is
2081 // done because by tail calling the called function might overwrite the value
2082 // in this function's (MF) stack pointer stack slot 0(SP).
2083 if (PerformTailCallOpt && CC==CallingConv::Fast)
2084 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2085
2086 unsigned nAltivecParamsAtEnd = 0;
2087
Chris Lattnerabde4602006-05-16 22:56:08 +00002088 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002089 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002090 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002091 unsigned NumBytes =
2092 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2093 Op, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002094
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002095 // Calculate by how many bytes the stack has to be adjusted in case of tail
2096 // call optimization.
2097 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002098
2099 // Adjust the stack pointer for the new arguments...
2100 // These operations are automatically eliminated by the prolog/epilog pass
2101 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002102 DAG.getConstant(NumBytes, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002103 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002104
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002105 // Load the return address and frame pointer so it can be move somewhere else
2106 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue LROp, FPOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002108 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2109
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002110 // Set up a copy of the stack pointer for use loading and storing any
2111 // arguments that may not fit in the registers available for argument
2112 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002114 if (isPPC64)
2115 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2116 else
2117 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002118
2119 // Figure out which arguments are going to go in registers, and which in
2120 // memory. Also, if this is a vararg function, floating point operations
2121 // must be stored to our stack, and loaded into integer regs as well, if
2122 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002123 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002124 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002125
Chris Lattnerc91a4752006-06-26 22:48:35 +00002126 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002127 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2128 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2129 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002130 static const unsigned GPR_64[] = { // 64-bit registers.
2131 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2132 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2133 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002134 static const unsigned *FPR = GetFPR(Subtarget);
2135
Chris Lattner9a2a4972006-05-17 06:01:33 +00002136 static const unsigned VR[] = {
2137 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2138 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2139 };
Owen Anderson718cb662007-09-07 04:06:50 +00002140 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002141 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002142 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002143
Chris Lattnerc91a4752006-06-26 22:48:35 +00002144 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2145
Dan Gohman475871a2008-07-27 21:46:04 +00002146 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2148
Dan Gohman475871a2008-07-27 21:46:04 +00002149 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002150 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002151 bool inMem = false;
Dan Gohman475871a2008-07-27 21:46:04 +00002152 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002153 ISD::ArgFlagsTy Flags =
2154 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002155 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002156 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002157
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002158 // PtrOff will be used to store the current argument to the stack if a
2159 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002160 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002161
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002162 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002163 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002164 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2165 StackPtr.getValueType());
2166 else
2167 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2168
Chris Lattnerc91a4752006-06-26 22:48:35 +00002169 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2170
2171 // On PPC64, promote integers to 64-bit values.
2172 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002173 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2174 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002175 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2176 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002177
2178 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002179 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002180 if (Flags.isByVal()) {
2181 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002182 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002183 if (Size==1 || Size==2) {
2184 // Very small objects are passed right-justified.
2185 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002186 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002187 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002189 NULL, 0, VT);
2190 MemOpChains.push_back(Load.getValue(1));
2191 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2192 if (isMachoABI)
2193 ArgOffset += PtrByteSize;
2194 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2196 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2197 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greifba36cb52008-08-28 21:40:38 +00002198 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8419dd62008-03-07 20:27:40 +00002199 Flags, DAG, Size);
2200 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002201 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002202 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002203 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2204 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002205 Chain = CallSeqStart = NewCallSeqStart;
2206 ArgOffset += PtrByteSize;
2207 }
2208 continue;
2209 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002210 // Copy entire object into memory. There are cases where gcc-generated
2211 // code assumes it is there, even if it could be put entirely into
2212 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002213 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 CallSeqStart.getNode()->getOperand(0),
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002215 Flags, DAG, Size);
2216 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002217 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002218 CallSeqStart.getNode()->getOperand(1));
2219 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002220 Chain = CallSeqStart = NewCallSeqStart;
2221 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002222 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002223 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2224 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002225 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002227 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002228 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2229 if (isMachoABI)
2230 ArgOffset += PtrByteSize;
2231 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002232 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002233 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002234 }
2235 }
2236 continue;
2237 }
2238
Duncan Sands83ec4b62008-06-06 12:08:01 +00002239 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002240 default: assert(0 && "Unexpected ValueType for argument!");
2241 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002242 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002243 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002244 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002245 if (GPR_idx != NumGPRs) {
2246 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002247 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002248 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2249 isPPC64, isTailCall, false, MemOpChains,
2250 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002251 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002252 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002253 if (inMem || isMachoABI) {
2254 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002255 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002256 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2257
2258 ArgOffset += PtrByteSize;
2259 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002260 break;
2261 case MVT::f32:
2262 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002263 if (FPR_idx != NumFPRs) {
2264 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2265
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002266 if (isVarArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002268 MemOpChains.push_back(Store);
2269
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002270 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002271 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002273 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002274 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2275 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002276 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002277 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002279 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002281 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002282 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2283 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002284 }
2285 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002286 // If we have any FPRs remaining, we may also have GPRs remaining.
2287 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2288 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002289 if (isMachoABI) {
2290 if (GPR_idx != NumGPRs)
2291 ++GPR_idx;
2292 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2293 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2294 ++GPR_idx;
2295 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002296 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002297 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002298 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2299 isPPC64, isTailCall, false, MemOpChains,
2300 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002301 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002302 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002303 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002304 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002305 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002306 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002307 if (isPPC64)
2308 ArgOffset += 8;
2309 else
2310 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2311 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002312 break;
2313 case MVT::v4f32:
2314 case MVT::v4i32:
2315 case MVT::v8i16:
2316 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002317 if (isVarArg) {
2318 // These go aligned on the stack, or in the corresponding R registers
2319 // when within range. The Darwin PPC ABI doc claims they also go in
2320 // V registers; in fact gcc does this only for arguments that are
2321 // prototyped, not for those that match the ... We do it for all
2322 // arguments, seems to work.
2323 while (ArgOffset % 16 !=0) {
2324 ArgOffset += PtrByteSize;
2325 if (GPR_idx != NumGPRs)
2326 GPR_idx++;
2327 }
2328 // We could elide this store in the case where the object fits
2329 // entirely in R registers. Maybe later.
2330 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2331 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002333 MemOpChains.push_back(Store);
2334 if (VR_idx != NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002336 MemOpChains.push_back(Load.getValue(1));
2337 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2338 }
2339 ArgOffset += 16;
2340 for (unsigned i=0; i<16; i+=PtrByteSize) {
2341 if (GPR_idx == NumGPRs)
2342 break;
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002344 DAG.getConstant(i, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002345 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002346 MemOpChains.push_back(Load.getValue(1));
2347 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2348 }
2349 break;
2350 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002352 // Non-varargs Altivec params generally go in registers, but have
2353 // stack space allocated at the end.
2354 if (VR_idx != NumVRs) {
2355 // Doesn't have GPR space allocated.
2356 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2357 } else if (nAltivecParamsAtEnd==0) {
2358 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002359 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2360 isPPC64, isTailCall, true, MemOpChains,
2361 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002362 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002363 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002364 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002365 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002366 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002367 // If all Altivec parameters fit in registers, as they usually do,
2368 // they get stack space following the non-Altivec parameters. We
2369 // don't track this here because nobody below needs it.
2370 // If there are more Altivec parameters than fit in registers emit
2371 // the stores here.
2372 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2373 unsigned j = 0;
2374 // Offset is aligned; skip 1st 12 params which go in V registers.
2375 ArgOffset = ((ArgOffset+15)/16)*16;
2376 ArgOffset += 12*16;
2377 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002378 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002379 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002380 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2381 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2382 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 // We are emitting Altivec params in order.
2385 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2386 isPPC64, isTailCall, true, MemOpChains,
2387 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002388 ArgOffset += 16;
2389 }
2390 }
2391 }
2392 }
2393
Chris Lattner9a2a4972006-05-17 06:01:33 +00002394 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002395 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2396 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002397
Chris Lattner9a2a4972006-05-17 06:01:33 +00002398 // Build a sequence of copy-to-reg nodes chained together with token chain
2399 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002400 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002401 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2402 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2403 InFlag);
2404 InFlag = Chain.getValue(1);
2405 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002406
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002407 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2408 if (isVarArg && isELF32_ABI) {
Dan Gohman475871a2008-07-27 21:46:04 +00002409 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002410 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002411 InFlag = Chain.getValue(1);
2412 }
2413
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2415 // might overwrite each other in case of tail call optimization.
2416 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002417 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002419 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002420 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2421 MemOpChains2);
2422 if (!MemOpChains2.empty())
2423 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2424 &MemOpChains2[0], MemOpChains2.size());
2425
2426 // Store the return address to the appropriate stack slot.
2427 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2428 isPPC64, isMachoABI);
2429 }
2430
2431 // Emit callseq_end just before tailcall node.
2432 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002434 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2435 CallSeqOps.push_back(Chain);
2436 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2437 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00002438 if (InFlag.getNode())
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 CallSeqOps.push_back(InFlag);
2440 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2441 CallSeqOps.size());
2442 InFlag = Chain.getValue(1);
2443 }
2444
Duncan Sands83ec4b62008-06-06 12:08:01 +00002445 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002446 NodeTys.push_back(MVT::Other); // Returns a chain
2447 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2448
Dan Gohman475871a2008-07-27 21:46:04 +00002449 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002450 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002451
2452 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2453 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2454 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002455 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2456 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2457 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002458 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2459 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2460 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002461 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002462 else {
2463 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2464 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002465 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Gabor Greif93c53e52008-08-31 15:37:04 +00002466 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps,
2467 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002468 InFlag = Chain.getValue(1);
2469
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002470 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002471 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002472 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2473 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002474 InFlag = Chain.getValue(1);
2475 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002476
2477 NodeTys.clear();
2478 NodeTys.push_back(MVT::Other);
2479 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002480 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002481 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002482 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002483 // Add CTR register as callee so a bctr can be emitted later.
2484 if (isTailCall)
2485 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002486 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002487
Chris Lattner4a45abf2006-06-10 01:14:28 +00002488 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002489 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002490 Ops.push_back(Chain);
2491 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002492 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 // If this is a tail call add stack pointer delta.
2494 if (isTailCall)
2495 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2496
Chris Lattner4a45abf2006-06-10 01:14:28 +00002497 // Add argument registers to the end of the list so that they are known live
2498 // into the call.
2499 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2500 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2501 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002502
2503 // When performing tail call optimization the callee pops its arguments off
2504 // the stack. Account for this here so these bytes can be pushed back on in
2505 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2506 int BytesCalleePops =
2507 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2508
Gabor Greifba36cb52008-08-28 21:40:38 +00002509 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002510 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002511
2512 // Emit tail call.
2513 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002514 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002515 "Flag must be set. Depend on flag being set in LowerRET");
2516 Chain = DAG.getNode(PPCISD::TAILCALL,
Gabor Greifba36cb52008-08-28 21:40:38 +00002517 Op.getNode()->getVTList(), &Ops[0], Ops.size());
2518 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002519 }
2520
Chris Lattner79e490a2006-08-11 17:18:05 +00002521 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002522 InFlag = Chain.getValue(1);
2523
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002524 Chain = DAG.getCALLSEQ_END(Chain,
2525 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002527 InFlag);
Gabor Greifba36cb52008-08-28 21:40:38 +00002528 if (Op.getNode()->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002529 InFlag = Chain.getValue(1);
2530
Dan Gohman475871a2008-07-27 21:46:04 +00002531 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002532 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2534 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002535 CCInfo.AnalyzeCallResult(Op.getNode(), RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002536
Dan Gohman7925ed02008-03-19 21:39:28 +00002537 // Copy all of the result registers out of their specified physreg.
2538 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2539 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002540 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002541 assert(VA.isRegLoc() && "Can only return in registers!");
2542 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2543 ResultVals.push_back(Chain.getValue(0));
2544 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002545 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002546
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002547 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002548 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002549 return Chain;
2550
2551 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002552 ResultVals.push_back(Chain);
Gabor Greifba36cb52008-08-28 21:40:38 +00002553 SDValue Res = DAG.getMergeValues(Op.getNode()->getVTList(), &ResultVals[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00002554 ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002555 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002556}
2557
Dan Gohman475871a2008-07-27 21:46:04 +00002558SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002559 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002560 SmallVector<CCValAssign, 16> RVLocs;
2561 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002562 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2563 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002564 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002565
2566 // If this is the first return lowered for this function, add the regs to the
2567 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002568 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002569 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002570 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002571 }
2572
Dan Gohman475871a2008-07-27 21:46:04 +00002573 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002574
2575 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2576 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002577 SDValue TailCall = Chain;
2578 SDValue TargetAddress = TailCall.getOperand(1);
2579 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580
2581 assert(((TargetAddress.getOpcode() == ISD::Register &&
2582 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2583 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2584 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2585 isa<ConstantSDNode>(TargetAddress)) &&
2586 "Expecting an global address, external symbol, absolute value or register");
2587
2588 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2589 "Expecting a const value");
2590
Dan Gohman475871a2008-07-27 21:46:04 +00002591 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002592 Operands.push_back(Chain.getOperand(0));
2593 Operands.push_back(TargetAddress);
2594 Operands.push_back(StackAdjustment);
2595 // Copy registers used by the call. Last operand is a flag so it is not
2596 // copied.
2597 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2598 Operands.push_back(Chain.getOperand(i));
2599 }
2600 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2601 Operands.size());
2602 }
2603
Dan Gohman475871a2008-07-27 21:46:04 +00002604 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002605
2606 // Copy the result values into the output registers.
2607 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2608 CCValAssign &VA = RVLocs[i];
2609 assert(VA.isRegLoc() && "Can only return in registers!");
2610 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2611 Flag = Chain.getValue(1);
2612 }
2613
Gabor Greifba36cb52008-08-28 21:40:38 +00002614 if (Flag.getNode())
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002615 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2616 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002617 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002618}
2619
Dan Gohman475871a2008-07-27 21:46:04 +00002620SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002621 const PPCSubtarget &Subtarget) {
2622 // When we pop the dynamic allocation we need to restore the SP link.
2623
2624 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002625 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002626
2627 // Construct the stack pointer operand.
2628 bool IsPPC64 = Subtarget.isPPC64();
2629 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002630 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002631
2632 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002633 SDValue Chain = Op.getOperand(0);
2634 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002635
2636 // Load the old link SP.
Dan Gohman475871a2008-07-27 21:46:04 +00002637 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002638
2639 // Restore the stack pointer.
2640 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2641
2642 // Store the old link SP.
2643 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2644}
2645
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002646
2647
Dan Gohman475871a2008-07-27 21:46:04 +00002648SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002649PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002650 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002651 bool IsPPC64 = PPCSubTarget.isPPC64();
2652 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002653 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002654
2655 // Get current frame pointer save index. The users of this index will be
2656 // primarily DYNALLOC instructions.
2657 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2658 int RASI = FI->getReturnAddrSaveIndex();
2659
2660 // If the frame pointer save index hasn't been defined yet.
2661 if (!RASI) {
2662 // Find out what the fix offset of the frame pointer save area.
2663 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2664 // Allocate the frame index for frame pointer save area.
2665 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2666 // Save the result.
2667 FI->setReturnAddrSaveIndex(RASI);
2668 }
2669 return DAG.getFrameIndex(RASI, PtrVT);
2670}
2671
Dan Gohman475871a2008-07-27 21:46:04 +00002672SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002673PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2674 MachineFunction &MF = DAG.getMachineFunction();
2675 bool IsPPC64 = PPCSubTarget.isPPC64();
2676 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002677 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002678
2679 // Get current frame pointer save index. The users of this index will be
2680 // primarily DYNALLOC instructions.
2681 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2682 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002683
Jim Laskey2f616bf2006-11-16 22:43:37 +00002684 // If the frame pointer save index hasn't been defined yet.
2685 if (!FPSI) {
2686 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002687 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2688
Jim Laskey2f616bf2006-11-16 22:43:37 +00002689 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002690 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002691 // Save the result.
2692 FI->setFramePointerSaveIndex(FPSI);
2693 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002694 return DAG.getFrameIndex(FPSI, PtrVT);
2695}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002696
Dan Gohman475871a2008-07-27 21:46:04 +00002697SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002698 SelectionDAG &DAG,
2699 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002700 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002701 SDValue Chain = Op.getOperand(0);
2702 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002703
2704 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002705 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002706 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002707 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002708 DAG.getConstant(0, PtrVT), Size);
2709 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002710 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002711 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002712 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002713 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2714 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2715}
2716
Chris Lattner1a635d62006-04-14 06:01:58 +00002717/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2718/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002719SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002720 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002721 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2722 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002723 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002724
2725 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2726
2727 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002728 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002729
Duncan Sands83ec4b62008-06-06 12:08:01 +00002730 MVT ResVT = Op.getValueType();
2731 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002732 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2733 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002734
2735 // If the RHS of the comparison is a 0.0, we don't need to do the
2736 // subtraction at all.
2737 if (isFloatingPointZero(RHS))
2738 switch (CC) {
2739 default: break; // SETUO etc aren't handled by fsel.
2740 case ISD::SETULT:
2741 case ISD::SETLT:
2742 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002743 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002744 case ISD::SETGE:
2745 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2746 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2747 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2748 case ISD::SETUGT:
2749 case ISD::SETGT:
2750 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002751 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002752 case ISD::SETLE:
2753 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2754 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2755 return DAG.getNode(PPCISD::FSEL, ResVT,
2756 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2757 }
2758
Dan Gohman475871a2008-07-27 21:46:04 +00002759 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002760 switch (CC) {
2761 default: break; // SETUO etc aren't handled by fsel.
2762 case ISD::SETULT:
2763 case ISD::SETLT:
2764 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2765 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2766 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2767 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002768 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002769 case ISD::SETGE:
2770 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2771 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2772 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2773 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2774 case ISD::SETUGT:
2775 case ISD::SETGT:
2776 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2777 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2778 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2779 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002780 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002781 case ISD::SETLE:
2782 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2783 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2784 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2785 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2786 }
Dan Gohman475871a2008-07-27 21:46:04 +00002787 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002788}
2789
Chris Lattner1f873002007-11-28 18:44:47 +00002790// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002791SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002792 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002794 if (Src.getValueType() == MVT::f32)
2795 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002796
Dan Gohman475871a2008-07-27 21:46:04 +00002797 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002798 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002799 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2800 case MVT::i32:
2801 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2802 break;
2803 case MVT::i64:
2804 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2805 break;
2806 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002807
Chris Lattner1a635d62006-04-14 06:01:58 +00002808 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002809 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002810
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002811 // Emit a store to the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002812 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002813
2814 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2815 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002816 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002817 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2818 DAG.getConstant(4, FIPtr.getValueType()));
2819 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002820}
2821
Dan Gohman475871a2008-07-27 21:46:04 +00002822SDValue PPCTargetLowering::LowerFP_ROUND_INREG(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002823 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002824 assert(Op.getValueType() == MVT::ppcf128);
Gabor Greifba36cb52008-08-28 21:40:38 +00002825 SDNode *Node = Op.getNode();
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002826 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Gabor Greifba36cb52008-08-28 21:40:38 +00002827 assert(Node->getOperand(0).getNode()->getOpcode() == ISD::BUILD_PAIR);
2828 SDValue Lo = Node->getOperand(0).getNode()->getOperand(0);
2829 SDValue Hi = Node->getOperand(0).getNode()->getOperand(1);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002830
2831 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2832 // of the long double, and puts FPSCR back the way it was. We do not
2833 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002834 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002835 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002836
2837 NodeTys.push_back(MVT::f64); // Return register
2838 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2839 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2840 MFFSreg = Result.getValue(0);
2841 InFlag = Result.getValue(1);
2842
2843 NodeTys.clear();
2844 NodeTys.push_back(MVT::Flag); // Returns a flag
2845 Ops[0] = DAG.getConstant(31, MVT::i32);
2846 Ops[1] = InFlag;
2847 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2848 InFlag = Result.getValue(0);
2849
2850 NodeTys.clear();
2851 NodeTys.push_back(MVT::Flag); // Returns a flag
2852 Ops[0] = DAG.getConstant(30, MVT::i32);
2853 Ops[1] = InFlag;
2854 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2855 InFlag = Result.getValue(0);
2856
2857 NodeTys.clear();
2858 NodeTys.push_back(MVT::f64); // result of add
2859 NodeTys.push_back(MVT::Flag); // Returns a flag
2860 Ops[0] = Lo;
2861 Ops[1] = Hi;
2862 Ops[2] = InFlag;
2863 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2864 FPreg = Result.getValue(0);
2865 InFlag = Result.getValue(1);
2866
2867 NodeTys.clear();
2868 NodeTys.push_back(MVT::f64);
2869 Ops[0] = DAG.getConstant(1, MVT::i32);
2870 Ops[1] = MFFSreg;
2871 Ops[2] = FPreg;
2872 Ops[3] = InFlag;
2873 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2874 FPreg = Result.getValue(0);
2875
2876 // We know the low half is about to be thrown away, so just use something
2877 // convenient.
2878 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2879}
2880
Dan Gohman475871a2008-07-27 21:46:04 +00002881SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002882 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2883 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002884 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002885
Chris Lattner1a635d62006-04-14 06:01:58 +00002886 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman475871a2008-07-27 21:46:04 +00002887 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2888 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002889 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002890 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002891 return FP;
2892 }
2893
2894 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2895 "Unhandled SINT_TO_FP type in custom expander!");
2896 // Since we only generate this in 64-bit mode, we can take advantage of
2897 // 64-bit registers. In particular, sign extend the input value into the
2898 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2899 // then lfd it and fcfid it.
2900 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2901 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002902 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002903 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002904
Dan Gohman475871a2008-07-27 21:46:04 +00002905 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002906 Op.getOperand(0));
2907
2908 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002909 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2910 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002911 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002912 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002913 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002914 // Load the value as a double.
Dan Gohman475871a2008-07-27 21:46:04 +00002915 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002916
2917 // FCFID it and return it.
Dan Gohman475871a2008-07-27 21:46:04 +00002918 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002919 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002920 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002921 return FP;
2922}
2923
Dan Gohman475871a2008-07-27 21:46:04 +00002924SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002925 /*
2926 The rounding mode is in bits 30:31 of FPSR, and has the following
2927 settings:
2928 00 Round to nearest
2929 01 Round to 0
2930 10 Round to +inf
2931 11 Round to -inf
2932
2933 FLT_ROUNDS, on the other hand, expects the following:
2934 -1 Undefined
2935 0 Round to 0
2936 1 Round to nearest
2937 2 Round to +inf
2938 3 Round to -inf
2939
2940 To perform the conversion, we do:
2941 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2942 */
2943
2944 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002945 MVT VT = Op.getValueType();
2946 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2947 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002948 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002949
2950 // Save FP Control Word to register
2951 NodeTys.push_back(MVT::f64); // return register
2952 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman475871a2008-07-27 21:46:04 +00002953 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002954
2955 // Save FP register to stack slot
2956 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002957 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2958 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002959 StackSlot, NULL, 0);
2960
2961 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002962 SDValue Four = DAG.getConstant(4, PtrVT);
2963 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2964 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002965
2966 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue CWD1 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002968 DAG.getNode(ISD::AND, MVT::i32,
2969 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002970 SDValue CWD2 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002971 DAG.getNode(ISD::SRL, MVT::i32,
2972 DAG.getNode(ISD::AND, MVT::i32,
2973 DAG.getNode(ISD::XOR, MVT::i32,
2974 CWD, DAG.getConstant(3, MVT::i32)),
2975 DAG.getConstant(3, MVT::i32)),
2976 DAG.getConstant(1, MVT::i8));
2977
Dan Gohman475871a2008-07-27 21:46:04 +00002978 SDValue RetVal =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002979 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2980
Duncan Sands83ec4b62008-06-06 12:08:01 +00002981 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002982 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2983}
2984
Dan Gohman475871a2008-07-27 21:46:04 +00002985SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002986 MVT VT = Op.getValueType();
2987 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00002988 assert(Op.getNumOperands() == 3 &&
2989 VT == Op.getOperand(1).getValueType() &&
2990 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002991
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002992 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002993 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00002994 SDValue Lo = Op.getOperand(0);
2995 SDValue Hi = Op.getOperand(1);
2996 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002997 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002998
Dan Gohman475871a2008-07-27 21:46:04 +00002999 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003000 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3002 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3003 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3004 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003005 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003006 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3007 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3008 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3009 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003010 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003011}
3012
Dan Gohman475871a2008-07-27 21:46:04 +00003013SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003014 MVT VT = Op.getValueType();
3015 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003016 assert(Op.getNumOperands() == 3 &&
3017 VT == Op.getOperand(1).getValueType() &&
3018 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003019
Dan Gohman9ed06db2008-03-07 20:36:53 +00003020 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003021 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003022 SDValue Lo = Op.getOperand(0);
3023 SDValue Hi = Op.getOperand(1);
3024 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003025 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003026
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003028 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003029 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3030 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3031 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3032 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003033 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3035 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3036 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3037 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003038 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003039}
3040
Dan Gohman475871a2008-07-27 21:46:04 +00003041SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003042 MVT VT = Op.getValueType();
3043 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003044 assert(Op.getNumOperands() == 3 &&
3045 VT == Op.getOperand(1).getValueType() &&
3046 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003047
Dan Gohman9ed06db2008-03-07 20:36:53 +00003048 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003049 SDValue Lo = Op.getOperand(0);
3050 SDValue Hi = Op.getOperand(1);
3051 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003052 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003053
Dan Gohman475871a2008-07-27 21:46:04 +00003054 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003055 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3057 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3058 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3059 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003060 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003061 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3062 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3063 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003064 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003065 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003066 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003067}
3068
3069//===----------------------------------------------------------------------===//
3070// Vector related lowering.
3071//
3072
Chris Lattnerac225ca2006-04-12 19:07:14 +00003073// If this is a vector of constants or undefs, get the bits. A bit in
3074// UndefBits is set if the corresponding element of the vector is an
3075// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3076// zero. Return true if this is not an array of constants, false if it is.
3077//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003078static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3079 uint64_t UndefBits[2]) {
3080 // Start with zero'd results.
3081 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3082
Duncan Sands83ec4b62008-06-06 12:08:01 +00003083 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003084 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003085 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003086
3087 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003088 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003089
3090 uint64_t EltBits = 0;
3091 if (OpVal.getOpcode() == ISD::UNDEF) {
3092 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3093 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3094 continue;
3095 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3096 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3097 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3098 assert(CN->getValueType(0) == MVT::f32 &&
3099 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003100 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003101 } else {
3102 // Nonconstant element.
3103 return true;
3104 }
3105
3106 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3107 }
3108
3109 //printf("%llx %llx %llx %llx\n",
3110 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3111 return false;
3112}
Chris Lattneref819f82006-03-20 06:33:01 +00003113
Chris Lattnerb17f1672006-04-16 01:01:29 +00003114// If this is a splat (repetition) of a value across the whole vector, return
3115// the smallest size that splats it. For example, "0x01010101010101..." is a
3116// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3117// SplatSize = 1 byte.
3118static bool isConstantSplat(const uint64_t Bits128[2],
3119 const uint64_t Undef128[2],
3120 unsigned &SplatBits, unsigned &SplatUndef,
3121 unsigned &SplatSize) {
3122
3123 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3124 // the same as the lower 64-bits, ignoring undefs.
3125 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3126 return false; // Can't be a splat if two pieces don't match.
3127
3128 uint64_t Bits64 = Bits128[0] | Bits128[1];
3129 uint64_t Undef64 = Undef128[0] & Undef128[1];
3130
3131 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3132 // undefs.
3133 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3134 return false; // Can't be a splat if two pieces don't match.
3135
3136 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3137 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3138
3139 // If the top 16-bits are different than the lower 16-bits, ignoring
3140 // undefs, we have an i32 splat.
3141 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3142 SplatBits = Bits32;
3143 SplatUndef = Undef32;
3144 SplatSize = 4;
3145 return true;
3146 }
3147
3148 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3149 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3150
3151 // If the top 8-bits are different than the lower 8-bits, ignoring
3152 // undefs, we have an i16 splat.
3153 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3154 SplatBits = Bits16;
3155 SplatUndef = Undef16;
3156 SplatSize = 2;
3157 return true;
3158 }
3159
3160 // Otherwise, we have an 8-bit splat.
3161 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3162 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3163 SplatSize = 1;
3164 return true;
3165}
3166
Chris Lattner4a998b92006-04-17 06:00:21 +00003167/// BuildSplatI - Build a canonical splati of Val with an element size of
3168/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003169static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003170 SelectionDAG &DAG) {
3171 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003172
Duncan Sands83ec4b62008-06-06 12:08:01 +00003173 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003174 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3175 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003176
Duncan Sands83ec4b62008-06-06 12:08:01 +00003177 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003178
3179 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3180 if (Val == -1)
3181 SplatSize = 1;
3182
Duncan Sands83ec4b62008-06-06 12:08:01 +00003183 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003184
3185 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003186 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3187 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003188 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003190 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003191 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003192}
3193
Chris Lattnere7c768e2006-04-18 03:24:30 +00003194/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003195/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003196static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003197 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003198 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003199 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3200 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003201 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3202}
3203
Chris Lattnere7c768e2006-04-18 03:24:30 +00003204/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3205/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003206static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3207 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003208 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003209 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3210 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3211 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3212}
3213
3214
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003215/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3216/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003217static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003218 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003219 // Force LHS/RHS to be the right type.
3220 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3221 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003222
Dan Gohman475871a2008-07-27 21:46:04 +00003223 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003224 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003225 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003226 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003227 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003228 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3229}
3230
Chris Lattnerf1b47082006-04-14 05:19:18 +00003231// If this is a case we can't handle, return null and let the default
3232// expansion code take care of it. If we CAN select this case, and if it
3233// selects to a single instruction, return Op. Otherwise, if we can codegen
3234// this case more efficiently than a constant pool load, lower it to the
3235// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003236SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003237 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003238 // If this is a vector of constants or undefs, get the bits. A bit in
3239 // UndefBits is set if the corresponding element of the vector is an
3240 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3241 // zero.
3242 uint64_t VectorBits[2];
3243 uint64_t UndefBits[2];
Gabor Greifba36cb52008-08-28 21:40:38 +00003244 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003245 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003246
Chris Lattnerb17f1672006-04-16 01:01:29 +00003247 // If this is a splat (repetition) of a value across the whole vector, return
3248 // the smallest size that splats it. For example, "0x01010101010101..." is a
3249 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3250 // SplatSize = 1 byte.
3251 unsigned SplatBits, SplatUndef, SplatSize;
3252 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3253 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3254
3255 // First, handle single instruction cases.
3256
3257 // All zeros?
3258 if (SplatBits == 0) {
3259 // Canonicalize all zero vectors to be v4i32.
3260 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003261 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003262 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3263 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3264 }
3265 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003266 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003267
3268 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3269 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003270 if (SextVal >= -16 && SextVal <= 15)
3271 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003272
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003273
3274 // Two instruction sequences.
3275
Chris Lattner4a998b92006-04-17 06:00:21 +00003276 // If this value is in the range [-32,30] and is even, use:
3277 // tmp = VSPLTI[bhw], result = add tmp, tmp
3278 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003279 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003280 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3281 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003282 }
Chris Lattner6876e662006-04-17 06:58:41 +00003283
3284 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3285 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3286 // for fneg/fabs.
3287 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3288 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003289 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003290
3291 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003292 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003293 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003294
3295 // xor by OnesV to invert it.
3296 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3297 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3298 }
3299
3300 // Check to see if this is a wide variety of vsplti*, binop self cases.
3301 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003302 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003303 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003304 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003305 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003306
Owen Anderson718cb662007-09-07 04:06:50 +00003307 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003308 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3309 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3310 int i = SplatCsts[idx];
3311
3312 // Figure out what shift amount will be used by altivec if shifted by i in
3313 // this splat size.
3314 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3315
3316 // vsplti + shl self.
3317 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003318 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003319 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3320 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3321 Intrinsic::ppc_altivec_vslw
3322 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003323 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3324 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003325 }
3326
3327 // vsplti + srl self.
3328 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003329 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003330 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3331 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3332 Intrinsic::ppc_altivec_vsrw
3333 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003334 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3335 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003336 }
3337
3338 // vsplti + sra self.
3339 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003340 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003341 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3342 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3343 Intrinsic::ppc_altivec_vsraw
3344 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003345 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3346 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003347 }
3348
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003349 // vsplti + rol self.
3350 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3351 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003352 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003353 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3354 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3355 Intrinsic::ppc_altivec_vrlw
3356 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003357 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3358 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003359 }
3360
3361 // t = vsplti c, result = vsldoi t, t, 1
3362 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003363 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003364 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3365 }
3366 // t = vsplti c, result = vsldoi t, t, 2
3367 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003368 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003369 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3370 }
3371 // t = vsplti c, result = vsldoi t, t, 3
3372 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003373 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003374 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3375 }
Chris Lattner6876e662006-04-17 06:58:41 +00003376 }
3377
Chris Lattner6876e662006-04-17 06:58:41 +00003378 // Three instruction sequences.
3379
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003380 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3381 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003382 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3383 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003384 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003385 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003386 }
3387 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3388 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003389 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3390 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003391 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003392 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003393 }
3394 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003395
Dan Gohman475871a2008-07-27 21:46:04 +00003396 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003397}
3398
Chris Lattner59138102006-04-17 05:28:54 +00003399/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3400/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003401static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3402 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003403 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3404 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3405 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3406
3407 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003408 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003409 OP_VMRGHW,
3410 OP_VMRGLW,
3411 OP_VSPLTISW0,
3412 OP_VSPLTISW1,
3413 OP_VSPLTISW2,
3414 OP_VSPLTISW3,
3415 OP_VSLDOI4,
3416 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003417 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003418 };
3419
3420 if (OpNum == OP_COPY) {
3421 if (LHSID == (1*9+2)*9+3) return LHS;
3422 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3423 return RHS;
3424 }
3425
Dan Gohman475871a2008-07-27 21:46:04 +00003426 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003427 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3428 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3429
Chris Lattner59138102006-04-17 05:28:54 +00003430 unsigned ShufIdxs[16];
3431 switch (OpNum) {
3432 default: assert(0 && "Unknown i32 permute!");
3433 case OP_VMRGHW:
3434 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3435 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3436 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3437 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3438 break;
3439 case OP_VMRGLW:
3440 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3441 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3442 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3443 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3444 break;
3445 case OP_VSPLTISW0:
3446 for (unsigned i = 0; i != 16; ++i)
3447 ShufIdxs[i] = (i&3)+0;
3448 break;
3449 case OP_VSPLTISW1:
3450 for (unsigned i = 0; i != 16; ++i)
3451 ShufIdxs[i] = (i&3)+4;
3452 break;
3453 case OP_VSPLTISW2:
3454 for (unsigned i = 0; i != 16; ++i)
3455 ShufIdxs[i] = (i&3)+8;
3456 break;
3457 case OP_VSPLTISW3:
3458 for (unsigned i = 0; i != 16; ++i)
3459 ShufIdxs[i] = (i&3)+12;
3460 break;
3461 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003462 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003463 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003464 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003465 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003466 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003467 }
Dan Gohman475871a2008-07-27 21:46:04 +00003468 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003469 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003470 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003471
3472 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003473 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003474}
3475
Chris Lattnerf1b47082006-04-14 05:19:18 +00003476/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3477/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3478/// return the code it can be lowered into. Worst case, it can always be
3479/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003480SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003481 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003482 SDValue V1 = Op.getOperand(0);
3483 SDValue V2 = Op.getOperand(1);
3484 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003485
3486 // Cases that are handled by instructions that take permute immediates
3487 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3488 // selected by the instruction selector.
3489 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003490 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3491 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3492 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3493 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3494 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3495 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3496 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3497 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3498 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3499 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3500 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3501 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003502 return Op;
3503 }
3504 }
3505
3506 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3507 // and produce a fixed permutation. If any of these match, do not lower to
3508 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003509 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3510 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3511 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3512 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3513 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3514 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3515 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3516 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3517 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003518 return Op;
3519
Chris Lattner59138102006-04-17 05:28:54 +00003520 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3521 // perfect shuffle table to emit an optimal matching sequence.
3522 unsigned PFIndexes[4];
3523 bool isFourElementShuffle = true;
3524 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3525 unsigned EltNo = 8; // Start out undef.
3526 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3527 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3528 continue; // Undef, ignore it.
3529
3530 unsigned ByteSource =
3531 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3532 if ((ByteSource & 3) != j) {
3533 isFourElementShuffle = false;
3534 break;
3535 }
3536
3537 if (EltNo == 8) {
3538 EltNo = ByteSource/4;
3539 } else if (EltNo != ByteSource/4) {
3540 isFourElementShuffle = false;
3541 break;
3542 }
3543 }
3544 PFIndexes[i] = EltNo;
3545 }
3546
3547 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3548 // perfect shuffle vector to determine if it is cost effective to do this as
3549 // discrete instructions, or whether we should use a vperm.
3550 if (isFourElementShuffle) {
3551 // Compute the index in the perfect shuffle table.
3552 unsigned PFTableIndex =
3553 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3554
3555 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3556 unsigned Cost = (PFEntry >> 30);
3557
3558 // Determining when to avoid vperm is tricky. Many things affect the cost
3559 // of vperm, particularly how many times the perm mask needs to be computed.
3560 // For example, if the perm mask can be hoisted out of a loop or is already
3561 // used (perhaps because there are multiple permutes with the same shuffle
3562 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3563 // the loop requires an extra register.
3564 //
3565 // As a compromise, we only emit discrete instructions if the shuffle can be
3566 // generated in 3 or fewer operations. When we have loop information
3567 // available, if this block is within a loop, we should avoid using vperm
3568 // for 3-operation perms and use a constant pool load instead.
3569 if (Cost < 3)
3570 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3571 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003572
3573 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3574 // vector that will get spilled to the constant pool.
3575 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3576
3577 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3578 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003579 MVT EltVT = V1.getValueType().getVectorElementType();
3580 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003581
Dan Gohman475871a2008-07-27 21:46:04 +00003582 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003583 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003584 unsigned SrcElt;
3585 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3586 SrcElt = 0;
3587 else
3588 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003589
3590 for (unsigned j = 0; j != BytesPerElement; ++j)
3591 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3592 MVT::i8));
3593 }
3594
Dan Gohman475871a2008-07-27 21:46:04 +00003595 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003596 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003597 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3598}
3599
Chris Lattner90564f22006-04-18 17:59:36 +00003600/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3601/// altivec comparison. If it is, return true and fill in Opc/isDot with
3602/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003603static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003604 bool &isDot) {
3605 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3606 CompareOpc = -1;
3607 isDot = false;
3608 switch (IntrinsicID) {
3609 default: return false;
3610 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003611 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3612 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3613 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3614 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3615 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3616 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3617 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3618 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3619 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3620 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3621 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3622 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3623 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3624
3625 // Normal Comparisons.
3626 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3627 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3628 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3629 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3630 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3631 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3632 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3633 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3634 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3635 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3636 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3637 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3638 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3639 }
Chris Lattner90564f22006-04-18 17:59:36 +00003640 return true;
3641}
3642
3643/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3644/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003645SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003646 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003647 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3648 // opcode number of the comparison.
3649 int CompareOpc;
3650 bool isDot;
3651 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003652 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003653
Chris Lattner90564f22006-04-18 17:59:36 +00003654 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003655 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003656 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003657 Op.getOperand(1), Op.getOperand(2),
3658 DAG.getConstant(CompareOpc, MVT::i32));
3659 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3660 }
3661
3662 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003663 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003664 Op.getOperand(2), // LHS
3665 Op.getOperand(3), // RHS
3666 DAG.getConstant(CompareOpc, MVT::i32)
3667 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003668 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003669 VTs.push_back(Op.getOperand(2).getValueType());
3670 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003671 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003672
3673 // Now that we have the comparison, emit a copy from the CR to a GPR.
3674 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003676 DAG.getRegister(PPC::CR6, MVT::i32),
3677 CompNode.getValue(1));
3678
3679 // Unpack the result based on how the target uses it.
3680 unsigned BitNo; // Bit # of CR6.
3681 bool InvertBit; // Invert result?
3682 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3683 default: // Can't happen, don't crash on invalid number though.
3684 case 0: // Return the value of the EQ bit of CR6.
3685 BitNo = 0; InvertBit = false;
3686 break;
3687 case 1: // Return the inverted value of the EQ bit of CR6.
3688 BitNo = 0; InvertBit = true;
3689 break;
3690 case 2: // Return the value of the LT bit of CR6.
3691 BitNo = 2; InvertBit = false;
3692 break;
3693 case 3: // Return the inverted value of the LT bit of CR6.
3694 BitNo = 2; InvertBit = true;
3695 break;
3696 }
3697
3698 // Shift the bit into the low position.
3699 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3700 DAG.getConstant(8-(3-BitNo), MVT::i32));
3701 // Isolate the bit.
3702 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3703 DAG.getConstant(1, MVT::i32));
3704
3705 // If we are supposed to, toggle the bit.
3706 if (InvertBit)
3707 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3708 DAG.getConstant(1, MVT::i32));
3709 return Flags;
3710}
3711
Dan Gohman475871a2008-07-27 21:46:04 +00003712SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003713 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003714 // Create a stack slot that is 16-byte aligned.
3715 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3716 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003717 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003718 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003719
3720 // Store the input value into Value#0 of the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003721 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003722 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003724 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003725}
3726
Dan Gohman475871a2008-07-27 21:46:04 +00003727SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003728 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003729 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003730
Dan Gohman475871a2008-07-27 21:46:04 +00003731 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3732 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003733
Dan Gohman475871a2008-07-27 21:46:04 +00003734 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003735 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3736
3737 // Shrinkify inputs to v8i16.
3738 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3739 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3740 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3741
3742 // Low parts multiplied together, generating 32-bit results (we ignore the
3743 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003744 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003745 LHS, RHS, DAG, MVT::v4i32);
3746
Dan Gohman475871a2008-07-27 21:46:04 +00003747 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003748 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3749 // Shift the high parts up 16 bits.
3750 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3751 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3752 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003754
Dan Gohman475871a2008-07-27 21:46:04 +00003755 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003756
Chris Lattnercea2aa72006-04-18 04:28:57 +00003757 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3758 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003759 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003760 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003761
3762 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003763 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003764 LHS, RHS, DAG, MVT::v8i16);
3765 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3766
3767 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003769 LHS, RHS, DAG, MVT::v8i16);
3770 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3771
3772 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003773 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003774 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003775 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3776 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003777 }
Chris Lattner19a81522006-04-18 03:57:35 +00003778 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003779 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003780 } else {
3781 assert(0 && "Unknown mul to lower!");
3782 abort();
3783 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003784}
3785
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003786/// LowerOperation - Provide custom lowering hooks for some operations.
3787///
Dan Gohman475871a2008-07-27 21:46:04 +00003788SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003789 switch (Op.getOpcode()) {
3790 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003791 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3792 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003793 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003794 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003795 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003796 case ISD::VASTART:
3797 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3798 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3799
3800 case ISD::VAARG:
3801 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3802 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3803
Chris Lattneref957102006-06-21 00:34:03 +00003804 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003805 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3806 VarArgsStackOffset, VarArgsNumGPR,
3807 VarArgsNumFPR, PPCSubTarget);
3808
Dan Gohman7925ed02008-03-19 21:39:28 +00003809 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3810 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003811 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003812 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003813 case ISD::DYNAMIC_STACKALLOC:
3814 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003815
Chris Lattner1a635d62006-04-14 06:01:58 +00003816 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3817 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3818 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003819 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003820 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003821
Chris Lattner1a635d62006-04-14 06:01:58 +00003822 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003823 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3824 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3825 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003826
Chris Lattner1a635d62006-04-14 06:01:58 +00003827 // Vector-related lowering.
3828 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3829 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3830 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3831 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003832 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003833
Chris Lattner3fc027d2007-12-08 06:59:59 +00003834 // Frame & Return address.
3835 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003836 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003837 }
Dan Gohman475871a2008-07-27 21:46:04 +00003838 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003839}
3840
Duncan Sands126d9072008-07-04 11:47:58 +00003841SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003842 switch (N->getOpcode()) {
3843 default: assert(0 && "Wasn't expecting to be able to lower this!");
Duncan Sandsa7360f02008-07-19 16:26:02 +00003844 case ISD::FP_TO_SINT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003845 SDValue Res = LowerFP_TO_SINT(SDValue(N, 0), DAG);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003846 // Use MERGE_VALUES to drop the chain result value and get a node with one
3847 // result. This requires turning off getMergeValues simplification, since
3848 // otherwise it will give us Res back.
Gabor Greifba36cb52008-08-28 21:40:38 +00003849 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsa7360f02008-07-19 16:26:02 +00003850 }
Chris Lattner1f873002007-11-28 18:44:47 +00003851 }
3852}
3853
3854
Chris Lattner1a635d62006-04-14 06:01:58 +00003855//===----------------------------------------------------------------------===//
3856// Other Lowering Code
3857//===----------------------------------------------------------------------===//
3858
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003859MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003860PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3861 bool is64bit, unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003862 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003863 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3864
3865 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3866 MachineFunction *F = BB->getParent();
3867 MachineFunction::iterator It = BB;
3868 ++It;
3869
3870 unsigned dest = MI->getOperand(0).getReg();
3871 unsigned ptrA = MI->getOperand(1).getReg();
3872 unsigned ptrB = MI->getOperand(2).getReg();
3873 unsigned incr = MI->getOperand(3).getReg();
3874
3875 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3876 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3877 F->insert(It, loopMBB);
3878 F->insert(It, exitMBB);
3879 exitMBB->transferSuccessors(BB);
3880
3881 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003882 unsigned TmpReg = (!BinOpcode) ? incr :
3883 RegInfo.createVirtualRegister(
3884 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
3885 (const TargetRegisterClass *) &PPC::G8RCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003886
3887 // thisMBB:
3888 // ...
3889 // fallthrough --> loopMBB
3890 BB->addSuccessor(loopMBB);
3891
3892 // loopMBB:
3893 // l[wd]arx dest, ptr
3894 // add r0, dest, incr
3895 // st[wd]cx. r0, ptr
3896 // bne- loopMBB
3897 // fallthrough --> exitMBB
3898 BB = loopMBB;
3899 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3900 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003901 if (BinOpcode)
3902 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003903 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3904 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3905 BuildMI(BB, TII->get(PPC::BCC))
3906 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3907 BB->addSuccessor(loopMBB);
3908 BB->addSuccessor(exitMBB);
3909
3910 // exitMBB:
3911 // ...
3912 BB = exitMBB;
3913 return BB;
3914}
3915
3916MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00003917PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3918 MachineBasicBlock *BB,
3919 bool is8bit, // operation
3920 unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003921 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003922 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3923 // In 64 bit mode we have to use 64 bits for addresses, even though the
3924 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3925 // registers without caring whether they're 32 or 64, but here we're
3926 // doing actual arithmetic on the addresses.
3927 bool is64bit = PPCSubTarget.isPPC64();
3928
3929 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3930 MachineFunction *F = BB->getParent();
3931 MachineFunction::iterator It = BB;
3932 ++It;
3933
3934 unsigned dest = MI->getOperand(0).getReg();
3935 unsigned ptrA = MI->getOperand(1).getReg();
3936 unsigned ptrB = MI->getOperand(2).getReg();
3937 unsigned incr = MI->getOperand(3).getReg();
3938
3939 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3940 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3941 F->insert(It, loopMBB);
3942 F->insert(It, exitMBB);
3943 exitMBB->transferSuccessors(BB);
3944
3945 MachineRegisterInfo &RegInfo = F->getRegInfo();
3946 const TargetRegisterClass *RC =
3947 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
3948 (const TargetRegisterClass *) &PPC::G8RCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00003949 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3950 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3951 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3952 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3953 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3954 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3955 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3956 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3957 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3958 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003959 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003960 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00003961 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003962
3963 // thisMBB:
3964 // ...
3965 // fallthrough --> loopMBB
3966 BB->addSuccessor(loopMBB);
3967
3968 // The 4-byte load must be aligned, while a char or short may be
3969 // anywhere in the word. Hence all this nasty bookkeeping code.
3970 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3971 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
3972 // xor shift, shift1, 24 [16]
3973 // rlwinm ptr, ptr1, 0, 0, 29
3974 // slw incr2, incr, shift
3975 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3976 // slw mask, mask2, shift
3977 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003978 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00003979 // add tmp, tmpDest, incr2
3980 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00003981 // and tmp3, tmp, mask
3982 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003983 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00003984 // bne- loopMBB
3985 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00003986 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00003987
3988 if (ptrA!=PPC::R0) {
3989 Ptr1Reg = RegInfo.createVirtualRegister(RC);
3990 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
3991 .addReg(ptrA).addReg(ptrB);
3992 } else {
3993 Ptr1Reg = ptrB;
3994 }
3995 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
3996 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
3997 BuildMI(BB, TII->get(is64bit ? PPC::XOR8 : PPC::XOR), ShiftReg)
3998 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3999 if (is64bit)
4000 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4001 .addReg(Ptr1Reg).addImm(0).addImm(61);
4002 else
4003 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4004 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4005 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4006 .addReg(incr).addReg(ShiftReg);
4007 if (is8bit)
4008 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4009 else {
4010 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4011 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4012 }
4013 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4014 .addReg(Mask2Reg).addReg(ShiftReg);
4015
4016 BB = loopMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004017 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004018 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004019 if (BinOpcode)
4020 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4021 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004022 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004023 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004024 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4025 .addReg(TmpReg).addReg(MaskReg);
4026 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4027 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4028 BuildMI(BB, TII->get(PPC::STWCX))
4029 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4030 BuildMI(BB, TII->get(PPC::BCC))
4031 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4032 BB->addSuccessor(loopMBB);
4033 BB->addSuccessor(exitMBB);
4034
4035 // exitMBB:
4036 // ...
4037 BB = exitMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004038 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004039 return BB;
4040}
4041
4042MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004043PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4044 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004045 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004046
4047 // To "insert" these instructions we actually have to insert their
4048 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004049 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004050 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004051 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004052
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004053 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004054
4055 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4056 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4057 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4058 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4059 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4060
4061 // The incoming instruction knows the destination vreg to set, the
4062 // condition code register to branch on, the true/false values to
4063 // select between, and a branch opcode to use.
4064
4065 // thisMBB:
4066 // ...
4067 // TrueVal = ...
4068 // cmpTY ccX, r1, r2
4069 // bCC copy1MBB
4070 // fallthrough --> copy0MBB
4071 MachineBasicBlock *thisMBB = BB;
4072 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4073 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4074 unsigned SelectPred = MI->getOperand(4).getImm();
4075 BuildMI(BB, TII->get(PPC::BCC))
4076 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4077 F->insert(It, copy0MBB);
4078 F->insert(It, sinkMBB);
4079 // Update machine-CFG edges by transferring all successors of the current
4080 // block to the new block which will contain the Phi node for the select.
4081 sinkMBB->transferSuccessors(BB);
4082 // Next, add the true and fallthrough blocks as its successors.
4083 BB->addSuccessor(copy0MBB);
4084 BB->addSuccessor(sinkMBB);
4085
4086 // copy0MBB:
4087 // %FalseValue = ...
4088 // # fallthrough to sinkMBB
4089 BB = copy0MBB;
4090
4091 // Update machine-CFG edges
4092 BB->addSuccessor(sinkMBB);
4093
4094 // sinkMBB:
4095 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4096 // ...
4097 BB = sinkMBB;
4098 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4099 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4100 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4101 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4103 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4105 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4107 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4108 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4109 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004110
4111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4112 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4114 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4116 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4117 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4118 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004119
4120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4121 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4123 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4125 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4127 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004128
4129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4130 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4132 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4134 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4136 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004137
4138 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
4139 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
4140 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
4141 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004142 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
4143 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
4144 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
4145 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004146
4147 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4148 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4149 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4150 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004151 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4152 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4153 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4154 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004155
Dale Johannesen0e55f062008-08-29 18:29:46 +00004156 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4157 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4158 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4159 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4160 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4161 BB = EmitAtomicBinary(MI, BB, false, 0);
4162 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4163 BB = EmitAtomicBinary(MI, BB, true, 0);
4164
Evan Cheng53301922008-07-12 02:23:19 +00004165 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4166 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4167 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4168
4169 unsigned dest = MI->getOperand(0).getReg();
4170 unsigned ptrA = MI->getOperand(1).getReg();
4171 unsigned ptrB = MI->getOperand(2).getReg();
4172 unsigned oldval = MI->getOperand(3).getReg();
4173 unsigned newval = MI->getOperand(4).getReg();
4174
Dale Johannesen65e39732008-08-25 18:53:26 +00004175 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4176 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4177 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004178 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004179 F->insert(It, loop1MBB);
4180 F->insert(It, loop2MBB);
4181 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004182 F->insert(It, exitMBB);
4183 exitMBB->transferSuccessors(BB);
4184
4185 // thisMBB:
4186 // ...
4187 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004188 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004189
Dale Johannesen65e39732008-08-25 18:53:26 +00004190 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004191 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004192 // cmp[wd] dest, oldval
4193 // bne- midMBB
4194 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004195 // st[wd]cx. newval, ptr
4196 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004197 // b exitBB
4198 // midMBB:
4199 // st[wd]cx. dest, ptr
4200 // exitBB:
4201 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004202 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4203 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004204 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004205 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004206 BuildMI(BB, TII->get(PPC::BCC))
4207 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4208 BB->addSuccessor(loop2MBB);
4209 BB->addSuccessor(midMBB);
4210
4211 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004212 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4213 .addReg(newval).addReg(ptrA).addReg(ptrB);
4214 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004215 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4216 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4217 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004218 BB->addSuccessor(exitMBB);
4219
Dale Johannesen65e39732008-08-25 18:53:26 +00004220 BB = midMBB;
4221 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4222 .addReg(dest).addReg(ptrA).addReg(ptrB);
4223 BB->addSuccessor(exitMBB);
4224
Evan Cheng53301922008-07-12 02:23:19 +00004225 // exitMBB:
4226 // ...
4227 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004228 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4229 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4230 // We must use 64-bit registers for addresses when targeting 64-bit,
4231 // since we're actually doing arithmetic on them. Other registers
4232 // can be 32-bit.
4233 bool is64bit = PPCSubTarget.isPPC64();
4234 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4235
4236 unsigned dest = MI->getOperand(0).getReg();
4237 unsigned ptrA = MI->getOperand(1).getReg();
4238 unsigned ptrB = MI->getOperand(2).getReg();
4239 unsigned oldval = MI->getOperand(3).getReg();
4240 unsigned newval = MI->getOperand(4).getReg();
4241
4242 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4243 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4244 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4245 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4246 F->insert(It, loop1MBB);
4247 F->insert(It, loop2MBB);
4248 F->insert(It, midMBB);
4249 F->insert(It, exitMBB);
4250 exitMBB->transferSuccessors(BB);
4251
4252 MachineRegisterInfo &RegInfo = F->getRegInfo();
4253 const TargetRegisterClass *RC =
4254 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
4255 (const TargetRegisterClass *) &PPC::G8RCRegClass;
4256 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4257 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4258 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4259 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4260 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4261 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4262 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4263 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4264 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4265 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4266 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4267 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4268 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4269 unsigned Ptr1Reg;
4270 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4271 // thisMBB:
4272 // ...
4273 // fallthrough --> loopMBB
4274 BB->addSuccessor(loop1MBB);
4275
4276 // The 4-byte load must be aligned, while a char or short may be
4277 // anywhere in the word. Hence all this nasty bookkeeping code.
4278 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4279 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
4280 // xor shift, shift1, 24 [16]
4281 // rlwinm ptr, ptr1, 0, 0, 29
4282 // slw newval2, newval, shift
4283 // slw oldval2, oldval,shift
4284 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4285 // slw mask, mask2, shift
4286 // and newval3, newval2, mask
4287 // and oldval3, oldval2, mask
4288 // loop1MBB:
4289 // lwarx tmpDest, ptr
4290 // and tmp, tmpDest, mask
4291 // cmpw tmp, oldval3
4292 // bne- midMBB
4293 // loop2MBB:
4294 // andc tmp2, tmpDest, mask
4295 // or tmp4, tmp2, newval3
4296 // stwcx. tmp4, ptr
4297 // bne- loop1MBB
4298 // b exitBB
4299 // midMBB:
4300 // stwcx. tmpDest, ptr
4301 // exitBB:
4302 // srw dest, tmpDest, shift
4303 if (ptrA!=PPC::R0) {
4304 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4305 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4306 .addReg(ptrA).addReg(ptrB);
4307 } else {
4308 Ptr1Reg = ptrB;
4309 }
4310 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4311 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
4312 BuildMI(BB, TII->get(is64bit ? PPC::XOR8 : PPC::XOR), ShiftReg)
4313 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4314 if (is64bit)
4315 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4316 .addReg(Ptr1Reg).addImm(0).addImm(61);
4317 else
4318 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4319 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4320 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4321 .addReg(newval).addReg(ShiftReg);
4322 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4323 .addReg(oldval).addReg(ShiftReg);
4324 if (is8bit)
4325 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4326 else {
4327 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4328 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4329 }
4330 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4331 .addReg(Mask2Reg).addReg(ShiftReg);
4332 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4333 .addReg(NewVal2Reg).addReg(MaskReg);
4334 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4335 .addReg(OldVal2Reg).addReg(MaskReg);
4336
4337 BB = loop1MBB;
4338 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4339 .addReg(PPC::R0).addReg(PtrReg);
4340 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4341 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4342 .addReg(TmpReg).addReg(OldVal3Reg);
4343 BuildMI(BB, TII->get(PPC::BCC))
4344 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4345 BB->addSuccessor(loop2MBB);
4346 BB->addSuccessor(midMBB);
4347
4348 BB = loop2MBB;
4349 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4350 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4351 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4352 .addReg(PPC::R0).addReg(PtrReg);
4353 BuildMI(BB, TII->get(PPC::BCC))
4354 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4355 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4356 BB->addSuccessor(loop1MBB);
4357 BB->addSuccessor(exitMBB);
4358
4359 BB = midMBB;
4360 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4361 .addReg(PPC::R0).addReg(PtrReg);
4362 BB->addSuccessor(exitMBB);
4363
4364 // exitMBB:
4365 // ...
4366 BB = exitMBB;
4367 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4368 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004369 assert(0 && "Unexpected instr type to insert");
4370 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004371
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004372 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004373 return BB;
4374}
4375
Chris Lattner1a635d62006-04-14 06:01:58 +00004376//===----------------------------------------------------------------------===//
4377// Target Optimization Hooks
4378//===----------------------------------------------------------------------===//
4379
Dan Gohman475871a2008-07-27 21:46:04 +00004380SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004381 DAGCombinerInfo &DCI) const {
4382 TargetMachine &TM = getTargetMachine();
4383 SelectionDAG &DAG = DCI.DAG;
4384 switch (N->getOpcode()) {
4385 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004386 case PPCISD::SHL:
4387 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4388 if (C->getValue() == 0) // 0 << V -> 0.
4389 return N->getOperand(0);
4390 }
4391 break;
4392 case PPCISD::SRL:
4393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4394 if (C->getValue() == 0) // 0 >>u V -> 0.
4395 return N->getOperand(0);
4396 }
4397 break;
4398 case PPCISD::SRA:
4399 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4400 if (C->getValue() == 0 || // 0 >>s V -> 0.
4401 C->isAllOnesValue()) // -1 >>s V -> -1.
4402 return N->getOperand(0);
4403 }
4404 break;
4405
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004406 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004407 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004408 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4409 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4410 // We allow the src/dst to be either f32/f64, but the intermediate
4411 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004412 if (N->getOperand(0).getValueType() == MVT::i64 &&
4413 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004414 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004415 if (Val.getValueType() == MVT::f32) {
4416 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004417 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004418 }
4419
4420 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004421 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004422 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004423 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004424 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004425 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4426 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004427 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004428 }
4429 return Val;
4430 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4431 // If the intermediate type is i32, we can avoid the load/store here
4432 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004433 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004434 }
4435 }
4436 break;
Chris Lattner51269842006-03-01 05:50:56 +00004437 case ISD::STORE:
4438 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4439 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004440 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004441 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004442 N->getOperand(1).getValueType() == MVT::i32 &&
4443 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004444 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004445 if (Val.getValueType() == MVT::f32) {
4446 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004447 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004448 }
4449 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004450 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004451
4452 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4453 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004454 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004455 return Val;
4456 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004457
4458 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4459 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004460 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004461 (N->getOperand(1).getValueType() == MVT::i32 ||
4462 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004464 // Do an any-extend to 32-bits if this is a half-word input.
4465 if (BSwapOp.getValueType() == MVT::i16)
4466 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4467
4468 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4469 N->getOperand(2), N->getOperand(3),
4470 DAG.getValueType(N->getOperand(1).getValueType()));
4471 }
4472 break;
4473 case ISD::BSWAP:
4474 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004475 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004476 N->getOperand(0).hasOneUse() &&
4477 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004478 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004479 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004480 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004481 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004482 VTs.push_back(MVT::i32);
4483 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004484 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4485 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004486 LD->getChain(), // Chain
4487 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004488 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004489 DAG.getValueType(N->getValueType(0)) // VT
4490 };
Dan Gohman475871a2008-07-27 21:46:04 +00004491 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004492
4493 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004494 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004495 if (N->getValueType(0) == MVT::i16)
4496 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4497
4498 // First, combine the bswap away. This makes the value produced by the
4499 // load dead.
4500 DCI.CombineTo(N, ResVal);
4501
4502 // Next, combine the load away, we give it a bogus result value but a real
4503 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004504 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Chris Lattnerd9989382006-07-10 20:56:58 +00004505
4506 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004507 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004508 }
4509
Chris Lattner51269842006-03-01 05:50:56 +00004510 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004511 case PPCISD::VCMP: {
4512 // If a VCMPo node already exists with exactly the same operands as this
4513 // node, use its result instead of this node (VCMPo computes both a CR6 and
4514 // a normal output).
4515 //
4516 if (!N->getOperand(0).hasOneUse() &&
4517 !N->getOperand(1).hasOneUse() &&
4518 !N->getOperand(2).hasOneUse()) {
4519
4520 // Scan all of the users of the LHS, looking for VCMPo's that match.
4521 SDNode *VCMPoNode = 0;
4522
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004524 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4525 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004526 if (UI->getOpcode() == PPCISD::VCMPo &&
4527 UI->getOperand(1) == N->getOperand(1) &&
4528 UI->getOperand(2) == N->getOperand(2) &&
4529 UI->getOperand(0) == N->getOperand(0)) {
4530 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004531 break;
4532 }
4533
Chris Lattner00901202006-04-18 18:28:22 +00004534 // If there is no VCMPo node, or if the flag value has a single use, don't
4535 // transform this.
4536 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4537 break;
4538
4539 // Look at the (necessarily single) use of the flag value. If it has a
4540 // chain, this transformation is more complex. Note that multiple things
4541 // could use the value result, which we should ignore.
4542 SDNode *FlagUser = 0;
4543 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4544 FlagUser == 0; ++UI) {
4545 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004546 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004547 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004548 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004549 FlagUser = User;
4550 break;
4551 }
4552 }
4553 }
4554
4555 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4556 // give up for right now.
4557 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004558 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004559 }
4560 break;
4561 }
Chris Lattner90564f22006-04-18 17:59:36 +00004562 case ISD::BR_CC: {
4563 // If this is a branch on an altivec predicate comparison, lower this so
4564 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4565 // lowering is done pre-legalize, because the legalizer lowers the predicate
4566 // compare down to code that is difficult to reassemble.
4567 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004569 int CompareOpc;
4570 bool isDot;
4571
4572 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4573 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4574 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4575 assert(isDot && "Can't compare against a vector result!");
4576
4577 // If this is a comparison against something other than 0/1, then we know
4578 // that the condition is never/always true.
4579 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4580 if (Val != 0 && Val != 1) {
4581 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4582 return N->getOperand(0);
4583 // Always !=, turn it into an unconditional branch.
4584 return DAG.getNode(ISD::BR, MVT::Other,
4585 N->getOperand(0), N->getOperand(4));
4586 }
4587
4588 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4589
4590 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004591 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004592 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004593 LHS.getOperand(2), // LHS of compare
4594 LHS.getOperand(3), // RHS of compare
4595 DAG.getConstant(CompareOpc, MVT::i32)
4596 };
Chris Lattner90564f22006-04-18 17:59:36 +00004597 VTs.push_back(LHS.getOperand(2).getValueType());
4598 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004599 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004600
4601 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004602 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00004603 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4604 default: // Can't happen, don't crash on invalid number though.
4605 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004606 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004607 break;
4608 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004609 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004610 break;
4611 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004612 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004613 break;
4614 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004615 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004616 break;
4617 }
4618
4619 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004620 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004621 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004622 N->getOperand(4), CompNode.getValue(1));
4623 }
4624 break;
4625 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004626 }
4627
Dan Gohman475871a2008-07-27 21:46:04 +00004628 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004629}
4630
Chris Lattner1a635d62006-04-14 06:01:58 +00004631//===----------------------------------------------------------------------===//
4632// Inline Assembly Support
4633//===----------------------------------------------------------------------===//
4634
Dan Gohman475871a2008-07-27 21:46:04 +00004635void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004636 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004637 APInt &KnownZero,
4638 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004639 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004640 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004641 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004642 switch (Op.getOpcode()) {
4643 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004644 case PPCISD::LBRX: {
4645 // lhbrx is known to have the top bits cleared out.
4646 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4647 KnownZero = 0xFFFF0000;
4648 break;
4649 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004650 case ISD::INTRINSIC_WO_CHAIN: {
4651 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4652 default: break;
4653 case Intrinsic::ppc_altivec_vcmpbfp_p:
4654 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4655 case Intrinsic::ppc_altivec_vcmpequb_p:
4656 case Intrinsic::ppc_altivec_vcmpequh_p:
4657 case Intrinsic::ppc_altivec_vcmpequw_p:
4658 case Intrinsic::ppc_altivec_vcmpgefp_p:
4659 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4660 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4661 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4662 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4663 case Intrinsic::ppc_altivec_vcmpgtub_p:
4664 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4665 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4666 KnownZero = ~1U; // All bits but the low one are known to be zero.
4667 break;
4668 }
4669 }
4670 }
4671}
4672
4673
Chris Lattner4234f572007-03-25 02:14:49 +00004674/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004675/// constraint it is for this target.
4676PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004677PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4678 if (Constraint.size() == 1) {
4679 switch (Constraint[0]) {
4680 default: break;
4681 case 'b':
4682 case 'r':
4683 case 'f':
4684 case 'v':
4685 case 'y':
4686 return C_RegisterClass;
4687 }
4688 }
4689 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004690}
4691
Chris Lattner331d1bc2006-11-02 01:44:04 +00004692std::pair<unsigned, const TargetRegisterClass*>
4693PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004694 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004695 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004696 // GCC RS6000 Constraint Letters
4697 switch (Constraint[0]) {
4698 case 'b': // R1-R31
4699 case 'r': // R0-R31
4700 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4701 return std::make_pair(0U, PPC::G8RCRegisterClass);
4702 return std::make_pair(0U, PPC::GPRCRegisterClass);
4703 case 'f':
4704 if (VT == MVT::f32)
4705 return std::make_pair(0U, PPC::F4RCRegisterClass);
4706 else if (VT == MVT::f64)
4707 return std::make_pair(0U, PPC::F8RCRegisterClass);
4708 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004709 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004710 return std::make_pair(0U, PPC::VRRCRegisterClass);
4711 case 'y': // crrc
4712 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004713 }
4714 }
4715
Chris Lattner331d1bc2006-11-02 01:44:04 +00004716 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004717}
Chris Lattner763317d2006-02-07 00:47:13 +00004718
Chris Lattner331d1bc2006-11-02 01:44:04 +00004719
Chris Lattner48884cd2007-08-25 00:47:38 +00004720/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4721/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00004722void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
4723 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004724 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004725 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004726 switch (Letter) {
4727 default: break;
4728 case 'I':
4729 case 'J':
4730 case 'K':
4731 case 'L':
4732 case 'M':
4733 case 'N':
4734 case 'O':
4735 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004736 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004737 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004738 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004739 switch (Letter) {
4740 default: assert(0 && "Unknown constraint letter!");
4741 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004742 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004743 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004744 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004745 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4746 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004747 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004748 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004749 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004750 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004751 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004752 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004753 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004754 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004755 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004756 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004757 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004758 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004759 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004760 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004761 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004762 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004763 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004764 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004765 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004766 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004767 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004768 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004769 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004770 }
4771 break;
4772 }
4773 }
4774
Gabor Greifba36cb52008-08-28 21:40:38 +00004775 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004776 Ops.push_back(Result);
4777 return;
4778 }
4779
Chris Lattner763317d2006-02-07 00:47:13 +00004780 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004781 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004782}
Evan Chengc4c62572006-03-13 23:20:37 +00004783
Chris Lattnerc9addb72007-03-30 23:15:24 +00004784// isLegalAddressingMode - Return true if the addressing mode represented
4785// by AM is legal for this target, for a load/store of the specified type.
4786bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4787 const Type *Ty) const {
4788 // FIXME: PPC does not allow r+i addressing modes for vectors!
4789
4790 // PPC allows a sign-extended 16-bit immediate field.
4791 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4792 return false;
4793
4794 // No global is ever allowed as a base.
4795 if (AM.BaseGV)
4796 return false;
4797
4798 // PPC only support r+r,
4799 switch (AM.Scale) {
4800 case 0: // "r+i" or just "i", depending on HasBaseReg.
4801 break;
4802 case 1:
4803 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4804 return false;
4805 // Otherwise we have r+r or r+i.
4806 break;
4807 case 2:
4808 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4809 return false;
4810 // Allow 2*r as r+r.
4811 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004812 default:
4813 // No other scales are supported.
4814 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004815 }
4816
4817 return true;
4818}
4819
Evan Chengc4c62572006-03-13 23:20:37 +00004820/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004821/// as the offset of the target addressing mode for load / store of the
4822/// given type.
4823bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004824 // PPC allows a sign-extended 16-bit immediate field.
4825 return (V > -(1 << 16) && V < (1 << 16)-1);
4826}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004827
4828bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004829 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004830}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004831
Dan Gohman475871a2008-07-27 21:46:04 +00004832SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattner3fc027d2007-12-08 06:59:59 +00004833 // Depths > 0 not supported yet!
4834 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004835 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004836
4837 MachineFunction &MF = DAG.getMachineFunction();
4838 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004839
Chris Lattner3fc027d2007-12-08 06:59:59 +00004840 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004842
4843 // Make sure the function really does not optimize away the store of the RA
4844 // to the stack.
4845 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004846 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4847}
4848
Dan Gohman475871a2008-07-27 21:46:04 +00004849SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004850 // Depths > 0 not supported yet!
4851 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004852 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004853
Duncan Sands83ec4b62008-06-06 12:08:01 +00004854 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004855 bool isPPC64 = PtrVT == MVT::i64;
4856
4857 MachineFunction &MF = DAG.getMachineFunction();
4858 MachineFrameInfo *MFI = MF.getFrameInfo();
4859 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4860 && MFI->getStackSize();
4861
4862 if (isPPC64)
4863 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004864 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004865 else
4866 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4867 MVT::i32);
4868}