blob: 06f01e7b32b8e888ae73fe018a8882e89826f579 [file] [log] [blame]
Anton Korobeynikov4403b932009-07-16 13:27:25 +00001//===- SystemZInstrInfo.cpp - SystemZ Instruction Information --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the SystemZ implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SystemZ.h"
Anton Korobeynikov4b730162009-07-16 14:01:27 +000015#include "SystemZInstrBuilder.h"
Anton Korobeynikov4403b932009-07-16 13:27:25 +000016#include "SystemZInstrInfo.h"
17#include "SystemZMachineFunctionInfo.h"
18#include "SystemZTargetMachine.h"
19#include "SystemZGenInstrInfo.inc"
20#include "llvm/Function.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner8f9b0f62009-11-07 09:20:54 +000025#include "llvm/Support/ErrorHandling.h"
Anton Korobeynikov4403b932009-07-16 13:27:25 +000026using namespace llvm;
27
28SystemZInstrInfo::SystemZInstrInfo(SystemZTargetMachine &tm)
29 : TargetInstrInfoImpl(SystemZInsts, array_lengthof(SystemZInsts)),
Anton Korobeynikovef5deca2009-07-16 13:51:12 +000030 RI(tm, *this), TM(tm) {
31 // Fill the spill offsets map
32 static const unsigned SpillOffsTab[][2] = {
33 { SystemZ::R2D, 0x10 },
34 { SystemZ::R3D, 0x18 },
35 { SystemZ::R4D, 0x20 },
36 { SystemZ::R5D, 0x28 },
37 { SystemZ::R6D, 0x30 },
38 { SystemZ::R7D, 0x38 },
39 { SystemZ::R8D, 0x40 },
40 { SystemZ::R9D, 0x48 },
41 { SystemZ::R10D, 0x50 },
42 { SystemZ::R11D, 0x58 },
43 { SystemZ::R12D, 0x60 },
44 { SystemZ::R13D, 0x68 },
45 { SystemZ::R14D, 0x70 },
46 { SystemZ::R15D, 0x78 }
47 };
48
49 RegSpillOffsets.grow(SystemZ::NUM_TARGET_REGS);
50
51 for (unsigned i = 0, e = array_lengthof(SpillOffsTab); i != e; ++i)
52 RegSpillOffsets[SpillOffsTab[i][0]] = SpillOffsTab[i][1];
53}
Anton Korobeynikov4403b932009-07-16 13:27:25 +000054
Anton Korobeynikovf1106c42009-07-16 14:33:01 +000055/// isGVStub - Return true if the GV requires an extra load to get the
56/// real address.
57static inline bool isGVStub(GlobalValue *GV, SystemZTargetMachine &TM) {
58 return TM.getSubtarget<SystemZSubtarget>().GVRequiresExtraLoad(GV, TM, false);
59}
60
Anton Korobeynikov4403b932009-07-16 13:27:25 +000061void SystemZInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
62 MachineBasicBlock::iterator MI,
63 unsigned SrcReg, bool isKill, int FrameIdx,
64 const TargetRegisterClass *RC) const {
Anton Korobeynikov4b730162009-07-16 14:01:27 +000065 DebugLoc DL = DebugLoc::getUnknownLoc();
66 if (MI != MBB.end()) DL = MI->getDebugLoc();
67
68 unsigned Opc = 0;
69 if (RC == &SystemZ::GR32RegClass ||
70 RC == &SystemZ::ADDR32RegClass)
71 Opc = SystemZ::MOV32mr;
72 else if (RC == &SystemZ::GR64RegClass ||
73 RC == &SystemZ::ADDR64RegClass) {
74 Opc = SystemZ::MOV64mr;
Anton Korobeynikov92ac82a2009-07-16 14:21:41 +000075 } else if (RC == &SystemZ::FP32RegClass) {
76 Opc = SystemZ::FMOV32mr;
77 } else if (RC == &SystemZ::FP64RegClass) {
78 Opc = SystemZ::FMOV64mr;
Anton Korobeynikov21ddf772009-07-16 14:34:15 +000079 } else if (RC == &SystemZ::GR64PRegClass) {
80 Opc = SystemZ::MOV64Pmr;
81 } else if (RC == &SystemZ::GR128RegClass) {
82 Opc = SystemZ::MOV128mr;
Anton Korobeynikov4b730162009-07-16 14:01:27 +000083 } else
Anton Korobeynikov31e87442009-07-18 13:33:17 +000084 llvm_unreachable("Unsupported regclass to store");
Anton Korobeynikov4b730162009-07-16 14:01:27 +000085
86 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
87 .addReg(SrcReg, getKillRegState(isKill));
Anton Korobeynikov4403b932009-07-16 13:27:25 +000088}
89
90void SystemZInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
91 MachineBasicBlock::iterator MI,
92 unsigned DestReg, int FrameIdx,
93 const TargetRegisterClass *RC) const{
Anton Korobeynikov4b730162009-07-16 14:01:27 +000094 DebugLoc DL = DebugLoc::getUnknownLoc();
95 if (MI != MBB.end()) DL = MI->getDebugLoc();
96
97 unsigned Opc = 0;
98 if (RC == &SystemZ::GR32RegClass ||
99 RC == &SystemZ::ADDR32RegClass)
100 Opc = SystemZ::MOV32rm;
101 else if (RC == &SystemZ::GR64RegClass ||
102 RC == &SystemZ::ADDR64RegClass) {
103 Opc = SystemZ::MOV64rm;
Anton Korobeynikov92ac82a2009-07-16 14:21:41 +0000104 } else if (RC == &SystemZ::FP32RegClass) {
105 Opc = SystemZ::FMOV32rm;
106 } else if (RC == &SystemZ::FP64RegClass) {
107 Opc = SystemZ::FMOV64rm;
Anton Korobeynikov21ddf772009-07-16 14:34:15 +0000108 } else if (RC == &SystemZ::GR64PRegClass) {
109 Opc = SystemZ::MOV64Prm;
110 } else if (RC == &SystemZ::GR128RegClass) {
111 Opc = SystemZ::MOV128rm;
Anton Korobeynikov4b730162009-07-16 14:01:27 +0000112 } else
Anton Korobeynikov31e87442009-07-18 13:33:17 +0000113 llvm_unreachable("Unsupported regclass to load");
Anton Korobeynikov4b730162009-07-16 14:01:27 +0000114
115 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000116}
117
118bool SystemZInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000119 MachineBasicBlock::iterator I,
120 unsigned DestReg, unsigned SrcReg,
121 const TargetRegisterClass *DestRC,
122 const TargetRegisterClass *SrcRC) const {
123 DebugLoc DL = DebugLoc::getUnknownLoc();
124 if (I != MBB.end()) DL = I->getDebugLoc();
125
Anton Korobeynikova51752c2009-07-16 13:42:31 +0000126 // Determine if DstRC and SrcRC have a common superclass.
127 const TargetRegisterClass *CommonRC = DestRC;
128 if (DestRC == SrcRC)
129 /* Same regclass for source and dest */;
130 else if (CommonRC->hasSuperClass(SrcRC))
131 CommonRC = SrcRC;
132 else if (!CommonRC->hasSubClass(SrcRC))
133 CommonRC = 0;
134
135 if (CommonRC) {
Anton Korobeynikov9e4816e2009-07-16 13:43:18 +0000136 if (CommonRC == &SystemZ::GR64RegClass ||
137 CommonRC == &SystemZ::ADDR64RegClass) {
Anton Korobeynikov8d1837d2009-07-16 13:56:42 +0000138 BuildMI(MBB, I, DL, get(SystemZ::MOV64rr), DestReg).addReg(SrcReg);
Anton Korobeynikov9e4816e2009-07-16 13:43:18 +0000139 } else if (CommonRC == &SystemZ::GR32RegClass ||
140 CommonRC == &SystemZ::ADDR32RegClass) {
Anton Korobeynikov8d1837d2009-07-16 13:56:42 +0000141 BuildMI(MBB, I, DL, get(SystemZ::MOV32rr), DestReg).addReg(SrcReg);
142 } else if (CommonRC == &SystemZ::GR64PRegClass) {
143 BuildMI(MBB, I, DL, get(SystemZ::MOV64rrP), DestReg).addReg(SrcReg);
144 } else if (CommonRC == &SystemZ::GR128RegClass) {
145 BuildMI(MBB, I, DL, get(SystemZ::MOV128rr), DestReg).addReg(SrcReg);
Anton Korobeynikov7aa03ac2009-07-16 14:20:24 +0000146 } else if (CommonRC == &SystemZ::FP32RegClass) {
147 BuildMI(MBB, I, DL, get(SystemZ::FMOV32rr), DestReg).addReg(SrcReg);
148 } else if (CommonRC == &SystemZ::FP64RegClass) {
149 BuildMI(MBB, I, DL, get(SystemZ::FMOV64rr), DestReg).addReg(SrcReg);
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000150 } else {
151 return false;
152 }
153
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000154 return true;
155 }
156
Anton Korobeynikov9e4816e2009-07-16 13:43:18 +0000157 if ((SrcRC == &SystemZ::GR64RegClass &&
158 DestRC == &SystemZ::ADDR64RegClass) ||
159 (DestRC == &SystemZ::GR64RegClass &&
160 SrcRC == &SystemZ::ADDR64RegClass)) {
161 BuildMI(MBB, I, DL, get(SystemZ::MOV64rr), DestReg).addReg(SrcReg);
162 return true;
163 } else if ((SrcRC == &SystemZ::GR32RegClass &&
164 DestRC == &SystemZ::ADDR32RegClass) ||
165 (DestRC == &SystemZ::GR32RegClass &&
166 SrcRC == &SystemZ::ADDR32RegClass)) {
167 BuildMI(MBB, I, DL, get(SystemZ::MOV32rr), DestReg).addReg(SrcReg);
168 return true;
169 }
170
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000171 return false;
172}
173
174bool
175SystemZInstrInfo::isMoveInstr(const MachineInstr& MI,
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000176 unsigned &SrcReg, unsigned &DstReg,
177 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000178 switch (MI.getOpcode()) {
179 default:
180 return false;
Anton Korobeynikova51752c2009-07-16 13:42:31 +0000181 case SystemZ::MOV32rr:
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000182 case SystemZ::MOV64rr:
Anton Korobeynikov8d1837d2009-07-16 13:56:42 +0000183 case SystemZ::MOV64rrP:
184 case SystemZ::MOV128rr:
Anton Korobeynikov7aa03ac2009-07-16 14:20:24 +0000185 case SystemZ::FMOV32rr:
186 case SystemZ::FMOV64rr:
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000187 assert(MI.getNumOperands() >= 2 &&
188 MI.getOperand(0).isReg() &&
189 MI.getOperand(1).isReg() &&
190 "invalid register-register move instruction");
191 SrcReg = MI.getOperand(1).getReg();
192 DstReg = MI.getOperand(0).getReg();
Anton Korobeynikov54cea742009-07-16 14:12:54 +0000193 SrcSubIdx = MI.getOperand(1).getSubReg();
194 DstSubIdx = MI.getOperand(0).getSubReg();
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000195 return true;
196 }
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000197}
198
Anton Korobeynikov27bf6772009-07-16 14:32:41 +0000199unsigned SystemZInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
200 int &FrameIndex) const {
201 switch (MI->getOpcode()) {
202 default: break;
203 case SystemZ::MOV32rm:
204 case SystemZ::MOV32rmy:
205 case SystemZ::MOV64rm:
206 case SystemZ::MOVSX32rm8:
207 case SystemZ::MOVSX32rm16y:
208 case SystemZ::MOVSX64rm8:
209 case SystemZ::MOVSX64rm16:
210 case SystemZ::MOVSX64rm32:
211 case SystemZ::MOVZX32rm8:
212 case SystemZ::MOVZX32rm16:
213 case SystemZ::MOVZX64rm8:
214 case SystemZ::MOVZX64rm16:
215 case SystemZ::MOVZX64rm32:
216 case SystemZ::FMOV32rm:
217 case SystemZ::FMOV32rmy:
218 case SystemZ::FMOV64rm:
219 case SystemZ::FMOV64rmy:
Anton Korobeynikov21ddf772009-07-16 14:34:15 +0000220 case SystemZ::MOV64Prm:
221 case SystemZ::MOV64Prmy:
222 case SystemZ::MOV128rm:
Anton Korobeynikov27bf6772009-07-16 14:32:41 +0000223 if (MI->getOperand(1).isFI() &&
224 MI->getOperand(2).isImm() && MI->getOperand(3).isReg() &&
225 MI->getOperand(2).getImm() == 0 && MI->getOperand(3).getReg() == 0) {
226 FrameIndex = MI->getOperand(1).getIndex();
227 return MI->getOperand(0).getReg();
228 }
229 break;
230 }
231 return 0;
232}
233
234unsigned SystemZInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
235 int &FrameIndex) const {
236 switch (MI->getOpcode()) {
237 default: break;
238 case SystemZ::MOV32mr:
239 case SystemZ::MOV32mry:
240 case SystemZ::MOV64mr:
241 case SystemZ::MOV32m8r:
242 case SystemZ::MOV32m8ry:
243 case SystemZ::MOV32m16r:
244 case SystemZ::MOV32m16ry:
245 case SystemZ::MOV64m8r:
246 case SystemZ::MOV64m8ry:
247 case SystemZ::MOV64m16r:
248 case SystemZ::MOV64m16ry:
249 case SystemZ::MOV64m32r:
250 case SystemZ::MOV64m32ry:
251 case SystemZ::FMOV32mr:
252 case SystemZ::FMOV32mry:
253 case SystemZ::FMOV64mr:
254 case SystemZ::FMOV64mry:
Anton Korobeynikov21ddf772009-07-16 14:34:15 +0000255 case SystemZ::MOV64Pmr:
256 case SystemZ::MOV64Pmry:
257 case SystemZ::MOV128mr:
Anton Korobeynikov27bf6772009-07-16 14:32:41 +0000258 if (MI->getOperand(0).isFI() &&
259 MI->getOperand(1).isImm() && MI->getOperand(2).isReg() &&
260 MI->getOperand(1).getImm() == 0 && MI->getOperand(2).getReg() == 0) {
261 FrameIndex = MI->getOperand(0).getIndex();
262 return MI->getOperand(3).getReg();
263 }
264 break;
265 }
266 return 0;
267}
268
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000269bool
270SystemZInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
271 MachineBasicBlock::iterator MI,
272 const std::vector<CalleeSavedInfo> &CSI) const {
Anton Korobeynikov17331242009-07-16 14:23:01 +0000273 if (CSI.empty())
274 return false;
275
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000276 DebugLoc DL = DebugLoc::getUnknownLoc();
277 if (MI != MBB.end()) DL = MI->getDebugLoc();
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000278
279 MachineFunction &MF = *MBB.getParent();
280 SystemZMachineFunctionInfo *MFI = MF.getInfo<SystemZMachineFunctionInfo>();
Anton Korobeynikov17331242009-07-16 14:23:01 +0000281 unsigned CalleeFrameSize = 0;
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000282
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000283 // Scan the callee-saved and find the bounds of register spill area.
284 unsigned LowReg = 0, HighReg = 0, StartOffset = -1U, EndOffset = 0;
285 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
286 unsigned Reg = CSI[i].getReg();
Anton Korobeynikov17331242009-07-16 14:23:01 +0000287 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
288 if (RegClass != &SystemZ::FP64RegClass) {
289 unsigned Offset = RegSpillOffsets[Reg];
290 CalleeFrameSize += 8;
291 if (StartOffset > Offset) {
292 LowReg = Reg; StartOffset = Offset;
293 }
294 if (EndOffset < Offset) {
295 HighReg = Reg; EndOffset = RegSpillOffsets[Reg];
296 }
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000297 }
298 }
299
300 // Save information for epilogue inserter.
Anton Korobeynikov17331242009-07-16 14:23:01 +0000301 MFI->setCalleeSavedFrameSize(CalleeFrameSize);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000302 MFI->setLowReg(LowReg); MFI->setHighReg(HighReg);
303
Anton Korobeynikov17331242009-07-16 14:23:01 +0000304 // Save GPRs
305 if (StartOffset) {
306 // Build a store instruction. Use STORE MULTIPLE instruction if there are many
307 // registers to store, otherwise - just STORE.
308 MachineInstrBuilder MIB =
309 BuildMI(MBB, MI, DL, get((LowReg == HighReg ?
310 SystemZ::MOV64mr : SystemZ::MOV64mrm)));
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000311
Anton Korobeynikov17331242009-07-16 14:23:01 +0000312 // Add store operands.
313 MIB.addReg(SystemZ::R15D).addImm(StartOffset);
314 if (LowReg == HighReg)
315 MIB.addReg(0);
316 MIB.addReg(LowReg, RegState::Kill);
317 if (LowReg != HighReg)
318 MIB.addReg(HighReg, RegState::Kill);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000319
Anton Korobeynikov17331242009-07-16 14:23:01 +0000320 // Do a second scan adding regs as being killed by instruction
321 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
322 unsigned Reg = CSI[i].getReg();
323 // Add the callee-saved register as live-in. It's killed at the spill.
324 MBB.addLiveIn(Reg);
325 if (Reg != LowReg && Reg != HighReg)
326 MIB.addReg(Reg, RegState::ImplicitKill);
327 }
328 }
329
330 // Save FPRs
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000331 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
332 unsigned Reg = CSI[i].getReg();
Anton Korobeynikov17331242009-07-16 14:23:01 +0000333 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
334 if (RegClass == &SystemZ::FP64RegClass) {
335 MBB.addLiveIn(Reg);
336 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i].getFrameIdx(), RegClass);
337 }
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000338 }
339
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000340 return true;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000341}
342
343bool
344SystemZInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
345 MachineBasicBlock::iterator MI,
346 const std::vector<CalleeSavedInfo> &CSI) const {
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000347 if (CSI.empty())
348 return false;
349
350 DebugLoc DL = DebugLoc::getUnknownLoc();
351 if (MI != MBB.end()) DL = MI->getDebugLoc();
352
353 MachineFunction &MF = *MBB.getParent();
354 const TargetRegisterInfo *RegInfo= MF.getTarget().getRegisterInfo();
355 SystemZMachineFunctionInfo *MFI = MF.getInfo<SystemZMachineFunctionInfo>();
356
Anton Korobeynikov17331242009-07-16 14:23:01 +0000357 // Restore FP registers
358 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
359 unsigned Reg = CSI[i].getReg();
360 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
361 if (RegClass == &SystemZ::FP64RegClass)
362 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
363 }
364
365 // Restore GP registers
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000366 unsigned LowReg = MFI->getLowReg(), HighReg = MFI->getHighReg();
367 unsigned StartOffset = RegSpillOffsets[LowReg];
368
Anton Korobeynikov17331242009-07-16 14:23:01 +0000369 if (StartOffset) {
370 // Build a load instruction. Use LOAD MULTIPLE instruction if there are many
371 // registers to load, otherwise - just LOAD.
372 MachineInstrBuilder MIB =
373 BuildMI(MBB, MI, DL, get((LowReg == HighReg ?
374 SystemZ::MOV64rm : SystemZ::MOV64rmm)));
375 // Add store operands.
376 MIB.addReg(LowReg, RegState::Define);
377 if (LowReg != HighReg)
378 MIB.addReg(HighReg, RegState::Define);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000379
Anton Korobeynikov17331242009-07-16 14:23:01 +0000380 MIB.addReg((RegInfo->hasFP(MF) ? SystemZ::R11D : SystemZ::R15D));
381 MIB.addImm(StartOffset);
382 if (LowReg == HighReg)
383 MIB.addReg(0);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000384
Anton Korobeynikov17331242009-07-16 14:23:01 +0000385 // Do a second scan adding regs as being defined by instruction
386 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
387 unsigned Reg = CSI[i].getReg();
388 if (Reg != LowReg && Reg != HighReg)
389 MIB.addReg(Reg, RegState::ImplicitDefine);
390 }
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000391 }
392
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000393 return true;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000394}
395
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000396bool SystemZInstrInfo::
397ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
398 assert(Cond.size() == 1 && "Invalid Xbranch condition!");
399
400 SystemZCC::CondCodes CC = static_cast<SystemZCC::CondCodes>(Cond[0].getImm());
401 Cond[0].setImm(getOppositeCondition(CC));
402 return false;
403}
404
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000405bool SystemZInstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
406 const TargetInstrDesc &TID = MI->getDesc();
407 if (!TID.isTerminator()) return false;
408
409 // Conditional branch is a special case.
410 if (TID.isBranch() && !TID.isBarrier())
411 return true;
412 if (!TID.isPredicable())
413 return true;
414 return !isPredicated(MI);
415}
416
417bool SystemZInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
418 MachineBasicBlock *&TBB,
419 MachineBasicBlock *&FBB,
420 SmallVectorImpl<MachineOperand> &Cond,
421 bool AllowModify) const {
422 // Start from the bottom of the block and work up, examining the
423 // terminator instructions.
424 MachineBasicBlock::iterator I = MBB.end();
425 while (I != MBB.begin()) {
426 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000427 if (I->isDebugValue())
428 continue;
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000429 // Working from the bottom, when we see a non-terminator
430 // instruction, we're done.
431 if (!isUnpredicatedTerminator(I))
432 break;
433
434 // A terminator that isn't a branch can't easily be handled
435 // by this analysis.
436 if (!I->getDesc().isBranch())
437 return true;
438
439 // Handle unconditional branches.
440 if (I->getOpcode() == SystemZ::JMP) {
441 if (!AllowModify) {
442 TBB = I->getOperand(0).getMBB();
443 continue;
444 }
445
446 // If the block has any instructions after a JMP, delete them.
Chris Lattner7896c9f2009-12-03 00:50:42 +0000447 while (llvm::next(I) != MBB.end())
448 llvm::next(I)->eraseFromParent();
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000449 Cond.clear();
450 FBB = 0;
451
452 // Delete the JMP if it's equivalent to a fall-through.
453 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
454 TBB = 0;
455 I->eraseFromParent();
456 I = MBB.end();
457 continue;
458 }
459
460 // TBB is used to indicate the unconditinal destination.
461 TBB = I->getOperand(0).getMBB();
462 continue;
463 }
464
465 // Handle conditional branches.
466 SystemZCC::CondCodes BranchCode = getCondFromBranchOpc(I->getOpcode());
467 if (BranchCode == SystemZCC::INVALID)
468 return true; // Can't handle indirect branch.
469
470 // Working from the bottom, handle the first conditional branch.
471 if (Cond.empty()) {
472 FBB = TBB;
473 TBB = I->getOperand(0).getMBB();
474 Cond.push_back(MachineOperand::CreateImm(BranchCode));
475 continue;
476 }
477
478 // Handle subsequent conditional branches. Only handle the case where all
479 // conditional branches branch to the same destination.
480 assert(Cond.size() == 1);
481 assert(TBB);
482
483 // Only handle the case where all conditional branches branch to
484 // the same destination.
485 if (TBB != I->getOperand(0).getMBB())
486 return true;
487
488 SystemZCC::CondCodes OldBranchCode = (SystemZCC::CondCodes)Cond[0].getImm();
489 // If the conditions are the same, we can leave them alone.
490 if (OldBranchCode == BranchCode)
491 continue;
492
493 return true;
494 }
495
496 return false;
497}
498
499unsigned SystemZInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
500 MachineBasicBlock::iterator I = MBB.end();
501 unsigned Count = 0;
502
503 while (I != MBB.begin()) {
504 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000505 if (I->isDebugValue())
506 continue;
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000507 if (I->getOpcode() != SystemZ::JMP &&
508 getCondFromBranchOpc(I->getOpcode()) == SystemZCC::INVALID)
509 break;
510 // Remove the branch.
511 I->eraseFromParent();
512 I = MBB.end();
513 ++Count;
514 }
515
516 return Count;
517}
518
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000519unsigned
520SystemZInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Anton Korobeynikov9b812b02009-07-16 14:16:26 +0000521 MachineBasicBlock *FBB,
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000522 const SmallVectorImpl<MachineOperand> &Cond) const {
Anton Korobeynikov9b812b02009-07-16 14:16:26 +0000523 // FIXME: this should probably have a DebugLoc operand
Anton Korobeynikov64d52d42009-07-16 14:00:10 +0000524 DebugLoc dl = DebugLoc::getUnknownLoc();
525 // Shouldn't be a fall through.
526 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
527 assert((Cond.size() == 1 || Cond.size() == 0) &&
528 "SystemZ branch conditions have one component!");
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000529
Anton Korobeynikov64d52d42009-07-16 14:00:10 +0000530 if (Cond.empty()) {
531 // Unconditional branch?
532 assert(!FBB && "Unconditional branch with multiple successors!");
533 BuildMI(&MBB, dl, get(SystemZ::JMP)).addMBB(TBB);
534 return 1;
535 }
536
537 // Conditional branch.
538 unsigned Count = 0;
539 SystemZCC::CondCodes CC = (SystemZCC::CondCodes)Cond[0].getImm();
540 BuildMI(&MBB, dl, getBrCond(CC)).addMBB(TBB);
541 ++Count;
542
543 if (FBB) {
544 // Two-way Conditional branch. Insert the second branch.
545 BuildMI(&MBB, dl, get(SystemZ::JMP)).addMBB(FBB);
546 ++Count;
547 }
548 return Count;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000549}
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000550
551const TargetInstrDesc&
552SystemZInstrInfo::getBrCond(SystemZCC::CondCodes CC) const {
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000553 switch (CC) {
554 default:
Anton Korobeynikov31e87442009-07-18 13:33:17 +0000555 llvm_unreachable("Unknown condition code!");
Anton Korobeynikovc3e48b02009-07-16 14:31:32 +0000556 case SystemZCC::O: return get(SystemZ::JO);
557 case SystemZCC::H: return get(SystemZ::JH);
558 case SystemZCC::NLE: return get(SystemZ::JNLE);
559 case SystemZCC::L: return get(SystemZ::JL);
560 case SystemZCC::NHE: return get(SystemZ::JNHE);
561 case SystemZCC::LH: return get(SystemZ::JLH);
562 case SystemZCC::NE: return get(SystemZ::JNE);
563 case SystemZCC::E: return get(SystemZ::JE);
564 case SystemZCC::NLH: return get(SystemZ::JNLH);
565 case SystemZCC::HE: return get(SystemZ::JHE);
566 case SystemZCC::NL: return get(SystemZ::JNL);
567 case SystemZCC::LE: return get(SystemZ::JLE);
568 case SystemZCC::NH: return get(SystemZ::JNH);
569 case SystemZCC::NO: return get(SystemZ::JNO);
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000570 }
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000571}
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000572
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000573SystemZCC::CondCodes
574SystemZInstrInfo::getCondFromBranchOpc(unsigned Opc) const {
575 switch (Opc) {
576 default: return SystemZCC::INVALID;
577 case SystemZ::JO: return SystemZCC::O;
578 case SystemZ::JH: return SystemZCC::H;
579 case SystemZ::JNLE: return SystemZCC::NLE;
580 case SystemZ::JL: return SystemZCC::L;
581 case SystemZ::JNHE: return SystemZCC::NHE;
582 case SystemZ::JLH: return SystemZCC::LH;
583 case SystemZ::JNE: return SystemZCC::NE;
584 case SystemZ::JE: return SystemZCC::E;
585 case SystemZ::JNLH: return SystemZCC::NLH;
586 case SystemZ::JHE: return SystemZCC::HE;
587 case SystemZ::JNL: return SystemZCC::NL;
588 case SystemZ::JLE: return SystemZCC::LE;
589 case SystemZ::JNH: return SystemZCC::NH;
590 case SystemZ::JNO: return SystemZCC::NO;
591 }
592}
593
594SystemZCC::CondCodes
595SystemZInstrInfo::getOppositeCondition(SystemZCC::CondCodes CC) const {
596 switch (CC) {
597 default:
Anton Korobeynikov31e87442009-07-18 13:33:17 +0000598 llvm_unreachable("Invalid condition!");
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000599 case SystemZCC::O: return SystemZCC::NO;
600 case SystemZCC::H: return SystemZCC::NH;
601 case SystemZCC::NLE: return SystemZCC::LE;
602 case SystemZCC::L: return SystemZCC::NL;
603 case SystemZCC::NHE: return SystemZCC::HE;
604 case SystemZCC::LH: return SystemZCC::NLH;
605 case SystemZCC::NE: return SystemZCC::E;
606 case SystemZCC::E: return SystemZCC::NE;
607 case SystemZCC::NLH: return SystemZCC::LH;
608 case SystemZCC::HE: return SystemZCC::NHE;
609 case SystemZCC::NL: return SystemZCC::L;
610 case SystemZCC::LE: return SystemZCC::NLE;
611 case SystemZCC::NH: return SystemZCC::H;
612 case SystemZCC::NO: return SystemZCC::O;
613 }
614}
615
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000616const TargetInstrDesc&
617SystemZInstrInfo::getLongDispOpc(unsigned Opc) const {
618 switch (Opc) {
Duncan Sands3e119882009-07-17 12:25:14 +0000619 default:
Anton Korobeynikov31e87442009-07-18 13:33:17 +0000620 llvm_unreachable("Don't have long disp version of this instruction");
Anton Korobeynikovc3e48b02009-07-16 14:31:32 +0000621 case SystemZ::MOV32mr: return get(SystemZ::MOV32mry);
622 case SystemZ::MOV32rm: return get(SystemZ::MOV32rmy);
623 case SystemZ::MOVSX32rm16: return get(SystemZ::MOVSX32rm16y);
624 case SystemZ::MOV32m8r: return get(SystemZ::MOV32m8ry);
625 case SystemZ::MOV32m16r: return get(SystemZ::MOV32m16ry);
626 case SystemZ::MOV64m8r: return get(SystemZ::MOV64m8ry);
627 case SystemZ::MOV64m16r: return get(SystemZ::MOV64m16ry);
628 case SystemZ::MOV64m32r: return get(SystemZ::MOV64m32ry);
629 case SystemZ::MOV8mi: return get(SystemZ::MOV8miy);
630 case SystemZ::MUL32rm: return get(SystemZ::MUL32rmy);
631 case SystemZ::CMP32rm: return get(SystemZ::CMP32rmy);
632 case SystemZ::UCMP32rm: return get(SystemZ::UCMP32rmy);
633 case SystemZ::FMOV32mr: return get(SystemZ::FMOV32mry);
634 case SystemZ::FMOV64mr: return get(SystemZ::FMOV64mry);
Anton Korobeynikov27766b52009-07-16 14:31:52 +0000635 case SystemZ::FMOV32rm: return get(SystemZ::FMOV32rmy);
636 case SystemZ::FMOV64rm: return get(SystemZ::FMOV64rmy);
Anton Korobeynikov21ddf772009-07-16 14:34:15 +0000637 case SystemZ::MOV64Pmr: return get(SystemZ::MOV64Pmry);
638 case SystemZ::MOV64Prm: return get(SystemZ::MOV64Prmy);
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000639 }
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000640}