blob: 5a395fddeed5ef9fedce0c7c0d45e1065c1847d6 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000114 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115 // If this operand is currently a register operand, and if this is in a
116 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000117 if (isReg() && isOnRegUseList())
118 if (MachineInstr *MI = getParent())
119 if (MachineBasicBlock *MBB = MI->getParent())
120 if (MachineFunction *MF = MBB->getParent())
121 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000122
Chris Lattner62ed6b92008-01-01 01:12:31 +0000123 OpKind = MO_Immediate;
124 Contents.ImmVal = ImmVal;
125}
126
127/// ChangeToRegister - Replace this operand with a new register operand of
128/// the specified value. If an operand is known to be an register already,
129/// the setReg method should be used.
130void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000131 bool isKill, bool isDead, bool isUndef,
132 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000133 MachineRegisterInfo *RegInfo = 0;
134 if (MachineInstr *MI = getParent())
135 if (MachineBasicBlock *MBB = MI->getParent())
136 if (MachineFunction *MF = MBB->getParent())
137 RegInfo = &MF->getRegInfo();
138 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000140 bool WasReg = isReg();
141 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000143
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000144 // Change this to a register and set the reg#.
145 OpKind = MO_Register;
146 SmallContents.RegNo = Reg;
147 SubReg = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 IsDef = isDef;
149 IsImp = isImp;
150 IsKill = isKill;
151 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000152 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000153 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000154 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000155 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000156 // Ensure isOnRegUseList() returns false.
157 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000158 // Preserve the tie bit when the operand was already a register.
159 if (!WasReg)
160 IsTied = false;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000161
162 // If this operand is embedded in a function, add the operand to the
163 // register's use/def list.
164 if (RegInfo)
165 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000166}
167
Chris Lattnerf7382302007-12-30 21:56:09 +0000168/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000169/// operand. Note that this should stay in sync with the hash_value overload
170/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000171bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000172 if (getType() != Other.getType() ||
173 getTargetFlags() != Other.getTargetFlags())
174 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000175
Chris Lattnerf7382302007-12-30 21:56:09 +0000176 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000177 case MachineOperand::MO_Register:
178 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
179 getSubReg() == Other.getSubReg();
180 case MachineOperand::MO_Immediate:
181 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000182 case MachineOperand::MO_CImmediate:
183 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000184 case MachineOperand::MO_FPImmediate:
185 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000186 case MachineOperand::MO_MachineBasicBlock:
187 return getMBB() == Other.getMBB();
188 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000190 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000191 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000194 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_GlobalAddress:
196 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
197 case MachineOperand::MO_ExternalSymbol:
198 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
199 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000200 case MachineOperand::MO_BlockAddress:
201 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000202 case MO_RegisterMask:
203 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000204 case MachineOperand::MO_MCSymbol:
205 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000206 case MachineOperand::MO_Metadata:
207 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000209 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000210}
211
Chandler Carruthd862d692012-07-05 11:06:22 +0000212// Note: this must stay exactly in sync with isIdenticalTo above.
213hash_code llvm::hash_value(const MachineOperand &MO) {
214 switch (MO.getType()) {
215 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000216 // Register operands don't have target flags.
217 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000218 case MachineOperand::MO_Immediate:
219 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
220 case MachineOperand::MO_CImmediate:
221 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
222 case MachineOperand::MO_FPImmediate:
223 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
224 case MachineOperand::MO_MachineBasicBlock:
225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
226 case MachineOperand::MO_FrameIndex:
227 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
228 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000229 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
231 MO.getOffset());
232 case MachineOperand::MO_JumpTableIndex:
233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
234 case MachineOperand::MO_ExternalSymbol:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
236 MO.getSymbolName());
237 case MachineOperand::MO_GlobalAddress:
238 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
239 MO.getOffset());
240 case MachineOperand::MO_BlockAddress:
241 return hash_combine(MO.getType(), MO.getTargetFlags(),
242 MO.getBlockAddress());
243 case MachineOperand::MO_RegisterMask:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
245 case MachineOperand::MO_Metadata:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
247 case MachineOperand::MO_MCSymbol:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
249 }
250 llvm_unreachable("Invalid machine operand type");
251}
252
Chris Lattnerf7382302007-12-30 21:56:09 +0000253/// print - Print the specified machine operand.
254///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000255void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000256 // If the instruction is embedded into a basic block, we can find the
257 // target info for the instruction.
258 if (!TM)
259 if (const MachineInstr *MI = getParent())
260 if (const MachineBasicBlock *MBB = MI->getParent())
261 if (const MachineFunction *MF = MBB->getParent())
262 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000263 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000264
Chris Lattnerf7382302007-12-30 21:56:09 +0000265 switch (getType()) {
266 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000267 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000268
Evan Cheng4784f1f2009-06-30 08:49:04 +0000269 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000270 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000271 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000272 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000273 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000274 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000275 if (isEarlyClobber())
276 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000277 if (isImplicit())
278 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000279 OS << "def";
280 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000281 // <def,read-undef> only makes sense when getSubReg() is set.
282 // Don't clutter the output otherwise.
283 if (isUndef() && getSubReg())
284 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000285 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000286 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000287 NeedComma = true;
288 }
Evan Cheng07897072009-10-14 23:37:31 +0000289
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000290 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000291 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000292 OS << "kill";
293 NeedComma = true;
294 }
295 if (isDead()) {
296 if (NeedComma) OS << ',';
297 OS << "dead";
298 NeedComma = true;
299 }
300 if (isUndef() && isUse()) {
301 if (NeedComma) OS << ',';
302 OS << "undef";
303 NeedComma = true;
304 }
305 if (isInternalRead()) {
306 if (NeedComma) OS << ',';
307 OS << "internal";
308 NeedComma = true;
309 }
310 if (isTied()) {
311 if (NeedComma) OS << ',';
312 OS << "tied";
313 NeedComma = true;
Chris Lattnerf7382302007-12-30 21:56:09 +0000314 }
Chris Lattner31530612009-06-24 17:54:48 +0000315 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 }
317 break;
318 case MachineOperand::MO_Immediate:
319 OS << getImm();
320 break;
Devang Patel8594d422011-06-24 20:46:11 +0000321 case MachineOperand::MO_CImmediate:
322 getCImm()->getValue().print(OS, false);
323 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000324 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000325 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000326 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000327 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000328 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000329 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000330 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000331 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000332 break;
333 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000334 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 break;
336 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000337 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000338 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000339 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000340 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000341 case MachineOperand::MO_TargetIndex:
342 OS << "<ti#" << getIndex();
343 if (getOffset()) OS << "+" << getOffset();
344 OS << '>';
345 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000346 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000347 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000348 break;
349 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000350 OS << "<ga:";
351 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000352 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000353 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000354 break;
355 case MachineOperand::MO_ExternalSymbol:
356 OS << "<es:" << getSymbolName();
357 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000358 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000359 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000360 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000361 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000362 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000363 OS << '>';
364 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000365 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000366 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000367 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000368 case MachineOperand::MO_Metadata:
369 OS << '<';
370 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
371 OS << '>';
372 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000373 case MachineOperand::MO_MCSymbol:
374 OS << "<MCSym=" << *getMCSymbol() << '>';
375 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000376 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000377
Chris Lattner31530612009-06-24 17:54:48 +0000378 if (unsigned TF = getTargetFlags())
379 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000380}
381
382//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000383// MachineMemOperand Implementation
384//===----------------------------------------------------------------------===//
385
Chris Lattner40a858f2010-09-21 05:39:30 +0000386/// getAddrSpace - Return the LLVM IR address space number that this pointer
387/// points into.
388unsigned MachinePointerInfo::getAddrSpace() const {
389 if (V == 0) return 0;
390 return cast<PointerType>(V->getType())->getAddressSpace();
391}
392
Chris Lattnere8639032010-09-21 06:22:23 +0000393/// getConstantPool - Return a MachinePointerInfo record that refers to the
394/// constant pool.
395MachinePointerInfo MachinePointerInfo::getConstantPool() {
396 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
397}
398
399/// getFixedStack - Return a MachinePointerInfo record that refers to the
400/// the specified FrameIndex.
401MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
402 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
403}
404
Chris Lattner1daa6f42010-09-21 06:43:24 +0000405MachinePointerInfo MachinePointerInfo::getJumpTable() {
406 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
407}
408
409MachinePointerInfo MachinePointerInfo::getGOT() {
410 return MachinePointerInfo(PseudoSourceValue::getGOT());
411}
Chris Lattner40a858f2010-09-21 05:39:30 +0000412
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000413MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
414 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
415}
416
Chris Lattnerda39c392010-09-21 04:32:08 +0000417MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000418 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000419 const MDNode *TBAAInfo,
420 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000421 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000422 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000423 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000424 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
425 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000426 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000427 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000428}
429
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000430/// Profile - Gather unique data for the object.
431///
432void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000433 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000434 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000435 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000436 ID.AddInteger(Flags);
437}
438
Dan Gohmanc76909a2009-09-25 20:36:54 +0000439void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
440 // The Value and Offset may differ due to CSE. But the flags and size
441 // should be the same.
442 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
443 assert(MMO->getSize() == getSize() && "Size mismatch!");
444
445 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
446 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000447 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
448 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000449 // Also update the base and offset, because the new alignment may
450 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000451 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000452 }
453}
454
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000455/// getAlignment - Return the minimum known alignment in bytes of the
456/// actual memory reference.
457uint64_t MachineMemOperand::getAlignment() const {
458 return MinAlign(getBaseAlignment(), getOffset());
459}
460
Dan Gohmanc76909a2009-09-25 20:36:54 +0000461raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
462 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000463 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000464
Dan Gohmanc76909a2009-09-25 20:36:54 +0000465 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000466 OS << "Volatile ";
467
Dan Gohmanc76909a2009-09-25 20:36:54 +0000468 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000469 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000470 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000471 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000472 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000473
Dan Gohmancd26ec52009-09-23 01:33:16 +0000474 // Print the address information.
475 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000476 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000477 OS << "<unknown>";
478 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000479 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000480
481 // If the alignment of the memory reference itself differs from the alignment
482 // of the base pointer, print the base alignment explicitly, next to the base
483 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000484 if (MMO.getBaseAlignment() != MMO.getAlignment())
485 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000486
Dan Gohmanc76909a2009-09-25 20:36:54 +0000487 if (MMO.getOffset() != 0)
488 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000489 OS << "]";
490
491 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000492 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
493 MMO.getBaseAlignment() != MMO.getSize())
494 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000495
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000496 // Print TBAA info.
497 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
498 OS << "(tbaa=";
499 if (TBAAInfo->getNumOperands() > 0)
500 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
501 else
502 OS << "<unknown>";
503 OS << ")";
504 }
505
Bill Wendlingd65ba722011-04-29 23:45:22 +0000506 // Print nontemporal info.
507 if (MMO.isNonTemporal())
508 OS << "(nontemporal)";
509
Dan Gohmancd26ec52009-09-23 01:33:16 +0000510 return OS;
511}
512
Dan Gohmance42e402008-07-07 20:32:02 +0000513//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000514// MachineInstr Implementation
515//===----------------------------------------------------------------------===//
516
Evan Chengc0f64ff2006-11-27 23:37:22 +0000517/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000518/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000519MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000520 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000521 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000522 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000523 // Make sure that we get added to a machine basicblock
524 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000525}
526
Evan Cheng67f660c2006-11-30 07:08:44 +0000527void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000528 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000529 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000530 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000531 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000532 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000533 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000534}
535
Bob Wilson0855cad2010-04-09 04:34:03 +0000536/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
537/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000538/// the MCInstrDesc.
539MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000540 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000541 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000542 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000543 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000544 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
545 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000546 if (!NoImp)
547 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000548 // Make sure that we get added to a machine basicblock
549 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000550}
551
Dale Johannesen06efc022009-01-27 23:20:29 +0000552/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000553MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000554 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000555 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000556 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000557 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000558 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000559 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
560 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000561 if (!NoImp)
562 addImplicitDefUseOperands();
563 // Make sure that we get added to a machine basicblock
564 LeakDetector::addGarbageObject(this);
565}
566
567/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000568/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000569/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000570MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000571 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000572 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000573 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000574 unsigned NumImplicitOps =
575 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000576 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000577 addImplicitDefUseOperands();
578 // Make sure that we get added to a machine basicblock
579 LeakDetector::addGarbageObject(this);
580 MBB->push_back(this); // Add instruction to end of basic block!
581}
582
583/// MachineInstr ctor - As above, but with a DebugLoc.
584///
585MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000586 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000587 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000588 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000589 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000590 unsigned NumImplicitOps =
591 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000592 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000593 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000594 // Make sure that we get added to a machine basicblock
595 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000596 MBB->push_back(this); // Add instruction to end of basic block!
597}
598
Misha Brukmance22e762004-07-09 14:45:17 +0000599/// MachineInstr ctor - Copies MachineInstr arg exactly
600///
Evan Cheng1ed99222008-07-19 00:37:25 +0000601MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000602 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000603 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000604 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000605 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000606
Misha Brukmance22e762004-07-09 14:45:17 +0000607 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000608 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
609 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000610
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000611 // Copy all the flags.
612 Flags = MI.Flags;
613
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000614 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000615 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000616
617 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000618}
619
Misha Brukmance22e762004-07-09 14:45:17 +0000620MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000621 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000622#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000623 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000624 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000625 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000626 "Reg operand def/use list corrupted");
627 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000628#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000629}
630
Chris Lattner62ed6b92008-01-01 01:12:31 +0000631/// getRegInfo - If this instruction is embedded into a MachineFunction,
632/// return the MachineRegisterInfo object for the current function, otherwise
633/// return null.
634MachineRegisterInfo *MachineInstr::getRegInfo() {
635 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000636 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000637 return 0;
638}
639
640/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
641/// this instruction from their respective use lists. This requires that the
642/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000643void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
644 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000645 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000646 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000647}
648
649/// AddRegOperandsToUseLists - Add all of the register operands in
650/// this instruction from their respective use lists. This requires that the
651/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000652void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
653 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000654 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000655 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000656}
657
Chris Lattner62ed6b92008-01-01 01:12:31 +0000658/// addOperand - Add the specified operand to the instruction. If it is an
659/// implicit operand, it is added to the end of the operand list. If it is
660/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000661/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000662void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000663 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000664 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000665 MachineRegisterInfo *RegInfo = getRegInfo();
666
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000667 // If the Operands backing store is reallocated, all register operands must
668 // be removed and re-added to RegInfo. It is storing pointers to operands.
669 bool Reallocate = RegInfo &&
670 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000671
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000672 // Find the insert location for the new operand. Implicit registers go at
673 // the end, everything goes before the implicit regs.
674 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000675
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000676 // Remove all the implicit operands from RegInfo if they need to be shifted.
677 // FIXME: Allow mixed explicit and implicit operands on inline asm.
678 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
679 // implicit-defs, but they must not be moved around. See the FIXME in
680 // InstrEmitter.cpp.
681 if (!isImpReg && !isInlineAsm()) {
682 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
683 --OpNo;
684 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000685 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000686 }
687 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000688
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000689 // OpNo now points as the desired insertion point. Unless this is a variadic
690 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000691 // RegMask operands go between the explicit and implicit operands.
692 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
693 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000694 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000695
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000696 // All operands from OpNo have been removed from RegInfo. If the Operands
697 // backing store needs to be reallocated, we also need to remove any other
698 // register operands.
699 if (Reallocate)
700 for (unsigned i = 0; i != OpNo; ++i)
701 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000702 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000703
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000704 // Insert the new operand at OpNo.
705 Operands.insert(Operands.begin() + OpNo, Op);
706 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000707
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000708 // The Operands backing store has now been reallocated, so we can re-add the
709 // operands before OpNo.
710 if (Reallocate)
711 for (unsigned i = 0; i != OpNo; ++i)
712 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000713 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000714
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000715 // When adding a register operand, tell RegInfo about it.
716 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000717 // Ensure isOnRegUseList() returns false, regardless of Op's status.
718 Operands[OpNo].Contents.Reg.Prev = 0;
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000719 // Ignore existing IsTied bit. This is not a property that can be copied.
720 Operands[OpNo].IsTied = false;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000721 // Add the new operand to RegInfo.
722 if (RegInfo)
723 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000724 // The MCID operand information isn't accurate until we start adding
725 // explicit operands. The implicit operands are added first, then the
726 // explicits are inserted before them.
727 if (!isImpReg) {
728 // Set the IsTied bit if MC indicates this use is tied to a def.
729 if (Operands[OpNo].isUse()) {
730 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000731 if (DefIdx != -1)
732 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000733 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000734 // If the register operand is flagged as early, mark the operand as such.
735 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
736 Operands[OpNo].setIsEarlyClobber(true);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000737 }
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000738 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000739
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000740 // Re-add all the implicit ops.
741 if (RegInfo) {
742 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000743 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000744 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000745 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000746 }
747}
748
749/// RemoveOperand - Erase an operand from an instruction, leaving it with one
750/// fewer operand than it started with.
751///
752void MachineInstr::RemoveOperand(unsigned OpNo) {
753 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000754 untieRegOperand(OpNo);
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000755 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000756
Chris Lattner62ed6b92008-01-01 01:12:31 +0000757 // Special case removing the last one.
758 if (OpNo == Operands.size()-1) {
759 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000760 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
761 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachee61d672011-08-24 16:44:17 +0000762
Chris Lattner62ed6b92008-01-01 01:12:31 +0000763 Operands.pop_back();
764 return;
765 }
766
767 // Otherwise, we are removing an interior operand. If we have reginfo to
768 // update, remove all operands that will be shifted down from their reg lists,
769 // move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000770 if (RegInfo) {
771 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000772 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000773 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000774 }
775 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000776
Chris Lattner62ed6b92008-01-01 01:12:31 +0000777 Operands.erase(Operands.begin()+OpNo);
778
779 if (RegInfo) {
780 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000781 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000782 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000783 }
784 }
785}
786
Dan Gohmanc76909a2009-09-25 20:36:54 +0000787/// addMemOperand - Add a MachineMemOperand to the machine instruction.
788/// This function should be used only occasionally. The setMemRefs function
789/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000790void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000791 MachineMemOperand *MO) {
792 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000793 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000794
Benjamin Kramer861ea232012-03-16 16:39:27 +0000795 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000796 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000797
Benjamin Kramer861ea232012-03-16 16:39:27 +0000798 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000799 NewMemRefs[NewNum - 1] = MO;
800
801 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000802 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000803}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000804
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000805bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000806 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000807 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000808 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000809 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000810 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000811 return true;
812 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000813 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000814 return false;
815 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000816 ++MII;
817 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000818
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000819 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000820}
821
Evan Cheng506049f2010-03-03 01:44:33 +0000822bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
823 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000824 // If opcodes or number of operands are not the same then the two
825 // instructions are obviously not identical.
826 if (Other->getOpcode() != getOpcode() ||
827 Other->getNumOperands() != getNumOperands())
828 return false;
829
Evan Chengddfd1372011-12-14 02:11:42 +0000830 if (isBundle()) {
831 // Both instructions are bundles, compare MIs inside the bundle.
832 MachineBasicBlock::const_instr_iterator I1 = *this;
833 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
834 MachineBasicBlock::const_instr_iterator I2 = *Other;
835 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
836 while (++I1 != E1 && I1->isInsideBundle()) {
837 ++I2;
838 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
839 return false;
840 }
841 }
842
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000843 // Check operands to make sure they match.
844 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
845 const MachineOperand &MO = getOperand(i);
846 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000847 if (!MO.isReg()) {
848 if (!MO.isIdenticalTo(OMO))
849 return false;
850 continue;
851 }
852
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000853 // Clients may or may not want to ignore defs when testing for equality.
854 // For example, machine CSE pass only cares about finding common
855 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000856 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000857 if (Check == IgnoreDefs)
858 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000859 else if (Check == IgnoreVRegDefs) {
860 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
861 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
862 if (MO.getReg() != OMO.getReg())
863 return false;
864 } else {
865 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000866 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000867 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
868 return false;
869 }
870 } else {
871 if (!MO.isIdenticalTo(OMO))
872 return false;
873 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
874 return false;
875 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000876 }
Devang Patel9194c672011-07-07 17:45:33 +0000877 // If DebugLoc does not match then two dbg.values are not identical.
878 if (isDebugValue())
879 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
880 && getDebugLoc() != Other->getDebugLoc())
881 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000882 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000883}
884
Chris Lattner48d7c062006-04-17 21:35:41 +0000885/// removeFromParent - This method unlinks 'this' from the containing basic
886/// block, and returns it, but does not delete it.
887MachineInstr *MachineInstr::removeFromParent() {
888 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000889
890 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000891 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000892 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000893 MachineBasicBlock::instr_iterator MII = *this; ++MII;
894 MachineBasicBlock::instr_iterator E = MBB->instr_end();
895 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000896 MachineInstr *MI = &*MII;
897 ++MII;
898 MBB->remove(MI);
899 }
900 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000901 getParent()->remove(this);
902 return this;
903}
904
905
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000906/// eraseFromParent - This method unlinks 'this' from the containing basic
907/// block, and deletes it.
908void MachineInstr::eraseFromParent() {
909 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000910 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000911 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000912 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000913 MachineBasicBlock::instr_iterator MII = *this; ++MII;
914 MachineBasicBlock::instr_iterator E = MBB->instr_end();
915 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000916 MachineInstr *MI = &*MII;
917 ++MII;
918 MBB->erase(MI);
919 }
920 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000921 // Erase the individual instruction, which may itself be inside a bundle.
922 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000923}
924
925
Evan Cheng19e3f312007-05-15 01:26:09 +0000926/// getNumExplicitOperands - Returns the number of non-implicit operands.
927///
928unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000929 unsigned NumOperands = MCID->getNumOperands();
930 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000931 return NumOperands;
932
Dan Gohman9407cd42009-04-15 17:59:11 +0000933 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
934 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000935 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000936 NumOperands++;
937 }
938 return NumOperands;
939}
940
Andrew Trick99a7a132012-02-08 02:17:25 +0000941/// isBundled - Return true if this instruction part of a bundle. This is true
942/// if either itself or its following instruction is marked "InsideBundle".
943bool MachineInstr::isBundled() const {
944 if (isInsideBundle())
945 return true;
946 MachineBasicBlock::const_instr_iterator nextMI = this;
947 ++nextMI;
948 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
949}
950
Evan Chengc36b7062011-01-07 23:50:32 +0000951bool MachineInstr::isStackAligningInlineAsm() const {
952 if (isInlineAsm()) {
953 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
954 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
955 return true;
956 }
957 return false;
958}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000959
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000960int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
961 unsigned *GroupNo) const {
962 assert(isInlineAsm() && "Expected an inline asm instruction");
963 assert(OpIdx < getNumOperands() && "OpIdx out of range");
964
965 // Ignore queries about the initial operands.
966 if (OpIdx < InlineAsm::MIOp_FirstOperand)
967 return -1;
968
969 unsigned Group = 0;
970 unsigned NumOps;
971 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
972 i += NumOps) {
973 const MachineOperand &FlagMO = getOperand(i);
974 // If we reach the implicit register operands, stop looking.
975 if (!FlagMO.isImm())
976 return -1;
977 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
978 if (i + NumOps > OpIdx) {
979 if (GroupNo)
980 *GroupNo = Group;
981 return i;
982 }
983 ++Group;
984 }
985 return -1;
986}
987
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000988const TargetRegisterClass*
989MachineInstr::getRegClassConstraint(unsigned OpIdx,
990 const TargetInstrInfo *TII,
991 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000992 assert(getParent() && "Can't have an MBB reference here!");
993 assert(getParent()->getParent() && "Can't have an MF reference here!");
994 const MachineFunction &MF = *getParent()->getParent();
995
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000996 // Most opcodes have fixed constraints in their MCInstrDesc.
997 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000998 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000999
1000 if (!getOperand(OpIdx).isReg())
1001 return NULL;
1002
1003 // For tied uses on inline asm, get the constraint from the def.
1004 unsigned DefIdx;
1005 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1006 OpIdx = DefIdx;
1007
1008 // Inline asm stores register class constraints in the flag word.
1009 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1010 if (FlagIdx < 0)
1011 return NULL;
1012
1013 unsigned Flag = getOperand(FlagIdx).getImm();
1014 unsigned RCID;
1015 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1016 return TRI->getRegClass(RCID);
1017
1018 // Assume that all registers in a memory operand are pointers.
1019 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001020 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001021
1022 return NULL;
1023}
1024
Evan Chengddfd1372011-12-14 02:11:42 +00001025/// getBundleSize - Return the number of instructions inside the MI bundle.
1026unsigned MachineInstr::getBundleSize() const {
1027 assert(isBundle() && "Expecting a bundle");
1028
1029 MachineBasicBlock::const_instr_iterator I = *this;
1030 unsigned Size = 0;
1031 while ((++I)->isInsideBundle()) {
1032 ++Size;
1033 }
1034 assert(Size > 1 && "Malformed bundle");
1035
1036 return Size;
1037}
1038
Evan Chengfaa51072007-04-26 19:00:32 +00001039/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001040/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001041/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001042int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1043 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001044 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001045 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001046 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001047 continue;
1048 unsigned MOReg = MO.getReg();
1049 if (!MOReg)
1050 continue;
1051 if (MOReg == Reg ||
1052 (TRI &&
1053 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1054 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1055 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001056 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001057 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001058 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001059 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001060}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001061
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001062/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1063/// indicating if this instruction reads or writes Reg. This also considers
1064/// partial defines.
1065std::pair<bool,bool>
1066MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1067 SmallVectorImpl<unsigned> *Ops) const {
1068 bool PartDef = false; // Partial redefine.
1069 bool FullDef = false; // Full define.
1070 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001071
1072 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1073 const MachineOperand &MO = getOperand(i);
1074 if (!MO.isReg() || MO.getReg() != Reg)
1075 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001076 if (Ops)
1077 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001078 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001079 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001080 else if (MO.getSubReg() && !MO.isUndef())
1081 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001082 PartDef = true;
1083 else
1084 FullDef = true;
1085 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001086 // A partial redefine uses Reg unless there is also a full define.
1087 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001088}
1089
Evan Cheng6130f662008-03-05 00:59:57 +00001090/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001091/// the specified register or -1 if it is not found. If isDead is true, defs
1092/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1093/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001094int
1095MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1096 const TargetRegisterInfo *TRI) const {
1097 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001098 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001099 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001100 // Accept regmask operands when Overlap is set.
1101 // Ignore them when looking for a specific def operand (Overlap == false).
1102 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1103 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001104 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001105 continue;
1106 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001107 bool Found = (MOReg == Reg);
1108 if (!Found && TRI && isPhys &&
1109 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1110 if (Overlap)
1111 Found = TRI->regsOverlap(MOReg, Reg);
1112 else
1113 Found = TRI->isSubRegister(MOReg, Reg);
1114 }
1115 if (Found && (!isDead || MO.isDead()))
1116 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001117 }
Evan Cheng6130f662008-03-05 00:59:57 +00001118 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001119}
Evan Cheng19e3f312007-05-15 01:26:09 +00001120
Evan Chengf277ee42007-05-29 18:35:22 +00001121/// findFirstPredOperandIdx() - Find the index of the first operand in the
1122/// operand list that is used to represent the predicate. It returns -1 if
1123/// none is found.
1124int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001125 // Don't call MCID.findFirstPredOperandIdx() because this variant
1126 // is sometimes called on an instruction that's not yet complete, and
1127 // so the number of operands is less than the MCID indicates. In
1128 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001129 const MCInstrDesc &MCID = getDesc();
1130 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001131 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001132 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001133 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001134 }
1135
Evan Chengf277ee42007-05-29 18:35:22 +00001136 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001137}
Jim Grosbachee61d672011-08-24 16:44:17 +00001138
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001139/// Mark operands at DefIdx and UseIdx as tied to each other.
1140void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
1141 assert(DefIdx < UseIdx && "Tied defs must precede the use");
1142 MachineOperand &DefMO = getOperand(DefIdx);
1143 MachineOperand &UseMO = getOperand(UseIdx);
1144 assert(DefMO.isDef() && "DefIdx must be a def operand");
1145 assert(UseMO.isUse() && "UseIdx must be a use operand");
1146 assert(!DefMO.isTied() && "Def is already tied to another use");
1147 assert(!UseMO.isTied() && "Use is already tied to another def");
1148
1149 DefMO.IsTied = true;
1150 UseMO.IsTied = true;
1151}
1152
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001153/// Given the index of a tied register operand, find the operand it is tied to.
1154/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1155/// which must exist.
1156unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
1157 // It doesn't usually happen, but an instruction can have multiple pairs of
1158 // tied operands.
1159 SmallVector<unsigned, 4> Uses, Defs;
1160 unsigned PairNo = ~0u;
1161 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1162 const MachineOperand &MO = getOperand(i);
1163 if (!MO.isReg() || !MO.isTied())
1164 continue;
1165 if (MO.isUse()) {
1166 if (i == OpIdx)
1167 PairNo = Uses.size();
1168 Uses.push_back(i);
1169 } else {
1170 if (i == OpIdx)
1171 PairNo = Defs.size();
1172 Defs.push_back(i);
1173 }
1174 }
1175 // For each tied use there must be a tied def and vice versa.
1176 assert(Uses.size() == Defs.size() && "Tied uses and defs don't match");
1177 assert(PairNo < Uses.size() && "OpIdx must be a tied register operand");
1178
1179 // Find the matching operand.
1180 return (getOperand(OpIdx).isDef() ? Uses : Defs)[PairNo];
1181}
1182
Bob Wilsond9df5012009-04-09 17:16:43 +00001183/// isRegTiedToUseOperand - Given the index of a register def operand,
1184/// check if the register def is tied to a source operand, due to either
1185/// two-address elimination or inline assembly constraints. Returns the
1186/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001187bool MachineInstr::
1188isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001189 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001190 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001191 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001192 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001193 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001194 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001195 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001196 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1197 if (FlagIdx < 0)
1198 return false;
1199
1200 // Which part of the group is DefOpIdx?
1201 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1202
Evan Chengc36b7062011-01-07 23:50:32 +00001203 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1204 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001205 const MachineOperand &FMO = getOperand(i);
1206 if (!FMO.isImm())
1207 continue;
1208 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1209 continue;
1210 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001211 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001212 Idx == DefNo) {
1213 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001214 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001215 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001216 }
Evan Chengfb112882009-03-23 08:01:15 +00001217 }
Evan Chengef5d0702009-06-24 02:05:51 +00001218 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001219 }
1220
Bob Wilsond9df5012009-04-09 17:16:43 +00001221 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001222 const MCInstrDesc &MCID = getDesc();
1223 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001224 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001225 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001226 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001227 if (UseOpIdx)
1228 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001229 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001230 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001231 }
1232 return false;
1233}
1234
Evan Chenga24752f2009-03-19 20:30:06 +00001235/// isRegTiedToDefOperand - Return true if the operand of the specified index
1236/// is a register use and it is tied to an def operand. It also returns the def
1237/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001238bool MachineInstr::
1239isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001240 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001241 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001242 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001243 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001244
1245 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001246 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1247 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001248 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001249
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001250 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001251 unsigned DefNo;
1252 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1253 if (!DefOpIdx)
1254 return true;
1255
Evan Chengc36b7062011-01-07 23:50:32 +00001256 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001257 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001258 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001259 while (DefNo) {
1260 const MachineOperand &FMO = getOperand(DefIdx);
1261 assert(FMO.isImm());
1262 // Skip over this def.
1263 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1264 --DefNo;
1265 }
Evan Chengef5d0702009-06-24 02:05:51 +00001266 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001267 return true;
1268 }
1269 return false;
1270 }
1271
Evan Chenge837dea2011-06-28 19:10:37 +00001272 const MCInstrDesc &MCID = getDesc();
1273 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001274 return false;
1275 const MachineOperand &MO = getOperand(UseOpIdx);
1276 if (!MO.isReg() || !MO.isUse())
1277 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001278 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001279 if (DefIdx == -1)
1280 return false;
1281 if (DefOpIdx)
1282 *DefOpIdx = (unsigned)DefIdx;
1283 return true;
1284}
1285
Dan Gohmane6cd7572010-05-13 20:34:42 +00001286/// clearKillInfo - Clears kill flags on all operands.
1287///
1288void MachineInstr::clearKillInfo() {
1289 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1290 MachineOperand &MO = getOperand(i);
1291 if (MO.isReg() && MO.isUse())
1292 MO.setIsKill(false);
1293 }
1294}
1295
Evan Cheng576d1232006-12-06 08:27:42 +00001296/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1297///
1298void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1299 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1300 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001301 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001302 continue;
1303 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1304 MachineOperand &MOp = getOperand(j);
1305 if (!MOp.isIdenticalTo(MO))
1306 continue;
1307 if (MO.isKill())
1308 MOp.setIsKill();
1309 else
1310 MOp.setIsDead();
1311 break;
1312 }
1313 }
1314}
1315
Evan Cheng19e3f312007-05-15 01:26:09 +00001316/// copyPredicates - Copies predicate operand(s) from MI.
1317void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001318 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001319
Evan Chenge837dea2011-06-28 19:10:37 +00001320 const MCInstrDesc &MCID = MI->getDesc();
1321 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001322 return;
1323 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001324 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001325 // Predicated operands must be last operands.
1326 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001327 }
1328 }
1329}
1330
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001331void MachineInstr::substituteRegister(unsigned FromReg,
1332 unsigned ToReg,
1333 unsigned SubIdx,
1334 const TargetRegisterInfo &RegInfo) {
1335 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1336 if (SubIdx)
1337 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1338 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1339 MachineOperand &MO = getOperand(i);
1340 if (!MO.isReg() || MO.getReg() != FromReg)
1341 continue;
1342 MO.substPhysReg(ToReg, RegInfo);
1343 }
1344 } else {
1345 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1346 MachineOperand &MO = getOperand(i);
1347 if (!MO.isReg() || MO.getReg() != FromReg)
1348 continue;
1349 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1350 }
1351 }
1352}
1353
Evan Cheng9f1c8312008-07-03 09:09:37 +00001354/// isSafeToMove - Return true if it is safe to move this instruction. If
1355/// SawStore is set to true, it means that there is a store (or call) between
1356/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001357bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001358 AliasAnalysis *AA,
1359 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001360 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001361 //
1362 // Treat volatile loads as stores. This is not strictly necessary for
1363 // volatiles, but it is required for atomic loads. It is now allowed to move
1364 // a load across an atomic load with Ordering > Monotonic.
1365 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001366 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001367 SawStore = true;
1368 return false;
1369 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001370
1371 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001372 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001373 return false;
1374
1375 // See if this instruction does a load. If so, we have to guarantee that the
1376 // loaded value doesn't change between the load and the its intended
1377 // destination. The check for isInvariantLoad gives the targe the chance to
1378 // classify the load as always returning a constant, e.g. a constant pool
1379 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001380 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001381 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001382 // end of block, we can't move it.
1383 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001384
Evan Chengb27087f2008-03-13 00:44:09 +00001385 return true;
1386}
1387
Evan Chengdf3b9932008-08-27 20:33:50 +00001388/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1389/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001390bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001391 AliasAnalysis *AA,
1392 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001393 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001394 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001395 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001396 return false;
1397 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001398 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001399 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001400 continue;
1401 // FIXME: For now, do not remat any instruction with register operands.
1402 // Later on, we can loosen the restriction is the register operands have
1403 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001404 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001405 // partially).
1406 if (MO.isUse())
1407 return false;
1408 else if (!MO.isDead() && MO.getReg() != DstReg)
1409 return false;
1410 }
1411 return true;
1412}
1413
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001414/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1415/// or volatile memory reference, or if the information describing the memory
1416/// reference is not available. Return false if it is known to have no ordered
1417/// memory references.
1418bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001419 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001420 if (!mayStore() &&
1421 !mayLoad() &&
1422 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001423 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001424 return false;
1425
1426 // Otherwise, if the instruction has no memory reference information,
1427 // conservatively assume it wasn't preserved.
1428 if (memoperands_empty())
1429 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001430
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001431 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001432 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001433 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001434 return true;
1435
1436 return false;
1437}
1438
Dan Gohmane33f44c2009-10-07 17:38:06 +00001439/// isInvariantLoad - Return true if this instruction is loading from a
1440/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001441/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001442/// of a function if it does not change. This should only return true of
1443/// *all* loads the instruction does are invariant (if it does multiple loads).
1444bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1445 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001446 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001447 return false;
1448
1449 // If the instruction has lost its memoperands, conservatively assume that
1450 // it may not be an invariant load.
1451 if (memoperands_empty())
1452 return false;
1453
1454 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1455
1456 for (mmo_iterator I = memoperands_begin(),
1457 E = memoperands_end(); I != E; ++I) {
1458 if ((*I)->isVolatile()) return false;
1459 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001460 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001461
1462 if (const Value *V = (*I)->getValue()) {
1463 // A load from a constant PseudoSourceValue is invariant.
1464 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1465 if (PSV->isConstant(MFI))
1466 continue;
1467 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001468 if (AA && AA->pointsToConstantMemory(
1469 AliasAnalysis::Location(V, (*I)->getSize(),
1470 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001471 continue;
1472 }
1473
1474 // Otherwise assume conservatively.
1475 return false;
1476 }
1477
1478 // Everything checks out.
1479 return true;
1480}
1481
Evan Cheng229694f2009-12-03 02:31:43 +00001482/// isConstantValuePHI - If the specified instruction is a PHI that always
1483/// merges together the same virtual register, return the register, otherwise
1484/// return 0.
1485unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001486 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001487 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001488 assert(getNumOperands() >= 3 &&
1489 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001490
1491 unsigned Reg = getOperand(1).getReg();
1492 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1493 if (getOperand(i).getReg() != Reg)
1494 return 0;
1495 return Reg;
1496}
1497
Evan Chengc36b7062011-01-07 23:50:32 +00001498bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001499 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001500 return true;
1501 if (isInlineAsm()) {
1502 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1503 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1504 return true;
1505 }
1506
1507 return false;
1508}
1509
Evan Chenga57fabe2010-04-08 20:02:37 +00001510/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1511///
1512bool MachineInstr::allDefsAreDead() const {
1513 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1514 const MachineOperand &MO = getOperand(i);
1515 if (!MO.isReg() || MO.isUse())
1516 continue;
1517 if (!MO.isDead())
1518 return false;
1519 }
1520 return true;
1521}
1522
Evan Chengc8f46c42010-10-22 21:49:09 +00001523/// copyImplicitOps - Copy implicit register operands from specified
1524/// instruction to this instruction.
1525void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1526 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1527 i != e; ++i) {
1528 const MachineOperand &MO = MI->getOperand(i);
1529 if (MO.isReg() && MO.isImplicit())
1530 addOperand(MO);
1531 }
1532}
1533
Brian Gaeke21326fc2004-02-13 04:39:32 +00001534void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001535 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001536}
1537
Jim Grosbachee61d672011-08-24 16:44:17 +00001538static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001539 raw_ostream &CommentOS) {
1540 const LLVMContext &Ctx = MF->getFunction()->getContext();
1541 if (!DL.isUnknown()) { // Print source line info.
1542 DIScope Scope(DL.getScope(Ctx));
1543 // Omit the directory, because it's likely to be long and uninteresting.
1544 if (Scope.Verify())
1545 CommentOS << Scope.getFilename();
1546 else
1547 CommentOS << "<unknown>";
1548 CommentOS << ':' << DL.getLine();
1549 if (DL.getCol() != 0)
1550 CommentOS << ':' << DL.getCol();
1551 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1552 if (!InlinedAtDL.isUnknown()) {
1553 CommentOS << " @[ ";
1554 printDebugLoc(InlinedAtDL, MF, CommentOS);
1555 CommentOS << " ]";
1556 }
1557 }
1558}
1559
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001560void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001561 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1562 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001563 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001564 if (const MachineBasicBlock *MBB = getParent()) {
1565 MF = MBB->getParent();
1566 if (!TM && MF)
1567 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001568 if (MF)
1569 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001570 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001571
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001572 // Save a list of virtual registers.
1573 SmallVector<unsigned, 8> VirtRegs;
1574
Dan Gohman0ba90f32009-10-31 20:19:03 +00001575 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001576 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001577 for (; StartOp < e && getOperand(StartOp).isReg() &&
1578 getOperand(StartOp).isDef() &&
1579 !getOperand(StartOp).isImplicit();
1580 ++StartOp) {
1581 if (StartOp != 0) OS << ", ";
1582 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001583 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001584 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001585 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001586 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001587
Dan Gohman0ba90f32009-10-31 20:19:03 +00001588 if (StartOp != 0)
1589 OS << " = ";
1590
1591 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001592 if (TM && TM->getInstrInfo())
1593 OS << TM->getInstrInfo()->getName(getOpcode());
1594 else
1595 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001596
Dan Gohman0ba90f32009-10-31 20:19:03 +00001597 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001598 bool OmittedAnyCallClobbers = false;
1599 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001600 unsigned AsmDescOp = ~0u;
1601 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001602
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001603 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001604 // Print asm string.
1605 OS << " ";
1606 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1607
1608 // Print HasSideEffects, IsAlignStack
1609 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1610 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1611 OS << " [sideeffect]";
1612 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1613 OS << " [alignstack]";
1614
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001615 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001616 FirstOp = false;
1617 }
1618
1619
Chris Lattner6a592272002-10-30 01:55:38 +00001620 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001621 const MachineOperand &MO = getOperand(i);
1622
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001623 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001624 VirtRegs.push_back(MO.getReg());
1625
Dan Gohman80f6c582009-11-09 19:38:45 +00001626 // Omit call-clobbered registers which aren't used anywhere. This makes
1627 // call instructions much less noisy on targets where calls clobber lots
1628 // of registers. Don't rely on MO.isDead() because we may be called before
1629 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001630 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001631 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1632 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001633 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001634 const MachineRegisterInfo &MRI = MF->getRegInfo();
1635 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1636 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001637 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1638 AI.isValid(); ++AI) {
1639 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001640 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1641 HasAliasLive = true;
1642 break;
1643 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001644 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001645 if (!HasAliasLive) {
1646 OmittedAnyCallClobbers = true;
1647 continue;
1648 }
1649 }
1650 }
1651 }
1652
1653 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001654 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001655 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001656 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1657 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001658 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001659 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001660 OS << "opt:";
1661 }
Evan Cheng59b36552010-04-28 20:03:13 +00001662 if (isDebugValue() && MO.isMetadata()) {
1663 // Pretty print DBG_VALUE instructions.
1664 const MDNode *MD = MO.getMetadata();
1665 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1666 OS << "!\"" << MDS->getString() << '\"';
1667 else
1668 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001669 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1670 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001671 } else if (i == AsmDescOp && MO.isImm()) {
1672 // Pretty print the inline asm operand descriptor.
1673 OS << '$' << AsmOpCount++;
1674 unsigned Flag = MO.getImm();
1675 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001676 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1677 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1678 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1679 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1680 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1681 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1682 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001683 }
1684
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001685 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001686 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001687 if (TM)
1688 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1689 else
1690 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001691 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001692
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001693 unsigned TiedTo = 0;
1694 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001695 OS << " tiedto:$" << TiedTo;
1696
1697 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001698
1699 // Compute the index of the next operand descriptor.
1700 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001701 } else
1702 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001703 }
1704
1705 // Briefly indicate whether any call clobbers were omitted.
1706 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001707 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001708 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001709 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001710
Dan Gohman0ba90f32009-10-31 20:19:03 +00001711 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001712 if (Flags) {
1713 if (!HaveSemi) OS << ";"; HaveSemi = true;
1714 OS << " flags: ";
1715
1716 if (Flags & FrameSetup)
1717 OS << "FrameSetup";
1718 }
1719
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001720 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001721 if (!HaveSemi) OS << ";"; HaveSemi = true;
1722
1723 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001724 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1725 i != e; ++i) {
1726 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001727 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001728 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001729 }
1730 }
1731
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001732 // Print the regclass of any virtual registers encountered.
1733 if (MRI && !VirtRegs.empty()) {
1734 if (!HaveSemi) OS << ";"; HaveSemi = true;
1735 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1736 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001737 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001738 for (unsigned j = i+1; j != VirtRegs.size();) {
1739 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1740 ++j;
1741 continue;
1742 }
1743 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001744 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001745 VirtRegs.erase(VirtRegs.begin()+j);
1746 }
1747 }
1748 }
1749
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001750 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001751 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1752 if (!HaveSemi) OS << ";"; HaveSemi = true;
1753 DIVariable DV(getOperand(e - 1).getMetadata());
1754 OS << " line no:" << DV.getLineNumber();
1755 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1756 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1757 if (!InlinedAtDL.isUnknown()) {
1758 OS << " inlined @[ ";
1759 printDebugLoc(InlinedAtDL, MF, OS);
1760 OS << " ]";
1761 }
1762 }
1763 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001764 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001765 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001766 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001767 }
1768
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001769 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001770}
1771
Owen Andersonb487e722008-01-24 01:10:07 +00001772bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001773 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001774 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001775 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001776 bool hasAliases = isPhysReg &&
1777 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001778 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001779 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001780 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1781 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001782 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001783 continue;
1784 unsigned Reg = MO.getReg();
1785 if (!Reg)
1786 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001787
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001788 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001789 if (!Found) {
1790 if (MO.isKill())
1791 // The register is already marked kill.
1792 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001793 if (isPhysReg && isRegTiedToDefOperand(i))
1794 // Two-address uses of physregs must not be marked kill.
1795 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001796 MO.setIsKill();
1797 Found = true;
1798 }
1799 } else if (hasAliases && MO.isKill() &&
1800 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001801 // A super-register kill already exists.
1802 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001803 return true;
1804 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001805 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001806 }
1807 }
1808
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001809 // Trim unneeded kill operands.
1810 while (!DeadOps.empty()) {
1811 unsigned OpIdx = DeadOps.back();
1812 if (getOperand(OpIdx).isImplicit())
1813 RemoveOperand(OpIdx);
1814 else
1815 getOperand(OpIdx).setIsKill(false);
1816 DeadOps.pop_back();
1817 }
1818
Bill Wendling4a23d722008-03-03 22:14:33 +00001819 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001820 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001821 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001822 addOperand(MachineOperand::CreateReg(IncomingReg,
1823 false /*IsDef*/,
1824 true /*IsImp*/,
1825 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001826 return true;
1827 }
Dan Gohman3f629402008-09-03 15:56:16 +00001828 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001829}
1830
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001831void MachineInstr::clearRegisterKills(unsigned Reg,
1832 const TargetRegisterInfo *RegInfo) {
1833 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1834 RegInfo = 0;
1835 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1836 MachineOperand &MO = getOperand(i);
1837 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1838 continue;
1839 unsigned OpReg = MO.getReg();
1840 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1841 MO.setIsKill(false);
1842 }
1843}
1844
Owen Andersonb487e722008-01-24 01:10:07 +00001845bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001846 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001847 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001848 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001849 bool hasAliases = isPhysReg &&
1850 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001851 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001852 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001853 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1854 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001855 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001856 continue;
1857 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001858 if (!Reg)
1859 continue;
1860
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001861 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001862 MO.setIsDead();
1863 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001864 } else if (hasAliases && MO.isDead() &&
1865 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001866 // There exists a super-register that's marked dead.
1867 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001868 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001869 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001870 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001871 }
1872 }
1873
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001874 // Trim unneeded dead operands.
1875 while (!DeadOps.empty()) {
1876 unsigned OpIdx = DeadOps.back();
1877 if (getOperand(OpIdx).isImplicit())
1878 RemoveOperand(OpIdx);
1879 else
1880 getOperand(OpIdx).setIsDead(false);
1881 DeadOps.pop_back();
1882 }
1883
Dan Gohman3f629402008-09-03 15:56:16 +00001884 // If not found, this means an alias of one of the operands is dead. Add a
1885 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001886 if (Found || !AddIfNotFound)
1887 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001888
Chris Lattner31530612009-06-24 17:54:48 +00001889 addOperand(MachineOperand::CreateReg(IncomingReg,
1890 true /*IsDef*/,
1891 true /*IsImp*/,
1892 false /*IsKill*/,
1893 true /*IsDead*/));
1894 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001895}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001896
1897void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1898 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001899 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1900 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1901 if (MO)
1902 return;
1903 } else {
1904 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1905 const MachineOperand &MO = getOperand(i);
1906 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1907 MO.getSubReg() == 0)
1908 return;
1909 }
1910 }
1911 addOperand(MachineOperand::CreateReg(IncomingReg,
1912 true /*IsDef*/,
1913 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001914}
Evan Cheng67eaa082010-03-03 23:37:30 +00001915
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001916void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001917 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001918 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001919 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1920 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001921 if (MO.isRegMask()) {
1922 HasRegMask = true;
1923 continue;
1924 }
Dan Gohmandb497122010-06-18 23:28:01 +00001925 if (!MO.isReg() || !MO.isDef()) continue;
1926 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001927 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001928 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001929 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1930 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001931 if (TRI.regsOverlap(*I, Reg)) {
1932 Dead = false;
1933 break;
1934 }
1935 // If there are no uses, including partial uses, the def is dead.
1936 if (Dead) MO.setIsDead();
1937 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001938
1939 // This is a call with a register mask operand.
1940 // Mask clobbers are always dead, so add defs for the non-dead defines.
1941 if (HasRegMask)
1942 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1943 I != E; ++I)
1944 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001945}
1946
Evan Cheng67eaa082010-03-03 23:37:30 +00001947unsigned
1948MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001949 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001950 SmallVector<size_t, 8> HashComponents;
1951 HashComponents.reserve(MI->getNumOperands() + 1);
1952 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001953 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1954 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001955 if (MO.isReg() && MO.isDef() &&
1956 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1957 continue; // Skip virtual register defs.
1958
1959 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001960 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001961 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001962}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001963
1964void MachineInstr::emitError(StringRef Msg) const {
1965 // Find the source location cookie.
1966 unsigned LocCookie = 0;
1967 const MDNode *LocMD = 0;
1968 for (unsigned i = getNumOperands(); i != 0; --i) {
1969 if (getOperand(i-1).isMetadata() &&
1970 (LocMD = getOperand(i-1).getMetadata()) &&
1971 LocMD->getNumOperands() != 0) {
1972 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1973 LocCookie = CI->getZExtValue();
1974 break;
1975 }
1976 }
1977 }
1978
1979 if (const MachineBasicBlock *MBB = getParent())
1980 if (const MachineFunction *MF = MBB->getParent())
1981 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1982 report_fatal_error(Msg);
1983}