blob: 5d6e571db12663751b33b4f602959019bc03758b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797 // FIXME: This produces lots of inefficiencies in isel since
798 // we then need notice that most of our operands have been implicitly
799 // converted to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
801 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000802 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000803
804 // Do not attempt to promote non-128-bit vectors
805 if (!VT.is128BitVector()) {
806 continue;
807 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000808
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000815 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000817 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000819 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000822
Evan Cheng2c3ae372006-04-12 21:21:57 +0000823 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
825 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
826 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
827 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
833 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000834 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 if (Subtarget->hasSSE41()) {
838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
978 setOperationAction(ISD::SADDO, MVT::i64, Custom);
979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
980 setOperationAction(ISD::UADDO, MVT::i64, Custom);
981 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
982 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
983 setOperationAction(ISD::USUBO, MVT::i32, Custom);
984 setOperationAction(ISD::USUBO, MVT::i64, Custom);
985 setOperationAction(ISD::SMULO, MVT::i32, Custom);
986 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000987
Evan Chengd54f2d52009-03-31 19:38:51 +0000988 if (!Subtarget->is64Bit()) {
989 // These libcalls are not available in 32-bit.
990 setLibcallName(RTLIB::SHL_I128, 0);
991 setLibcallName(RTLIB::SRL_I128, 0);
992 setLibcallName(RTLIB::SRA_I128, 0);
993 }
994
Evan Cheng206ee9d2006-07-07 08:33:52 +0000995 // We have target-specific dag combine patterns for the following nodes:
996 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000997 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000998 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000999 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001000 setTargetDAGCombine(ISD::SHL);
1001 setTargetDAGCombine(ISD::SRA);
1002 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001003 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001004 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001005 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001006 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001007 if (Subtarget->is64Bit())
1008 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001010 computeRegisterProperties();
1011
Evan Cheng87ed7162006-02-14 08:25:08 +00001012 // FIXME: These should be based on subtarget info. Plus, the values should
1013 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001014 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001015 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001016 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001017 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001018 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001019}
1020
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1023 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001024}
1025
1026
Evan Cheng29286502008-01-23 23:17:41 +00001027/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1028/// the desired ByVal argument alignment.
1029static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1030 if (MaxAlign == 16)
1031 return;
1032 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1033 if (VTy->getBitWidth() == 128)
1034 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001035 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1036 unsigned EltAlign = 0;
1037 getMaxByValAlign(ATy->getElementType(), EltAlign);
1038 if (EltAlign > MaxAlign)
1039 MaxAlign = EltAlign;
1040 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1041 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(STy->getElementType(i), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 if (MaxAlign == 16)
1047 break;
1048 }
1049 }
1050 return;
1051}
1052
1053/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1054/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001055/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1056/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001057unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (Subtarget->is64Bit()) {
1059 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001060 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001061 if (TyAlign > 8)
1062 return TyAlign;
1063 return 8;
1064 }
1065
Evan Cheng29286502008-01-23 23:17:41 +00001066 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001067 if (Subtarget->hasSSE1())
1068 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001069 return Align;
1070}
Chris Lattner2b02a442007-02-25 08:29:00 +00001071
Evan Chengf0df0312008-05-15 08:39:06 +00001072/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001073/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001074/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001075/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001076EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001077X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1078 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng94107ba2010-04-01 18:19:11 +00001079 bool SafeToUseFP,
Devang Patel578efa92009-06-05 21:57:13 +00001080 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1082 // linux. This is because the stack realignment code can't handle certain
1083 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001084 const Function *F = DAG.getMachineFunction().getFunction();
Evan Cheng255f20f2010-04-01 06:04:33 +00001085 if (!F->hasFnAttr(Attribute::NoImplicitFloat)) {
1086 if (Size >= 16 &&
1087 (Subtarget->isUnalignedMemAccessFast() ||
1088 (DstAlign == 0 || DstAlign >= 16) &&
1089 (SrcAlign == 0 || SrcAlign >= 16)) &&
1090 Subtarget->getStackAlignment() >= 16) {
1091 if (Subtarget->hasSSE2())
1092 return MVT::v4i32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001093 if (SafeToUseFP && Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001094 return MVT::v4f32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001095 } else if (SafeToUseFP &&
1096 Size >= 8 &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 Subtarget->getStackAlignment() >= 8 &&
1098 Subtarget->hasSSE2())
1099 return MVT::f64;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001100 }
Evan Chengf0df0312008-05-15 08:39:06 +00001101 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001102 return MVT::i64;
1103 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001104}
1105
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001106/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1107/// current function. The returned value is a member of the
1108/// MachineJumpTableInfo::JTEntryKind enum.
1109unsigned X86TargetLowering::getJumpTableEncoding() const {
1110 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1111 // symbol.
1112 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1113 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001114 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001115
1116 // Otherwise, use the normal jump table encoding heuristics.
1117 return TargetLowering::getJumpTableEncoding();
1118}
1119
Chris Lattner589c6f62010-01-26 06:28:43 +00001120/// getPICBaseSymbol - Return the X86-32 PIC base.
1121MCSymbol *
1122X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1123 MCContext &Ctx) const {
1124 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001125 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1126 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001127}
1128
1129
Chris Lattnerc64daab2010-01-26 05:02:42 +00001130const MCExpr *
1131X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1132 const MachineBasicBlock *MBB,
1133 unsigned uid,MCContext &Ctx) const{
1134 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1135 Subtarget->isPICStyleGOT());
1136 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1137 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001138 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1139 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140}
1141
Evan Chengcc415862007-11-09 01:32:10 +00001142/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1143/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001144SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001145 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001146 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001147 // This doesn't have DebugLoc associated with it, but is not really the
1148 // same as a Register.
1149 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1150 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001151 return Table;
1152}
1153
Chris Lattner589c6f62010-01-26 06:28:43 +00001154/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1155/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1156/// MCExpr.
1157const MCExpr *X86TargetLowering::
1158getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1159 MCContext &Ctx) const {
1160 // X86-64 uses RIP relative addressing based on the jump table label.
1161 if (Subtarget->isPICStyleRIPRel())
1162 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1163
1164 // Otherwise, the reference is relative to the PIC base.
1165 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1166}
1167
Bill Wendlingb4202b82009-07-01 18:50:55 +00001168/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001169unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001170 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001171}
1172
Chris Lattner2b02a442007-02-25 08:29:00 +00001173//===----------------------------------------------------------------------===//
1174// Return Value Calling Convention Implementation
1175//===----------------------------------------------------------------------===//
1176
Chris Lattner59ed56b2007-02-28 04:55:35 +00001177#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001178
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001179bool
1180X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1181 const SmallVectorImpl<EVT> &OutTys,
1182 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1183 SelectionDAG &DAG) {
1184 SmallVector<CCValAssign, 16> RVLocs;
1185 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1186 RVLocs, *DAG.getContext());
1187 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1188}
1189
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190SDValue
1191X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001192 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 const SmallVectorImpl<ISD::OutputArg> &Outs,
1194 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001195
Chris Lattner9774c912007-02-27 05:28:59 +00001196 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1198 RVLocs, *DAG.getContext());
1199 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001200
Evan Chengdcea1632010-02-04 02:40:39 +00001201 // Add the regs to the liveout set for the function.
1202 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1203 for (unsigned i = 0; i != RVLocs.size(); ++i)
1204 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1205 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001206
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001208
Dan Gohman475871a2008-07-27 21:46:04 +00001209 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001210 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1211 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001212 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001213
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001214 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001215 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1216 CCValAssign &VA = RVLocs[i];
1217 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Chris Lattner447ff682008-03-11 03:23:40 +00001220 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1221 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001222 if (VA.getLocReg() == X86::ST0 ||
1223 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001224 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1225 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001226 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001228 RetOps.push_back(ValToCopy);
1229 // Don't emit a copytoreg.
1230 continue;
1231 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001232
Evan Cheng242b38b2009-02-23 09:03:22 +00001233 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1234 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001235 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001236 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001237 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001241 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001242 }
1243
Dale Johannesendd64c412009-02-04 00:33:20 +00001244 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001245 Flag = Chain.getValue(1);
1246 }
Dan Gohman61a92132008-04-21 23:59:07 +00001247
1248 // The x86-64 ABI for returning structs by value requires that we copy
1249 // the sret argument into %rax for the return. We saved the argument into
1250 // a virtual register in the entry block, so now we copy the value out
1251 // and into %rax.
1252 if (Subtarget->is64Bit() &&
1253 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1254 MachineFunction &MF = DAG.getMachineFunction();
1255 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1256 unsigned Reg = FuncInfo->getSRetReturnReg();
1257 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001258 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001259 FuncInfo->setSRetReturnReg(Reg);
1260 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001261 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001262
Dale Johannesendd64c412009-02-04 00:33:20 +00001263 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001264 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001265
1266 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001267 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001269
Chris Lattner447ff682008-03-11 03:23:40 +00001270 RetOps[0] = Chain; // Update chain.
1271
1272 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001273 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001274 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001275
1276 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001278}
1279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280/// LowerCallResult - Lower the result values of a call into the
1281/// appropriate copies out of appropriate physical registers.
1282///
1283SDValue
1284X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 const SmallVectorImpl<ISD::InputArg> &Ins,
1287 DebugLoc dl, SelectionDAG &DAG,
1288 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001289
Chris Lattnere32bbf62007-02-28 07:09:55 +00001290 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001291 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001292 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001294 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Chris Lattner3085e152007-02-25 08:59:22 +00001297 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001298 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001299 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001300 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001301
Torok Edwin3f142c32009-02-01 18:15:56 +00001302 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001303 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001305 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001306 }
1307
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 // If this is a call to a function that returns an fp value on the floating
1309 // point stack, but where we prefer to use the value in xmm registers, copy
1310 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001311 if ((VA.getLocReg() == X86::ST0 ||
1312 VA.getLocReg() == X86::ST1) &&
1313 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001315 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
Evan Cheng79fb3b42009-02-20 20:43:02 +00001317 SDValue Val;
1318 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001319 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1320 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1321 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001323 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1325 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001326 } else {
1327 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001329 Val = Chain.getValue(0);
1330 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001331 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1332 } else {
1333 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1334 CopyVT, InFlag).getValue(1);
1335 Val = Chain.getValue(0);
1336 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001337 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001338
Dan Gohman37eed792009-02-04 17:28:58 +00001339 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 // Round the F80 the right size, which also moves to the appropriate xmm
1341 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001342 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001343 // This truncation won't change the value.
1344 DAG.getIntPtrConstant(1));
1345 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001348 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001351}
1352
1353
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001354//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001355// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001356//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001357// StdCall calling convention seems to be standard for many Windows' API
1358// routines and around. It differs from C calling convention just a little:
1359// callee should clean up the stack, not caller. Symbols should be also
1360// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001361// For info on fast calling convention see Fast Calling Convention (tail call)
1362// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001363
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001365/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1367 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001369
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001371}
1372
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001373/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001374/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375static bool
1376ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1377 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001378 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001379
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001381}
1382
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001383/// IsCalleePop - Determines whether the callee is required to pop its
1384/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001385bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 if (IsVarArg)
1387 return false;
1388
Dan Gohman095cc292008-09-13 01:54:27 +00001389 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 default:
1391 return false;
1392 case CallingConv::X86_StdCall:
1393 return !Subtarget->is64Bit();
1394 case CallingConv::X86_FastCall:
1395 return !Subtarget->is64Bit();
1396 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001397 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001398 case CallingConv::GHC:
1399 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001400 }
1401}
1402
Dan Gohman095cc292008-09-13 01:54:27 +00001403/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1404/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001405CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001406 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001407 if (CC == CallingConv::GHC)
1408 return CC_X86_64_GHC;
1409 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001410 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001411 else
1412 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001413 }
1414
Gordon Henriksen86737662008-01-05 16:56:59 +00001415 if (CC == CallingConv::X86_FastCall)
1416 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001417 else if (CC == CallingConv::Fast)
1418 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001419 else if (CC == CallingConv::GHC)
1420 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001421 else
1422 return CC_X86_32_C;
1423}
1424
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001425/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1426/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001427/// the specific parameter attribute. The copy will be passed as a byval
1428/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001429static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001430CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001431 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1432 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001434 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Bob Wilson100f0902010-03-30 22:27:04 +00001435 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001436}
1437
Chris Lattner29689432010-03-11 00:22:57 +00001438/// IsTailCallConvention - Return true if the calling convention is one that
1439/// supports tail call optimization.
1440static bool IsTailCallConvention(CallingConv::ID CC) {
1441 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1442}
1443
Evan Cheng0c439eb2010-01-27 00:07:07 +00001444/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1445/// a tailcall target by changing its ABI.
1446static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001447 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001448}
1449
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450SDValue
1451X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001452 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453 const SmallVectorImpl<ISD::InputArg> &Ins,
1454 DebugLoc dl, SelectionDAG &DAG,
1455 const CCValAssign &VA,
1456 MachineFrameInfo *MFI,
1457 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001458 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001460 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001461 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001462 EVT ValVT;
1463
1464 // If value is passed by pointer we have address passed instead of the value
1465 // itself.
1466 if (VA.getLocInfo() == CCValAssign::Indirect)
1467 ValVT = VA.getLocVT();
1468 else
1469 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001470
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001471 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001472 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001473 // In case of tail call optimization mark all arguments mutable. Since they
1474 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001475 if (Flags.isByVal()) {
1476 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1477 VA.getLocMemOffset(), isImmutable, false);
1478 return DAG.getFrameIndex(FI, getPointerTy());
1479 } else {
1480 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1481 VA.getLocMemOffset(), isImmutable, false);
1482 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1483 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001484 PseudoSourceValue::getFixedStack(FI), 0,
1485 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001486 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001487}
1488
Dan Gohman475871a2008-07-27 21:46:04 +00001489SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001491 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 bool isVarArg,
1493 const SmallVectorImpl<ISD::InputArg> &Ins,
1494 DebugLoc dl,
1495 SelectionDAG &DAG,
1496 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001497 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 const Function* Fn = MF.getFunction();
1501 if (Fn->hasExternalLinkage() &&
1502 Subtarget->isTargetCygMing() &&
1503 Fn->getName() == "main")
1504 FuncInfo->setForceFramePointer(true);
1505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001508 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509
Chris Lattner29689432010-03-11 00:22:57 +00001510 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1511 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001512
Chris Lattner638402b2007-02-28 07:00:42 +00001513 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1516 ArgLocs, *DAG.getContext());
1517 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001520 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1522 CCValAssign &VA = ArgLocs[i];
1523 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1524 // places.
1525 assert(VA.getValNo() != LastVal &&
1526 "Don't support value assigned to multiple locs yet");
1527 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001531 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001541 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1543 RC = X86::VR64RegisterClass;
1544 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001545 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001546
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001547 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Chris Lattnerf39f7712007-02-28 05:46:49 +00001550 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1551 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1552 // right size.
1553 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001554 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 DAG.getValueType(VA.getValVT()));
1556 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001557 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001559 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001560 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001562 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001563 // Handle MMX values passed in XMM regs.
1564 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1566 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1568 } else
1569 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001570 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 } else {
1572 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001573 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001574 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001575
1576 // If value is passed via pointer - do a load.
1577 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001578 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1579 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001580
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001582 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001583
Dan Gohman61a92132008-04-21 23:59:07 +00001584 // The x86-64 ABI for returning structs by value requires that we copy
1585 // the sret argument into %rax for the return. Save the argument into
1586 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001587 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001588 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1589 unsigned Reg = FuncInfo->getSRetReturnReg();
1590 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001592 FuncInfo->setSRetReturnReg(Reg);
1593 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001596 }
1597
Chris Lattnerf39f7712007-02-28 05:46:49 +00001598 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001599 // Align stack specially for tail calls.
1600 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001601 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001602
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 // If the function takes variable number of arguments, make a frame index for
1604 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001605 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001607 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001608 }
1609 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1611
1612 // FIXME: We should really autogenerate these arrays
1613 static const unsigned GPR64ArgRegsWin64[] = {
1614 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001616 static const unsigned XMMArgRegsWin64[] = {
1617 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1618 };
1619 static const unsigned GPR64ArgRegs64Bit[] = {
1620 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1621 };
1622 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001623 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1624 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1625 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001626 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1627
1628 if (IsWin64) {
1629 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1630 GPR64ArgRegs = GPR64ArgRegsWin64;
1631 XMMArgRegs = XMMArgRegsWin64;
1632 } else {
1633 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1634 GPR64ArgRegs = GPR64ArgRegs64Bit;
1635 XMMArgRegs = XMMArgRegs64Bit;
1636 }
1637 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1638 TotalNumIntRegs);
1639 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1640 TotalNumXMMRegs);
1641
Devang Patel578efa92009-06-05 21:57:13 +00001642 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001644 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001645 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001646 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001647 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001648 // Kernel mode asks for SSE to be disabled, so don't push them
1649 // on the stack.
1650 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001651
Gordon Henriksen86737662008-01-05 16:56:59 +00001652 // For X86-64, if there are vararg parameters that are passed via
1653 // registers, then we must store them to their spots on the stack so they
1654 // may be loaded by deferencing the result of va_next.
1655 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001656 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1657 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001658 TotalNumXMMRegs * 16, 16,
1659 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SmallVector<SDValue, 8> MemOps;
1663 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001664 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001665 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001666 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1667 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001668 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1669 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001671 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001672 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001673 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001674 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001678
Dan Gohmanface41a2009-08-16 21:24:25 +00001679 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1680 // Now store the XMM (fp + vector) parameter registers.
1681 SmallVector<SDValue, 11> SaveXMMOps;
1682 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001683
Dan Gohmanface41a2009-08-16 21:24:25 +00001684 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1685 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1686 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1689 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001690
Dan Gohmanface41a2009-08-16 21:24:25 +00001691 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1692 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1693 X86::VR128RegisterClass);
1694 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1695 SaveXMMOps.push_back(Val);
1696 }
1697 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1698 MVT::Other,
1699 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001700 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001701
1702 if (!MemOps.empty())
1703 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1704 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001706 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001707
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001711 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001712 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001713 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001714 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001715 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001716 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001717
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 if (!Is64Bit) {
1719 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1722 }
Evan Cheng25caf632006-05-23 21:06:34 +00001723
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001724 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001725
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001727}
1728
Dan Gohman475871a2008-07-27 21:46:04 +00001729SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1731 SDValue StackPtr, SDValue Arg,
1732 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001733 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001735 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001736 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001738 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001739 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001740 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001741 }
Dale Johannesenace16102009-02-03 19:33:06 +00001742 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001743 PseudoSourceValue::getStack(), LocMemOffset,
1744 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001745}
1746
Bill Wendling64e87322009-01-16 19:25:27 +00001747/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001748/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001749SDValue
1750X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001751 SDValue &OutRetAddr, SDValue Chain,
1752 bool IsTailCall, bool Is64Bit,
1753 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001755 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001757
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001759 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001760 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761}
1762
1763/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1764/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001765static SDValue
1766EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001768 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001769 // Store the return address to the appropriate stack slot.
1770 if (!FPDiff) return Chain;
1771 // Calculate the new stack slot for the return address.
1772 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001773 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001774 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001777 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001778 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1779 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001780 return Chain;
1781}
1782
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001784X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001785 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001786 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 const SmallVectorImpl<ISD::OutputArg> &Outs,
1788 const SmallVectorImpl<ISD::InputArg> &Ins,
1789 DebugLoc dl, SelectionDAG &DAG,
1790 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 MachineFunction &MF = DAG.getMachineFunction();
1792 bool Is64Bit = Subtarget->is64Bit();
1793 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001794 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795
Evan Cheng5f941932010-02-05 02:21:12 +00001796 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001797 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001798 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1799 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001800 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001801
1802 // Sibcalls are automatically detected tailcalls which do not require
1803 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001804 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001805 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001806
1807 if (isTailCall)
1808 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001809 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001810
Chris Lattner29689432010-03-11 00:22:57 +00001811 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1812 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001813
Chris Lattner638402b2007-02-28 07:00:42 +00001814 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001815 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1817 ArgLocs, *DAG.getContext());
1818 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001819
Chris Lattner423c5f42007-02-28 05:31:48 +00001820 // Get a count of how many bytes are to be pushed on the stack.
1821 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001822 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001823 // This is a sibcall. The memory operands are available in caller's
1824 // own caller's stack.
1825 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001826 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001827 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001828
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001830 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001832 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1834 FPDiff = NumBytesCallerPushed - NumBytes;
1835
1836 // Set the delta of movement of the returnaddr stackslot.
1837 // But only set if delta is greater than previous delta.
1838 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1839 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1840 }
1841
Evan Chengf22f9b32010-02-06 03:28:46 +00001842 if (!IsSibcall)
1843 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001844
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001846 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001847 if (isTailCall && FPDiff)
1848 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1849 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001850
Dan Gohman475871a2008-07-27 21:46:04 +00001851 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1852 SmallVector<SDValue, 8> MemOpChains;
1853 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001854
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001855 // Walk the register/memloc assignments, inserting copies/loads. In the case
1856 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1858 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001859 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001860 SDValue Arg = Outs[i].Val;
1861 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001862 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001863
Chris Lattner423c5f42007-02-28 05:31:48 +00001864 // Promote the value if needed.
1865 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001866 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 case CCValAssign::Full: break;
1868 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001870 break;
1871 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001872 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001873 break;
1874 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1876 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1878 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1879 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001880 } else
1881 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1882 break;
1883 case CCValAssign::BCvt:
1884 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001885 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001886 case CCValAssign::Indirect: {
1887 // Store the argument.
1888 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001889 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001891 PseudoSourceValue::getFixedStack(FI), 0,
1892 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001893 Arg = SpillSlot;
1894 break;
1895 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001896 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001897
Chris Lattner423c5f42007-02-28 05:31:48 +00001898 if (VA.isRegLoc()) {
1899 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001900 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001901 assert(VA.isMemLoc());
1902 if (StackPtr.getNode() == 0)
1903 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1904 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1905 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001906 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001907 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001908
Evan Cheng32fe1032006-05-25 00:59:30 +00001909 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001911 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001912
Evan Cheng347d5f72006-04-28 21:29:37 +00001913 // Build a sequence of copy-to-reg nodes chained together with token chain
1914 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001915 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916 // Tail call byval lowering might overwrite argument registers so in case of
1917 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001919 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001920 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001921 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001922 InFlag = Chain.getValue(1);
1923 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001924
Chris Lattner88e1fd52009-07-09 04:24:46 +00001925 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001926 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1927 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001929 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1930 DAG.getNode(X86ISD::GlobalBaseReg,
1931 DebugLoc::getUnknownLoc(),
1932 getPointerTy()),
1933 InFlag);
1934 InFlag = Chain.getValue(1);
1935 } else {
1936 // If we are tail calling and generating PIC/GOT style code load the
1937 // address of the callee into ECX. The value in ecx is used as target of
1938 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1939 // for tail calls on PIC/GOT architectures. Normally we would just put the
1940 // address of GOT into ebx and then call target@PLT. But for tail calls
1941 // ebx would be restored (since ebx is callee saved) before jumping to the
1942 // target@PLT.
1943
1944 // Note: The actual moving to ECX is done further down.
1945 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1946 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1947 !G->getGlobal()->hasProtectedVisibility())
1948 Callee = LowerGlobalAddress(Callee, DAG);
1949 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001950 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001951 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001952 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001953
Gordon Henriksen86737662008-01-05 16:56:59 +00001954 if (Is64Bit && isVarArg) {
1955 // From AMD64 ABI document:
1956 // For calls that may call functions that use varargs or stdargs
1957 // (prototype-less calls or calls to functions containing ellipsis (...) in
1958 // the declaration) %al is used as hidden argument to specify the number
1959 // of SSE registers used. The contents of %al do not need to match exactly
1960 // the number of registers, but must be an ubound on the number of SSE
1961 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001962
1963 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001964 // Count the number of XMM registers allocated.
1965 static const unsigned XMMArgRegs[] = {
1966 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1967 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1968 };
1969 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001970 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001971 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001972
Dale Johannesendd64c412009-02-04 00:33:20 +00001973 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001975 InFlag = Chain.getValue(1);
1976 }
1977
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001978
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001979 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 if (isTailCall) {
1981 // Force all the incoming stack arguments to be loaded from the stack
1982 // before any new outgoing arguments are stored to the stack, because the
1983 // outgoing stack slots may alias the incoming argument stack slots, and
1984 // the alias isn't otherwise explicit. This is slightly more conservative
1985 // than necessary, because it means that each store effectively depends
1986 // on every argument instead of just those arguments it would clobber.
1987 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1988
Dan Gohman475871a2008-07-27 21:46:04 +00001989 SmallVector<SDValue, 8> MemOpChains2;
1990 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001992 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001994 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001995 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1996 CCValAssign &VA = ArgLocs[i];
1997 if (VA.isRegLoc())
1998 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001999 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002000 SDValue Arg = Outs[i].Val;
2001 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 // Create frame index.
2003 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002004 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002005 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002006 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002007
Duncan Sands276dcbd2008-03-21 09:14:45 +00002008 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002009 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002010 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002011 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002012 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002013 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002014 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002015
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2017 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002018 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002020 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002021 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002023 PseudoSourceValue::getFixedStack(FI), 0,
2024 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002025 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 }
2027 }
2028
2029 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002031 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002032
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002033 // Copy arguments to their registers.
2034 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002035 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002036 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002037 InFlag = Chain.getValue(1);
2038 }
Dan Gohman475871a2008-07-27 21:46:04 +00002039 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002040
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002043 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
2045
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002046 bool WasGlobalOrExternal = false;
2047 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2048 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2049 // In the 64-bit large code model, we have to make all calls
2050 // through a register, since the call instruction's 32-bit
2051 // pc-relative offset may not be large enough to hold the whole
2052 // address.
2053 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2054 WasGlobalOrExternal = true;
2055 // If the callee is a GlobalAddress node (quite common, every direct call
2056 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2057 // it.
2058
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002059 // We should use extra load for direct calls to dllimported functions in
2060 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002061 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002062 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002063 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002064
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2066 // external symbols most go through the PLT in PIC mode. If the symbol
2067 // has hidden or protected visibility, or if it is static or local, then
2068 // we don't need to use the PLT - we can directly call it.
2069 if (Subtarget->isTargetELF() &&
2070 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002071 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002072 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002073 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2075 Subtarget->getDarwinVers() < 9) {
2076 // PC-relative references to external symbols should go through $stub,
2077 // unless we're building with the leopard linker or later, which
2078 // automatically synthesizes these stubs.
2079 OpFlags = X86II::MO_DARWIN_STUB;
2080 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002081
Chris Lattner74e726e2009-07-09 05:27:35 +00002082 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002083 G->getOffset(), OpFlags);
2084 }
Bill Wendling056292f2008-09-16 21:48:12 +00002085 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002087 unsigned char OpFlags = 0;
2088
2089 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2090 // symbols should go through the PLT.
2091 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002092 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002093 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002094 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002095 Subtarget->getDarwinVers() < 9) {
2096 // PC-relative references to external symbols should go through $stub,
2097 // unless we're building with the leopard linker or later, which
2098 // automatically synthesizes these stubs.
2099 OpFlags = X86II::MO_DARWIN_STUB;
2100 }
Eric Christopherfd179292009-08-27 18:07:15 +00002101
Chris Lattner48a7d022009-07-09 05:02:21 +00002102 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2103 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002104 }
2105
Chris Lattnerd96d0722007-02-25 06:40:16 +00002106 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002109
Evan Chengf22f9b32010-02-06 03:28:46 +00002110 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002111 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2112 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002115
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002116 Ops.push_back(Chain);
2117 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002118
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002121
Gordon Henriksen86737662008-01-05 16:56:59 +00002122 // Add argument registers to the end of the list so that they are known live
2123 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002124 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2125 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2126 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002127
Evan Cheng586ccac2008-03-18 23:36:35 +00002128 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002130 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2131
2132 // Add an implicit use of AL for x86 vararg functions.
2133 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002135
Gabor Greifba36cb52008-08-28 21:40:38 +00002136 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002137 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002138
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 if (isTailCall) {
2140 // If this is the first return lowered for this function, add the regs
2141 // to the liveout set for the function.
2142 if (MF.getRegInfo().liveout_empty()) {
2143 SmallVector<CCValAssign, 16> RVLocs;
2144 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2145 *DAG.getContext());
2146 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2147 for (unsigned i = 0; i != RVLocs.size(); ++i)
2148 if (RVLocs[i].isRegLoc())
2149 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2150 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 return DAG.getNode(X86ISD::TC_RETURN, dl,
2152 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002153 }
2154
Dale Johannesenace16102009-02-03 19:33:06 +00002155 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002156 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002157
Chris Lattner2d297092006-05-23 18:50:38 +00002158 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002159 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002161 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002162 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002163 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002164 // pops the hidden struct pointer, so we have to push it back.
2165 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002166 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002168 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002169
Gordon Henriksenae636f82008-01-03 16:47:34 +00002170 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002171 if (!IsSibcall) {
2172 Chain = DAG.getCALLSEQ_END(Chain,
2173 DAG.getIntPtrConstant(NumBytes, true),
2174 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2175 true),
2176 InFlag);
2177 InFlag = Chain.getValue(1);
2178 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002179
Chris Lattner3085e152007-02-25 08:59:22 +00002180 // Handle result values, copying them out of physregs into vregs that we
2181 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2183 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002184}
2185
Evan Cheng25ab6902006-09-08 06:48:29 +00002186
2187//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002188// Fast Calling Convention (tail call) implementation
2189//===----------------------------------------------------------------------===//
2190
2191// Like std call, callee cleans arguments, convention except that ECX is
2192// reserved for storing the tail called function address. Only 2 registers are
2193// free for argument passing (inreg). Tail call optimization is performed
2194// provided:
2195// * tailcallopt is enabled
2196// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002197// On X86_64 architecture with GOT-style position independent code only local
2198// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002199// To keep the stack aligned according to platform abi the function
2200// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2201// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002202// If a tail called function callee has more arguments than the caller the
2203// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002204// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002205// original REtADDR, but before the saved framepointer or the spilled registers
2206// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2207// stack layout:
2208// arg1
2209// arg2
2210// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002211// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002212// move area ]
2213// (possible EBP)
2214// ESI
2215// EDI
2216// local1 ..
2217
2218/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2219/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002220unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002222 MachineFunction &MF = DAG.getMachineFunction();
2223 const TargetMachine &TM = MF.getTarget();
2224 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2225 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002226 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002227 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002228 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002229 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2230 // Number smaller than 12 so just add the difference.
2231 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2232 } else {
2233 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002234 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002235 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002236 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002237 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002238}
2239
Evan Cheng5f941932010-02-05 02:21:12 +00002240/// MatchingStackOffset - Return true if the given stack call argument is
2241/// already available in the same position (relatively) of the caller's
2242/// incoming argument stack.
2243static
2244bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2245 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2246 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002247 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2248 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002249 if (Arg.getOpcode() == ISD::CopyFromReg) {
2250 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2251 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2252 return false;
2253 MachineInstr *Def = MRI->getVRegDef(VR);
2254 if (!Def)
2255 return false;
2256 if (!Flags.isByVal()) {
2257 if (!TII->isLoadFromStackSlot(Def, FI))
2258 return false;
2259 } else {
2260 unsigned Opcode = Def->getOpcode();
2261 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2262 Def->getOperand(1).isFI()) {
2263 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002264 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002265 } else
2266 return false;
2267 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002268 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2269 if (Flags.isByVal())
2270 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002271 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002272 // define @foo(%struct.X* %A) {
2273 // tail call @bar(%struct.X* byval %A)
2274 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002275 return false;
2276 SDValue Ptr = Ld->getBasePtr();
2277 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2278 if (!FINode)
2279 return false;
2280 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002281 } else
2282 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002283
Evan Cheng4cae1332010-03-05 08:38:04 +00002284 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002285 if (!MFI->isFixedObjectIndex(FI))
2286 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002287 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002288}
2289
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2291/// for tail call optimization. Targets which want to do tail call
2292/// optimization should implement this function.
2293bool
2294X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002295 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002297 bool isCalleeStructRet,
2298 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002299 const SmallVectorImpl<ISD::OutputArg> &Outs,
2300 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002302 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002303 CalleeCC != CallingConv::C)
2304 return false;
2305
Evan Cheng7096ae42010-01-29 06:45:59 +00002306 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002307 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002308 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002309 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002310 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002311 CallerF->getCallingConv() == CalleeCC)
2312 return true;
2313 return false;
2314 }
2315
Evan Chengb2c92902010-02-02 02:22:50 +00002316 // Look for obvious safe cases to perform tail call optimization that does not
2317 // requite ABI changes. This is what gcc calls sibcall.
2318
Evan Cheng2c12cb42010-03-26 16:26:03 +00002319 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2320 // emit a special epilogue.
2321 if (RegInfo->needsStackRealignment(MF))
2322 return false;
2323
Evan Cheng3c262ee2010-03-26 02:13:13 +00002324 // Do not sibcall optimize vararg calls unless the call site is not passing any
2325 // arguments.
2326 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002327 return false;
2328
Evan Chenga375d472010-03-15 18:54:48 +00002329 // Also avoid sibcall optimization if either caller or callee uses struct
2330 // return semantics.
2331 if (isCalleeStructRet || isCallerStructRet)
2332 return false;
2333
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002334 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2335 // Therefore if it's not used by the call it is not safe to optimize this into
2336 // a sibcall.
2337 bool Unused = false;
2338 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2339 if (!Ins[i].Used) {
2340 Unused = true;
2341 break;
2342 }
2343 }
2344 if (Unused) {
2345 SmallVector<CCValAssign, 16> RVLocs;
2346 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2347 RVLocs, *DAG.getContext());
2348 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2349 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2350 CCValAssign &VA = RVLocs[i];
2351 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2352 return false;
2353 }
2354 }
2355
Evan Chenga6bff982010-01-30 01:22:00 +00002356 // If the callee takes no arguments then go on to check the results of the
2357 // call.
2358 if (!Outs.empty()) {
2359 // Check if stack adjustment is needed. For now, do not do this if any
2360 // argument is passed on the stack.
2361 SmallVector<CCValAssign, 16> ArgLocs;
2362 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2363 ArgLocs, *DAG.getContext());
2364 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002365 if (CCInfo.getNextStackOffset()) {
2366 MachineFunction &MF = DAG.getMachineFunction();
2367 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2368 return false;
2369 if (Subtarget->isTargetWin64())
2370 // Win64 ABI has additional complications.
2371 return false;
2372
2373 // Check if the arguments are already laid out in the right way as
2374 // the caller's fixed stack objects.
2375 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002376 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2377 const X86InstrInfo *TII =
2378 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002379 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2380 CCValAssign &VA = ArgLocs[i];
2381 EVT RegVT = VA.getLocVT();
2382 SDValue Arg = Outs[i].Val;
2383 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002384 if (VA.getLocInfo() == CCValAssign::Indirect)
2385 return false;
2386 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002387 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2388 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002389 return false;
2390 }
2391 }
2392 }
Evan Chenga6bff982010-01-30 01:22:00 +00002393 }
Evan Chengb1712452010-01-27 06:25:16 +00002394
Evan Cheng86809cc2010-02-03 03:28:02 +00002395 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002396}
2397
Dan Gohman3df24e62008-09-03 23:12:08 +00002398FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002399X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2400 DwarfWriter *dw,
2401 DenseMap<const Value *, unsigned> &vm,
2402 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2403 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002404#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002405 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002406#endif
2407 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002408 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002409#ifndef NDEBUG
2410 , cil
2411#endif
2412 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002413}
2414
2415
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002416//===----------------------------------------------------------------------===//
2417// Other Lowering Hooks
2418//===----------------------------------------------------------------------===//
2419
2420
Dan Gohman475871a2008-07-27 21:46:04 +00002421SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002422 MachineFunction &MF = DAG.getMachineFunction();
2423 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2424 int ReturnAddrIndex = FuncInfo->getRAIndex();
2425
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002426 if (ReturnAddrIndex == 0) {
2427 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002428 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002429 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002430 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002431 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002432 }
2433
Evan Cheng25ab6902006-09-08 06:48:29 +00002434 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002435}
2436
2437
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002438bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2439 bool hasSymbolicDisplacement) {
2440 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002441 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002442 return false;
2443
2444 // If we don't have a symbolic displacement - we don't have any extra
2445 // restrictions.
2446 if (!hasSymbolicDisplacement)
2447 return true;
2448
2449 // FIXME: Some tweaks might be needed for medium code model.
2450 if (M != CodeModel::Small && M != CodeModel::Kernel)
2451 return false;
2452
2453 // For small code model we assume that latest object is 16MB before end of 31
2454 // bits boundary. We may also accept pretty large negative constants knowing
2455 // that all objects are in the positive half of address space.
2456 if (M == CodeModel::Small && Offset < 16*1024*1024)
2457 return true;
2458
2459 // For kernel code model we know that all object resist in the negative half
2460 // of 32bits address space. We may not accept negative offsets, since they may
2461 // be just off and we may accept pretty large positive ones.
2462 if (M == CodeModel::Kernel && Offset > 0)
2463 return true;
2464
2465 return false;
2466}
2467
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002468/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2469/// specific condition code, returning the condition code and the LHS/RHS of the
2470/// comparison to make.
2471static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2472 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002473 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002474 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2475 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2476 // X > -1 -> X == 0, jump !sign.
2477 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002478 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002479 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2480 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002481 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002482 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002483 // X < 1 -> X <= 0
2484 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002485 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002486 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002487 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002488
Evan Chengd9558e02006-01-06 00:43:03 +00002489 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002490 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002491 case ISD::SETEQ: return X86::COND_E;
2492 case ISD::SETGT: return X86::COND_G;
2493 case ISD::SETGE: return X86::COND_GE;
2494 case ISD::SETLT: return X86::COND_L;
2495 case ISD::SETLE: return X86::COND_LE;
2496 case ISD::SETNE: return X86::COND_NE;
2497 case ISD::SETULT: return X86::COND_B;
2498 case ISD::SETUGT: return X86::COND_A;
2499 case ISD::SETULE: return X86::COND_BE;
2500 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002501 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002502 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002503
Chris Lattner4c78e022008-12-23 23:42:27 +00002504 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002505
Chris Lattner4c78e022008-12-23 23:42:27 +00002506 // If LHS is a foldable load, but RHS is not, flip the condition.
2507 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2508 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2509 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2510 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002511 }
2512
Chris Lattner4c78e022008-12-23 23:42:27 +00002513 switch (SetCCOpcode) {
2514 default: break;
2515 case ISD::SETOLT:
2516 case ISD::SETOLE:
2517 case ISD::SETUGT:
2518 case ISD::SETUGE:
2519 std::swap(LHS, RHS);
2520 break;
2521 }
2522
2523 // On a floating point condition, the flags are set as follows:
2524 // ZF PF CF op
2525 // 0 | 0 | 0 | X > Y
2526 // 0 | 0 | 1 | X < Y
2527 // 1 | 0 | 0 | X == Y
2528 // 1 | 1 | 1 | unordered
2529 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002530 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002531 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002532 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002533 case ISD::SETOLT: // flipped
2534 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002535 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002536 case ISD::SETOLE: // flipped
2537 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002538 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002539 case ISD::SETUGT: // flipped
2540 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002541 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002542 case ISD::SETUGE: // flipped
2543 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002544 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002545 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002546 case ISD::SETNE: return X86::COND_NE;
2547 case ISD::SETUO: return X86::COND_P;
2548 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002549 case ISD::SETOEQ:
2550 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002551 }
Evan Chengd9558e02006-01-06 00:43:03 +00002552}
2553
Evan Cheng4a460802006-01-11 00:33:36 +00002554/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2555/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002556/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002557static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002558 switch (X86CC) {
2559 default:
2560 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002561 case X86::COND_B:
2562 case X86::COND_BE:
2563 case X86::COND_E:
2564 case X86::COND_P:
2565 case X86::COND_A:
2566 case X86::COND_AE:
2567 case X86::COND_NE:
2568 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002569 return true;
2570 }
2571}
2572
Evan Chengeb2f9692009-10-27 19:56:55 +00002573/// isFPImmLegal - Returns true if the target can instruction select the
2574/// specified FP immediate natively. If false, the legalizer will
2575/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002576bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002577 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2578 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2579 return true;
2580 }
2581 return false;
2582}
2583
Nate Begeman9008ca62009-04-27 18:41:29 +00002584/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2585/// the specified range (L, H].
2586static bool isUndefOrInRange(int Val, int Low, int Hi) {
2587 return (Val < 0) || (Val >= Low && Val < Hi);
2588}
2589
2590/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2591/// specified value.
2592static bool isUndefOrEqual(int Val, int CmpVal) {
2593 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002594 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002596}
2597
Nate Begeman9008ca62009-04-27 18:41:29 +00002598/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2599/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2600/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002601static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002602 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 return (Mask[0] < 2 && Mask[1] < 2);
2606 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002607}
2608
Nate Begeman9008ca62009-04-27 18:41:29 +00002609bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002610 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 N->getMask(M);
2612 return ::isPSHUFDMask(M, N->getValueType(0));
2613}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002614
Nate Begeman9008ca62009-04-27 18:41:29 +00002615/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2616/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002617static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002619 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002620
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 // Lower quadword copied in order or undef.
2622 for (int i = 0; i != 4; ++i)
2623 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002624 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002625
Evan Cheng506d3df2006-03-29 23:07:14 +00002626 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 for (int i = 4; i != 8; ++i)
2628 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002629 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002630
Evan Cheng506d3df2006-03-29 23:07:14 +00002631 return true;
2632}
2633
Nate Begeman9008ca62009-04-27 18:41:29 +00002634bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002635 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 N->getMask(M);
2637 return ::isPSHUFHWMask(M, N->getValueType(0));
2638}
Evan Cheng506d3df2006-03-29 23:07:14 +00002639
Nate Begeman9008ca62009-04-27 18:41:29 +00002640/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2641/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002642static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002643 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002644 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002645
Rafael Espindola15684b22009-04-24 12:40:33 +00002646 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 for (int i = 4; i != 8; ++i)
2648 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002649 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002650
Rafael Espindola15684b22009-04-24 12:40:33 +00002651 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 for (int i = 0; i != 4; ++i)
2653 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002654 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002655
Rafael Espindola15684b22009-04-24 12:40:33 +00002656 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002657}
2658
Nate Begeman9008ca62009-04-27 18:41:29 +00002659bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002660 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 N->getMask(M);
2662 return ::isPSHUFLWMask(M, N->getValueType(0));
2663}
2664
Nate Begemana09008b2009-10-19 02:17:23 +00002665/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2666/// is suitable for input to PALIGNR.
2667static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2668 bool hasSSSE3) {
2669 int i, e = VT.getVectorNumElements();
2670
2671 // Do not handle v2i64 / v2f64 shuffles with palignr.
2672 if (e < 4 || !hasSSSE3)
2673 return false;
2674
2675 for (i = 0; i != e; ++i)
2676 if (Mask[i] >= 0)
2677 break;
2678
2679 // All undef, not a palignr.
2680 if (i == e)
2681 return false;
2682
2683 // Determine if it's ok to perform a palignr with only the LHS, since we
2684 // don't have access to the actual shuffle elements to see if RHS is undef.
2685 bool Unary = Mask[i] < (int)e;
2686 bool NeedsUnary = false;
2687
2688 int s = Mask[i] - i;
2689
2690 // Check the rest of the elements to see if they are consecutive.
2691 for (++i; i != e; ++i) {
2692 int m = Mask[i];
2693 if (m < 0)
2694 continue;
2695
2696 Unary = Unary && (m < (int)e);
2697 NeedsUnary = NeedsUnary || (m < s);
2698
2699 if (NeedsUnary && !Unary)
2700 return false;
2701 if (Unary && m != ((s+i) & (e-1)))
2702 return false;
2703 if (!Unary && m != (s+i))
2704 return false;
2705 }
2706 return true;
2707}
2708
2709bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2710 SmallVector<int, 8> M;
2711 N->getMask(M);
2712 return ::isPALIGNRMask(M, N->getValueType(0), true);
2713}
2714
Evan Cheng14aed5e2006-03-24 01:18:28 +00002715/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2716/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002717static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 int NumElems = VT.getVectorNumElements();
2719 if (NumElems != 2 && NumElems != 4)
2720 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002721
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 int Half = NumElems / 2;
2723 for (int i = 0; i < Half; ++i)
2724 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002725 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 for (int i = Half; i < NumElems; ++i)
2727 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002729
Evan Cheng14aed5e2006-03-24 01:18:28 +00002730 return true;
2731}
2732
Nate Begeman9008ca62009-04-27 18:41:29 +00002733bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2734 SmallVector<int, 8> M;
2735 N->getMask(M);
2736 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002737}
2738
Evan Cheng213d2cf2007-05-17 18:45:50 +00002739/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002740/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2741/// half elements to come from vector 1 (which would equal the dest.) and
2742/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002743static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002745
2746 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002747 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002748
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 int Half = NumElems / 2;
2750 for (int i = 0; i < Half; ++i)
2751 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002752 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 for (int i = Half; i < NumElems; ++i)
2754 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002755 return false;
2756 return true;
2757}
2758
Nate Begeman9008ca62009-04-27 18:41:29 +00002759static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2760 SmallVector<int, 8> M;
2761 N->getMask(M);
2762 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002763}
2764
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002765/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2766/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002767bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2768 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002769 return false;
2770
Evan Cheng2064a2b2006-03-28 06:50:32 +00002771 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2773 isUndefOrEqual(N->getMaskElt(1), 7) &&
2774 isUndefOrEqual(N->getMaskElt(2), 2) &&
2775 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002776}
2777
Nate Begeman0b10b912009-11-07 23:17:15 +00002778/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2779/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2780/// <2, 3, 2, 3>
2781bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2782 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2783
2784 if (NumElems != 4)
2785 return false;
2786
2787 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2788 isUndefOrEqual(N->getMaskElt(1), 3) &&
2789 isUndefOrEqual(N->getMaskElt(2), 2) &&
2790 isUndefOrEqual(N->getMaskElt(3), 3);
2791}
2792
Evan Cheng5ced1d82006-04-06 23:23:56 +00002793/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2794/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002795bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2796 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002797
Evan Cheng5ced1d82006-04-06 23:23:56 +00002798 if (NumElems != 2 && NumElems != 4)
2799 return false;
2800
Evan Chengc5cdff22006-04-07 21:53:05 +00002801 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002803 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002804
Evan Chengc5cdff22006-04-07 21:53:05 +00002805 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002807 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808
2809 return true;
2810}
2811
Nate Begeman0b10b912009-11-07 23:17:15 +00002812/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2813/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2814bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002816
Evan Cheng5ced1d82006-04-06 23:23:56 +00002817 if (NumElems != 2 && NumElems != 4)
2818 return false;
2819
Evan Chengc5cdff22006-04-07 21:53:05 +00002820 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002822 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002823
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 for (unsigned i = 0; i < NumElems/2; ++i)
2825 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002826 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002827
2828 return true;
2829}
2830
Evan Cheng0038e592006-03-28 00:39:58 +00002831/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2832/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002833static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002834 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002836 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002837 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002838
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2840 int BitI = Mask[i];
2841 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002842 if (!isUndefOrEqual(BitI, j))
2843 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002844 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002845 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002846 return false;
2847 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002848 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002849 return false;
2850 }
Evan Cheng0038e592006-03-28 00:39:58 +00002851 }
Evan Cheng0038e592006-03-28 00:39:58 +00002852 return true;
2853}
2854
Nate Begeman9008ca62009-04-27 18:41:29 +00002855bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2856 SmallVector<int, 8> M;
2857 N->getMask(M);
2858 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002859}
2860
Evan Cheng4fcb9222006-03-28 02:43:26 +00002861/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2862/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002863static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002864 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002866 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002868
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2870 int BitI = Mask[i];
2871 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002872 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002873 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002874 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002875 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002876 return false;
2877 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002878 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002879 return false;
2880 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002881 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002882 return true;
2883}
2884
Nate Begeman9008ca62009-04-27 18:41:29 +00002885bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2886 SmallVector<int, 8> M;
2887 N->getMask(M);
2888 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002889}
2890
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002891/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2892/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2893/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002894static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002896 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002898
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2900 int BitI = Mask[i];
2901 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002902 if (!isUndefOrEqual(BitI, j))
2903 return false;
2904 if (!isUndefOrEqual(BitI1, j))
2905 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002906 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002907 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002908}
2909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2911 SmallVector<int, 8> M;
2912 N->getMask(M);
2913 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2914}
2915
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002916/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2917/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2918/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002919static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002921 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2922 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002923
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2925 int BitI = Mask[i];
2926 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002927 if (!isUndefOrEqual(BitI, j))
2928 return false;
2929 if (!isUndefOrEqual(BitI1, j))
2930 return false;
2931 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002932 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002933}
2934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2936 SmallVector<int, 8> M;
2937 N->getMask(M);
2938 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2939}
2940
Evan Cheng017dcc62006-04-21 01:05:10 +00002941/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2942/// specifies a shuffle of elements that is suitable for input to MOVSS,
2943/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002944static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002945 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002946 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002947
2948 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002949
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002951 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002952
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 for (int i = 1; i < NumElts; ++i)
2954 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002955 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002956
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002957 return true;
2958}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002959
Nate Begeman9008ca62009-04-27 18:41:29 +00002960bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2961 SmallVector<int, 8> M;
2962 N->getMask(M);
2963 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002964}
2965
Evan Cheng017dcc62006-04-21 01:05:10 +00002966/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2967/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002968/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002969static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 bool V2IsSplat = false, bool V2IsUndef = false) {
2971 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002972 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002973 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002976 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002977
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 for (int i = 1; i < NumOps; ++i)
2979 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2980 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2981 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002982 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002983
Evan Cheng39623da2006-04-20 08:58:49 +00002984 return true;
2985}
2986
Nate Begeman9008ca62009-04-27 18:41:29 +00002987static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002988 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 SmallVector<int, 8> M;
2990 N->getMask(M);
2991 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002992}
2993
Evan Chengd9539472006-04-14 21:59:03 +00002994/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2995/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002996bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2997 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002998 return false;
2999
3000 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003001 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 int Elt = N->getMaskElt(i);
3003 if (Elt >= 0 && Elt != 1)
3004 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003005 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003006
3007 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003008 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 int Elt = N->getMaskElt(i);
3010 if (Elt >= 0 && Elt != 3)
3011 return false;
3012 if (Elt == 3)
3013 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003014 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003015 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003017 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003018}
3019
3020/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3021/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003022bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3023 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003024 return false;
3025
3026 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 for (unsigned i = 0; i < 2; ++i)
3028 if (N->getMaskElt(i) > 0)
3029 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003030
3031 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003032 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 int Elt = N->getMaskElt(i);
3034 if (Elt >= 0 && Elt != 2)
3035 return false;
3036 if (Elt == 2)
3037 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003038 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003040 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003041}
3042
Evan Cheng0b457f02008-09-25 20:50:48 +00003043/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3044/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003045bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3046 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003047
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 for (int i = 0; i < e; ++i)
3049 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003050 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 for (int i = 0; i < e; ++i)
3052 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003053 return false;
3054 return true;
3055}
3056
Evan Cheng63d33002006-03-22 08:01:21 +00003057/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003058/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003059unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3061 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3062
Evan Chengb9df0ca2006-03-22 02:53:00 +00003063 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3064 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 for (int i = 0; i < NumOperands; ++i) {
3066 int Val = SVOp->getMaskElt(NumOperands-i-1);
3067 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003068 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003069 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003070 if (i != NumOperands - 1)
3071 Mask <<= Shift;
3072 }
Evan Cheng63d33002006-03-22 08:01:21 +00003073 return Mask;
3074}
3075
Evan Cheng506d3df2006-03-29 23:07:14 +00003076/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003077/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003078unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003080 unsigned Mask = 0;
3081 // 8 nodes, but we only care about the last 4.
3082 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 int Val = SVOp->getMaskElt(i);
3084 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003085 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003086 if (i != 4)
3087 Mask <<= 2;
3088 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003089 return Mask;
3090}
3091
3092/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003093/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003094unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003096 unsigned Mask = 0;
3097 // 8 nodes, but we only care about the first 4.
3098 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 int Val = SVOp->getMaskElt(i);
3100 if (Val >= 0)
3101 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003102 if (i != 0)
3103 Mask <<= 2;
3104 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003105 return Mask;
3106}
3107
Nate Begemana09008b2009-10-19 02:17:23 +00003108/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3109/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3110unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3111 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3112 EVT VVT = N->getValueType(0);
3113 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3114 int Val = 0;
3115
3116 unsigned i, e;
3117 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3118 Val = SVOp->getMaskElt(i);
3119 if (Val >= 0)
3120 break;
3121 }
3122 return (Val - i) * EltSize;
3123}
3124
Evan Cheng37b73872009-07-30 08:33:02 +00003125/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3126/// constant +0.0.
3127bool X86::isZeroNode(SDValue Elt) {
3128 return ((isa<ConstantSDNode>(Elt) &&
3129 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3130 (isa<ConstantFPSDNode>(Elt) &&
3131 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3132}
3133
Nate Begeman9008ca62009-04-27 18:41:29 +00003134/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3135/// their permute mask.
3136static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3137 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003138 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003139 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003141
Nate Begeman5a5ca152009-04-29 05:20:52 +00003142 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 int idx = SVOp->getMaskElt(i);
3144 if (idx < 0)
3145 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003146 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003148 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003150 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3152 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003153}
3154
Evan Cheng779ccea2007-12-07 21:30:01 +00003155/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3156/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003157static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003158 unsigned NumElems = VT.getVectorNumElements();
3159 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 int idx = Mask[i];
3161 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003162 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003163 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003165 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003167 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003168}
3169
Evan Cheng533a0aa2006-04-19 20:35:22 +00003170/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3171/// match movhlps. The lower half elements should come from upper half of
3172/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003173/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003174static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3175 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003176 return false;
3177 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003179 return false;
3180 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003182 return false;
3183 return true;
3184}
3185
Evan Cheng5ced1d82006-04-06 23:23:56 +00003186/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003187/// is promoted to a vector. It also returns the LoadSDNode by reference if
3188/// required.
3189static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003190 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3191 return false;
3192 N = N->getOperand(0).getNode();
3193 if (!ISD::isNON_EXTLoad(N))
3194 return false;
3195 if (LD)
3196 *LD = cast<LoadSDNode>(N);
3197 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003198}
3199
Evan Cheng533a0aa2006-04-19 20:35:22 +00003200/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3201/// match movlp{s|d}. The lower half elements should come from lower half of
3202/// V1 (and in order), and the upper half elements should come from the upper
3203/// half of V2 (and in order). And since V1 will become the source of the
3204/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003205static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3206 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003207 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003208 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003209 // Is V2 is a vector load, don't do this transformation. We will try to use
3210 // load folding shufps op.
3211 if (ISD::isNON_EXTLoad(V2))
3212 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003213
Nate Begeman5a5ca152009-04-29 05:20:52 +00003214 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Evan Cheng533a0aa2006-04-19 20:35:22 +00003216 if (NumElems != 2 && NumElems != 4)
3217 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003218 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003220 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003221 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003223 return false;
3224 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003225}
3226
Evan Cheng39623da2006-04-20 08:58:49 +00003227/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3228/// all the same.
3229static bool isSplatVector(SDNode *N) {
3230 if (N->getOpcode() != ISD::BUILD_VECTOR)
3231 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003232
Dan Gohman475871a2008-07-27 21:46:04 +00003233 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003234 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3235 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003236 return false;
3237 return true;
3238}
3239
Evan Cheng213d2cf2007-05-17 18:45:50 +00003240/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003241/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003242/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003243static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003244 SDValue V1 = N->getOperand(0);
3245 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003246 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3247 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003249 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003251 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3252 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003253 if (Opc != ISD::BUILD_VECTOR ||
3254 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 return false;
3256 } else if (Idx >= 0) {
3257 unsigned Opc = V1.getOpcode();
3258 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3259 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003260 if (Opc != ISD::BUILD_VECTOR ||
3261 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003262 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003263 }
3264 }
3265 return true;
3266}
3267
3268/// getZeroVector - Returns a vector of specified type with all zero elements.
3269///
Owen Andersone50ed302009-08-10 22:56:29 +00003270static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003271 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003272 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003273
Chris Lattner8a594482007-11-25 00:24:49 +00003274 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3275 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003276 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003277 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3279 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003280 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3282 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003283 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3285 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003286 }
Dale Johannesenace16102009-02-03 19:33:06 +00003287 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003288}
3289
Chris Lattner8a594482007-11-25 00:24:49 +00003290/// getOnesVector - Returns a vector of specified type with all bits set.
3291///
Owen Andersone50ed302009-08-10 22:56:29 +00003292static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003293 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003294
Chris Lattner8a594482007-11-25 00:24:49 +00003295 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3296 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003298 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003299 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003301 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003303 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003304}
3305
3306
Evan Cheng39623da2006-04-20 08:58:49 +00003307/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3308/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003309static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003310 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003311 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003312
Evan Cheng39623da2006-04-20 08:58:49 +00003313 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 SmallVector<int, 8> MaskVec;
3315 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003316
Nate Begeman5a5ca152009-04-29 05:20:52 +00003317 for (unsigned i = 0; i != NumElems; ++i) {
3318 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 MaskVec[i] = NumElems;
3320 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003321 }
Evan Cheng39623da2006-04-20 08:58:49 +00003322 }
Evan Cheng39623da2006-04-20 08:58:49 +00003323 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3325 SVOp->getOperand(1), &MaskVec[0]);
3326 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003327}
3328
Evan Cheng017dcc62006-04-21 01:05:10 +00003329/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3330/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003331static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 SDValue V2) {
3333 unsigned NumElems = VT.getVectorNumElements();
3334 SmallVector<int, 8> Mask;
3335 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003336 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003337 Mask.push_back(i);
3338 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003339}
3340
Nate Begeman9008ca62009-04-27 18:41:29 +00003341/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003342static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003343 SDValue V2) {
3344 unsigned NumElems = VT.getVectorNumElements();
3345 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003346 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 Mask.push_back(i);
3348 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003349 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003351}
3352
Nate Begeman9008ca62009-04-27 18:41:29 +00003353/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003354static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 SDValue V2) {
3356 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003357 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003359 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 Mask.push_back(i + Half);
3361 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003362 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003364}
3365
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003366/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003367static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 bool HasSSE2) {
3369 if (SV->getValueType(0).getVectorNumElements() <= 4)
3370 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003371
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003373 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 DebugLoc dl = SV->getDebugLoc();
3375 SDValue V1 = SV->getOperand(0);
3376 int NumElems = VT.getVectorNumElements();
3377 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003378
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 // unpack elements to the correct location
3380 while (NumElems > 4) {
3381 if (EltNo < NumElems/2) {
3382 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3383 } else {
3384 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3385 EltNo -= NumElems/2;
3386 }
3387 NumElems >>= 1;
3388 }
Eric Christopherfd179292009-08-27 18:07:15 +00003389
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 // Perform the splat.
3391 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003392 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3394 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003395}
3396
Evan Chengba05f722006-04-21 23:03:30 +00003397/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003398/// vector of zero or undef vector. This produces a shuffle where the low
3399/// element of V2 is swizzled into the zero/undef vector, landing at element
3400/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003401static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003402 bool isZero, bool HasSSE2,
3403 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003404 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003405 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3407 unsigned NumElems = VT.getVectorNumElements();
3408 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003409 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 // If this is the insertion idx, put the low elt of V2 here.
3411 MaskVec.push_back(i == Idx ? NumElems : i);
3412 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003413}
3414
Evan Chengf26ffe92008-05-29 08:22:04 +00003415/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3416/// a shuffle that is zero.
3417static
Nate Begeman9008ca62009-04-27 18:41:29 +00003418unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3419 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003420 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003422 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 int Idx = SVOp->getMaskElt(Index);
3424 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003425 ++NumZeros;
3426 continue;
3427 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003429 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003430 ++NumZeros;
3431 else
3432 break;
3433 }
3434 return NumZeros;
3435}
3436
3437/// isVectorShift - Returns true if the shuffle can be implemented as a
3438/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003439/// FIXME: split into pslldqi, psrldqi, palignr variants.
3440static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003441 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003443
3444 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003446 if (!NumZeros) {
3447 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003449 if (!NumZeros)
3450 return false;
3451 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003452 bool SeenV1 = false;
3453 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 for (int i = NumZeros; i < NumElems; ++i) {
3455 int Val = isLeft ? (i - NumZeros) : i;
3456 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3457 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003458 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003460 SeenV1 = true;
3461 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003463 SeenV2 = true;
3464 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003466 return false;
3467 }
3468 if (SeenV1 && SeenV2)
3469 return false;
3470
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003472 ShAmt = NumZeros;
3473 return true;
3474}
3475
3476
Evan Chengc78d3b42006-04-24 18:01:45 +00003477/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3478///
Dan Gohman475871a2008-07-27 21:46:04 +00003479static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003480 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003481 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003482 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003483 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003484
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003485 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003486 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003487 bool First = true;
3488 for (unsigned i = 0; i < 16; ++i) {
3489 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3490 if (ThisIsNonZero && First) {
3491 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003493 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 First = false;
3496 }
3497
3498 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003499 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003500 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3501 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003502 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003504 }
3505 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3507 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3508 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003509 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003511 } else
3512 ThisElt = LastElt;
3513
Gabor Greifba36cb52008-08-28 21:40:38 +00003514 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003516 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003517 }
3518 }
3519
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003521}
3522
Bill Wendlinga348c562007-03-22 18:42:45 +00003523/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003524///
Dan Gohman475871a2008-07-27 21:46:04 +00003525static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003526 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003527 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003528 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003529 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003530
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003531 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003532 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003533 bool First = true;
3534 for (unsigned i = 0; i < 8; ++i) {
3535 bool isNonZero = (NonZeros & (1 << i)) != 0;
3536 if (isNonZero) {
3537 if (First) {
3538 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003540 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003542 First = false;
3543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003544 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003546 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003547 }
3548 }
3549
3550 return V;
3551}
3552
Evan Chengf26ffe92008-05-29 08:22:04 +00003553/// getVShift - Return a vector logical shift node.
3554///
Owen Andersone50ed302009-08-10 22:56:29 +00003555static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 unsigned NumBits, SelectionDAG &DAG,
3557 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003558 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003560 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003561 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3562 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3563 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003564 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003565}
3566
Dan Gohman475871a2008-07-27 21:46:04 +00003567SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003568X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3569 SelectionDAG &DAG) {
3570
3571 // Check if the scalar load can be widened into a vector load. And if
3572 // the address is "base + cst" see if the cst can be "absorbed" into
3573 // the shuffle mask.
3574 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3575 SDValue Ptr = LD->getBasePtr();
3576 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3577 return SDValue();
3578 EVT PVT = LD->getValueType(0);
3579 if (PVT != MVT::i32 && PVT != MVT::f32)
3580 return SDValue();
3581
3582 int FI = -1;
3583 int64_t Offset = 0;
3584 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3585 FI = FINode->getIndex();
3586 Offset = 0;
3587 } else if (Ptr.getOpcode() == ISD::ADD &&
3588 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3589 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3590 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3591 Offset = Ptr.getConstantOperandVal(1);
3592 Ptr = Ptr.getOperand(0);
3593 } else {
3594 return SDValue();
3595 }
3596
3597 SDValue Chain = LD->getChain();
3598 // Make sure the stack object alignment is at least 16.
3599 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3600 if (DAG.InferPtrAlignment(Ptr) < 16) {
3601 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003602 // Can't change the alignment. FIXME: It's possible to compute
3603 // the exact stack offset and reference FI + adjust offset instead.
3604 // If someone *really* cares about this. That's the way to implement it.
3605 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003606 } else {
3607 MFI->setObjectAlignment(FI, 16);
3608 }
3609 }
3610
3611 // (Offset % 16) must be multiple of 4. Then address is then
3612 // Ptr + (Offset & ~15).
3613 if (Offset < 0)
3614 return SDValue();
3615 if ((Offset % 16) & 3)
3616 return SDValue();
3617 int64_t StartOffset = Offset & ~15;
3618 if (StartOffset)
3619 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3620 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3621
3622 int EltNo = (Offset - StartOffset) >> 2;
3623 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3624 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003625 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3626 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003627 // Canonicalize it to a v4i32 shuffle.
3628 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3629 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3630 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3631 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3632 }
3633
3634 return SDValue();
3635}
3636
Nate Begeman1449f292010-03-24 22:19:06 +00003637/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3638/// vector of type 'VT', see if the elements can be replaced by a single large
3639/// load which has the same value as a build_vector whose operands are 'elts'.
3640///
3641/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3642///
3643/// FIXME: we'd also like to handle the case where the last elements are zero
3644/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3645/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003646static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3647 DebugLoc &dl, SelectionDAG &DAG) {
3648 EVT EltVT = VT.getVectorElementType();
3649 unsigned NumElems = Elts.size();
3650
Nate Begemanfdea31a2010-03-24 20:49:50 +00003651 LoadSDNode *LDBase = NULL;
3652 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003653
3654 // For each element in the initializer, see if we've found a load or an undef.
3655 // If we don't find an initial load element, or later load elements are
3656 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003657 for (unsigned i = 0; i < NumElems; ++i) {
3658 SDValue Elt = Elts[i];
3659
3660 if (!Elt.getNode() ||
3661 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3662 return SDValue();
3663 if (!LDBase) {
3664 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3665 return SDValue();
3666 LDBase = cast<LoadSDNode>(Elt.getNode());
3667 LastLoadedElt = i;
3668 continue;
3669 }
3670 if (Elt.getOpcode() == ISD::UNDEF)
3671 continue;
3672
3673 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3674 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3675 return SDValue();
3676 LastLoadedElt = i;
3677 }
Nate Begeman1449f292010-03-24 22:19:06 +00003678
3679 // If we have found an entire vector of loads and undefs, then return a large
3680 // load of the entire vector width starting at the base pointer. If we found
3681 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003682 if (LastLoadedElt == NumElems - 1) {
3683 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3684 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3685 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3686 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3687 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3688 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3689 LDBase->isVolatile(), LDBase->isNonTemporal(),
3690 LDBase->getAlignment());
3691 } else if (NumElems == 4 && LastLoadedElt == 1) {
3692 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3693 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3694 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3695 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3696 }
3697 return SDValue();
3698}
3699
Evan Chengc3630942009-12-09 21:00:30 +00003700SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003701X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003702 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003703 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003704 if (ISD::isBuildVectorAllZeros(Op.getNode())
3705 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003706 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3707 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3708 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003710 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003711
Gabor Greifba36cb52008-08-28 21:40:38 +00003712 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003713 return getOnesVector(Op.getValueType(), DAG, dl);
3714 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003715 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003716
Owen Andersone50ed302009-08-10 22:56:29 +00003717 EVT VT = Op.getValueType();
3718 EVT ExtVT = VT.getVectorElementType();
3719 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003720
3721 unsigned NumElems = Op.getNumOperands();
3722 unsigned NumZero = 0;
3723 unsigned NumNonZero = 0;
3724 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003725 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003726 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003727 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003728 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003729 if (Elt.getOpcode() == ISD::UNDEF)
3730 continue;
3731 Values.insert(Elt);
3732 if (Elt.getOpcode() != ISD::Constant &&
3733 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003734 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003735 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003736 NumZero++;
3737 else {
3738 NonZeros |= (1 << i);
3739 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003740 }
3741 }
3742
Dan Gohman7f321562007-06-25 16:23:39 +00003743 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003744 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003745 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003746 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003747
Chris Lattner67f453a2008-03-09 05:42:06 +00003748 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003749 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003750 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003751 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003752
Chris Lattner62098042008-03-09 01:05:04 +00003753 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3754 // the value are obviously zero, truncate the value to i32 and do the
3755 // insertion that way. Only do this if the value is non-constant or if the
3756 // value is a constant being inserted into element 0. It is cheaper to do
3757 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003759 (!IsAllConstants || Idx == 0)) {
3760 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3761 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3763 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003764
Chris Lattner62098042008-03-09 01:05:04 +00003765 // Truncate the value (which may itself be a constant) to i32, and
3766 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003768 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003769 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3770 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003771
Chris Lattner62098042008-03-09 01:05:04 +00003772 // Now we have our 32-bit value zero extended in the low element of
3773 // a vector. If Idx != 0, swizzle it into place.
3774 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003775 SmallVector<int, 4> Mask;
3776 Mask.push_back(Idx);
3777 for (unsigned i = 1; i != VecElts; ++i)
3778 Mask.push_back(i);
3779 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003780 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003781 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003782 }
Dale Johannesenace16102009-02-03 19:33:06 +00003783 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003784 }
3785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003786
Chris Lattner19f79692008-03-08 22:59:52 +00003787 // If we have a constant or non-constant insertion into the low element of
3788 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3789 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003790 // depending on what the source datatype is.
3791 if (Idx == 0) {
3792 if (NumZero == 0) {
3793 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3795 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003796 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3797 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3798 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3799 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3801 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3802 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003803 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3804 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3805 Subtarget->hasSSE2(), DAG);
3806 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3807 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003808 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003809
3810 // Is it a vector logical left shift?
3811 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003812 X86::isZeroNode(Op.getOperand(0)) &&
3813 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003814 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003815 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003816 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003817 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003818 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003819 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003820
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003821 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003822 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003823
Chris Lattner19f79692008-03-08 22:59:52 +00003824 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3825 // is a non-constant being inserted into an element other than the low one,
3826 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3827 // movd/movss) to move this into the low element, then shuffle it into
3828 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003830 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003831
Evan Cheng0db9fe62006-04-25 20:13:52 +00003832 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003833 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3834 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003836 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 MaskVec.push_back(i == Idx ? 0 : 1);
3838 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003839 }
3840 }
3841
Chris Lattner67f453a2008-03-09 05:42:06 +00003842 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003843 if (Values.size() == 1) {
3844 if (EVTBits == 32) {
3845 // Instead of a shuffle like this:
3846 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3847 // Check if it's possible to issue this instead.
3848 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3849 unsigned Idx = CountTrailingZeros_32(NonZeros);
3850 SDValue Item = Op.getOperand(Idx);
3851 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3852 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3853 }
Dan Gohman475871a2008-07-27 21:46:04 +00003854 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003855 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003856
Dan Gohmana3941172007-07-24 22:55:08 +00003857 // A vector full of immediates; various special cases are already
3858 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003859 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003860 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003861
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003862 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003863 if (EVTBits == 64) {
3864 if (NumNonZero == 1) {
3865 // One half is zero or undef.
3866 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003867 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003868 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003869 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3870 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003871 }
Dan Gohman475871a2008-07-27 21:46:04 +00003872 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003873 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003874
3875 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003876 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003877 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003878 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003879 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003880 }
3881
Bill Wendling826f36f2007-03-28 00:57:11 +00003882 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003883 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003884 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003885 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003886 }
3887
3888 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003889 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003890 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003891 if (NumElems == 4 && NumZero > 0) {
3892 for (unsigned i = 0; i < 4; ++i) {
3893 bool isZero = !(NonZeros & (1 << i));
3894 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003895 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003896 else
Dale Johannesenace16102009-02-03 19:33:06 +00003897 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003898 }
3899
3900 for (unsigned i = 0; i < 2; ++i) {
3901 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3902 default: break;
3903 case 0:
3904 V[i] = V[i*2]; // Must be a zero vector.
3905 break;
3906 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003908 break;
3909 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003911 break;
3912 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003914 break;
3915 }
3916 }
3917
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003919 bool Reverse = (NonZeros & 0x3) == 2;
3920 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003921 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003922 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3923 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003924 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3925 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003926 }
3927
Nate Begemanfdea31a2010-03-24 20:49:50 +00003928 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3929 // Check for a build vector of consecutive loads.
3930 for (unsigned i = 0; i < NumElems; ++i)
3931 V[i] = Op.getOperand(i);
3932
3933 // Check for elements which are consecutive loads.
3934 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3935 if (LD.getNode())
3936 return LD;
3937
3938 // For SSE 4.1, use inserts into undef.
3939 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 V[0] = DAG.getUNDEF(VT);
3941 for (unsigned i = 0; i < NumElems; ++i)
3942 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3943 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3944 Op.getOperand(i), DAG.getIntPtrConstant(i));
3945 return V[0];
3946 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003947
3948 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003949 // e.g. for v4f32
3950 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3951 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3952 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003953 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003954 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003955 NumElems >>= 1;
3956 while (NumElems != 0) {
3957 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003958 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003959 NumElems >>= 1;
3960 }
3961 return V[0];
3962 }
Dan Gohman475871a2008-07-27 21:46:04 +00003963 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003964}
3965
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003966SDValue
3967X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3968 // We support concatenate two MMX registers and place them in a MMX
3969 // register. This is better than doing a stack convert.
3970 DebugLoc dl = Op.getDebugLoc();
3971 EVT ResVT = Op.getValueType();
3972 assert(Op.getNumOperands() == 2);
3973 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3974 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3975 int Mask[2];
3976 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3977 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3978 InVec = Op.getOperand(1);
3979 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3980 unsigned NumElts = ResVT.getVectorNumElements();
3981 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3982 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3983 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3984 } else {
3985 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3986 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3987 Mask[0] = 0; Mask[1] = 2;
3988 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3989 }
3990 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3991}
3992
Nate Begemanb9a47b82009-02-23 08:49:38 +00003993// v8i16 shuffles - Prefer shuffles in the following order:
3994// 1. [all] pshuflw, pshufhw, optional move
3995// 2. [ssse3] 1 x pshufb
3996// 3. [ssse3] 2 x pshufb + 1 x por
3997// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003998static
Nate Begeman9008ca62009-04-27 18:41:29 +00003999SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
4000 SelectionDAG &DAG, X86TargetLowering &TLI) {
4001 SDValue V1 = SVOp->getOperand(0);
4002 SDValue V2 = SVOp->getOperand(1);
4003 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004004 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004005
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 // Determine if more than 1 of the words in each of the low and high quadwords
4007 // of the result come from the same quadword of one of the two inputs. Undef
4008 // mask values count as coming from any quadword, for better codegen.
4009 SmallVector<unsigned, 4> LoQuad(4);
4010 SmallVector<unsigned, 4> HiQuad(4);
4011 BitVector InputQuads(4);
4012 for (unsigned i = 0; i < 8; ++i) {
4013 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 MaskVals.push_back(EltIdx);
4016 if (EltIdx < 0) {
4017 ++Quad[0];
4018 ++Quad[1];
4019 ++Quad[2];
4020 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004021 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004022 }
4023 ++Quad[EltIdx / 4];
4024 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004025 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004026
Nate Begemanb9a47b82009-02-23 08:49:38 +00004027 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004028 unsigned MaxQuad = 1;
4029 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 if (LoQuad[i] > MaxQuad) {
4031 BestLoQuad = i;
4032 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004033 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004034 }
4035
Nate Begemanb9a47b82009-02-23 08:49:38 +00004036 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004037 MaxQuad = 1;
4038 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 if (HiQuad[i] > MaxQuad) {
4040 BestHiQuad = i;
4041 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004042 }
4043 }
4044
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004046 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047 // single pshufb instruction is necessary. If There are more than 2 input
4048 // quads, disable the next transformation since it does not help SSSE3.
4049 bool V1Used = InputQuads[0] || InputQuads[1];
4050 bool V2Used = InputQuads[2] || InputQuads[3];
4051 if (TLI.getSubtarget()->hasSSSE3()) {
4052 if (InputQuads.count() == 2 && V1Used && V2Used) {
4053 BestLoQuad = InputQuads.find_first();
4054 BestHiQuad = InputQuads.find_next(BestLoQuad);
4055 }
4056 if (InputQuads.count() > 2) {
4057 BestLoQuad = -1;
4058 BestHiQuad = -1;
4059 }
4060 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004061
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4063 // the shuffle mask. If a quad is scored as -1, that means that it contains
4064 // words from all 4 input quadwords.
4065 SDValue NewV;
4066 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 SmallVector<int, 8> MaskV;
4068 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4069 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004070 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4072 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4073 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004074
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4076 // source words for the shuffle, to aid later transformations.
4077 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004078 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004079 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004081 if (idx != (int)i)
4082 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004084 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 AllWordsInNewV = false;
4086 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004087 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004088
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4090 if (AllWordsInNewV) {
4091 for (int i = 0; i != 8; ++i) {
4092 int idx = MaskVals[i];
4093 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004094 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004095 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 if ((idx != i) && idx < 4)
4097 pshufhw = false;
4098 if ((idx != i) && idx > 3)
4099 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004100 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 V1 = NewV;
4102 V2Used = false;
4103 BestLoQuad = 0;
4104 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004105 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004106
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4108 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004109 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004110 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004112 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004113 }
Eric Christopherfd179292009-08-27 18:07:15 +00004114
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 // If we have SSSE3, and all words of the result are from 1 input vector,
4116 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4117 // is present, fall back to case 4.
4118 if (TLI.getSubtarget()->hasSSSE3()) {
4119 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004120
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004122 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 // mask, and elements that come from V1 in the V2 mask, so that the two
4124 // results can be OR'd together.
4125 bool TwoInputs = V1Used && V2Used;
4126 for (unsigned i = 0; i != 8; ++i) {
4127 int EltIdx = MaskVals[i] * 2;
4128 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4130 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 continue;
4132 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4134 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004137 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004138 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004142
Nate Begemanb9a47b82009-02-23 08:49:38 +00004143 // Calculate the shuffle mask for the second input, shuffle it, and
4144 // OR it with the first shuffled input.
4145 pshufbMask.clear();
4146 for (unsigned i = 0; i != 8; ++i) {
4147 int EltIdx = MaskVals[i] * 2;
4148 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4150 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 continue;
4152 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4154 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004157 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004158 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 MVT::v16i8, &pshufbMask[0], 16));
4160 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4161 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 }
4163
4164 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4165 // and update MaskVals with new element order.
4166 BitVector InOrder(8);
4167 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 for (int i = 0; i != 4; ++i) {
4170 int idx = MaskVals[i];
4171 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 InOrder.set(i);
4174 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 InOrder.set(i);
4177 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 }
4180 }
4181 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 }
Eric Christopherfd179292009-08-27 18:07:15 +00004186
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4188 // and update MaskVals with the new element order.
4189 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 for (unsigned i = 4; i != 8; ++i) {
4194 int idx = MaskVals[i];
4195 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 InOrder.set(i);
4198 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 InOrder.set(i);
4201 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 }
4204 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 }
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 // In case BestHi & BestLo were both -1, which means each quadword has a word
4210 // from each of the four input quadwords, calculate the InOrder bitvector now
4211 // before falling through to the insert/extract cleanup.
4212 if (BestLoQuad == -1 && BestHiQuad == -1) {
4213 NewV = V1;
4214 for (int i = 0; i != 8; ++i)
4215 if (MaskVals[i] < 0 || MaskVals[i] == i)
4216 InOrder.set(i);
4217 }
Eric Christopherfd179292009-08-27 18:07:15 +00004218
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 // The other elements are put in the right place using pextrw and pinsrw.
4220 for (unsigned i = 0; i != 8; ++i) {
4221 if (InOrder[i])
4222 continue;
4223 int EltIdx = MaskVals[i];
4224 if (EltIdx < 0)
4225 continue;
4226 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 DAG.getIntPtrConstant(i));
4233 }
4234 return NewV;
4235}
4236
4237// v16i8 shuffles - Prefer shuffles in the following order:
4238// 1. [ssse3] 1 x pshufb
4239// 2. [ssse3] 2 x pshufb + 1 x por
4240// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4241static
Nate Begeman9008ca62009-04-27 18:41:29 +00004242SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4243 SelectionDAG &DAG, X86TargetLowering &TLI) {
4244 SDValue V1 = SVOp->getOperand(0);
4245 SDValue V2 = SVOp->getOperand(1);
4246 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004249
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004251 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 // present, fall back to case 3.
4253 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4254 bool V1Only = true;
4255 bool V2Only = true;
4256 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 if (EltIdx < 0)
4259 continue;
4260 if (EltIdx < 16)
4261 V2Only = false;
4262 else
4263 V1Only = false;
4264 }
Eric Christopherfd179292009-08-27 18:07:15 +00004265
Nate Begemanb9a47b82009-02-23 08:49:38 +00004266 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4267 if (TLI.getSubtarget()->hasSSSE3()) {
4268 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004269
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004271 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 //
4273 // Otherwise, we have elements from both input vectors, and must zero out
4274 // elements that come from V2 in the first mask, and V1 in the second mask
4275 // so that we can OR them together.
4276 bool TwoInputs = !(V1Only || V2Only);
4277 for (unsigned i = 0; i != 16; ++i) {
4278 int EltIdx = MaskVals[i];
4279 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 continue;
4282 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004284 }
4285 // If all the elements are from V2, assign it to V1 and return after
4286 // building the first pshufb.
4287 if (V2Only)
4288 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004290 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 if (!TwoInputs)
4293 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004294
Nate Begemanb9a47b82009-02-23 08:49:38 +00004295 // Calculate the shuffle mask for the second input, shuffle it, and
4296 // OR it with the first shuffled input.
4297 pshufbMask.clear();
4298 for (unsigned i = 0; i != 16; ++i) {
4299 int EltIdx = MaskVals[i];
4300 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004302 continue;
4303 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004305 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004307 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 MVT::v16i8, &pshufbMask[0], 16));
4309 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004310 }
Eric Christopherfd179292009-08-27 18:07:15 +00004311
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 // No SSSE3 - Calculate in place words and then fix all out of place words
4313 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4314 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4316 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 SDValue NewV = V2Only ? V2 : V1;
4318 for (int i = 0; i != 8; ++i) {
4319 int Elt0 = MaskVals[i*2];
4320 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004321
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 // This word of the result is all undef, skip it.
4323 if (Elt0 < 0 && Elt1 < 0)
4324 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004325
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // This word of the result is already in the correct place, skip it.
4327 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4328 continue;
4329 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4330 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004331
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4333 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4334 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004335
4336 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4337 // using a single extract together, load it and store it.
4338 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004340 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004342 DAG.getIntPtrConstant(i));
4343 continue;
4344 }
4345
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004347 // source byte is not also odd, shift the extracted word left 8 bits
4348 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004349 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 DAG.getIntPtrConstant(Elt1 / 2));
4352 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004355 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4357 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 }
4359 // If Elt0 is defined, extract it from the appropriate source. If the
4360 // source byte is not also even, shift the extracted word right 8 bits. If
4361 // Elt1 was also defined, OR the extracted values together before
4362 // inserting them in the result.
4363 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4366 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004369 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4371 DAG.getConstant(0x00FF, MVT::i16));
4372 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 : InsElt0;
4374 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 DAG.getIntPtrConstant(i));
4377 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004379}
4380
Evan Cheng7a831ce2007-12-15 03:00:47 +00004381/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4382/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4383/// done when every pair / quad of shuffle mask elements point to elements in
4384/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004385/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4386static
Nate Begeman9008ca62009-04-27 18:41:29 +00004387SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4388 SelectionDAG &DAG,
4389 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004390 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 SDValue V1 = SVOp->getOperand(0);
4392 SDValue V2 = SVOp->getOperand(1);
4393 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004394 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004396 EVT MaskEltVT = MaskVT.getVectorElementType();
4397 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004399 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 case MVT::v4f32: NewVT = MVT::v2f64; break;
4401 case MVT::v4i32: NewVT = MVT::v2i64; break;
4402 case MVT::v8i16: NewVT = MVT::v4i32; break;
4403 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004404 }
4405
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004406 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004407 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004409 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004411 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 int Scale = NumElems / NewWidth;
4413 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004414 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 int StartIdx = -1;
4416 for (int j = 0; j < Scale; ++j) {
4417 int EltIdx = SVOp->getMaskElt(i+j);
4418 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004419 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004421 StartIdx = EltIdx - (EltIdx % Scale);
4422 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004423 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004424 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 if (StartIdx == -1)
4426 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004427 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004428 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004429 }
4430
Dale Johannesenace16102009-02-03 19:33:06 +00004431 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4432 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004434}
4435
Evan Chengd880b972008-05-09 21:53:03 +00004436/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004437///
Owen Andersone50ed302009-08-10 22:56:29 +00004438static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 SDValue SrcOp, SelectionDAG &DAG,
4440 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004442 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004443 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004444 LD = dyn_cast<LoadSDNode>(SrcOp);
4445 if (!LD) {
4446 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4447 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004448 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4449 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004450 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4451 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004452 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004453 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004455 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4456 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4457 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4458 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004459 SrcOp.getOperand(0)
4460 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004461 }
4462 }
4463 }
4464
Dale Johannesenace16102009-02-03 19:33:06 +00004465 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4466 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004467 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004468 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004469}
4470
Evan Chengace3c172008-07-22 21:13:36 +00004471/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4472/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004473static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004474LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4475 SDValue V1 = SVOp->getOperand(0);
4476 SDValue V2 = SVOp->getOperand(1);
4477 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004478 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004479
Evan Chengace3c172008-07-22 21:13:36 +00004480 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004481 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 SmallVector<int, 8> Mask1(4U, -1);
4483 SmallVector<int, 8> PermMask;
4484 SVOp->getMask(PermMask);
4485
Evan Chengace3c172008-07-22 21:13:36 +00004486 unsigned NumHi = 0;
4487 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004488 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 int Idx = PermMask[i];
4490 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004491 Locs[i] = std::make_pair(-1, -1);
4492 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4494 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004495 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004497 NumLo++;
4498 } else {
4499 Locs[i] = std::make_pair(1, NumHi);
4500 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004502 NumHi++;
4503 }
4504 }
4505 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004506
Evan Chengace3c172008-07-22 21:13:36 +00004507 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004508 // If no more than two elements come from either vector. This can be
4509 // implemented with two shuffles. First shuffle gather the elements.
4510 // The second shuffle, which takes the first shuffle as both of its
4511 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004513
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004515
Evan Chengace3c172008-07-22 21:13:36 +00004516 for (unsigned i = 0; i != 4; ++i) {
4517 if (Locs[i].first == -1)
4518 continue;
4519 else {
4520 unsigned Idx = (i < 2) ? 0 : 4;
4521 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004523 }
4524 }
4525
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004527 } else if (NumLo == 3 || NumHi == 3) {
4528 // Otherwise, we must have three elements from one vector, call it X, and
4529 // one element from the other, call it Y. First, use a shufps to build an
4530 // intermediate vector with the one element from Y and the element from X
4531 // that will be in the same half in the final destination (the indexes don't
4532 // matter). Then, use a shufps to build the final vector, taking the half
4533 // containing the element from Y from the intermediate, and the other half
4534 // from X.
4535 if (NumHi == 3) {
4536 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004538 std::swap(V1, V2);
4539 }
4540
4541 // Find the element from V2.
4542 unsigned HiIndex;
4543 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 int Val = PermMask[HiIndex];
4545 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004546 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004547 if (Val >= 4)
4548 break;
4549 }
4550
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 Mask1[0] = PermMask[HiIndex];
4552 Mask1[1] = -1;
4553 Mask1[2] = PermMask[HiIndex^1];
4554 Mask1[3] = -1;
4555 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004556
4557 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 Mask1[0] = PermMask[0];
4559 Mask1[1] = PermMask[1];
4560 Mask1[2] = HiIndex & 1 ? 6 : 4;
4561 Mask1[3] = HiIndex & 1 ? 4 : 6;
4562 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004563 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 Mask1[0] = HiIndex & 1 ? 2 : 0;
4565 Mask1[1] = HiIndex & 1 ? 0 : 2;
4566 Mask1[2] = PermMask[2];
4567 Mask1[3] = PermMask[3];
4568 if (Mask1[2] >= 0)
4569 Mask1[2] += 4;
4570 if (Mask1[3] >= 0)
4571 Mask1[3] += 4;
4572 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004573 }
Evan Chengace3c172008-07-22 21:13:36 +00004574 }
4575
4576 // Break it into (shuffle shuffle_hi, shuffle_lo).
4577 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 SmallVector<int,8> LoMask(4U, -1);
4579 SmallVector<int,8> HiMask(4U, -1);
4580
4581 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004582 unsigned MaskIdx = 0;
4583 unsigned LoIdx = 0;
4584 unsigned HiIdx = 2;
4585 for (unsigned i = 0; i != 4; ++i) {
4586 if (i == 2) {
4587 MaskPtr = &HiMask;
4588 MaskIdx = 1;
4589 LoIdx = 0;
4590 HiIdx = 2;
4591 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 int Idx = PermMask[i];
4593 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004594 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004596 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004598 LoIdx++;
4599 } else {
4600 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004602 HiIdx++;
4603 }
4604 }
4605
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4607 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4608 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004609 for (unsigned i = 0; i != 4; ++i) {
4610 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004611 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004612 } else {
4613 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004614 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004615 }
4616 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004618}
4619
Dan Gohman475871a2008-07-27 21:46:04 +00004620SDValue
4621X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004623 SDValue V1 = Op.getOperand(0);
4624 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004625 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004626 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004628 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004629 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4630 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004631 bool V1IsSplat = false;
4632 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004633
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004635 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004636
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 // Promote splats to v4f32.
4638 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004639 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 return Op;
4641 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004642 }
4643
Evan Cheng7a831ce2007-12-15 03:00:47 +00004644 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4645 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004647 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004648 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004649 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004650 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004652 // FIXME: Figure out a cleaner way to do this.
4653 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004654 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004656 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4658 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4659 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004660 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004661 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4663 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004664 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004666 }
4667 }
Eric Christopherfd179292009-08-27 18:07:15 +00004668
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 if (X86::isPSHUFDMask(SVOp))
4670 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004671
Evan Chengf26ffe92008-05-29 08:22:04 +00004672 // Check if this can be converted into a logical shift.
4673 bool isLeft = false;
4674 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004675 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004677 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004678 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004679 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004680 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004681 EVT EltVT = VT.getVectorElementType();
4682 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004683 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004684 }
Eric Christopherfd179292009-08-27 18:07:15 +00004685
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004687 if (V1IsUndef)
4688 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004689 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004690 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004691 if (!isMMX)
4692 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004693 }
Eric Christopherfd179292009-08-27 18:07:15 +00004694
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 // FIXME: fold these into legal mask.
4696 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4697 X86::isMOVSLDUPMask(SVOp) ||
4698 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004699 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004700 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004701 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004702
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 if (ShouldXformToMOVHLPS(SVOp) ||
4704 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4705 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706
Evan Chengf26ffe92008-05-29 08:22:04 +00004707 if (isShift) {
4708 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004709 EVT EltVT = VT.getVectorElementType();
4710 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004711 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004712 }
Eric Christopherfd179292009-08-27 18:07:15 +00004713
Evan Cheng9eca5e82006-10-25 21:49:50 +00004714 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004715 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4716 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004717 V1IsSplat = isSplatVector(V1.getNode());
4718 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004719
Chris Lattner8a594482007-11-25 00:24:49 +00004720 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004721 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004722 Op = CommuteVectorShuffle(SVOp, DAG);
4723 SVOp = cast<ShuffleVectorSDNode>(Op);
4724 V1 = SVOp->getOperand(0);
4725 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004726 std::swap(V1IsSplat, V2IsSplat);
4727 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004728 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004729 }
4730
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4732 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004733 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004734 return V1;
4735 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4736 // the instruction selector will not match, so get a canonical MOVL with
4737 // swapped operands to undo the commute.
4738 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004739 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004740
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4742 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4743 X86::isUNPCKLMask(SVOp) ||
4744 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004745 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004746
Evan Cheng9bbbb982006-10-25 20:48:19 +00004747 if (V2IsSplat) {
4748 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004749 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004750 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 SDValue NewMask = NormalizeMask(SVOp, DAG);
4752 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4753 if (NSVOp != SVOp) {
4754 if (X86::isUNPCKLMask(NSVOp, true)) {
4755 return NewMask;
4756 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4757 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758 }
4759 }
4760 }
4761
Evan Cheng9eca5e82006-10-25 21:49:50 +00004762 if (Commuted) {
4763 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004764 // FIXME: this seems wrong.
4765 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4766 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4767 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4768 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4769 X86::isUNPCKLMask(NewSVOp) ||
4770 X86::isUNPCKHMask(NewSVOp))
4771 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004772 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004773
Nate Begemanb9a47b82009-02-23 08:49:38 +00004774 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004775
4776 // Normalize the node to match x86 shuffle ops if needed
4777 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4778 return CommuteVectorShuffle(SVOp, DAG);
4779
4780 // Check for legal shuffle and return?
4781 SmallVector<int, 16> PermMask;
4782 SVOp->getMask(PermMask);
4783 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004784 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004785
Evan Cheng14b32e12007-12-11 01:46:18 +00004786 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004789 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004790 return NewOp;
4791 }
4792
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004794 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004795 if (NewOp.getNode())
4796 return NewOp;
4797 }
Eric Christopherfd179292009-08-27 18:07:15 +00004798
Evan Chengace3c172008-07-22 21:13:36 +00004799 // Handle all 4 wide cases with a number of shuffles except for MMX.
4800 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004801 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004802
Dan Gohman475871a2008-07-27 21:46:04 +00004803 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804}
4805
Dan Gohman475871a2008-07-27 21:46:04 +00004806SDValue
4807X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004808 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004809 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004810 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004811 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004813 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004815 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004816 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004817 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004818 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4819 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4820 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4822 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004823 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004825 Op.getOperand(0)),
4826 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004828 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004830 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004831 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004833 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4834 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004835 // result has a single use which is a store or a bitcast to i32. And in
4836 // the case of a store, it's not worth it if the index is a constant 0,
4837 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004838 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004839 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004840 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004841 if ((User->getOpcode() != ISD::STORE ||
4842 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4843 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004844 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004846 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4848 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004849 Op.getOperand(0)),
4850 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4852 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004853 // ExtractPS works with constant index.
4854 if (isa<ConstantSDNode>(Op.getOperand(1)))
4855 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004856 }
Dan Gohman475871a2008-07-27 21:46:04 +00004857 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004858}
4859
4860
Dan Gohman475871a2008-07-27 21:46:04 +00004861SDValue
4862X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004863 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004864 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004865
Evan Cheng62a3f152008-03-24 21:52:23 +00004866 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004867 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004868 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004869 return Res;
4870 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004871
Owen Andersone50ed302009-08-10 22:56:29 +00004872 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004873 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004874 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004875 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004876 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004877 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004878 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004879 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4880 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004881 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004883 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004884 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004885 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004886 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004888 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004890 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004891 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004892 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004893 if (Idx == 0)
4894 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004895
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004898 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004899 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004900 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004901 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004902 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004903 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004904 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4905 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4906 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004907 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004908 if (Idx == 0)
4909 return Op;
4910
4911 // UNPCKHPD the element to the lowest double word, then movsd.
4912 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4913 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004914 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004915 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004916 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004917 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004918 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004919 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004920 }
4921
Dan Gohman475871a2008-07-27 21:46:04 +00004922 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004923}
4924
Dan Gohman475871a2008-07-27 21:46:04 +00004925SDValue
4926X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004927 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004928 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004929 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004930
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue N0 = Op.getOperand(0);
4932 SDValue N1 = Op.getOperand(1);
4933 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004934
Dan Gohman8a55ce42009-09-23 21:02:20 +00004935 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004936 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004937 unsigned Opc;
4938 if (VT == MVT::v8i16)
4939 Opc = X86ISD::PINSRW;
4940 else if (VT == MVT::v4i16)
4941 Opc = X86ISD::MMX_PINSRW;
4942 else if (VT == MVT::v16i8)
4943 Opc = X86ISD::PINSRB;
4944 else
4945 Opc = X86ISD::PINSRB;
4946
Nate Begeman14d12ca2008-02-11 04:19:36 +00004947 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4948 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 if (N1.getValueType() != MVT::i32)
4950 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4951 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004952 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004953 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004954 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004955 // Bits [7:6] of the constant are the source select. This will always be
4956 // zero here. The DAG Combiner may combine an extract_elt index into these
4957 // bits. For example (insert (extract, 3), 2) could be matched by putting
4958 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004959 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004960 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004961 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004962 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004963 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004964 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004966 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004967 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004968 // PINSR* works with constant index.
4969 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004970 }
Dan Gohman475871a2008-07-27 21:46:04 +00004971 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004972}
4973
Dan Gohman475871a2008-07-27 21:46:04 +00004974SDValue
4975X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004976 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004977 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004978
4979 if (Subtarget->hasSSE41())
4980 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4981
Dan Gohman8a55ce42009-09-23 21:02:20 +00004982 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004983 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004984
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004985 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004986 SDValue N0 = Op.getOperand(0);
4987 SDValue N1 = Op.getOperand(1);
4988 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004989
Dan Gohman8a55ce42009-09-23 21:02:20 +00004990 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004991 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4992 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 if (N1.getValueType() != MVT::i32)
4994 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4995 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004996 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004997 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4998 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004999 }
Dan Gohman475871a2008-07-27 21:46:04 +00005000 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005001}
5002
Dan Gohman475871a2008-07-27 21:46:04 +00005003SDValue
5004X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005005 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 if (Op.getValueType() == MVT::v2f32)
5007 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5008 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5009 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005010 Op.getOperand(0))));
5011
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5013 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005014
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5016 EVT VT = MVT::v2i32;
5017 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005018 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005019 case MVT::v16i8:
5020 case MVT::v8i16:
5021 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005022 break;
5023 }
Dale Johannesenace16102009-02-03 19:33:06 +00005024 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5025 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026}
5027
Bill Wendling056292f2008-09-16 21:48:12 +00005028// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5029// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5030// one of the above mentioned nodes. It has to be wrapped because otherwise
5031// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5032// be used to form addressing mode. These wrapped nodes will be selected
5033// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005034SDValue
5035X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005036 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005037
Chris Lattner41621a22009-06-26 19:22:52 +00005038 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5039 // global base reg.
5040 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005041 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005042 CodeModel::Model M = getTargetMachine().getCodeModel();
5043
Chris Lattner4f066492009-07-11 20:29:19 +00005044 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005045 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005046 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005047 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005048 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005049 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005050 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005051
Evan Cheng1606e8e2009-03-13 07:51:59 +00005052 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005053 CP->getAlignment(),
5054 CP->getOffset(), OpFlag);
5055 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005056 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005057 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005058 if (OpFlag) {
5059 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005060 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005061 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005062 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 }
5064
5065 return Result;
5066}
5067
Chris Lattner18c59872009-06-27 04:16:01 +00005068SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5069 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005070
Chris Lattner18c59872009-06-27 04:16:01 +00005071 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5072 // global base reg.
5073 unsigned char OpFlag = 0;
5074 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005075 CodeModel::Model M = getTargetMachine().getCodeModel();
5076
Chris Lattner4f066492009-07-11 20:29:19 +00005077 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005078 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005079 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005080 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005081 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005082 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005083 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005084
Chris Lattner18c59872009-06-27 04:16:01 +00005085 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5086 OpFlag);
5087 DebugLoc DL = JT->getDebugLoc();
5088 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005089
Chris Lattner18c59872009-06-27 04:16:01 +00005090 // With PIC, the address is actually $g + Offset.
5091 if (OpFlag) {
5092 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5093 DAG.getNode(X86ISD::GlobalBaseReg,
5094 DebugLoc::getUnknownLoc(), getPointerTy()),
5095 Result);
5096 }
Eric Christopherfd179292009-08-27 18:07:15 +00005097
Chris Lattner18c59872009-06-27 04:16:01 +00005098 return Result;
5099}
5100
5101SDValue
5102X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5103 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005104
Chris Lattner18c59872009-06-27 04:16:01 +00005105 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5106 // global base reg.
5107 unsigned char OpFlag = 0;
5108 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005109 CodeModel::Model M = getTargetMachine().getCodeModel();
5110
Chris Lattner4f066492009-07-11 20:29:19 +00005111 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005112 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005113 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005114 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005115 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005116 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005117 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005118
Chris Lattner18c59872009-06-27 04:16:01 +00005119 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005120
Chris Lattner18c59872009-06-27 04:16:01 +00005121 DebugLoc DL = Op.getDebugLoc();
5122 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005123
5124
Chris Lattner18c59872009-06-27 04:16:01 +00005125 // With PIC, the address is actually $g + Offset.
5126 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005127 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005128 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5129 DAG.getNode(X86ISD::GlobalBaseReg,
5130 DebugLoc::getUnknownLoc(),
5131 getPointerTy()),
5132 Result);
5133 }
Eric Christopherfd179292009-08-27 18:07:15 +00005134
Chris Lattner18c59872009-06-27 04:16:01 +00005135 return Result;
5136}
5137
Dan Gohman475871a2008-07-27 21:46:04 +00005138SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005139X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005140 // Create the TargetBlockAddressAddress node.
5141 unsigned char OpFlags =
5142 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005143 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005144 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5145 DebugLoc dl = Op.getDebugLoc();
5146 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5147 /*isTarget=*/true, OpFlags);
5148
Dan Gohmanf705adb2009-10-30 01:28:02 +00005149 if (Subtarget->isPICStyleRIPRel() &&
5150 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005151 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5152 else
5153 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005154
Dan Gohman29cbade2009-11-20 23:18:13 +00005155 // With PIC, the address is actually $g + Offset.
5156 if (isGlobalRelativeToPICBase(OpFlags)) {
5157 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5158 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5159 Result);
5160 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005161
5162 return Result;
5163}
5164
5165SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005166X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005167 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005168 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005169 // Create the TargetGlobalAddress node, folding in the constant
5170 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005171 unsigned char OpFlags =
5172 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005173 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005174 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005175 if (OpFlags == X86II::MO_NO_FLAG &&
5176 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005177 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005178 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005179 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005180 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005181 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005182 }
Eric Christopherfd179292009-08-27 18:07:15 +00005183
Chris Lattner4f066492009-07-11 20:29:19 +00005184 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005185 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005186 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5187 else
5188 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005189
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005190 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005191 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005192 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5193 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005194 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Chris Lattner36c25012009-07-10 07:34:39 +00005197 // For globals that require a load from a stub to get the address, emit the
5198 // load.
5199 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005200 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005201 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202
Dan Gohman6520e202008-10-18 02:06:02 +00005203 // If there was a non-zero offset that we didn't fold, create an explicit
5204 // addition for it.
5205 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005206 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005207 DAG.getConstant(Offset, getPointerTy()));
5208
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209 return Result;
5210}
5211
Evan Chengda43bcf2008-09-24 00:05:32 +00005212SDValue
5213X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5214 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005215 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005216 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005217}
5218
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005219static SDValue
5220GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005221 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005222 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005223 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005225 DebugLoc dl = GA->getDebugLoc();
5226 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5227 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005228 GA->getOffset(),
5229 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005230 if (InFlag) {
5231 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005232 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005233 } else {
5234 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005235 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005236 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005237
5238 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5239 MFI->setHasCalls(true);
5240
Rafael Espindola15f1b662009-04-24 12:59:40 +00005241 SDValue Flag = Chain.getValue(1);
5242 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005243}
5244
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005245// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005246static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005247LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005248 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005249 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005250 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5251 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005252 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005253 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005254 PtrVT), InFlag);
5255 InFlag = Chain.getValue(1);
5256
Chris Lattnerb903bed2009-06-26 21:20:29 +00005257 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005258}
5259
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005260// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005261static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005262LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005263 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005264 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5265 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005266}
5267
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005268// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5269// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005270static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005271 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005272 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005273 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005274 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005275 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5276 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005277 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005279
5280 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005281 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005282
Chris Lattnerb903bed2009-06-26 21:20:29 +00005283 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005284 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5285 // initialexec.
5286 unsigned WrapperKind = X86ISD::Wrapper;
5287 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005288 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005289 } else if (is64Bit) {
5290 assert(model == TLSModel::InitialExec);
5291 OperandFlags = X86II::MO_GOTTPOFF;
5292 WrapperKind = X86ISD::WrapperRIP;
5293 } else {
5294 assert(model == TLSModel::InitialExec);
5295 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005296 }
Eric Christopherfd179292009-08-27 18:07:15 +00005297
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005298 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5299 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005300 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005301 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005302 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005303
Rafael Espindola9a580232009-02-27 13:37:18 +00005304 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005305 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005306 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005307
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005308 // The address of the thread local variable is the add of the thread
5309 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005310 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005311}
5312
Dan Gohman475871a2008-07-27 21:46:04 +00005313SDValue
5314X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005315 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005316 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005317 assert(Subtarget->isTargetELF() &&
5318 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005319 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005320 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005321
Chris Lattnerb903bed2009-06-26 21:20:29 +00005322 // If GV is an alias then use the aliasee for determining
5323 // thread-localness.
5324 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5325 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005326
Chris Lattnerb903bed2009-06-26 21:20:29 +00005327 TLSModel::Model model = getTLSModel(GV,
5328 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005329
Chris Lattnerb903bed2009-06-26 21:20:29 +00005330 switch (model) {
5331 case TLSModel::GeneralDynamic:
5332 case TLSModel::LocalDynamic: // not implemented
5333 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005334 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005335 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005336
Chris Lattnerb903bed2009-06-26 21:20:29 +00005337 case TLSModel::InitialExec:
5338 case TLSModel::LocalExec:
5339 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5340 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005341 }
Eric Christopherfd179292009-08-27 18:07:15 +00005342
Torok Edwinc23197a2009-07-14 16:55:14 +00005343 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005344 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005345}
5346
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005348/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005349/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005350SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005351 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005352 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005353 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005354 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005355 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue ShOpLo = Op.getOperand(0);
5357 SDValue ShOpHi = Op.getOperand(1);
5358 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005359 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005361 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005362
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005364 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005365 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5366 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005367 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005368 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5369 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005370 }
Evan Chenge3413162006-01-09 18:33:28 +00005371
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5373 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005374 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005376
Dan Gohman475871a2008-07-27 21:46:04 +00005377 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005379 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5380 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005381
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005382 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005383 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5384 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005385 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005386 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5387 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005388 }
5389
Dan Gohman475871a2008-07-27 21:46:04 +00005390 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005391 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005392}
Evan Chenga3195e82006-01-12 22:54:21 +00005393
Dan Gohman475871a2008-07-27 21:46:04 +00005394SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005395 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005396
5397 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005399 return Op;
5400 }
5401 return SDValue();
5402 }
5403
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005405 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005406
Eli Friedman36df4992009-05-27 00:47:34 +00005407 // These are really Legal; return the operand so the caller accepts it as
5408 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005410 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005412 Subtarget->is64Bit()) {
5413 return Op;
5414 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005415
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005416 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005417 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005418 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005419 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005420 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005421 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005422 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005423 PseudoSourceValue::getFixedStack(SSFI), 0,
5424 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005425 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5426}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005427
Owen Andersone50ed302009-08-10 22:56:29 +00005428SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005429 SDValue StackSlot,
5430 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005431 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005432 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005433 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005434 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005435 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005437 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005439 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005440 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005441 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005442
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005443 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005444 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005445 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446
5447 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5448 // shouldn't be necessary except that RFP cannot be live across
5449 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005450 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005451 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005454 SDValue Ops[] = {
5455 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5456 };
5457 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005458 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005459 PseudoSourceValue::getFixedStack(SSFI), 0,
5460 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005461 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005462
Evan Cheng0db9fe62006-04-25 20:13:52 +00005463 return Result;
5464}
5465
Bill Wendling8b8a6362009-01-17 03:56:04 +00005466// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5467SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5468 // This algorithm is not obvious. Here it is in C code, more or less:
5469 /*
5470 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5471 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5472 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005473
Bill Wendling8b8a6362009-01-17 03:56:04 +00005474 // Copy ints to xmm registers.
5475 __m128i xh = _mm_cvtsi32_si128( hi );
5476 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005477
Bill Wendling8b8a6362009-01-17 03:56:04 +00005478 // Combine into low half of a single xmm register.
5479 __m128i x = _mm_unpacklo_epi32( xh, xl );
5480 __m128d d;
5481 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005482
Bill Wendling8b8a6362009-01-17 03:56:04 +00005483 // Merge in appropriate exponents to give the integer bits the right
5484 // magnitude.
5485 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005486
Bill Wendling8b8a6362009-01-17 03:56:04 +00005487 // Subtract away the biases to deal with the IEEE-754 double precision
5488 // implicit 1.
5489 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005490
Bill Wendling8b8a6362009-01-17 03:56:04 +00005491 // All conversions up to here are exact. The correctly rounded result is
5492 // calculated using the current rounding mode using the following
5493 // horizontal add.
5494 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5495 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5496 // store doesn't really need to be here (except
5497 // maybe to zero the other double)
5498 return sd;
5499 }
5500 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005501
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005502 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005503 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005504
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005505 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005506 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005507 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5508 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5509 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5510 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005511 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005512 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005513
Bill Wendling8b8a6362009-01-17 03:56:04 +00005514 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005515 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005516 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005517 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005518 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005519 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005520 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005521
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5523 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005524 Op.getOperand(0),
5525 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5527 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005528 Op.getOperand(0),
5529 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5531 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005532 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005533 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5535 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5536 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005537 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005538 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005540
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005541 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005542 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5544 DAG.getUNDEF(MVT::v2f64), ShufMask);
5545 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5546 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005547 DAG.getIntPtrConstant(0));
5548}
5549
Bill Wendling8b8a6362009-01-17 03:56:04 +00005550// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5551SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005552 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005553 // FP constant to bias correct the final result.
5554 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005556
5557 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5559 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005560 Op.getOperand(0),
5561 DAG.getIntPtrConstant(0)));
5562
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5564 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005565 DAG.getIntPtrConstant(0));
5566
5567 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5569 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005570 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 MVT::v2f64, Load)),
5572 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005573 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 MVT::v2f64, Bias)));
5575 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5576 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005577 DAG.getIntPtrConstant(0));
5578
5579 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005581
5582 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005583 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005584
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005586 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005587 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005589 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005590 }
5591
5592 // Handle final rounding.
5593 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005594}
5595
5596SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005597 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005598 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005599
Evan Chenga06ec9e2009-01-19 08:08:22 +00005600 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5601 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5602 // the optimization here.
5603 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005604 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005605
Owen Andersone50ed302009-08-10 22:56:29 +00005606 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005608 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005610 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005611
Bill Wendling8b8a6362009-01-17 03:56:04 +00005612 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005614 return LowerUINT_TO_FP_i32(Op, DAG);
5615 }
5616
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005618
5619 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005621 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5622 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5623 getPointerTy(), StackSlot, WordOff);
5624 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005625 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005627 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005629}
5630
Dan Gohman475871a2008-07-27 21:46:04 +00005631std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005632FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005633 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005634
Owen Andersone50ed302009-08-10 22:56:29 +00005635 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005636
5637 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5639 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005640 }
5641
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5643 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005644 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005645
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005646 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005648 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005649 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005650 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005652 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005653 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005654
Evan Cheng87c89352007-10-15 20:11:21 +00005655 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5656 // stack slot.
5657 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005658 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005659 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005660 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005661
Evan Cheng0db9fe62006-04-25 20:13:52 +00005662 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005664 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5666 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5667 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005668 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005669
Dan Gohman475871a2008-07-27 21:46:04 +00005670 SDValue Chain = DAG.getEntryNode();
5671 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005672 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005674 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005675 PseudoSourceValue::getFixedStack(SSFI), 0,
5676 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005678 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005679 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5680 };
Dale Johannesenace16102009-02-03 19:33:06 +00005681 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005682 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005683 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005684 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5685 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005686
Evan Cheng0db9fe62006-04-25 20:13:52 +00005687 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005688 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005690
Chris Lattner27a6c732007-11-24 07:07:01 +00005691 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005692}
5693
Dan Gohman475871a2008-07-27 21:46:04 +00005694SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005695 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 if (Op.getValueType() == MVT::v2i32 &&
5697 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005698 return Op;
5699 }
5700 return SDValue();
5701 }
5702
Eli Friedman948e95a2009-05-23 09:59:16 +00005703 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005704 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005705 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5706 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005707
Chris Lattner27a6c732007-11-24 07:07:01 +00005708 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005709 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005710 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005711}
5712
Eli Friedman948e95a2009-05-23 09:59:16 +00005713SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5714 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5715 SDValue FIST = Vals.first, StackSlot = Vals.second;
5716 assert(FIST.getNode() && "Unexpected failure");
5717
5718 // Load the result.
5719 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005720 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005721}
5722
Dan Gohman475871a2008-07-27 21:46:04 +00005723SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005724 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005725 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005726 EVT VT = Op.getValueType();
5727 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005728 if (VT.isVector())
5729 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005730 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005732 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005733 CV.push_back(C);
5734 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005735 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005736 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005737 CV.push_back(C);
5738 CV.push_back(C);
5739 CV.push_back(C);
5740 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005741 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005742 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005743 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005744 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005745 PseudoSourceValue::getConstantPool(), 0,
5746 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005747 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748}
5749
Dan Gohman475871a2008-07-27 21:46:04 +00005750SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005751 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005752 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005753 EVT VT = Op.getValueType();
5754 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005755 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005756 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005757 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005759 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005760 CV.push_back(C);
5761 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005762 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005763 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005764 CV.push_back(C);
5765 CV.push_back(C);
5766 CV.push_back(C);
5767 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005768 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005769 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005770 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005771 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005772 PseudoSourceValue::getConstantPool(), 0,
5773 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005774 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005775 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5777 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005778 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005780 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005781 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005782 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005783}
5784
Dan Gohman475871a2008-07-27 21:46:04 +00005785SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005786 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005787 SDValue Op0 = Op.getOperand(0);
5788 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005789 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005790 EVT VT = Op.getValueType();
5791 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005792
5793 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005794 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005795 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005796 SrcVT = VT;
5797 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005798 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005799 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005800 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005801 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005802 }
5803
5804 // At this point the operands and the result should have the same
5805 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005806
Evan Cheng68c47cb2007-01-05 07:55:56 +00005807 // First get the sign bit of second operand.
5808 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005810 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5811 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005812 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005813 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5814 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5815 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5816 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005817 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005818 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005819 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005820 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005821 PseudoSourceValue::getConstantPool(), 0,
5822 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005823 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005824
5825 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005826 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 // Op0 is MVT::f32, Op1 is MVT::f64.
5828 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5829 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5830 DAG.getConstant(32, MVT::i32));
5831 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5832 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005833 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005834 }
5835
Evan Cheng73d6cf12007-01-05 21:37:56 +00005836 // Clear first operand sign bit.
5837 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005839 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5840 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005841 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005842 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5843 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5844 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5845 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005846 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005847 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005848 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005849 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005850 PseudoSourceValue::getConstantPool(), 0,
5851 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005852 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005853
5854 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005855 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005856}
5857
Dan Gohman076aee32009-03-04 19:44:21 +00005858/// Emit nodes that will be selected as "test Op0,Op0", or something
5859/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005860SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5861 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005862 DebugLoc dl = Op.getDebugLoc();
5863
Dan Gohman31125812009-03-07 01:58:32 +00005864 // CF and OF aren't always set the way we want. Determine which
5865 // of these we need.
5866 bool NeedCF = false;
5867 bool NeedOF = false;
5868 switch (X86CC) {
5869 case X86::COND_A: case X86::COND_AE:
5870 case X86::COND_B: case X86::COND_BE:
5871 NeedCF = true;
5872 break;
5873 case X86::COND_G: case X86::COND_GE:
5874 case X86::COND_L: case X86::COND_LE:
5875 case X86::COND_O: case X86::COND_NO:
5876 NeedOF = true;
5877 break;
5878 default: break;
5879 }
5880
Dan Gohman076aee32009-03-04 19:44:21 +00005881 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005882 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5883 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5884 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005885 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005886 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005887 switch (Op.getNode()->getOpcode()) {
5888 case ISD::ADD:
5889 // Due to an isel shortcoming, be conservative if this add is likely to
5890 // be selected as part of a load-modify-store instruction. When the root
5891 // node in a match is a store, isel doesn't know how to remap non-chain
5892 // non-flag uses of other nodes in the match, such as the ADD in this
5893 // case. This leads to the ADD being left around and reselected, with
5894 // the result being two adds in the output.
5895 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5896 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5897 if (UI->getOpcode() == ISD::STORE)
5898 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005899 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005900 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5901 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005902 if (C->getAPIntValue() == 1) {
5903 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005904 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005905 break;
5906 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005907 // An add of negative one (subtract of one) will be selected as a DEC.
5908 if (C->getAPIntValue().isAllOnesValue()) {
5909 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005910 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005911 break;
5912 }
5913 }
Dan Gohman076aee32009-03-04 19:44:21 +00005914 // Otherwise use a regular EFLAGS-setting add.
5915 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005916 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005917 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005918 case ISD::AND: {
5919 // If the primary and result isn't used, don't bother using X86ISD::AND,
5920 // because a TEST instruction will be better.
5921 bool NonFlagUse = false;
5922 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005923 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5924 SDNode *User = *UI;
5925 unsigned UOpNo = UI.getOperandNo();
5926 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5927 // Look pass truncate.
5928 UOpNo = User->use_begin().getOperandNo();
5929 User = *User->use_begin();
5930 }
5931 if (User->getOpcode() != ISD::BRCOND &&
5932 User->getOpcode() != ISD::SETCC &&
5933 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005934 NonFlagUse = true;
5935 break;
5936 }
Evan Cheng17751da2010-01-07 00:54:06 +00005937 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005938 if (!NonFlagUse)
5939 break;
5940 }
5941 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005942 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005943 case ISD::OR:
5944 case ISD::XOR:
5945 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005946 // likely to be selected as part of a load-modify-store instruction.
5947 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5948 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5949 if (UI->getOpcode() == ISD::STORE)
5950 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005951 // Otherwise use a regular EFLAGS-setting instruction.
5952 switch (Op.getNode()->getOpcode()) {
5953 case ISD::SUB: Opcode = X86ISD::SUB; break;
5954 case ISD::OR: Opcode = X86ISD::OR; break;
5955 case ISD::XOR: Opcode = X86ISD::XOR; break;
5956 case ISD::AND: Opcode = X86ISD::AND; break;
5957 default: llvm_unreachable("unexpected operator!");
5958 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005959 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005960 break;
5961 case X86ISD::ADD:
5962 case X86ISD::SUB:
5963 case X86ISD::INC:
5964 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005965 case X86ISD::OR:
5966 case X86ISD::XOR:
5967 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005968 return SDValue(Op.getNode(), 1);
5969 default:
5970 default_case:
5971 break;
5972 }
5973 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005974 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005975 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005976 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005977 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005978 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005979 DAG.ReplaceAllUsesWith(Op, New);
5980 return SDValue(New.getNode(), 1);
5981 }
5982 }
5983
5984 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005985 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005986 DAG.getConstant(0, Op.getValueType()));
5987}
5988
5989/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5990/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005991SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5992 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005993 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5994 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005995 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005996
5997 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005998 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005999}
6000
Evan Chengd40d03e2010-01-06 19:38:29 +00006001/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6002/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006003static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006004 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006005 SDValue Op0 = And.getOperand(0);
6006 SDValue Op1 = And.getOperand(1);
6007 if (Op0.getOpcode() == ISD::TRUNCATE)
6008 Op0 = Op0.getOperand(0);
6009 if (Op1.getOpcode() == ISD::TRUNCATE)
6010 Op1 = Op1.getOperand(0);
6011
Evan Chengd40d03e2010-01-06 19:38:29 +00006012 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006013 if (Op1.getOpcode() == ISD::SHL) {
6014 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6015 if (And10C->getZExtValue() == 1) {
6016 LHS = Op0;
6017 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006018 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006019 } else if (Op0.getOpcode() == ISD::SHL) {
6020 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6021 if (And00C->getZExtValue() == 1) {
6022 LHS = Op1;
6023 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006024 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006025 } else if (Op1.getOpcode() == ISD::Constant) {
6026 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6027 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006028 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6029 LHS = AndLHS.getOperand(0);
6030 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006031 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006032 }
Evan Cheng0488db92007-09-25 01:57:46 +00006033
Evan Chengd40d03e2010-01-06 19:38:29 +00006034 if (LHS.getNode()) {
6035 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6036 // instruction. Since the shift amount is in-range-or-undefined, we know
6037 // that doing a bittest on the i16 value is ok. We extend to i32 because
6038 // the encoding for the i16 version is larger than the i32 version.
6039 if (LHS.getValueType() == MVT::i8)
6040 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006041
Evan Chengd40d03e2010-01-06 19:38:29 +00006042 // If the operand types disagree, extend the shift amount to match. Since
6043 // BT ignores high bits (like shifts) we can use anyextend.
6044 if (LHS.getValueType() != RHS.getValueType())
6045 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006046
Evan Chengd40d03e2010-01-06 19:38:29 +00006047 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6048 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6049 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6050 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006051 }
6052
Evan Cheng54de3ea2010-01-05 06:52:31 +00006053 return SDValue();
6054}
6055
6056SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6057 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6058 SDValue Op0 = Op.getOperand(0);
6059 SDValue Op1 = Op.getOperand(1);
6060 DebugLoc dl = Op.getDebugLoc();
6061 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6062
6063 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006064 // Lower (X & (1 << N)) == 0 to BT(X, N).
6065 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6066 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6067 if (Op0.getOpcode() == ISD::AND &&
6068 Op0.hasOneUse() &&
6069 Op1.getOpcode() == ISD::Constant &&
6070 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6071 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6072 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6073 if (NewSetCC.getNode())
6074 return NewSetCC;
6075 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006076
Evan Cheng2c755ba2010-02-27 07:36:59 +00006077 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6078 if (Op0.getOpcode() == X86ISD::SETCC &&
6079 Op1.getOpcode() == ISD::Constant &&
6080 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6081 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6082 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6083 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6084 bool Invert = (CC == ISD::SETNE) ^
6085 cast<ConstantSDNode>(Op1)->isNullValue();
6086 if (Invert)
6087 CCode = X86::GetOppositeBranchCondition(CCode);
6088 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6089 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6090 }
6091
Chris Lattnere55484e2008-12-25 05:34:37 +00006092 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6093 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006094 if (X86CC == X86::COND_INVALID)
6095 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006096
Dan Gohman31125812009-03-07 01:58:32 +00006097 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006098
6099 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006100 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006101 return DAG.getNode(ISD::AND, dl, MVT::i8,
6102 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6103 DAG.getConstant(X86CC, MVT::i8), Cond),
6104 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006105
Owen Anderson825b72b2009-08-11 20:47:22 +00006106 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6107 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006108}
6109
Dan Gohman475871a2008-07-27 21:46:04 +00006110SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6111 SDValue Cond;
6112 SDValue Op0 = Op.getOperand(0);
6113 SDValue Op1 = Op.getOperand(1);
6114 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006115 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006116 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6117 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006118 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006119
6120 if (isFP) {
6121 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006122 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006123 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6124 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006125 bool Swap = false;
6126
6127 switch (SetCCOpcode) {
6128 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006129 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006130 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006131 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006132 case ISD::SETGT: Swap = true; // Fallthrough
6133 case ISD::SETLT:
6134 case ISD::SETOLT: SSECC = 1; break;
6135 case ISD::SETOGE:
6136 case ISD::SETGE: Swap = true; // Fallthrough
6137 case ISD::SETLE:
6138 case ISD::SETOLE: SSECC = 2; break;
6139 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006140 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006141 case ISD::SETNE: SSECC = 4; break;
6142 case ISD::SETULE: Swap = true;
6143 case ISD::SETUGE: SSECC = 5; break;
6144 case ISD::SETULT: Swap = true;
6145 case ISD::SETUGT: SSECC = 6; break;
6146 case ISD::SETO: SSECC = 7; break;
6147 }
6148 if (Swap)
6149 std::swap(Op0, Op1);
6150
Nate Begemanfb8ead02008-07-25 19:05:58 +00006151 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006152 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006153 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006154 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006155 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6156 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006157 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006158 }
6159 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006160 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006161 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6162 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006163 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006164 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006165 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006166 }
6167 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006168 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006169 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006170
Nate Begeman30a0de92008-07-17 16:51:19 +00006171 // We are handling one of the integer comparisons here. Since SSE only has
6172 // GT and EQ comparisons for integer, swapping operands and multiple
6173 // operations may be required for some comparisons.
6174 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6175 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006176
Owen Anderson825b72b2009-08-11 20:47:22 +00006177 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006178 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006179 case MVT::v8i8:
6180 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6181 case MVT::v4i16:
6182 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6183 case MVT::v2i32:
6184 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6185 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006187
Nate Begeman30a0de92008-07-17 16:51:19 +00006188 switch (SetCCOpcode) {
6189 default: break;
6190 case ISD::SETNE: Invert = true;
6191 case ISD::SETEQ: Opc = EQOpc; break;
6192 case ISD::SETLT: Swap = true;
6193 case ISD::SETGT: Opc = GTOpc; break;
6194 case ISD::SETGE: Swap = true;
6195 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6196 case ISD::SETULT: Swap = true;
6197 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6198 case ISD::SETUGE: Swap = true;
6199 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6200 }
6201 if (Swap)
6202 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006203
Nate Begeman30a0de92008-07-17 16:51:19 +00006204 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6205 // bits of the inputs before performing those operations.
6206 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006207 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006208 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6209 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006210 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006211 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6212 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006213 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6214 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006216
Dale Johannesenace16102009-02-03 19:33:06 +00006217 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006218
6219 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006220 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006221 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006222
Nate Begeman30a0de92008-07-17 16:51:19 +00006223 return Result;
6224}
Evan Cheng0488db92007-09-25 01:57:46 +00006225
Evan Cheng370e5342008-12-03 08:38:43 +00006226// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006227static bool isX86LogicalCmp(SDValue Op) {
6228 unsigned Opc = Op.getNode()->getOpcode();
6229 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6230 return true;
6231 if (Op.getResNo() == 1 &&
6232 (Opc == X86ISD::ADD ||
6233 Opc == X86ISD::SUB ||
6234 Opc == X86ISD::SMUL ||
6235 Opc == X86ISD::UMUL ||
6236 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006237 Opc == X86ISD::DEC ||
6238 Opc == X86ISD::OR ||
6239 Opc == X86ISD::XOR ||
6240 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006241 return true;
6242
6243 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006244}
6245
Dan Gohman475871a2008-07-27 21:46:04 +00006246SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006247 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006248 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006249 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006250 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006251
Dan Gohman1a492952009-10-20 16:22:37 +00006252 if (Cond.getOpcode() == ISD::SETCC) {
6253 SDValue NewCond = LowerSETCC(Cond, DAG);
6254 if (NewCond.getNode())
6255 Cond = NewCond;
6256 }
Evan Cheng734503b2006-09-11 02:19:56 +00006257
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006258 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6259 SDValue Op1 = Op.getOperand(1);
6260 SDValue Op2 = Op.getOperand(2);
6261 if (Cond.getOpcode() == X86ISD::SETCC &&
6262 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6263 SDValue Cmp = Cond.getOperand(1);
6264 if (Cmp.getOpcode() == X86ISD::CMP) {
6265 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6266 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6267 ConstantSDNode *RHSC =
6268 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6269 if (N1C && N1C->isAllOnesValue() &&
6270 N2C && N2C->isNullValue() &&
6271 RHSC && RHSC->isNullValue()) {
6272 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006273 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006274 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6275 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6276 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6277 }
6278 }
6279 }
6280
Evan Chengad9c0a32009-12-15 00:53:42 +00006281 // Look pass (and (setcc_carry (cmp ...)), 1).
6282 if (Cond.getOpcode() == ISD::AND &&
6283 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6284 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6285 if (C && C->getAPIntValue() == 1)
6286 Cond = Cond.getOperand(0);
6287 }
6288
Evan Cheng3f41d662007-10-08 22:16:29 +00006289 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6290 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006291 if (Cond.getOpcode() == X86ISD::SETCC ||
6292 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006293 CC = Cond.getOperand(0);
6294
Dan Gohman475871a2008-07-27 21:46:04 +00006295 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006296 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006297 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006298
Evan Cheng3f41d662007-10-08 22:16:29 +00006299 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006300 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006301 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006302 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006303
Chris Lattnerd1980a52009-03-12 06:52:53 +00006304 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6305 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006306 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006307 addTest = false;
6308 }
6309 }
6310
6311 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006312 // Look pass the truncate.
6313 if (Cond.getOpcode() == ISD::TRUNCATE)
6314 Cond = Cond.getOperand(0);
6315
6316 // We know the result of AND is compared against zero. Try to match
6317 // it to BT.
6318 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6319 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6320 if (NewSetCC.getNode()) {
6321 CC = NewSetCC.getOperand(0);
6322 Cond = NewSetCC.getOperand(1);
6323 addTest = false;
6324 }
6325 }
6326 }
6327
6328 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006329 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006330 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006331 }
6332
Evan Cheng0488db92007-09-25 01:57:46 +00006333 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6334 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006335 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6336 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006337 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006338}
6339
Evan Cheng370e5342008-12-03 08:38:43 +00006340// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6341// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6342// from the AND / OR.
6343static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6344 Opc = Op.getOpcode();
6345 if (Opc != ISD::OR && Opc != ISD::AND)
6346 return false;
6347 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6348 Op.getOperand(0).hasOneUse() &&
6349 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6350 Op.getOperand(1).hasOneUse());
6351}
6352
Evan Cheng961d6d42009-02-02 08:19:07 +00006353// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6354// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006355static bool isXor1OfSetCC(SDValue Op) {
6356 if (Op.getOpcode() != ISD::XOR)
6357 return false;
6358 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6359 if (N1C && N1C->getAPIntValue() == 1) {
6360 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6361 Op.getOperand(0).hasOneUse();
6362 }
6363 return false;
6364}
6365
Dan Gohman475871a2008-07-27 21:46:04 +00006366SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006367 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006368 SDValue Chain = Op.getOperand(0);
6369 SDValue Cond = Op.getOperand(1);
6370 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006371 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006372 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006373
Dan Gohman1a492952009-10-20 16:22:37 +00006374 if (Cond.getOpcode() == ISD::SETCC) {
6375 SDValue NewCond = LowerSETCC(Cond, DAG);
6376 if (NewCond.getNode())
6377 Cond = NewCond;
6378 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006379#if 0
6380 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006381 else if (Cond.getOpcode() == X86ISD::ADD ||
6382 Cond.getOpcode() == X86ISD::SUB ||
6383 Cond.getOpcode() == X86ISD::SMUL ||
6384 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006385 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006386#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006387
Evan Chengad9c0a32009-12-15 00:53:42 +00006388 // Look pass (and (setcc_carry (cmp ...)), 1).
6389 if (Cond.getOpcode() == ISD::AND &&
6390 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6391 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6392 if (C && C->getAPIntValue() == 1)
6393 Cond = Cond.getOperand(0);
6394 }
6395
Evan Cheng3f41d662007-10-08 22:16:29 +00006396 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6397 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006398 if (Cond.getOpcode() == X86ISD::SETCC ||
6399 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006400 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006401
Dan Gohman475871a2008-07-27 21:46:04 +00006402 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006403 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006404 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006405 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006406 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006407 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006408 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006409 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006410 default: break;
6411 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006412 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006413 // These can only come from an arithmetic instruction with overflow,
6414 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006415 Cond = Cond.getNode()->getOperand(1);
6416 addTest = false;
6417 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006418 }
Evan Cheng0488db92007-09-25 01:57:46 +00006419 }
Evan Cheng370e5342008-12-03 08:38:43 +00006420 } else {
6421 unsigned CondOpc;
6422 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6423 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006424 if (CondOpc == ISD::OR) {
6425 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6426 // two branches instead of an explicit OR instruction with a
6427 // separate test.
6428 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006429 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006430 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006431 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006432 Chain, Dest, CC, Cmp);
6433 CC = Cond.getOperand(1).getOperand(0);
6434 Cond = Cmp;
6435 addTest = false;
6436 }
6437 } else { // ISD::AND
6438 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6439 // two branches instead of an explicit AND instruction with a
6440 // separate test. However, we only do this if this block doesn't
6441 // have a fall-through edge, because this requires an explicit
6442 // jmp when the condition is false.
6443 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006444 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006445 Op.getNode()->hasOneUse()) {
6446 X86::CondCode CCode =
6447 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6448 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006449 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006450 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6451 // Look for an unconditional branch following this conditional branch.
6452 // We need this because we need to reverse the successors in order
6453 // to implement FCMP_OEQ.
6454 if (User.getOpcode() == ISD::BR) {
6455 SDValue FalseBB = User.getOperand(1);
6456 SDValue NewBR =
6457 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6458 assert(NewBR == User);
6459 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006460
Dale Johannesene4d209d2009-02-03 20:21:25 +00006461 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006462 Chain, Dest, CC, Cmp);
6463 X86::CondCode CCode =
6464 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6465 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006467 Cond = Cmp;
6468 addTest = false;
6469 }
6470 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006471 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006472 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6473 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6474 // It should be transformed during dag combiner except when the condition
6475 // is set by a arithmetics with overflow node.
6476 X86::CondCode CCode =
6477 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6478 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006479 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006480 Cond = Cond.getOperand(0).getOperand(1);
6481 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006482 }
Evan Cheng0488db92007-09-25 01:57:46 +00006483 }
6484
6485 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006486 // Look pass the truncate.
6487 if (Cond.getOpcode() == ISD::TRUNCATE)
6488 Cond = Cond.getOperand(0);
6489
6490 // We know the result of AND is compared against zero. Try to match
6491 // it to BT.
6492 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6493 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6494 if (NewSetCC.getNode()) {
6495 CC = NewSetCC.getOperand(0);
6496 Cond = NewSetCC.getOperand(1);
6497 addTest = false;
6498 }
6499 }
6500 }
6501
6502 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006503 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006504 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006505 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006506 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006507 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006508}
6509
Anton Korobeynikove060b532007-04-17 19:34:00 +00006510
6511// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6512// Calls to _alloca is needed to probe the stack when allocating more than 4k
6513// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6514// that the guard pages used by the OS virtual memory manager are allocated in
6515// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006516SDValue
6517X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006518 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006519 assert(Subtarget->isTargetCygMing() &&
6520 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006521 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006522
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006523 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue Chain = Op.getOperand(0);
6525 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006526 // FIXME: Ensure alignment here
6527
Dan Gohman475871a2008-07-27 21:46:04 +00006528 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006529
Owen Andersone50ed302009-08-10 22:56:29 +00006530 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006531 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006532
Dale Johannesendd64c412009-02-04 00:33:20 +00006533 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006534 Flag = Chain.getValue(1);
6535
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006536 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006537
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006538 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6539 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006540
Dale Johannesendd64c412009-02-04 00:33:20 +00006541 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006542
Dan Gohman475871a2008-07-27 21:46:04 +00006543 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006544 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006545}
6546
Dan Gohman475871a2008-07-27 21:46:04 +00006547SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006548X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006549 SDValue Chain,
6550 SDValue Dst, SDValue Src,
6551 SDValue Size, unsigned Align,
6552 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006553 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006554 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555
Bill Wendling6f287b22008-09-30 21:22:07 +00006556 // If not DWORD aligned or size is more than the threshold, call the library.
6557 // The libc version is likely to be faster for these cases. It can use the
6558 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006559 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006560 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006561 ConstantSize->getZExtValue() >
6562 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006563 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006564
6565 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006566 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006567
Bill Wendling6158d842008-10-01 00:59:58 +00006568 if (const char *bzeroEntry = V &&
6569 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006570 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006571 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006572 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006573 TargetLowering::ArgListEntry Entry;
6574 Entry.Node = Dst;
6575 Entry.Ty = IntPtrTy;
6576 Args.push_back(Entry);
6577 Entry.Node = Size;
6578 Args.push_back(Entry);
6579 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006580 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6581 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006582 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006583 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006584 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006585 }
6586
Dan Gohman707e0182008-04-12 04:36:06 +00006587 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006588 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006589 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006590
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006591 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006593 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006594 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006595 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006596 unsigned BytesLeft = 0;
6597 bool TwoRepStos = false;
6598 if (ValC) {
6599 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006600 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006601
Evan Cheng0db9fe62006-04-25 20:13:52 +00006602 // If the value is a constant, then we can potentially use larger sets.
6603 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006604 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006606 ValReg = X86::AX;
6607 Val = (Val << 8) | Val;
6608 break;
6609 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006611 ValReg = X86::EAX;
6612 Val = (Val << 8) | Val;
6613 Val = (Val << 16) | Val;
6614 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006616 ValReg = X86::RAX;
6617 Val = (Val << 32) | Val;
6618 }
6619 break;
6620 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006622 ValReg = X86::AL;
6623 Count = DAG.getIntPtrConstant(SizeVal);
6624 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006625 }
6626
Owen Anderson825b72b2009-08-11 20:47:22 +00006627 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006628 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006629 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6630 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006631 }
6632
Dale Johannesen0f502f62009-02-03 22:26:09 +00006633 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006634 InFlag);
6635 InFlag = Chain.getValue(1);
6636 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006637 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006638 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006639 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006640 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006641 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006642
Scott Michelfdc40a02009-02-17 22:15:04 +00006643 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006644 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006645 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006646 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006647 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006648 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006649 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006651
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006653 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6654 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006655
Evan Cheng0db9fe62006-04-25 20:13:52 +00006656 if (TwoRepStos) {
6657 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006658 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006659 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006660 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6662 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006663 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006664 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006665 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006667 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6668 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006669 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006670 // Handle the last 1 - 7 bytes.
6671 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006672 EVT AddrVT = Dst.getValueType();
6673 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006674
Dale Johannesen0f502f62009-02-03 22:26:09 +00006675 Chain = DAG.getMemset(Chain, dl,
6676 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006677 DAG.getConstant(Offset, AddrVT)),
6678 Src,
6679 DAG.getConstant(BytesLeft, SizeVT),
Bob Wilson100f0902010-03-30 22:27:04 +00006680 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006681 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006682
Dan Gohman707e0182008-04-12 04:36:06 +00006683 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 return Chain;
6685}
Evan Cheng11e15b32006-04-03 20:53:28 +00006686
Dan Gohman475871a2008-07-27 21:46:04 +00006687SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006688X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006689 SDValue Chain, SDValue Dst, SDValue Src,
6690 SDValue Size, unsigned Align,
Bob Wilson100f0902010-03-30 22:27:04 +00006691 bool AlwaysInline,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006692 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006693 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006694 // This requires the copy size to be a constant, preferrably
6695 // within a subtarget-specific limit.
6696 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6697 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006698 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006699 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006700 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006701 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006702
Evan Cheng1887c1c2008-08-21 21:00:15 +00006703 /// If not DWORD aligned, call the library.
6704 if ((Align & 3) != 0)
6705 return SDValue();
6706
6707 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006708 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006709 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711
Duncan Sands83ec4b62008-06-06 12:08:01 +00006712 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006713 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006714 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006715 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006716
Dan Gohman475871a2008-07-27 21:46:04 +00006717 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006718 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006719 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006720 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006722 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006723 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006724 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006726 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006727 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006728 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006729 InFlag = Chain.getValue(1);
6730
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006732 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6733 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6734 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735
Dan Gohman475871a2008-07-27 21:46:04 +00006736 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006737 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006738 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006739 // Handle the last 1 - 7 bytes.
6740 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006741 EVT DstVT = Dst.getValueType();
6742 EVT SrcVT = Src.getValueType();
6743 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006744 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006745 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006746 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006747 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006748 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006749 DAG.getConstant(BytesLeft, SizeVT),
Bob Wilson100f0902010-03-30 22:27:04 +00006750 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006751 DstSV, DstSVOff + Offset,
6752 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006753 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006754
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006756 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006757}
6758
Dan Gohman475871a2008-07-27 21:46:04 +00006759SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006760 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006761 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006762
Evan Cheng25ab6902006-09-08 06:48:29 +00006763 if (!Subtarget->is64Bit()) {
6764 // vastart just stores the address of the VarArgsFrameIndex slot into the
6765 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006766 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006767 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6768 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006769 }
6770
6771 // __va_list_tag:
6772 // gp_offset (0 - 6 * 8)
6773 // fp_offset (48 - 48 + 8 * 16)
6774 // overflow_arg_area (point to parameters coming in memory).
6775 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006776 SmallVector<SDValue, 8> MemOps;
6777 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006778 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006779 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006780 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6781 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006782 MemOps.push_back(Store);
6783
6784 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006785 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006786 FIN, DAG.getIntPtrConstant(4));
6787 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006789 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006790 MemOps.push_back(Store);
6791
6792 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006793 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006794 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006795 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006796 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6797 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006798 MemOps.push_back(Store);
6799
6800 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006801 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006802 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006803 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006804 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6805 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006806 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006808 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809}
6810
Dan Gohman475871a2008-07-27 21:46:04 +00006811SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006812 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6813 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006814 SDValue Chain = Op.getOperand(0);
6815 SDValue SrcPtr = Op.getOperand(1);
6816 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006817
Torok Edwindac237e2009-07-08 20:53:28 +00006818 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006819 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006820}
6821
Dan Gohman475871a2008-07-27 21:46:04 +00006822SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006823 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006824 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006825 SDValue Chain = Op.getOperand(0);
6826 SDValue DstPtr = Op.getOperand(1);
6827 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006828 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6829 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006830 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006831
Dale Johannesendd64c412009-02-04 00:33:20 +00006832 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Bob Wilson100f0902010-03-30 22:27:04 +00006833 DAG.getIntPtrConstant(24), 8, false,
6834 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006835}
6836
Dan Gohman475871a2008-07-27 21:46:04 +00006837SDValue
6838X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006839 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006840 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006841 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006842 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006843 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006844 case Intrinsic::x86_sse_comieq_ss:
6845 case Intrinsic::x86_sse_comilt_ss:
6846 case Intrinsic::x86_sse_comile_ss:
6847 case Intrinsic::x86_sse_comigt_ss:
6848 case Intrinsic::x86_sse_comige_ss:
6849 case Intrinsic::x86_sse_comineq_ss:
6850 case Intrinsic::x86_sse_ucomieq_ss:
6851 case Intrinsic::x86_sse_ucomilt_ss:
6852 case Intrinsic::x86_sse_ucomile_ss:
6853 case Intrinsic::x86_sse_ucomigt_ss:
6854 case Intrinsic::x86_sse_ucomige_ss:
6855 case Intrinsic::x86_sse_ucomineq_ss:
6856 case Intrinsic::x86_sse2_comieq_sd:
6857 case Intrinsic::x86_sse2_comilt_sd:
6858 case Intrinsic::x86_sse2_comile_sd:
6859 case Intrinsic::x86_sse2_comigt_sd:
6860 case Intrinsic::x86_sse2_comige_sd:
6861 case Intrinsic::x86_sse2_comineq_sd:
6862 case Intrinsic::x86_sse2_ucomieq_sd:
6863 case Intrinsic::x86_sse2_ucomilt_sd:
6864 case Intrinsic::x86_sse2_ucomile_sd:
6865 case Intrinsic::x86_sse2_ucomigt_sd:
6866 case Intrinsic::x86_sse2_ucomige_sd:
6867 case Intrinsic::x86_sse2_ucomineq_sd: {
6868 unsigned Opc = 0;
6869 ISD::CondCode CC = ISD::SETCC_INVALID;
6870 switch (IntNo) {
6871 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006872 case Intrinsic::x86_sse_comieq_ss:
6873 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 Opc = X86ISD::COMI;
6875 CC = ISD::SETEQ;
6876 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006877 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006878 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879 Opc = X86ISD::COMI;
6880 CC = ISD::SETLT;
6881 break;
6882 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006883 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 Opc = X86ISD::COMI;
6885 CC = ISD::SETLE;
6886 break;
6887 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006888 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889 Opc = X86ISD::COMI;
6890 CC = ISD::SETGT;
6891 break;
6892 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006893 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894 Opc = X86ISD::COMI;
6895 CC = ISD::SETGE;
6896 break;
6897 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006898 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006899 Opc = X86ISD::COMI;
6900 CC = ISD::SETNE;
6901 break;
6902 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006903 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006904 Opc = X86ISD::UCOMI;
6905 CC = ISD::SETEQ;
6906 break;
6907 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006908 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006909 Opc = X86ISD::UCOMI;
6910 CC = ISD::SETLT;
6911 break;
6912 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006913 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006914 Opc = X86ISD::UCOMI;
6915 CC = ISD::SETLE;
6916 break;
6917 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006918 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006919 Opc = X86ISD::UCOMI;
6920 CC = ISD::SETGT;
6921 break;
6922 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006923 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006924 Opc = X86ISD::UCOMI;
6925 CC = ISD::SETGE;
6926 break;
6927 case Intrinsic::x86_sse_ucomineq_ss:
6928 case Intrinsic::x86_sse2_ucomineq_sd:
6929 Opc = X86ISD::UCOMI;
6930 CC = ISD::SETNE;
6931 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006932 }
Evan Cheng734503b2006-09-11 02:19:56 +00006933
Dan Gohman475871a2008-07-27 21:46:04 +00006934 SDValue LHS = Op.getOperand(1);
6935 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006936 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006937 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006938 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6939 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6940 DAG.getConstant(X86CC, MVT::i8), Cond);
6941 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006942 }
Eric Christopher71c67532009-07-29 00:28:05 +00006943 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006944 // an integer value, not just an instruction so lower it to the ptest
6945 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006946 case Intrinsic::x86_sse41_ptestz:
6947 case Intrinsic::x86_sse41_ptestc:
6948 case Intrinsic::x86_sse41_ptestnzc:{
6949 unsigned X86CC = 0;
6950 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006951 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006952 case Intrinsic::x86_sse41_ptestz:
6953 // ZF = 1
6954 X86CC = X86::COND_E;
6955 break;
6956 case Intrinsic::x86_sse41_ptestc:
6957 // CF = 1
6958 X86CC = X86::COND_B;
6959 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006960 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006961 // ZF and CF = 0
6962 X86CC = X86::COND_A;
6963 break;
6964 }
Eric Christopherfd179292009-08-27 18:07:15 +00006965
Eric Christopher71c67532009-07-29 00:28:05 +00006966 SDValue LHS = Op.getOperand(1);
6967 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6969 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6970 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6971 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006972 }
Evan Cheng5759f972008-05-04 09:15:50 +00006973
6974 // Fix vector shift instructions where the last operand is a non-immediate
6975 // i32 value.
6976 case Intrinsic::x86_sse2_pslli_w:
6977 case Intrinsic::x86_sse2_pslli_d:
6978 case Intrinsic::x86_sse2_pslli_q:
6979 case Intrinsic::x86_sse2_psrli_w:
6980 case Intrinsic::x86_sse2_psrli_d:
6981 case Intrinsic::x86_sse2_psrli_q:
6982 case Intrinsic::x86_sse2_psrai_w:
6983 case Intrinsic::x86_sse2_psrai_d:
6984 case Intrinsic::x86_mmx_pslli_w:
6985 case Intrinsic::x86_mmx_pslli_d:
6986 case Intrinsic::x86_mmx_pslli_q:
6987 case Intrinsic::x86_mmx_psrli_w:
6988 case Intrinsic::x86_mmx_psrli_d:
6989 case Intrinsic::x86_mmx_psrli_q:
6990 case Intrinsic::x86_mmx_psrai_w:
6991 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006992 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006993 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006994 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006995
6996 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006998 switch (IntNo) {
6999 case Intrinsic::x86_sse2_pslli_w:
7000 NewIntNo = Intrinsic::x86_sse2_psll_w;
7001 break;
7002 case Intrinsic::x86_sse2_pslli_d:
7003 NewIntNo = Intrinsic::x86_sse2_psll_d;
7004 break;
7005 case Intrinsic::x86_sse2_pslli_q:
7006 NewIntNo = Intrinsic::x86_sse2_psll_q;
7007 break;
7008 case Intrinsic::x86_sse2_psrli_w:
7009 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7010 break;
7011 case Intrinsic::x86_sse2_psrli_d:
7012 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7013 break;
7014 case Intrinsic::x86_sse2_psrli_q:
7015 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7016 break;
7017 case Intrinsic::x86_sse2_psrai_w:
7018 NewIntNo = Intrinsic::x86_sse2_psra_w;
7019 break;
7020 case Intrinsic::x86_sse2_psrai_d:
7021 NewIntNo = Intrinsic::x86_sse2_psra_d;
7022 break;
7023 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007024 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007025 switch (IntNo) {
7026 case Intrinsic::x86_mmx_pslli_w:
7027 NewIntNo = Intrinsic::x86_mmx_psll_w;
7028 break;
7029 case Intrinsic::x86_mmx_pslli_d:
7030 NewIntNo = Intrinsic::x86_mmx_psll_d;
7031 break;
7032 case Intrinsic::x86_mmx_pslli_q:
7033 NewIntNo = Intrinsic::x86_mmx_psll_q;
7034 break;
7035 case Intrinsic::x86_mmx_psrli_w:
7036 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7037 break;
7038 case Intrinsic::x86_mmx_psrli_d:
7039 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7040 break;
7041 case Intrinsic::x86_mmx_psrli_q:
7042 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7043 break;
7044 case Intrinsic::x86_mmx_psrai_w:
7045 NewIntNo = Intrinsic::x86_mmx_psra_w;
7046 break;
7047 case Intrinsic::x86_mmx_psrai_d:
7048 NewIntNo = Intrinsic::x86_mmx_psra_d;
7049 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007050 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007051 }
7052 break;
7053 }
7054 }
Mon P Wangefa42202009-09-03 19:56:25 +00007055
7056 // The vector shift intrinsics with scalars uses 32b shift amounts but
7057 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7058 // to be zero.
7059 SDValue ShOps[4];
7060 ShOps[0] = ShAmt;
7061 ShOps[1] = DAG.getConstant(0, MVT::i32);
7062 if (ShAmtVT == MVT::v4i32) {
7063 ShOps[2] = DAG.getUNDEF(MVT::i32);
7064 ShOps[3] = DAG.getUNDEF(MVT::i32);
7065 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7066 } else {
7067 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7068 }
7069
Owen Andersone50ed302009-08-10 22:56:29 +00007070 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007071 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007072 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007074 Op.getOperand(1), ShAmt);
7075 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007076 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007077}
Evan Cheng72261582005-12-20 06:22:03 +00007078
Dan Gohman475871a2008-07-27 21:46:04 +00007079SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007080 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007081 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007082
7083 if (Depth > 0) {
7084 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7085 SDValue Offset =
7086 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007087 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007088 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007089 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007090 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007091 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007092 }
7093
7094 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007095 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007096 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007097 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007098}
7099
Dan Gohman475871a2008-07-27 21:46:04 +00007100SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007101 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7102 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007103 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007104 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007105 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7106 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007107 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007108 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007109 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7110 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007111 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007112}
7113
Dan Gohman475871a2008-07-27 21:46:04 +00007114SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007115 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007116 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007117}
7118
Dan Gohman475871a2008-07-27 21:46:04 +00007119SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007120{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007121 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007122 SDValue Chain = Op.getOperand(0);
7123 SDValue Offset = Op.getOperand(1);
7124 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007125 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007126
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007127 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7128 getPointerTy());
7129 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007130
Dale Johannesene4d209d2009-02-03 20:21:25 +00007131 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007132 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007133 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007134 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007135 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007136 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007137
Dale Johannesene4d209d2009-02-03 20:21:25 +00007138 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007140 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007141}
7142
Dan Gohman475871a2008-07-27 21:46:04 +00007143SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007144 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007145 SDValue Root = Op.getOperand(0);
7146 SDValue Trmp = Op.getOperand(1); // trampoline
7147 SDValue FPtr = Op.getOperand(2); // nested function
7148 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007149 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007150
Dan Gohman69de1932008-02-06 22:27:42 +00007151 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007152
7153 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007155
7156 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007157 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7158 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007159
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007160 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7161 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007162
7163 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7164
7165 // Load the pointer to the nested function into R11.
7166 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007167 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007169 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007170
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7172 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007173 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7174 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007175
7176 // Load the 'nest' parameter value into R10.
7177 // R10 is specified in X86CallingConv.td
7178 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7180 DAG.getConstant(10, MVT::i64));
7181 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007182 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007183
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7185 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007186 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7187 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007188
7189 // Jump to the nested function.
7190 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007191 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7192 DAG.getConstant(20, MVT::i64));
7193 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007194 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007195
7196 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007197 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7198 DAG.getConstant(22, MVT::i64));
7199 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007200 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007201
Dan Gohman475871a2008-07-27 21:46:04 +00007202 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007203 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007204 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007206 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007207 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007208 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007209 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007210
7211 switch (CC) {
7212 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007213 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007214 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007215 case CallingConv::X86_StdCall: {
7216 // Pass 'nest' parameter in ECX.
7217 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007218 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007219
7220 // Check that ECX wasn't needed by an 'inreg' parameter.
7221 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007222 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223
Chris Lattner58d74912008-03-12 17:45:29 +00007224 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007225 unsigned InRegCount = 0;
7226 unsigned Idx = 1;
7227
7228 for (FunctionType::param_iterator I = FTy->param_begin(),
7229 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007230 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007231 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007232 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007233
7234 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007235 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007236 }
7237 }
7238 break;
7239 }
7240 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007241 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007242 // Pass 'nest' parameter in EAX.
7243 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007244 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007245 break;
7246 }
7247
Dan Gohman475871a2008-07-27 21:46:04 +00007248 SDValue OutChains[4];
7249 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007250
Owen Anderson825b72b2009-08-11 20:47:22 +00007251 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7252 DAG.getConstant(10, MVT::i32));
7253 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007254
Chris Lattnera62fe662010-02-05 19:20:30 +00007255 // This is storing the opcode for MOV32ri.
7256 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007257 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007258 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007260 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007261
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7263 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007264 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7265 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007266
Chris Lattnera62fe662010-02-05 19:20:30 +00007267 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7269 DAG.getConstant(5, MVT::i32));
7270 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007271 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007272
Owen Anderson825b72b2009-08-11 20:47:22 +00007273 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7274 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007275 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7276 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007277
Dan Gohman475871a2008-07-27 21:46:04 +00007278 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007279 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007280 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007281 }
7282}
7283
Dan Gohman475871a2008-07-27 21:46:04 +00007284SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007285 /*
7286 The rounding mode is in bits 11:10 of FPSR, and has the following
7287 settings:
7288 00 Round to nearest
7289 01 Round to -inf
7290 10 Round to +inf
7291 11 Round to 0
7292
7293 FLT_ROUNDS, on the other hand, expects the following:
7294 -1 Undefined
7295 0 Round to 0
7296 1 Round to nearest
7297 2 Round to +inf
7298 3 Round to -inf
7299
7300 To perform the conversion, we do:
7301 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7302 */
7303
7304 MachineFunction &MF = DAG.getMachineFunction();
7305 const TargetMachine &TM = MF.getTarget();
7306 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7307 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007308 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007309 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007310
7311 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007312 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007313 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007314
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007316 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007317
7318 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007319 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7320 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007321
7322 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007323 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007324 DAG.getNode(ISD::SRL, dl, MVT::i16,
7325 DAG.getNode(ISD::AND, dl, MVT::i16,
7326 CWD, DAG.getConstant(0x800, MVT::i16)),
7327 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007328 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007329 DAG.getNode(ISD::SRL, dl, MVT::i16,
7330 DAG.getNode(ISD::AND, dl, MVT::i16,
7331 CWD, DAG.getConstant(0x400, MVT::i16)),
7332 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007333
Dan Gohman475871a2008-07-27 21:46:04 +00007334 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007335 DAG.getNode(ISD::AND, dl, MVT::i16,
7336 DAG.getNode(ISD::ADD, dl, MVT::i16,
7337 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7338 DAG.getConstant(1, MVT::i16)),
7339 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007340
7341
Duncan Sands83ec4b62008-06-06 12:08:01 +00007342 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007343 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007344}
7345
Dan Gohman475871a2008-07-27 21:46:04 +00007346SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007347 EVT VT = Op.getValueType();
7348 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007349 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007350 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007351
7352 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007354 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007357 }
Evan Cheng18efe262007-12-14 02:13:44 +00007358
Evan Cheng152804e2007-12-14 08:30:15 +00007359 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007360 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007361 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007362
7363 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007364 SDValue Ops[] = {
7365 Op,
7366 DAG.getConstant(NumBits+NumBits-1, OpVT),
7367 DAG.getConstant(X86::COND_E, MVT::i8),
7368 Op.getValue(1)
7369 };
7370 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007371
7372 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007373 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007374
Owen Anderson825b72b2009-08-11 20:47:22 +00007375 if (VT == MVT::i8)
7376 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007377 return Op;
7378}
7379
Dan Gohman475871a2008-07-27 21:46:04 +00007380SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007381 EVT VT = Op.getValueType();
7382 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007383 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007384 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007385
7386 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007387 if (VT == MVT::i8) {
7388 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007390 }
Evan Cheng152804e2007-12-14 08:30:15 +00007391
7392 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007395
7396 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007397 SDValue Ops[] = {
7398 Op,
7399 DAG.getConstant(NumBits, OpVT),
7400 DAG.getConstant(X86::COND_E, MVT::i8),
7401 Op.getValue(1)
7402 };
7403 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007404
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 if (VT == MVT::i8)
7406 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007407 return Op;
7408}
7409
Mon P Wangaf9b9522008-12-18 21:42:19 +00007410SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007411 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007413 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007414
Mon P Wangaf9b9522008-12-18 21:42:19 +00007415 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7416 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7417 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7418 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7419 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7420 //
7421 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7422 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7423 // return AloBlo + AloBhi + AhiBlo;
7424
7425 SDValue A = Op.getOperand(0);
7426 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007427
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7430 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7433 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007436 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007439 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007440 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007442 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007443 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007444 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7445 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007447 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7448 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7450 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007451 return Res;
7452}
7453
7454
Bill Wendling74c37652008-12-09 22:08:41 +00007455SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7456 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7457 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007458 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7459 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007460 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007461 SDValue LHS = N->getOperand(0);
7462 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007463 unsigned BaseOp = 0;
7464 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007465 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007466
7467 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007468 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007469 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007470 // A subtract of one will be selected as a INC. Note that INC doesn't
7471 // set CF, so we can't do this for UADDO.
7472 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7473 if (C->getAPIntValue() == 1) {
7474 BaseOp = X86ISD::INC;
7475 Cond = X86::COND_O;
7476 break;
7477 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007478 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007479 Cond = X86::COND_O;
7480 break;
7481 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007482 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007483 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007484 break;
7485 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007486 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7487 // set CF, so we can't do this for USUBO.
7488 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7489 if (C->getAPIntValue() == 1) {
7490 BaseOp = X86ISD::DEC;
7491 Cond = X86::COND_O;
7492 break;
7493 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007494 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007495 Cond = X86::COND_O;
7496 break;
7497 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007498 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007499 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007500 break;
7501 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007502 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007503 Cond = X86::COND_O;
7504 break;
7505 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007506 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007507 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007508 break;
7509 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007510
Bill Wendling61edeb52008-12-02 01:06:39 +00007511 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007512 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007513 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007514
Bill Wendling61edeb52008-12-02 01:06:39 +00007515 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007517 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007518
Bill Wendling61edeb52008-12-02 01:06:39 +00007519 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7520 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007521}
7522
Dan Gohman475871a2008-07-27 21:46:04 +00007523SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007524 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007525 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007526 unsigned Reg = 0;
7527 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007529 default:
7530 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 case MVT::i8: Reg = X86::AL; size = 1; break;
7532 case MVT::i16: Reg = X86::AX; size = 2; break;
7533 case MVT::i32: Reg = X86::EAX; size = 4; break;
7534 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007535 assert(Subtarget->is64Bit() && "Node not type legal!");
7536 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007537 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007538 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007539 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007540 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007541 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007542 Op.getOperand(1),
7543 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007545 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007547 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007548 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007549 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007550 return cpOut;
7551}
7552
Duncan Sands1607f052008-12-01 11:39:25 +00007553SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007554 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007555 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007557 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007558 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7561 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007562 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7564 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007565 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007567 rdx.getValue(1)
7568 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007569 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007570}
7571
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007572SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7573 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007575 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007576 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007577 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007579 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007580 Node->getOperand(0),
7581 Node->getOperand(1), negOp,
7582 cast<AtomicSDNode>(Node)->getSrcValue(),
7583 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007584}
7585
Evan Cheng0db9fe62006-04-25 20:13:52 +00007586/// LowerOperation - Provide custom lowering hooks for some operations.
7587///
Dan Gohman475871a2008-07-27 21:46:04 +00007588SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007590 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007591 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7592 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007594 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007595 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7596 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7597 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7598 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7599 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7600 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007601 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007602 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007603 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007604 case ISD::SHL_PARTS:
7605 case ISD::SRA_PARTS:
7606 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7607 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007608 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007609 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007610 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007611 case ISD::FABS: return LowerFABS(Op, DAG);
7612 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007613 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007614 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007615 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007616 case ISD::SELECT: return LowerSELECT(Op, DAG);
7617 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007618 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007620 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007621 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007622 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007623 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7624 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007625 case ISD::FRAME_TO_ARGS_OFFSET:
7626 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007627 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007628 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007629 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007630 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007631 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7632 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007633 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007634 case ISD::SADDO:
7635 case ISD::UADDO:
7636 case ISD::SSUBO:
7637 case ISD::USUBO:
7638 case ISD::SMULO:
7639 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007640 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007641 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007642}
7643
Duncan Sands1607f052008-12-01 11:39:25 +00007644void X86TargetLowering::
7645ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7646 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007647 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007648 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007649 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007650
7651 SDValue Chain = Node->getOperand(0);
7652 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007654 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007656 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007657 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007659 SDValue Result =
7660 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7661 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007662 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007664 Results.push_back(Result.getValue(2));
7665}
7666
Duncan Sands126d9072008-07-04 11:47:58 +00007667/// ReplaceNodeResults - Replace a node with an illegal result type
7668/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007669void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7670 SmallVectorImpl<SDValue>&Results,
7671 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007672 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007673 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007674 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007675 assert(false && "Do not know how to custom type legalize this operation!");
7676 return;
7677 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007678 std::pair<SDValue,SDValue> Vals =
7679 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007680 SDValue FIST = Vals.first, StackSlot = Vals.second;
7681 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007682 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007683 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007684 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7685 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007686 }
7687 return;
7688 }
7689 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007690 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007691 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007692 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007694 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007696 eax.getValue(2));
7697 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7698 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007700 Results.push_back(edx.getValue(1));
7701 return;
7702 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007703 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007704 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007706 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7708 DAG.getConstant(0, MVT::i32));
7709 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7710 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007711 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7712 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007713 cpInL.getValue(1));
7714 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7716 DAG.getConstant(0, MVT::i32));
7717 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7718 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007719 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007720 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007721 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007722 swapInL.getValue(1));
7723 SDValue Ops[] = { swapInH.getValue(0),
7724 N->getOperand(1),
7725 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007727 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007728 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007730 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007732 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007734 Results.push_back(cpOutH.getValue(1));
7735 return;
7736 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007737 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007738 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7739 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007740 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007741 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7742 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007743 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007744 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7745 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007746 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007747 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7748 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007749 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007750 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7751 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007752 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007753 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7754 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007755 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007756 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7757 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007758 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007759}
7760
Evan Cheng72261582005-12-20 06:22:03 +00007761const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7762 switch (Opcode) {
7763 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007764 case X86ISD::BSF: return "X86ISD::BSF";
7765 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007766 case X86ISD::SHLD: return "X86ISD::SHLD";
7767 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007768 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007769 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007770 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007771 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007772 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007773 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007774 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7775 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7776 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007777 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007778 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007779 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007780 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007781 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007782 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007783 case X86ISD::COMI: return "X86ISD::COMI";
7784 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007785 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007786 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007787 case X86ISD::CMOV: return "X86ISD::CMOV";
7788 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007789 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007790 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7791 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007792 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007793 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007794 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007795 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007796 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007797 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7798 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007799 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007800 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007801 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007802 case X86ISD::FMAX: return "X86ISD::FMAX";
7803 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007804 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7805 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007806 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007807 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007808 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007809 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007810 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007811 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7812 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007813 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7814 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7815 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7816 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7817 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7818 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007819 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7820 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007821 case X86ISD::VSHL: return "X86ISD::VSHL";
7822 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007823 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7824 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7825 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7826 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7827 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7828 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7829 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7830 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7831 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7832 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007833 case X86ISD::ADD: return "X86ISD::ADD";
7834 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007835 case X86ISD::SMUL: return "X86ISD::SMUL";
7836 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007837 case X86ISD::INC: return "X86ISD::INC";
7838 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007839 case X86ISD::OR: return "X86ISD::OR";
7840 case X86ISD::XOR: return "X86ISD::XOR";
7841 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007842 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007843 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007844 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007845 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007846 }
7847}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007848
Chris Lattnerc9addb72007-03-30 23:15:24 +00007849// isLegalAddressingMode - Return true if the addressing mode represented
7850// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007851bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007852 const Type *Ty) const {
7853 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007854 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007855
Chris Lattnerc9addb72007-03-30 23:15:24 +00007856 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007857 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007858 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007859
Chris Lattnerc9addb72007-03-30 23:15:24 +00007860 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007861 unsigned GVFlags =
7862 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007863
Chris Lattnerdfed4132009-07-10 07:38:24 +00007864 // If a reference to this global requires an extra load, we can't fold it.
7865 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007866 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007867
Chris Lattnerdfed4132009-07-10 07:38:24 +00007868 // If BaseGV requires a register for the PIC base, we cannot also have a
7869 // BaseReg specified.
7870 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007871 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007872
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007873 // If lower 4G is not available, then we must use rip-relative addressing.
7874 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7875 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007876 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Chris Lattnerc9addb72007-03-30 23:15:24 +00007878 switch (AM.Scale) {
7879 case 0:
7880 case 1:
7881 case 2:
7882 case 4:
7883 case 8:
7884 // These scales always work.
7885 break;
7886 case 3:
7887 case 5:
7888 case 9:
7889 // These scales are formed with basereg+scalereg. Only accept if there is
7890 // no basereg yet.
7891 if (AM.HasBaseReg)
7892 return false;
7893 break;
7894 default: // Other stuff never works.
7895 return false;
7896 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007897
Chris Lattnerc9addb72007-03-30 23:15:24 +00007898 return true;
7899}
7900
7901
Evan Cheng2bd122c2007-10-26 01:56:11 +00007902bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007903 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007904 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007905 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7906 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007907 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007908 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007909 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007910}
7911
Owen Andersone50ed302009-08-10 22:56:29 +00007912bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007913 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007914 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007915 unsigned NumBits1 = VT1.getSizeInBits();
7916 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007917 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007918 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007919 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007920}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007921
Dan Gohman97121ba2009-04-08 00:15:30 +00007922bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007923 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007924 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007925}
7926
Owen Andersone50ed302009-08-10 22:56:29 +00007927bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007928 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007929 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007930}
7931
Owen Andersone50ed302009-08-10 22:56:29 +00007932bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007933 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007934 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007935}
7936
Evan Cheng60c07e12006-07-05 22:17:51 +00007937/// isShuffleMaskLegal - Targets can use this to indicate that they only
7938/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7939/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7940/// are assumed to be legal.
7941bool
Eric Christopherfd179292009-08-27 18:07:15 +00007942X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007943 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007944 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007945 if (VT.getSizeInBits() == 64)
7946 return false;
7947
Nate Begemana09008b2009-10-19 02:17:23 +00007948 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007949 return (VT.getVectorNumElements() == 2 ||
7950 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7951 isMOVLMask(M, VT) ||
7952 isSHUFPMask(M, VT) ||
7953 isPSHUFDMask(M, VT) ||
7954 isPSHUFHWMask(M, VT) ||
7955 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007956 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007957 isUNPCKLMask(M, VT) ||
7958 isUNPCKHMask(M, VT) ||
7959 isUNPCKL_v_undef_Mask(M, VT) ||
7960 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007961}
7962
Dan Gohman7d8143f2008-04-09 20:09:42 +00007963bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007964X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007965 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007966 unsigned NumElts = VT.getVectorNumElements();
7967 // FIXME: This collection of masks seems suspect.
7968 if (NumElts == 2)
7969 return true;
7970 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7971 return (isMOVLMask(Mask, VT) ||
7972 isCommutedMOVLMask(Mask, VT, true) ||
7973 isSHUFPMask(Mask, VT) ||
7974 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007975 }
7976 return false;
7977}
7978
7979//===----------------------------------------------------------------------===//
7980// X86 Scheduler Hooks
7981//===----------------------------------------------------------------------===//
7982
Mon P Wang63307c32008-05-05 19:05:59 +00007983// private utility function
7984MachineBasicBlock *
7985X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7986 MachineBasicBlock *MBB,
7987 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007988 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007989 unsigned LoadOpc,
7990 unsigned CXchgOpc,
7991 unsigned copyOpc,
7992 unsigned notOpc,
7993 unsigned EAXreg,
7994 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007995 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007996 // For the atomic bitwise operator, we generate
7997 // thisMBB:
7998 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007999 // ld t1 = [bitinstr.addr]
8000 // op t2 = t1, [bitinstr.val]
8001 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008002 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8003 // bz newMBB
8004 // fallthrough -->nextMBB
8005 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8006 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008007 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008008 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008009
Mon P Wang63307c32008-05-05 19:05:59 +00008010 /// First build the CFG
8011 MachineFunction *F = MBB->getParent();
8012 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008013 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8014 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8015 F->insert(MBBIter, newMBB);
8016 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008017
Mon P Wang63307c32008-05-05 19:05:59 +00008018 // Move all successors to thisMBB to nextMBB
8019 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008020
Mon P Wang63307c32008-05-05 19:05:59 +00008021 // Update thisMBB to fall through to newMBB
8022 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008023
Mon P Wang63307c32008-05-05 19:05:59 +00008024 // newMBB jumps to itself and fall through to nextMBB
8025 newMBB->addSuccessor(nextMBB);
8026 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Mon P Wang63307c32008-05-05 19:05:59 +00008028 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008029 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008030 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008032 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008033 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008034 int numArgs = bInstr->getNumOperands() - 1;
8035 for (int i=0; i < numArgs; ++i)
8036 argOpers[i] = &bInstr->getOperand(i+1);
8037
8038 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008039 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8040 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008041
Dale Johannesen140be2d2008-08-19 18:47:28 +00008042 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008043 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008044 for (int i=0; i <= lastAddrIndx; ++i)
8045 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008046
Dale Johannesen140be2d2008-08-19 18:47:28 +00008047 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008048 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008051 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008052 tt = t1;
8053
Dale Johannesen140be2d2008-08-19 18:47:28 +00008054 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008055 assert((argOpers[valArgIndx]->isReg() ||
8056 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008057 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008058 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008060 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008062 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008063 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008064
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008066 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008067
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008069 for (int i=0; i <= lastAddrIndx; ++i)
8070 (*MIB).addOperand(*argOpers[i]);
8071 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008072 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008073 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8074 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008077 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008078
Mon P Wang63307c32008-05-05 19:05:59 +00008079 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008080 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008081
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008082 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008083 return nextMBB;
8084}
8085
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008086// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008087MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8089 MachineBasicBlock *MBB,
8090 unsigned regOpcL,
8091 unsigned regOpcH,
8092 unsigned immOpcL,
8093 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008094 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008095 // For the atomic bitwise operator, we generate
8096 // thisMBB (instructions are in pairs, except cmpxchg8b)
8097 // ld t1,t2 = [bitinstr.addr]
8098 // newMBB:
8099 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8100 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008101 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102 // mov ECX, EBX <- t5, t6
8103 // mov EAX, EDX <- t1, t2
8104 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8105 // mov t3, t4 <- EAX, EDX
8106 // bz newMBB
8107 // result in out1, out2
8108 // fallthrough -->nextMBB
8109
8110 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8111 const unsigned LoadOpc = X86::MOV32rm;
8112 const unsigned copyOpc = X86::MOV32rr;
8113 const unsigned NotOpc = X86::NOT32r;
8114 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8115 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8116 MachineFunction::iterator MBBIter = MBB;
8117 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008118
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 /// First build the CFG
8120 MachineFunction *F = MBB->getParent();
8121 MachineBasicBlock *thisMBB = MBB;
8122 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8123 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8124 F->insert(MBBIter, newMBB);
8125 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008127 // Move all successors to thisMBB to nextMBB
8128 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 // Update thisMBB to fall through to newMBB
8131 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008132
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133 // newMBB jumps to itself and fall through to nextMBB
8134 newMBB->addSuccessor(nextMBB);
8135 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Dale Johannesene4d209d2009-02-03 20:21:25 +00008137 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008138 // Insert instructions into newMBB based on incoming instruction
8139 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008140 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008141 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142 MachineOperand& dest1Oper = bInstr->getOperand(0);
8143 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008144 MachineOperand* argOpers[2 + X86AddrNumOperands];
8145 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 argOpers[i] = &bInstr->getOperand(i+2);
8147
Evan Chengad5b52f2010-01-08 19:14:57 +00008148 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008149 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008151 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008153 for (int i=0; i <= lastAddrIndx; ++i)
8154 (*MIB).addOperand(*argOpers[i]);
8155 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008157 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008158 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008160 MachineOperand newOp3 = *(argOpers[3]);
8161 if (newOp3.isImm())
8162 newOp3.setImm(newOp3.getImm()+4);
8163 else
8164 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008166 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008167
8168 // t3/4 are defined later, at the bottom of the loop
8169 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8170 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008172 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008173 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008174 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8175
Evan Cheng306b4ca2010-01-08 23:41:50 +00008176 // The subsequent operations should be using the destination registers of
8177 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008178 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008179 t1 = F->getRegInfo().createVirtualRegister(RC);
8180 t2 = F->getRegInfo().createVirtualRegister(RC);
8181 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8182 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008183 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008184 t1 = dest1Oper.getReg();
8185 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 }
8187
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008188 int valArgIndx = lastAddrIndx + 1;
8189 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008190 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008191 "invalid operand");
8192 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8193 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008194 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008195 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008196 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008197 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008198 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008199 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008200 (*MIB).addOperand(*argOpers[valArgIndx]);
8201 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008202 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008203 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008204 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008205 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008208 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008209 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008210 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008211 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212
Dale Johannesene4d209d2009-02-03 20:21:25 +00008213 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008214 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 MIB.addReg(t2);
8217
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008220 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008221 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008222
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 for (int i=0; i <= lastAddrIndx; ++i)
8225 (*MIB).addOperand(*argOpers[i]);
8226
8227 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008228 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8229 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008230
Dale Johannesene4d209d2009-02-03 20:21:25 +00008231 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008233 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008235
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008237 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238
8239 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8240 return nextMBB;
8241}
8242
8243// private utility function
8244MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008245X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8246 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008247 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008248 // For the atomic min/max operator, we generate
8249 // thisMBB:
8250 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008251 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008252 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008253 // cmp t1, t2
8254 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008255 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008256 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8257 // bz newMBB
8258 // fallthrough -->nextMBB
8259 //
8260 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8261 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008262 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008263 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008264
Mon P Wang63307c32008-05-05 19:05:59 +00008265 /// First build the CFG
8266 MachineFunction *F = MBB->getParent();
8267 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008268 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8269 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8270 F->insert(MBBIter, newMBB);
8271 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008272
Dan Gohmand6708ea2009-08-15 01:38:56 +00008273 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008274 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008275
Mon P Wang63307c32008-05-05 19:05:59 +00008276 // Update thisMBB to fall through to newMBB
8277 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008278
Mon P Wang63307c32008-05-05 19:05:59 +00008279 // newMBB jumps to newMBB and fall through to nextMBB
8280 newMBB->addSuccessor(nextMBB);
8281 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008282
Dale Johannesene4d209d2009-02-03 20:21:25 +00008283 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008284 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008285 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008286 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008287 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008288 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008289 int numArgs = mInstr->getNumOperands() - 1;
8290 for (int i=0; i < numArgs; ++i)
8291 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008292
Mon P Wang63307c32008-05-05 19:05:59 +00008293 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008294 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8295 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008296
Mon P Wangab3e7472008-05-05 22:56:23 +00008297 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008298 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008299 for (int i=0; i <= lastAddrIndx; ++i)
8300 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008301
Mon P Wang63307c32008-05-05 19:05:59 +00008302 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008303 assert((argOpers[valArgIndx]->isReg() ||
8304 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008305 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008306
8307 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008308 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008309 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008310 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008311 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008312 (*MIB).addOperand(*argOpers[valArgIndx]);
8313
Dale Johannesene4d209d2009-02-03 20:21:25 +00008314 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008315 MIB.addReg(t1);
8316
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008318 MIB.addReg(t1);
8319 MIB.addReg(t2);
8320
8321 // Generate movc
8322 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008323 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008324 MIB.addReg(t2);
8325 MIB.addReg(t1);
8326
8327 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008328 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008329 for (int i=0; i <= lastAddrIndx; ++i)
8330 (*MIB).addOperand(*argOpers[i]);
8331 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008332 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008333 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8334 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008335
Dale Johannesene4d209d2009-02-03 20:21:25 +00008336 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008337 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008338
Mon P Wang63307c32008-05-05 19:05:59 +00008339 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008340 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008341
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008342 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008343 return nextMBB;
8344}
8345
Eric Christopherf83a5de2009-08-27 18:08:16 +00008346// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8347// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008348MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008349X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008350 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008351
8352 MachineFunction *F = BB->getParent();
8353 DebugLoc dl = MI->getDebugLoc();
8354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8355
8356 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008357 if (memArg)
8358 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8359 else
8360 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008361
8362 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8363
8364 for (unsigned i = 0; i < numArgs; ++i) {
8365 MachineOperand &Op = MI->getOperand(i+1);
8366
8367 if (!(Op.isReg() && Op.isImplicit()))
8368 MIB.addOperand(Op);
8369 }
8370
8371 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8372 .addReg(X86::XMM0);
8373
8374 F->DeleteMachineInstr(MI);
8375
8376 return BB;
8377}
8378
8379MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008380X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8381 MachineInstr *MI,
8382 MachineBasicBlock *MBB) const {
8383 // Emit code to save XMM registers to the stack. The ABI says that the
8384 // number of registers to save is given in %al, so it's theoretically
8385 // possible to do an indirect jump trick to avoid saving all of them,
8386 // however this code takes a simpler approach and just executes all
8387 // of the stores if %al is non-zero. It's less code, and it's probably
8388 // easier on the hardware branch predictor, and stores aren't all that
8389 // expensive anyway.
8390
8391 // Create the new basic blocks. One block contains all the XMM stores,
8392 // and one block is the final destination regardless of whether any
8393 // stores were performed.
8394 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8395 MachineFunction *F = MBB->getParent();
8396 MachineFunction::iterator MBBIter = MBB;
8397 ++MBBIter;
8398 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8399 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8400 F->insert(MBBIter, XMMSaveMBB);
8401 F->insert(MBBIter, EndMBB);
8402
8403 // Set up the CFG.
8404 // Move any original successors of MBB to the end block.
8405 EndMBB->transferSuccessors(MBB);
8406 // The original block will now fall through to the XMM save block.
8407 MBB->addSuccessor(XMMSaveMBB);
8408 // The XMMSaveMBB will fall through to the end block.
8409 XMMSaveMBB->addSuccessor(EndMBB);
8410
8411 // Now add the instructions.
8412 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8413 DebugLoc DL = MI->getDebugLoc();
8414
8415 unsigned CountReg = MI->getOperand(0).getReg();
8416 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8417 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8418
8419 if (!Subtarget->isTargetWin64()) {
8420 // If %al is 0, branch around the XMM save block.
8421 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008422 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008423 MBB->addSuccessor(EndMBB);
8424 }
8425
8426 // In the XMM save block, save all the XMM argument registers.
8427 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8428 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008429 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008430 F->getMachineMemOperand(
8431 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8432 MachineMemOperand::MOStore, Offset,
8433 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008434 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8435 .addFrameIndex(RegSaveFrameIndex)
8436 .addImm(/*Scale=*/1)
8437 .addReg(/*IndexReg=*/0)
8438 .addImm(/*Disp=*/Offset)
8439 .addReg(/*Segment=*/0)
8440 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008441 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008442 }
8443
8444 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8445
8446 return EndMBB;
8447}
Mon P Wang63307c32008-05-05 19:05:59 +00008448
Evan Cheng60c07e12006-07-05 22:17:51 +00008449MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008450X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008451 MachineBasicBlock *BB,
8452 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008453 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8454 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008455
Chris Lattner52600972009-09-02 05:57:00 +00008456 // To "insert" a SELECT_CC instruction, we actually have to insert the
8457 // diamond control-flow pattern. The incoming instruction knows the
8458 // destination vreg to set, the condition code register to branch on, the
8459 // true/false values to select between, and a branch opcode to use.
8460 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8461 MachineFunction::iterator It = BB;
8462 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008463
Chris Lattner52600972009-09-02 05:57:00 +00008464 // thisMBB:
8465 // ...
8466 // TrueVal = ...
8467 // cmpTY ccX, r1, r2
8468 // bCC copy1MBB
8469 // fallthrough --> copy0MBB
8470 MachineBasicBlock *thisMBB = BB;
8471 MachineFunction *F = BB->getParent();
8472 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8473 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8474 unsigned Opc =
8475 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8476 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8477 F->insert(It, copy0MBB);
8478 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008479 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008480 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008481 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008482 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008483 E = BB->succ_end(); I != E; ++I) {
8484 EM->insert(std::make_pair(*I, sinkMBB));
8485 sinkMBB->addSuccessor(*I);
8486 }
8487 // Next, remove all successors of the current block, and add the true
8488 // and fallthrough blocks as its successors.
8489 while (!BB->succ_empty())
8490 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008491 // Add the true and fallthrough blocks as its successors.
8492 BB->addSuccessor(copy0MBB);
8493 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008494
Chris Lattner52600972009-09-02 05:57:00 +00008495 // copy0MBB:
8496 // %FalseValue = ...
8497 // # fallthrough to sinkMBB
8498 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008499
Chris Lattner52600972009-09-02 05:57:00 +00008500 // Update machine-CFG edges
8501 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008502
Chris Lattner52600972009-09-02 05:57:00 +00008503 // sinkMBB:
8504 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8505 // ...
8506 BB = sinkMBB;
8507 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8508 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8509 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8510
8511 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8512 return BB;
8513}
8514
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008515MachineBasicBlock *
8516X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8517 MachineBasicBlock *BB,
8518 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8519 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8520 DebugLoc DL = MI->getDebugLoc();
8521 MachineFunction *F = BB->getParent();
8522
8523 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8524 // non-trivial part is impdef of ESP.
8525 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8526 // mingw-w64.
8527
8528 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8529 .addExternalSymbol("_alloca")
8530 .addReg(X86::EAX, RegState::Implicit)
8531 .addReg(X86::ESP, RegState::Implicit)
8532 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8533 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8534
8535 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8536 return BB;
8537}
Chris Lattner52600972009-09-02 05:57:00 +00008538
8539MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008540X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008541 MachineBasicBlock *BB,
8542 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008543 switch (MI->getOpcode()) {
8544 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008545 case X86::MINGW_ALLOCA:
8546 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008547 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008548 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008549 case X86::CMOV_FR32:
8550 case X86::CMOV_FR64:
8551 case X86::CMOV_V4F32:
8552 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008553 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008554 case X86::CMOV_GR16:
8555 case X86::CMOV_GR32:
8556 case X86::CMOV_RFP32:
8557 case X86::CMOV_RFP64:
8558 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008559 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008560
Dale Johannesen849f2142007-07-03 00:53:03 +00008561 case X86::FP32_TO_INT16_IN_MEM:
8562 case X86::FP32_TO_INT32_IN_MEM:
8563 case X86::FP32_TO_INT64_IN_MEM:
8564 case X86::FP64_TO_INT16_IN_MEM:
8565 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008566 case X86::FP64_TO_INT64_IN_MEM:
8567 case X86::FP80_TO_INT16_IN_MEM:
8568 case X86::FP80_TO_INT32_IN_MEM:
8569 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008570 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8571 DebugLoc DL = MI->getDebugLoc();
8572
Evan Cheng60c07e12006-07-05 22:17:51 +00008573 // Change the floating point control register to use "round towards zero"
8574 // mode when truncating to an integer value.
8575 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008576 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008577 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008578
8579 // Load the old value of the high byte of the control word...
8580 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008581 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008582 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008583 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008584
8585 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008586 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008587 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008588
8589 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008590 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008591
8592 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008593 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008594 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008595
8596 // Get the X86 opcode to use.
8597 unsigned Opc;
8598 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008599 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008600 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8601 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8602 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8603 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8604 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8605 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008606 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8607 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8608 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008609 }
8610
8611 X86AddressMode AM;
8612 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008613 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008614 AM.BaseType = X86AddressMode::RegBase;
8615 AM.Base.Reg = Op.getReg();
8616 } else {
8617 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008618 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008619 }
8620 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008621 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008622 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008623 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008624 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008625 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008626 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008627 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008628 AM.GV = Op.getGlobal();
8629 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008630 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008631 }
Chris Lattner52600972009-09-02 05:57:00 +00008632 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008633 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008634
8635 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008636 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008637
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008638 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008639 return BB;
8640 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008641 // DBG_VALUE. Only the frame index case is done here.
8642 case X86::DBG_VALUE: {
8643 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8644 DebugLoc DL = MI->getDebugLoc();
8645 X86AddressMode AM;
8646 MachineFunction *F = BB->getParent();
8647 AM.BaseType = X86AddressMode::FrameIndexBase;
8648 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8649 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8650 addImm(MI->getOperand(1).getImm()).
8651 addMetadata(MI->getOperand(2).getMetadata());
8652 F->DeleteMachineInstr(MI); // Remove pseudo.
8653 return BB;
8654 }
8655
Eric Christopherb120ab42009-08-18 22:50:32 +00008656 // String/text processing lowering.
8657 case X86::PCMPISTRM128REG:
8658 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8659 case X86::PCMPISTRM128MEM:
8660 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8661 case X86::PCMPESTRM128REG:
8662 return EmitPCMP(MI, BB, 5, false /* in mem */);
8663 case X86::PCMPESTRM128MEM:
8664 return EmitPCMP(MI, BB, 5, true /* in mem */);
8665
8666 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008667 case X86::ATOMAND32:
8668 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008669 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008670 X86::LCMPXCHG32, X86::MOV32rr,
8671 X86::NOT32r, X86::EAX,
8672 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008673 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008674 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8675 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008676 X86::LCMPXCHG32, X86::MOV32rr,
8677 X86::NOT32r, X86::EAX,
8678 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008679 case X86::ATOMXOR32:
8680 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008681 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008682 X86::LCMPXCHG32, X86::MOV32rr,
8683 X86::NOT32r, X86::EAX,
8684 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008685 case X86::ATOMNAND32:
8686 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008687 X86::AND32ri, X86::MOV32rm,
8688 X86::LCMPXCHG32, X86::MOV32rr,
8689 X86::NOT32r, X86::EAX,
8690 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008691 case X86::ATOMMIN32:
8692 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8693 case X86::ATOMMAX32:
8694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8695 case X86::ATOMUMIN32:
8696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8697 case X86::ATOMUMAX32:
8698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008699
8700 case X86::ATOMAND16:
8701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8702 X86::AND16ri, X86::MOV16rm,
8703 X86::LCMPXCHG16, X86::MOV16rr,
8704 X86::NOT16r, X86::AX,
8705 X86::GR16RegisterClass);
8706 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008708 X86::OR16ri, X86::MOV16rm,
8709 X86::LCMPXCHG16, X86::MOV16rr,
8710 X86::NOT16r, X86::AX,
8711 X86::GR16RegisterClass);
8712 case X86::ATOMXOR16:
8713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8714 X86::XOR16ri, X86::MOV16rm,
8715 X86::LCMPXCHG16, X86::MOV16rr,
8716 X86::NOT16r, X86::AX,
8717 X86::GR16RegisterClass);
8718 case X86::ATOMNAND16:
8719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8720 X86::AND16ri, X86::MOV16rm,
8721 X86::LCMPXCHG16, X86::MOV16rr,
8722 X86::NOT16r, X86::AX,
8723 X86::GR16RegisterClass, true);
8724 case X86::ATOMMIN16:
8725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8726 case X86::ATOMMAX16:
8727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8728 case X86::ATOMUMIN16:
8729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8730 case X86::ATOMUMAX16:
8731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8732
8733 case X86::ATOMAND8:
8734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8735 X86::AND8ri, X86::MOV8rm,
8736 X86::LCMPXCHG8, X86::MOV8rr,
8737 X86::NOT8r, X86::AL,
8738 X86::GR8RegisterClass);
8739 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008741 X86::OR8ri, X86::MOV8rm,
8742 X86::LCMPXCHG8, X86::MOV8rr,
8743 X86::NOT8r, X86::AL,
8744 X86::GR8RegisterClass);
8745 case X86::ATOMXOR8:
8746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8747 X86::XOR8ri, X86::MOV8rm,
8748 X86::LCMPXCHG8, X86::MOV8rr,
8749 X86::NOT8r, X86::AL,
8750 X86::GR8RegisterClass);
8751 case X86::ATOMNAND8:
8752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8753 X86::AND8ri, X86::MOV8rm,
8754 X86::LCMPXCHG8, X86::MOV8rr,
8755 X86::NOT8r, X86::AL,
8756 X86::GR8RegisterClass, true);
8757 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008758 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008759 case X86::ATOMAND64:
8760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008761 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008762 X86::LCMPXCHG64, X86::MOV64rr,
8763 X86::NOT64r, X86::RAX,
8764 X86::GR64RegisterClass);
8765 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008766 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8767 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008768 X86::LCMPXCHG64, X86::MOV64rr,
8769 X86::NOT64r, X86::RAX,
8770 X86::GR64RegisterClass);
8771 case X86::ATOMXOR64:
8772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008773 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008774 X86::LCMPXCHG64, X86::MOV64rr,
8775 X86::NOT64r, X86::RAX,
8776 X86::GR64RegisterClass);
8777 case X86::ATOMNAND64:
8778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8779 X86::AND64ri32, X86::MOV64rm,
8780 X86::LCMPXCHG64, X86::MOV64rr,
8781 X86::NOT64r, X86::RAX,
8782 X86::GR64RegisterClass, true);
8783 case X86::ATOMMIN64:
8784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8785 case X86::ATOMMAX64:
8786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8787 case X86::ATOMUMIN64:
8788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8789 case X86::ATOMUMAX64:
8790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008791
8792 // This group does 64-bit operations on a 32-bit host.
8793 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008794 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008795 X86::AND32rr, X86::AND32rr,
8796 X86::AND32ri, X86::AND32ri,
8797 false);
8798 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008799 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008800 X86::OR32rr, X86::OR32rr,
8801 X86::OR32ri, X86::OR32ri,
8802 false);
8803 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008804 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008805 X86::XOR32rr, X86::XOR32rr,
8806 X86::XOR32ri, X86::XOR32ri,
8807 false);
8808 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008809 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008810 X86::AND32rr, X86::AND32rr,
8811 X86::AND32ri, X86::AND32ri,
8812 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008813 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008814 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008815 X86::ADD32rr, X86::ADC32rr,
8816 X86::ADD32ri, X86::ADC32ri,
8817 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008818 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008819 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008820 X86::SUB32rr, X86::SBB32rr,
8821 X86::SUB32ri, X86::SBB32ri,
8822 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008823 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008824 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008825 X86::MOV32rr, X86::MOV32rr,
8826 X86::MOV32ri, X86::MOV32ri,
8827 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008828 case X86::VASTART_SAVE_XMM_REGS:
8829 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008830 }
8831}
8832
8833//===----------------------------------------------------------------------===//
8834// X86 Optimization Hooks
8835//===----------------------------------------------------------------------===//
8836
Dan Gohman475871a2008-07-27 21:46:04 +00008837void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008838 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008839 APInt &KnownZero,
8840 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008841 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008842 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008843 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008844 assert((Opc >= ISD::BUILTIN_OP_END ||
8845 Opc == ISD::INTRINSIC_WO_CHAIN ||
8846 Opc == ISD::INTRINSIC_W_CHAIN ||
8847 Opc == ISD::INTRINSIC_VOID) &&
8848 "Should use MaskedValueIsZero if you don't know whether Op"
8849 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008850
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008851 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008852 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008853 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008854 case X86ISD::ADD:
8855 case X86ISD::SUB:
8856 case X86ISD::SMUL:
8857 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008858 case X86ISD::INC:
8859 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008860 case X86ISD::OR:
8861 case X86ISD::XOR:
8862 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008863 // These nodes' second result is a boolean.
8864 if (Op.getResNo() == 0)
8865 break;
8866 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008867 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008868 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8869 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008870 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008871 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008872}
Chris Lattner259e97c2006-01-31 19:43:35 +00008873
Evan Cheng206ee9d2006-07-07 08:33:52 +00008874/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008875/// node is a GlobalAddress + offset.
8876bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8877 GlobalValue* &GA, int64_t &Offset) const{
8878 if (N->getOpcode() == X86ISD::Wrapper) {
8879 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008880 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008881 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008882 return true;
8883 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008884 }
Evan Chengad4196b2008-05-12 19:56:52 +00008885 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008886}
8887
Evan Cheng206ee9d2006-07-07 08:33:52 +00008888/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8889/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8890/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008891/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008892static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008893 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008894 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008895 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008896 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008897
Eli Friedman7a5e5552009-06-07 06:52:44 +00008898 if (VT.getSizeInBits() != 128)
8899 return SDValue();
8900
Nate Begemanfdea31a2010-03-24 20:49:50 +00008901 SmallVector<SDValue, 16> Elts;
8902 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8903 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8904
8905 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008906}
Evan Chengd880b972008-05-09 21:53:03 +00008907
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008908/// PerformShuffleCombine - Detect vector gather/scatter index generation
8909/// and convert it from being a bunch of shuffles and extracts to a simple
8910/// store and scalar loads to extract the elements.
8911static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8912 const TargetLowering &TLI) {
8913 SDValue InputVector = N->getOperand(0);
8914
8915 // Only operate on vectors of 4 elements, where the alternative shuffling
8916 // gets to be more expensive.
8917 if (InputVector.getValueType() != MVT::v4i32)
8918 return SDValue();
8919
8920 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8921 // single use which is a sign-extend or zero-extend, and all elements are
8922 // used.
8923 SmallVector<SDNode *, 4> Uses;
8924 unsigned ExtractedElements = 0;
8925 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8926 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8927 if (UI.getUse().getResNo() != InputVector.getResNo())
8928 return SDValue();
8929
8930 SDNode *Extract = *UI;
8931 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8932 return SDValue();
8933
8934 if (Extract->getValueType(0) != MVT::i32)
8935 return SDValue();
8936 if (!Extract->hasOneUse())
8937 return SDValue();
8938 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8939 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8940 return SDValue();
8941 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8942 return SDValue();
8943
8944 // Record which element was extracted.
8945 ExtractedElements |=
8946 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8947
8948 Uses.push_back(Extract);
8949 }
8950
8951 // If not all the elements were used, this may not be worthwhile.
8952 if (ExtractedElements != 15)
8953 return SDValue();
8954
8955 // Ok, we've now decided to do the transformation.
8956 DebugLoc dl = InputVector.getDebugLoc();
8957
8958 // Store the value to a temporary stack slot.
8959 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8960 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8961 false, false, 0);
8962
8963 // Replace each use (extract) with a load of the appropriate element.
8964 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8965 UE = Uses.end(); UI != UE; ++UI) {
8966 SDNode *Extract = *UI;
8967
8968 // Compute the element's address.
8969 SDValue Idx = Extract->getOperand(1);
8970 unsigned EltSize =
8971 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8972 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8973 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8974
8975 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8976
8977 // Load the scalar.
8978 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8979 NULL, 0, false, false, 0);
8980
8981 // Replace the exact with the load.
8982 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8983 }
8984
8985 // The replacement was made in place; don't return anything.
8986 return SDValue();
8987}
8988
Chris Lattner83e6c992006-10-04 06:57:07 +00008989/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008990static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008991 const X86Subtarget *Subtarget) {
8992 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008993 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008994 // Get the LHS/RHS of the select.
8995 SDValue LHS = N->getOperand(1);
8996 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008997
Dan Gohman670e5392009-09-21 18:03:22 +00008998 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008999 // instructions match the semantics of the common C idiom x<y?x:y but not
9000 // x<=y?x:y, because of how they handle negative zero (which can be
9001 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009002 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009003 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009004 Cond.getOpcode() == ISD::SETCC) {
9005 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009006
Chris Lattner47b4ce82009-03-11 05:48:52 +00009007 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009008 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009009 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9010 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009011 switch (CC) {
9012 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009013 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009014 // Converting this to a min would handle NaNs incorrectly, and swapping
9015 // the operands would cause it to handle comparisons between positive
9016 // and negative zero incorrectly.
9017 if (!FiniteOnlyFPMath() &&
9018 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9019 if (!UnsafeFPMath &&
9020 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9021 break;
9022 std::swap(LHS, RHS);
9023 }
Dan Gohman670e5392009-09-21 18:03:22 +00009024 Opcode = X86ISD::FMIN;
9025 break;
9026 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009027 // Converting this to a min would handle comparisons between positive
9028 // and negative zero incorrectly.
9029 if (!UnsafeFPMath &&
9030 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9031 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009032 Opcode = X86ISD::FMIN;
9033 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009034 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009035 // Converting this to a min would handle both negative zeros and NaNs
9036 // incorrectly, but we can swap the operands to fix both.
9037 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009038 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009039 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009040 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009041 Opcode = X86ISD::FMIN;
9042 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009043
Dan Gohman670e5392009-09-21 18:03:22 +00009044 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009045 // Converting this to a max would handle comparisons between positive
9046 // and negative zero incorrectly.
9047 if (!UnsafeFPMath &&
9048 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9049 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009050 Opcode = X86ISD::FMAX;
9051 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009052 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009053 // Converting this to a max would handle NaNs incorrectly, and swapping
9054 // the operands would cause it to handle comparisons between positive
9055 // and negative zero incorrectly.
9056 if (!FiniteOnlyFPMath() &&
9057 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9058 if (!UnsafeFPMath &&
9059 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9060 break;
9061 std::swap(LHS, RHS);
9062 }
Dan Gohman670e5392009-09-21 18:03:22 +00009063 Opcode = X86ISD::FMAX;
9064 break;
9065 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009066 // Converting this to a max would handle both negative zeros and NaNs
9067 // incorrectly, but we can swap the operands to fix both.
9068 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009069 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009070 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009071 case ISD::SETGE:
9072 Opcode = X86ISD::FMAX;
9073 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009074 }
Dan Gohman670e5392009-09-21 18:03:22 +00009075 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009076 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9077 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009078 switch (CC) {
9079 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009080 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009081 // Converting this to a min would handle comparisons between positive
9082 // and negative zero incorrectly, and swapping the operands would
9083 // cause it to handle NaNs incorrectly.
9084 if (!UnsafeFPMath &&
9085 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9086 if (!FiniteOnlyFPMath() &&
9087 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9088 break;
9089 std::swap(LHS, RHS);
9090 }
Dan Gohman670e5392009-09-21 18:03:22 +00009091 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009092 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009093 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009094 // Converting this to a min would handle NaNs incorrectly.
9095 if (!UnsafeFPMath &&
9096 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9097 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009098 Opcode = X86ISD::FMIN;
9099 break;
9100 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009101 // Converting this to a min would handle both negative zeros and NaNs
9102 // incorrectly, but we can swap the operands to fix both.
9103 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009104 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009105 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009106 case ISD::SETGE:
9107 Opcode = X86ISD::FMIN;
9108 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009109
Dan Gohman670e5392009-09-21 18:03:22 +00009110 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009111 // Converting this to a max would handle NaNs incorrectly.
9112 if (!FiniteOnlyFPMath() &&
9113 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9114 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009115 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009116 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009117 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009118 // Converting this to a max would handle comparisons between positive
9119 // and negative zero incorrectly, and swapping the operands would
9120 // cause it to handle NaNs incorrectly.
9121 if (!UnsafeFPMath &&
9122 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9123 if (!FiniteOnlyFPMath() &&
9124 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9125 break;
9126 std::swap(LHS, RHS);
9127 }
Dan Gohman670e5392009-09-21 18:03:22 +00009128 Opcode = X86ISD::FMAX;
9129 break;
9130 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009131 // Converting this to a max would handle both negative zeros and NaNs
9132 // incorrectly, but we can swap the operands to fix both.
9133 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009134 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009135 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009136 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009137 Opcode = X86ISD::FMAX;
9138 break;
9139 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009140 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009141
Chris Lattner47b4ce82009-03-11 05:48:52 +00009142 if (Opcode)
9143 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009144 }
Eric Christopherfd179292009-08-27 18:07:15 +00009145
Chris Lattnerd1980a52009-03-12 06:52:53 +00009146 // If this is a select between two integer constants, try to do some
9147 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009148 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9149 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009150 // Don't do this for crazy integer types.
9151 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9152 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009153 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009154 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009155
Chris Lattnercee56e72009-03-13 05:53:31 +00009156 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009157 // Efficiently invertible.
9158 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9159 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9160 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9161 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009162 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009163 }
Eric Christopherfd179292009-08-27 18:07:15 +00009164
Chris Lattnerd1980a52009-03-12 06:52:53 +00009165 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009166 if (FalseC->getAPIntValue() == 0 &&
9167 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009168 if (NeedsCondInvert) // Invert the condition if needed.
9169 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9170 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009171
Chris Lattnerd1980a52009-03-12 06:52:53 +00009172 // Zero extend the condition if needed.
9173 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009174
Chris Lattnercee56e72009-03-13 05:53:31 +00009175 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009176 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009178 }
Eric Christopherfd179292009-08-27 18:07:15 +00009179
Chris Lattner97a29a52009-03-13 05:22:11 +00009180 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009181 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009182 if (NeedsCondInvert) // Invert the condition if needed.
9183 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9184 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009185
Chris Lattner97a29a52009-03-13 05:22:11 +00009186 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009187 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9188 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009189 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009190 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009191 }
Eric Christopherfd179292009-08-27 18:07:15 +00009192
Chris Lattnercee56e72009-03-13 05:53:31 +00009193 // Optimize cases that will turn into an LEA instruction. This requires
9194 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009195 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009196 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009197 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009198
Chris Lattnercee56e72009-03-13 05:53:31 +00009199 bool isFastMultiplier = false;
9200 if (Diff < 10) {
9201 switch ((unsigned char)Diff) {
9202 default: break;
9203 case 1: // result = add base, cond
9204 case 2: // result = lea base( , cond*2)
9205 case 3: // result = lea base(cond, cond*2)
9206 case 4: // result = lea base( , cond*4)
9207 case 5: // result = lea base(cond, cond*4)
9208 case 8: // result = lea base( , cond*8)
9209 case 9: // result = lea base(cond, cond*8)
9210 isFastMultiplier = true;
9211 break;
9212 }
9213 }
Eric Christopherfd179292009-08-27 18:07:15 +00009214
Chris Lattnercee56e72009-03-13 05:53:31 +00009215 if (isFastMultiplier) {
9216 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9217 if (NeedsCondInvert) // Invert the condition if needed.
9218 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9219 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009220
Chris Lattnercee56e72009-03-13 05:53:31 +00009221 // Zero extend the condition if needed.
9222 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9223 Cond);
9224 // Scale the condition by the difference.
9225 if (Diff != 1)
9226 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9227 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009228
Chris Lattnercee56e72009-03-13 05:53:31 +00009229 // Add the base if non-zero.
9230 if (FalseC->getAPIntValue() != 0)
9231 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9232 SDValue(FalseC, 0));
9233 return Cond;
9234 }
Eric Christopherfd179292009-08-27 18:07:15 +00009235 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009236 }
9237 }
Eric Christopherfd179292009-08-27 18:07:15 +00009238
Dan Gohman475871a2008-07-27 21:46:04 +00009239 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009240}
9241
Chris Lattnerd1980a52009-03-12 06:52:53 +00009242/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9243static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9244 TargetLowering::DAGCombinerInfo &DCI) {
9245 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009246
Chris Lattnerd1980a52009-03-12 06:52:53 +00009247 // If the flag operand isn't dead, don't touch this CMOV.
9248 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9249 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009250
Chris Lattnerd1980a52009-03-12 06:52:53 +00009251 // If this is a select between two integer constants, try to do some
9252 // optimizations. Note that the operands are ordered the opposite of SELECT
9253 // operands.
9254 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9255 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9256 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9257 // larger than FalseC (the false value).
9258 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009259
Chris Lattnerd1980a52009-03-12 06:52:53 +00009260 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9261 CC = X86::GetOppositeBranchCondition(CC);
9262 std::swap(TrueC, FalseC);
9263 }
Eric Christopherfd179292009-08-27 18:07:15 +00009264
Chris Lattnerd1980a52009-03-12 06:52:53 +00009265 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009266 // This is efficient for any integer data type (including i8/i16) and
9267 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009268 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9269 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9271 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009272
Chris Lattnerd1980a52009-03-12 06:52:53 +00009273 // Zero extend the condition if needed.
9274 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009275
Chris Lattnerd1980a52009-03-12 06:52:53 +00009276 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9277 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009278 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009279 if (N->getNumValues() == 2) // Dead flag value?
9280 return DCI.CombineTo(N, Cond, SDValue());
9281 return Cond;
9282 }
Eric Christopherfd179292009-08-27 18:07:15 +00009283
Chris Lattnercee56e72009-03-13 05:53:31 +00009284 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9285 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009286 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9287 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009288 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9289 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009290
Chris Lattner97a29a52009-03-13 05:22:11 +00009291 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009292 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9293 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009294 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9295 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009296
Chris Lattner97a29a52009-03-13 05:22:11 +00009297 if (N->getNumValues() == 2) // Dead flag value?
9298 return DCI.CombineTo(N, Cond, SDValue());
9299 return Cond;
9300 }
Eric Christopherfd179292009-08-27 18:07:15 +00009301
Chris Lattnercee56e72009-03-13 05:53:31 +00009302 // Optimize cases that will turn into an LEA instruction. This requires
9303 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009305 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009306 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009307
Chris Lattnercee56e72009-03-13 05:53:31 +00009308 bool isFastMultiplier = false;
9309 if (Diff < 10) {
9310 switch ((unsigned char)Diff) {
9311 default: break;
9312 case 1: // result = add base, cond
9313 case 2: // result = lea base( , cond*2)
9314 case 3: // result = lea base(cond, cond*2)
9315 case 4: // result = lea base( , cond*4)
9316 case 5: // result = lea base(cond, cond*4)
9317 case 8: // result = lea base( , cond*8)
9318 case 9: // result = lea base(cond, cond*8)
9319 isFastMultiplier = true;
9320 break;
9321 }
9322 }
Eric Christopherfd179292009-08-27 18:07:15 +00009323
Chris Lattnercee56e72009-03-13 05:53:31 +00009324 if (isFastMultiplier) {
9325 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9326 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009327 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9328 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009329 // Zero extend the condition if needed.
9330 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9331 Cond);
9332 // Scale the condition by the difference.
9333 if (Diff != 1)
9334 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9335 DAG.getConstant(Diff, Cond.getValueType()));
9336
9337 // Add the base if non-zero.
9338 if (FalseC->getAPIntValue() != 0)
9339 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9340 SDValue(FalseC, 0));
9341 if (N->getNumValues() == 2) // Dead flag value?
9342 return DCI.CombineTo(N, Cond, SDValue());
9343 return Cond;
9344 }
Eric Christopherfd179292009-08-27 18:07:15 +00009345 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009346 }
9347 }
9348 return SDValue();
9349}
9350
9351
Evan Cheng0b0cd912009-03-28 05:57:29 +00009352/// PerformMulCombine - Optimize a single multiply with constant into two
9353/// in order to implement it with two cheaper instructions, e.g.
9354/// LEA + SHL, LEA + LEA.
9355static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9356 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009357 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9358 return SDValue();
9359
Owen Andersone50ed302009-08-10 22:56:29 +00009360 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009361 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009362 return SDValue();
9363
9364 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9365 if (!C)
9366 return SDValue();
9367 uint64_t MulAmt = C->getZExtValue();
9368 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9369 return SDValue();
9370
9371 uint64_t MulAmt1 = 0;
9372 uint64_t MulAmt2 = 0;
9373 if ((MulAmt % 9) == 0) {
9374 MulAmt1 = 9;
9375 MulAmt2 = MulAmt / 9;
9376 } else if ((MulAmt % 5) == 0) {
9377 MulAmt1 = 5;
9378 MulAmt2 = MulAmt / 5;
9379 } else if ((MulAmt % 3) == 0) {
9380 MulAmt1 = 3;
9381 MulAmt2 = MulAmt / 3;
9382 }
9383 if (MulAmt2 &&
9384 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9385 DebugLoc DL = N->getDebugLoc();
9386
9387 if (isPowerOf2_64(MulAmt2) &&
9388 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9389 // If second multiplifer is pow2, issue it first. We want the multiply by
9390 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9391 // is an add.
9392 std::swap(MulAmt1, MulAmt2);
9393
9394 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009395 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009396 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009397 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009398 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009399 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009400 DAG.getConstant(MulAmt1, VT));
9401
Eric Christopherfd179292009-08-27 18:07:15 +00009402 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009403 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009404 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009405 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009406 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009407 DAG.getConstant(MulAmt2, VT));
9408
9409 // Do not add new nodes to DAG combiner worklist.
9410 DCI.CombineTo(N, NewMul, false);
9411 }
9412 return SDValue();
9413}
9414
Evan Chengad9c0a32009-12-15 00:53:42 +00009415static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9416 SDValue N0 = N->getOperand(0);
9417 SDValue N1 = N->getOperand(1);
9418 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9419 EVT VT = N0.getValueType();
9420
9421 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9422 // since the result of setcc_c is all zero's or all ones.
9423 if (N1C && N0.getOpcode() == ISD::AND &&
9424 N0.getOperand(1).getOpcode() == ISD::Constant) {
9425 SDValue N00 = N0.getOperand(0);
9426 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9427 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9428 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9429 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9430 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9431 APInt ShAmt = N1C->getAPIntValue();
9432 Mask = Mask.shl(ShAmt);
9433 if (Mask != 0)
9434 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9435 N00, DAG.getConstant(Mask, VT));
9436 }
9437 }
9438
9439 return SDValue();
9440}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009441
Nate Begeman740ab032009-01-26 00:52:55 +00009442/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9443/// when possible.
9444static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9445 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009446 EVT VT = N->getValueType(0);
9447 if (!VT.isVector() && VT.isInteger() &&
9448 N->getOpcode() == ISD::SHL)
9449 return PerformSHLCombine(N, DAG);
9450
Nate Begeman740ab032009-01-26 00:52:55 +00009451 // On X86 with SSE2 support, we can transform this to a vector shift if
9452 // all elements are shifted by the same amount. We can't do this in legalize
9453 // because the a constant vector is typically transformed to a constant pool
9454 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009455 if (!Subtarget->hasSSE2())
9456 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009457
Owen Anderson825b72b2009-08-11 20:47:22 +00009458 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009459 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009460
Mon P Wang3becd092009-01-28 08:12:05 +00009461 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009462 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009463 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009464 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009465 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9466 unsigned NumElts = VT.getVectorNumElements();
9467 unsigned i = 0;
9468 for (; i != NumElts; ++i) {
9469 SDValue Arg = ShAmtOp.getOperand(i);
9470 if (Arg.getOpcode() == ISD::UNDEF) continue;
9471 BaseShAmt = Arg;
9472 break;
9473 }
9474 for (; i != NumElts; ++i) {
9475 SDValue Arg = ShAmtOp.getOperand(i);
9476 if (Arg.getOpcode() == ISD::UNDEF) continue;
9477 if (Arg != BaseShAmt) {
9478 return SDValue();
9479 }
9480 }
9481 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009482 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009483 SDValue InVec = ShAmtOp.getOperand(0);
9484 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9485 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9486 unsigned i = 0;
9487 for (; i != NumElts; ++i) {
9488 SDValue Arg = InVec.getOperand(i);
9489 if (Arg.getOpcode() == ISD::UNDEF) continue;
9490 BaseShAmt = Arg;
9491 break;
9492 }
9493 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9494 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009495 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009496 if (C->getZExtValue() == SplatIdx)
9497 BaseShAmt = InVec.getOperand(1);
9498 }
9499 }
9500 if (BaseShAmt.getNode() == 0)
9501 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9502 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009503 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009504 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009505
Mon P Wangefa42202009-09-03 19:56:25 +00009506 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009507 if (EltVT.bitsGT(MVT::i32))
9508 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9509 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009510 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009511
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009512 // The shift amount is identical so we can do a vector shift.
9513 SDValue ValOp = N->getOperand(0);
9514 switch (N->getOpcode()) {
9515 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009516 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009517 break;
9518 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009520 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009521 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009522 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009526 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009528 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009530 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009531 break;
9532 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009534 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009535 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009536 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009538 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009539 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009540 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009541 break;
9542 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009544 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009545 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009546 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009547 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009548 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009549 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009550 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009551 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009552 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009554 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009555 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009556 }
9557 return SDValue();
9558}
9559
Evan Cheng760d1942010-01-04 21:22:48 +00009560static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9561 const X86Subtarget *Subtarget) {
9562 EVT VT = N->getValueType(0);
9563 if (VT != MVT::i64 || !Subtarget->is64Bit())
9564 return SDValue();
9565
9566 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9567 SDValue N0 = N->getOperand(0);
9568 SDValue N1 = N->getOperand(1);
9569 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9570 std::swap(N0, N1);
9571 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9572 return SDValue();
9573
9574 SDValue ShAmt0 = N0.getOperand(1);
9575 if (ShAmt0.getValueType() != MVT::i8)
9576 return SDValue();
9577 SDValue ShAmt1 = N1.getOperand(1);
9578 if (ShAmt1.getValueType() != MVT::i8)
9579 return SDValue();
9580 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9581 ShAmt0 = ShAmt0.getOperand(0);
9582 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9583 ShAmt1 = ShAmt1.getOperand(0);
9584
9585 DebugLoc DL = N->getDebugLoc();
9586 unsigned Opc = X86ISD::SHLD;
9587 SDValue Op0 = N0.getOperand(0);
9588 SDValue Op1 = N1.getOperand(0);
9589 if (ShAmt0.getOpcode() == ISD::SUB) {
9590 Opc = X86ISD::SHRD;
9591 std::swap(Op0, Op1);
9592 std::swap(ShAmt0, ShAmt1);
9593 }
9594
9595 if (ShAmt1.getOpcode() == ISD::SUB) {
9596 SDValue Sum = ShAmt1.getOperand(0);
9597 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9598 if (SumC->getSExtValue() == 64 &&
9599 ShAmt1.getOperand(1) == ShAmt0)
9600 return DAG.getNode(Opc, DL, VT,
9601 Op0, Op1,
9602 DAG.getNode(ISD::TRUNCATE, DL,
9603 MVT::i8, ShAmt0));
9604 }
9605 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9606 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9607 if (ShAmt0C &&
9608 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9609 return DAG.getNode(Opc, DL, VT,
9610 N0.getOperand(0), N1.getOperand(0),
9611 DAG.getNode(ISD::TRUNCATE, DL,
9612 MVT::i8, ShAmt0));
9613 }
9614
9615 return SDValue();
9616}
9617
Chris Lattner149a4e52008-02-22 02:09:43 +00009618/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009619static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009620 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009621 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9622 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009623 // A preferable solution to the general problem is to figure out the right
9624 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009625
9626 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009627 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009628 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009629 if (VT.getSizeInBits() != 64)
9630 return SDValue();
9631
Devang Patel578efa92009-06-05 21:57:13 +00009632 const Function *F = DAG.getMachineFunction().getFunction();
9633 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009634 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009635 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009636 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009637 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009638 isa<LoadSDNode>(St->getValue()) &&
9639 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9640 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009641 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009642 LoadSDNode *Ld = 0;
9643 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009644 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009645 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009646 // Must be a store of a load. We currently handle two cases: the load
9647 // is a direct child, and it's under an intervening TokenFactor. It is
9648 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009649 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009650 Ld = cast<LoadSDNode>(St->getChain());
9651 else if (St->getValue().hasOneUse() &&
9652 ChainVal->getOpcode() == ISD::TokenFactor) {
9653 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009654 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009655 TokenFactorIndex = i;
9656 Ld = cast<LoadSDNode>(St->getValue());
9657 } else
9658 Ops.push_back(ChainVal->getOperand(i));
9659 }
9660 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009661
Evan Cheng536e6672009-03-12 05:59:15 +00009662 if (!Ld || !ISD::isNormalLoad(Ld))
9663 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009664
Evan Cheng536e6672009-03-12 05:59:15 +00009665 // If this is not the MMX case, i.e. we are just turning i64 load/store
9666 // into f64 load/store, avoid the transformation if there are multiple
9667 // uses of the loaded value.
9668 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9669 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009670
Evan Cheng536e6672009-03-12 05:59:15 +00009671 DebugLoc LdDL = Ld->getDebugLoc();
9672 DebugLoc StDL = N->getDebugLoc();
9673 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9674 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9675 // pair instead.
9676 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009677 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009678 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9679 Ld->getBasePtr(), Ld->getSrcValue(),
9680 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009681 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009682 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009683 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009684 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009685 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009686 Ops.size());
9687 }
Evan Cheng536e6672009-03-12 05:59:15 +00009688 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009689 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009690 St->isVolatile(), St->isNonTemporal(),
9691 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009692 }
Evan Cheng536e6672009-03-12 05:59:15 +00009693
9694 // Otherwise, lower to two pairs of 32-bit loads / stores.
9695 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009696 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9697 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009698
Owen Anderson825b72b2009-08-11 20:47:22 +00009699 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009700 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009701 Ld->isVolatile(), Ld->isNonTemporal(),
9702 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009703 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009704 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009705 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009706 MinAlign(Ld->getAlignment(), 4));
9707
9708 SDValue NewChain = LoLd.getValue(1);
9709 if (TokenFactorIndex != -1) {
9710 Ops.push_back(LoLd);
9711 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009712 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009713 Ops.size());
9714 }
9715
9716 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009717 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9718 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009719
9720 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9721 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009722 St->isVolatile(), St->isNonTemporal(),
9723 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009724 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9725 St->getSrcValue(),
9726 St->getSrcValueOffset() + 4,
9727 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009728 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009729 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009730 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009731 }
Dan Gohman475871a2008-07-27 21:46:04 +00009732 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009733}
9734
Chris Lattner6cf73262008-01-25 06:14:17 +00009735/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9736/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009737static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009738 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9739 // F[X]OR(0.0, x) -> x
9740 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009741 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9742 if (C->getValueAPF().isPosZero())
9743 return N->getOperand(1);
9744 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9745 if (C->getValueAPF().isPosZero())
9746 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009747 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009748}
9749
9750/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009751static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009752 // FAND(0.0, x) -> 0.0
9753 // FAND(x, 0.0) -> 0.0
9754 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9755 if (C->getValueAPF().isPosZero())
9756 return N->getOperand(0);
9757 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9758 if (C->getValueAPF().isPosZero())
9759 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009760 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009761}
9762
Dan Gohmane5af2d32009-01-29 01:59:02 +00009763static SDValue PerformBTCombine(SDNode *N,
9764 SelectionDAG &DAG,
9765 TargetLowering::DAGCombinerInfo &DCI) {
9766 // BT ignores high bits in the bit index operand.
9767 SDValue Op1 = N->getOperand(1);
9768 if (Op1.hasOneUse()) {
9769 unsigned BitWidth = Op1.getValueSizeInBits();
9770 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9771 APInt KnownZero, KnownOne;
9772 TargetLowering::TargetLoweringOpt TLO(DAG);
9773 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9774 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9775 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9776 DCI.CommitTargetLoweringOpt(TLO);
9777 }
9778 return SDValue();
9779}
Chris Lattner83e6c992006-10-04 06:57:07 +00009780
Eli Friedman7a5e5552009-06-07 06:52:44 +00009781static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9782 SDValue Op = N->getOperand(0);
9783 if (Op.getOpcode() == ISD::BIT_CONVERT)
9784 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009785 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009786 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009787 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009788 OpVT.getVectorElementType().getSizeInBits()) {
9789 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9790 }
9791 return SDValue();
9792}
9793
Owen Anderson99177002009-06-29 18:04:45 +00009794// On X86 and X86-64, atomic operations are lowered to locked instructions.
9795// Locked instructions, in turn, have implicit fence semantics (all memory
9796// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009797// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009798// fence-atomic-fence.
9799static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9800 SDValue atomic = N->getOperand(0);
9801 switch (atomic.getOpcode()) {
9802 case ISD::ATOMIC_CMP_SWAP:
9803 case ISD::ATOMIC_SWAP:
9804 case ISD::ATOMIC_LOAD_ADD:
9805 case ISD::ATOMIC_LOAD_SUB:
9806 case ISD::ATOMIC_LOAD_AND:
9807 case ISD::ATOMIC_LOAD_OR:
9808 case ISD::ATOMIC_LOAD_XOR:
9809 case ISD::ATOMIC_LOAD_NAND:
9810 case ISD::ATOMIC_LOAD_MIN:
9811 case ISD::ATOMIC_LOAD_MAX:
9812 case ISD::ATOMIC_LOAD_UMIN:
9813 case ISD::ATOMIC_LOAD_UMAX:
9814 break;
9815 default:
9816 return SDValue();
9817 }
Eric Christopherfd179292009-08-27 18:07:15 +00009818
Owen Anderson99177002009-06-29 18:04:45 +00009819 SDValue fence = atomic.getOperand(0);
9820 if (fence.getOpcode() != ISD::MEMBARRIER)
9821 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009822
Owen Anderson99177002009-06-29 18:04:45 +00009823 switch (atomic.getOpcode()) {
9824 case ISD::ATOMIC_CMP_SWAP:
9825 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9826 atomic.getOperand(1), atomic.getOperand(2),
9827 atomic.getOperand(3));
9828 case ISD::ATOMIC_SWAP:
9829 case ISD::ATOMIC_LOAD_ADD:
9830 case ISD::ATOMIC_LOAD_SUB:
9831 case ISD::ATOMIC_LOAD_AND:
9832 case ISD::ATOMIC_LOAD_OR:
9833 case ISD::ATOMIC_LOAD_XOR:
9834 case ISD::ATOMIC_LOAD_NAND:
9835 case ISD::ATOMIC_LOAD_MIN:
9836 case ISD::ATOMIC_LOAD_MAX:
9837 case ISD::ATOMIC_LOAD_UMIN:
9838 case ISD::ATOMIC_LOAD_UMAX:
9839 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9840 atomic.getOperand(1), atomic.getOperand(2));
9841 default:
9842 return SDValue();
9843 }
9844}
9845
Evan Cheng2e489c42009-12-16 00:53:11 +00009846static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9847 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9848 // (and (i32 x86isd::setcc_carry), 1)
9849 // This eliminates the zext. This transformation is necessary because
9850 // ISD::SETCC is always legalized to i8.
9851 DebugLoc dl = N->getDebugLoc();
9852 SDValue N0 = N->getOperand(0);
9853 EVT VT = N->getValueType(0);
9854 if (N0.getOpcode() == ISD::AND &&
9855 N0.hasOneUse() &&
9856 N0.getOperand(0).hasOneUse()) {
9857 SDValue N00 = N0.getOperand(0);
9858 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9859 return SDValue();
9860 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9861 if (!C || C->getZExtValue() != 1)
9862 return SDValue();
9863 return DAG.getNode(ISD::AND, dl, VT,
9864 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9865 N00.getOperand(0), N00.getOperand(1)),
9866 DAG.getConstant(1, VT));
9867 }
9868
9869 return SDValue();
9870}
9871
Dan Gohman475871a2008-07-27 21:46:04 +00009872SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009873 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009874 SelectionDAG &DAG = DCI.DAG;
9875 switch (N->getOpcode()) {
9876 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009877 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009878 case ISD::EXTRACT_VECTOR_ELT:
9879 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009880 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009881 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009882 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009883 case ISD::SHL:
9884 case ISD::SRA:
9885 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009886 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009887 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009888 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009889 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9890 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009891 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009892 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009893 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009894 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009895 }
9896
Dan Gohman475871a2008-07-27 21:46:04 +00009897 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009898}
9899
Evan Cheng60c07e12006-07-05 22:17:51 +00009900//===----------------------------------------------------------------------===//
9901// X86 Inline Assembly Support
9902//===----------------------------------------------------------------------===//
9903
Chris Lattnerb8105652009-07-20 17:51:36 +00009904static bool LowerToBSwap(CallInst *CI) {
9905 // FIXME: this should verify that we are targetting a 486 or better. If not,
9906 // we will turn this bswap into something that will be lowered to logical ops
9907 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9908 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009909
Chris Lattnerb8105652009-07-20 17:51:36 +00009910 // Verify this is a simple bswap.
9911 if (CI->getNumOperands() != 2 ||
9912 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009913 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009914 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009915
Chris Lattnerb8105652009-07-20 17:51:36 +00009916 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9917 if (!Ty || Ty->getBitWidth() % 16 != 0)
9918 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009919
Chris Lattnerb8105652009-07-20 17:51:36 +00009920 // Okay, we can do this xform, do so now.
9921 const Type *Tys[] = { Ty };
9922 Module *M = CI->getParent()->getParent()->getParent();
9923 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009924
Chris Lattnerb8105652009-07-20 17:51:36 +00009925 Value *Op = CI->getOperand(1);
9926 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009927
Chris Lattnerb8105652009-07-20 17:51:36 +00009928 CI->replaceAllUsesWith(Op);
9929 CI->eraseFromParent();
9930 return true;
9931}
9932
9933bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9934 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9935 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9936
9937 std::string AsmStr = IA->getAsmString();
9938
9939 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009940 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009941 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9942
9943 switch (AsmPieces.size()) {
9944 default: return false;
9945 case 1:
9946 AsmStr = AsmPieces[0];
9947 AsmPieces.clear();
9948 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9949
9950 // bswap $0
9951 if (AsmPieces.size() == 2 &&
9952 (AsmPieces[0] == "bswap" ||
9953 AsmPieces[0] == "bswapq" ||
9954 AsmPieces[0] == "bswapl") &&
9955 (AsmPieces[1] == "$0" ||
9956 AsmPieces[1] == "${0:q}")) {
9957 // No need to check constraints, nothing other than the equivalent of
9958 // "=r,0" would be valid here.
9959 return LowerToBSwap(CI);
9960 }
9961 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009962 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009963 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009964 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009965 AsmPieces[1] == "$$8," &&
9966 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009967 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9968 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009969 const std::string &Constraints = IA->getConstraintString();
9970 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009971 std::sort(AsmPieces.begin(), AsmPieces.end());
9972 if (AsmPieces.size() == 4 &&
9973 AsmPieces[0] == "~{cc}" &&
9974 AsmPieces[1] == "~{dirflag}" &&
9975 AsmPieces[2] == "~{flags}" &&
9976 AsmPieces[3] == "~{fpsr}") {
9977 return LowerToBSwap(CI);
9978 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009979 }
9980 break;
9981 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009982 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009983 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009984 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9985 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9986 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009987 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009988 SplitString(AsmPieces[0], Words, " \t");
9989 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9990 Words.clear();
9991 SplitString(AsmPieces[1], Words, " \t");
9992 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9993 Words.clear();
9994 SplitString(AsmPieces[2], Words, " \t,");
9995 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9996 Words[2] == "%edx") {
9997 return LowerToBSwap(CI);
9998 }
9999 }
10000 }
10001 }
10002 break;
10003 }
10004 return false;
10005}
10006
10007
10008
Chris Lattnerf4dff842006-07-11 02:54:03 +000010009/// getConstraintType - Given a constraint letter, return the type of
10010/// constraint it is for this target.
10011X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010012X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10013 if (Constraint.size() == 1) {
10014 switch (Constraint[0]) {
10015 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010016 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010017 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010018 case 'r':
10019 case 'R':
10020 case 'l':
10021 case 'q':
10022 case 'Q':
10023 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010024 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010025 case 'Y':
10026 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010027 case 'e':
10028 case 'Z':
10029 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010030 default:
10031 break;
10032 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010033 }
Chris Lattner4234f572007-03-25 02:14:49 +000010034 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010035}
10036
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010037/// LowerXConstraint - try to replace an X constraint, which matches anything,
10038/// with another that has more specific requirements based on the type of the
10039/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010040const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010041LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010042 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10043 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010044 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010045 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010046 return "Y";
10047 if (Subtarget->hasSSE1())
10048 return "x";
10049 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010050
Chris Lattner5e764232008-04-26 23:02:14 +000010051 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010052}
10053
Chris Lattner48884cd2007-08-25 00:47:38 +000010054/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10055/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010056void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010057 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010058 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010059 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010060 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010061 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010062
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010063 switch (Constraint) {
10064 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010065 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010066 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010067 if (C->getZExtValue() <= 31) {
10068 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010069 break;
10070 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010071 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010072 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010073 case 'J':
10074 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010075 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010076 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10077 break;
10078 }
10079 }
10080 return;
10081 case 'K':
10082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010083 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010084 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10085 break;
10086 }
10087 }
10088 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010089 case 'N':
10090 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010091 if (C->getZExtValue() <= 255) {
10092 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010093 break;
10094 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010095 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010096 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010097 case 'e': {
10098 // 32-bit signed value
10099 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10100 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010101 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10102 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010103 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010104 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010105 break;
10106 }
10107 // FIXME gcc accepts some relocatable values here too, but only in certain
10108 // memory models; it's complicated.
10109 }
10110 return;
10111 }
10112 case 'Z': {
10113 // 32-bit unsigned value
10114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10115 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010116 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10117 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010118 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10119 break;
10120 }
10121 }
10122 // FIXME gcc accepts some relocatable values here too, but only in certain
10123 // memory models; it's complicated.
10124 return;
10125 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010126 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010127 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010128 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010129 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010130 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010131 break;
10132 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010133
Chris Lattnerdc43a882007-05-03 16:52:29 +000010134 // If we are in non-pic codegen mode, we allow the address of a global (with
10135 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010136 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010137 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010138
Chris Lattner49921962009-05-08 18:23:14 +000010139 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10140 while (1) {
10141 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10142 Offset += GA->getOffset();
10143 break;
10144 } else if (Op.getOpcode() == ISD::ADD) {
10145 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10146 Offset += C->getZExtValue();
10147 Op = Op.getOperand(0);
10148 continue;
10149 }
10150 } else if (Op.getOpcode() == ISD::SUB) {
10151 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10152 Offset += -C->getZExtValue();
10153 Op = Op.getOperand(0);
10154 continue;
10155 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010156 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010157
Chris Lattner49921962009-05-08 18:23:14 +000010158 // Otherwise, this isn't something we can handle, reject it.
10159 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010160 }
Eric Christopherfd179292009-08-27 18:07:15 +000010161
Chris Lattner36c25012009-07-10 07:34:39 +000010162 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010163 // If we require an extra load to get this address, as in PIC mode, we
10164 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010165 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10166 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010167 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010168
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010169 if (hasMemory)
10170 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10171 else
10172 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010173 Result = Op;
10174 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010175 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010176 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010177
Gabor Greifba36cb52008-08-28 21:40:38 +000010178 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010179 Ops.push_back(Result);
10180 return;
10181 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010182 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10183 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010184}
10185
Chris Lattner259e97c2006-01-31 19:43:35 +000010186std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010187getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010188 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010189 if (Constraint.size() == 1) {
10190 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010191 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010192 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010193 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10194 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010195 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010196 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10197 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10198 X86::R10D,X86::R11D,X86::R12D,
10199 X86::R13D,X86::R14D,X86::R15D,
10200 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010201 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010202 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10203 X86::SI, X86::DI, X86::R8W,X86::R9W,
10204 X86::R10W,X86::R11W,X86::R12W,
10205 X86::R13W,X86::R14W,X86::R15W,
10206 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010208 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10209 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10210 X86::R10B,X86::R11B,X86::R12B,
10211 X86::R13B,X86::R14B,X86::R15B,
10212 X86::BPL, X86::SPL, 0);
10213
Owen Anderson825b72b2009-08-11 20:47:22 +000010214 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010215 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10216 X86::RSI, X86::RDI, X86::R8, X86::R9,
10217 X86::R10, X86::R11, X86::R12,
10218 X86::R13, X86::R14, X86::R15,
10219 X86::RBP, X86::RSP, 0);
10220
10221 break;
10222 }
Eric Christopherfd179292009-08-27 18:07:15 +000010223 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010224 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010226 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010228 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010230 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010232 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10233 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010234 }
10235 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010236
Chris Lattner1efa40f2006-02-22 00:56:39 +000010237 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010238}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010239
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010240std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010241X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010242 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010243 // First, see if this is a constraint that directly corresponds to an LLVM
10244 // register class.
10245 if (Constraint.size() == 1) {
10246 // GCC Constraint Letters
10247 switch (Constraint[0]) {
10248 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010249 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010250 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010252 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010253 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010254 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010255 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010256 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010257 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010258 case 'R': // LEGACY_REGS
10259 if (VT == MVT::i8)
10260 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10261 if (VT == MVT::i16)
10262 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10263 if (VT == MVT::i32 || !Subtarget->is64Bit())
10264 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10265 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010266 case 'f': // FP Stack registers.
10267 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10268 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010269 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010270 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010271 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010272 return std::make_pair(0U, X86::RFP64RegisterClass);
10273 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010274 case 'y': // MMX_REGS if MMX allowed.
10275 if (!Subtarget->hasMMX()) break;
10276 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010277 case 'Y': // SSE_REGS if SSE2 allowed
10278 if (!Subtarget->hasSSE2()) break;
10279 // FALL THROUGH.
10280 case 'x': // SSE_REGS if SSE1 allowed
10281 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010282
Owen Anderson825b72b2009-08-11 20:47:22 +000010283 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010284 default: break;
10285 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010286 case MVT::f32:
10287 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010288 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010289 case MVT::f64:
10290 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010291 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010292 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010293 case MVT::v16i8:
10294 case MVT::v8i16:
10295 case MVT::v4i32:
10296 case MVT::v2i64:
10297 case MVT::v4f32:
10298 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010299 return std::make_pair(0U, X86::VR128RegisterClass);
10300 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010301 break;
10302 }
10303 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010304
Chris Lattnerf76d1802006-07-31 23:26:50 +000010305 // Use the default implementation in TargetLowering to convert the register
10306 // constraint into a member of a register class.
10307 std::pair<unsigned, const TargetRegisterClass*> Res;
10308 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010309
10310 // Not found as a standard register?
10311 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010312 // Map st(0) -> st(7) -> ST0
10313 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10314 tolower(Constraint[1]) == 's' &&
10315 tolower(Constraint[2]) == 't' &&
10316 Constraint[3] == '(' &&
10317 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10318 Constraint[5] == ')' &&
10319 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010320
Chris Lattner56d77c72009-09-13 22:41:48 +000010321 Res.first = X86::ST0+Constraint[4]-'0';
10322 Res.second = X86::RFP80RegisterClass;
10323 return Res;
10324 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010325
Chris Lattner56d77c72009-09-13 22:41:48 +000010326 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010327 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010328 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010329 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010330 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010331 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010332
10333 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010334 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010335 Res.first = X86::EFLAGS;
10336 Res.second = X86::CCRRegisterClass;
10337 return Res;
10338 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010339
Dale Johannesen330169f2008-11-13 21:52:36 +000010340 // 'A' means EAX + EDX.
10341 if (Constraint == "A") {
10342 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010343 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010344 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010345 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010346 return Res;
10347 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010348
Chris Lattnerf76d1802006-07-31 23:26:50 +000010349 // Otherwise, check to see if this is a register class of the wrong value
10350 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10351 // turn into {ax},{dx}.
10352 if (Res.second->hasType(VT))
10353 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010354
Chris Lattnerf76d1802006-07-31 23:26:50 +000010355 // All of the single-register GCC register classes map their values onto
10356 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10357 // really want an 8-bit or 32-bit register, map to the appropriate register
10358 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010359 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010361 unsigned DestReg = 0;
10362 switch (Res.first) {
10363 default: break;
10364 case X86::AX: DestReg = X86::AL; break;
10365 case X86::DX: DestReg = X86::DL; break;
10366 case X86::CX: DestReg = X86::CL; break;
10367 case X86::BX: DestReg = X86::BL; break;
10368 }
10369 if (DestReg) {
10370 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010371 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010372 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010373 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010374 unsigned DestReg = 0;
10375 switch (Res.first) {
10376 default: break;
10377 case X86::AX: DestReg = X86::EAX; break;
10378 case X86::DX: DestReg = X86::EDX; break;
10379 case X86::CX: DestReg = X86::ECX; break;
10380 case X86::BX: DestReg = X86::EBX; break;
10381 case X86::SI: DestReg = X86::ESI; break;
10382 case X86::DI: DestReg = X86::EDI; break;
10383 case X86::BP: DestReg = X86::EBP; break;
10384 case X86::SP: DestReg = X86::ESP; break;
10385 }
10386 if (DestReg) {
10387 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010388 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010389 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010390 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010391 unsigned DestReg = 0;
10392 switch (Res.first) {
10393 default: break;
10394 case X86::AX: DestReg = X86::RAX; break;
10395 case X86::DX: DestReg = X86::RDX; break;
10396 case X86::CX: DestReg = X86::RCX; break;
10397 case X86::BX: DestReg = X86::RBX; break;
10398 case X86::SI: DestReg = X86::RSI; break;
10399 case X86::DI: DestReg = X86::RDI; break;
10400 case X86::BP: DestReg = X86::RBP; break;
10401 case X86::SP: DestReg = X86::RSP; break;
10402 }
10403 if (DestReg) {
10404 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010405 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010406 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010407 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010408 } else if (Res.second == X86::FR32RegisterClass ||
10409 Res.second == X86::FR64RegisterClass ||
10410 Res.second == X86::VR128RegisterClass) {
10411 // Handle references to XMM physical registers that got mapped into the
10412 // wrong class. This can happen with constraints like {xmm0} where the
10413 // target independent register mapper will just pick the first match it can
10414 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010415 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010416 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010417 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010418 Res.second = X86::FR64RegisterClass;
10419 else if (X86::VR128RegisterClass->hasType(VT))
10420 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010421 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010422
Chris Lattnerf76d1802006-07-31 23:26:50 +000010423 return Res;
10424}