blob: 5d072ba301ba36ff4198ab46287c8e5c05f64c84 [file] [log] [blame]
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001//===-- X86ISelPattern.cpp - A pattern matching inst selector for X86 -----===//
Chris Lattner24aad1b2005-01-10 22:10:13 +00002//
Chris Lattner8acb1ba2005-01-07 07:49:41 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for X86.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
15#include "X86InstrBuilder.h"
16#include "X86RegisterInfo.h"
Chris Lattner590d8002005-01-09 18:52:44 +000017#include "llvm/Constants.h" // FIXME: REMOVE
Chris Lattner8acb1ba2005-01-07 07:49:41 +000018#include "llvm/Function.h"
Chris Lattner590d8002005-01-09 18:52:44 +000019#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
Chris Lattner8acb1ba2005-01-07 07:49:41 +000020#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/TargetData.h"
26#include "llvm/Target/TargetLowering.h"
27#include "llvm/Support/MathExtras.h"
28#include "llvm/ADT/Statistic.h"
29#include <set>
30using namespace llvm;
31
32//===----------------------------------------------------------------------===//
33// X86TargetLowering - X86 Implementation of the TargetLowering interface
34namespace {
35 class X86TargetLowering : public TargetLowering {
36 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Chris Lattner14824582005-01-09 00:01:27 +000037 int ReturnAddrIndex; // FrameIndex for return slot.
Chris Lattner8acb1ba2005-01-07 07:49:41 +000038 public:
39 X86TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
40 // Set up the TargetLowering object.
41 addRegisterClass(MVT::i8, X86::R8RegisterClass);
42 addRegisterClass(MVT::i16, X86::R16RegisterClass);
43 addRegisterClass(MVT::i32, X86::R32RegisterClass);
44 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
45
46 // FIXME: Eliminate these two classes when legalize can handle promotions
47 // well.
48 addRegisterClass(MVT::i1, X86::R8RegisterClass);
49 addRegisterClass(MVT::f32, X86::RFPRegisterClass);
50
51 computeRegisterProperties();
Chris Lattner795069d2005-01-11 05:57:36 +000052
Chris Lattner795069d2005-01-11 05:57:36 +000053 setOperationUnsupported(ISD::MEMMOVE, MVT::Other);
54
Chris Lattner8acb1ba2005-01-07 07:49:41 +000055 setOperationUnsupported(ISD::MUL, MVT::i8);
56 setOperationUnsupported(ISD::SELECT, MVT::i1);
57 setOperationUnsupported(ISD::SELECT, MVT::i8);
58
59 addLegalFPImmediate(+0.0); // FLD0
60 addLegalFPImmediate(+1.0); // FLD1
61 addLegalFPImmediate(-0.0); // FLD0/FCHS
62 addLegalFPImmediate(-1.0); // FLD1/FCHS
63 }
64
65 /// LowerArguments - This hook must be implemented to indicate how we should
66 /// lower the arguments for the specified function, into the specified DAG.
67 virtual std::vector<SDOperand>
68 LowerArguments(Function &F, SelectionDAG &DAG);
69
70 /// LowerCallTo - This hook lowers an abstract call to a function into an
71 /// actual call.
Chris Lattner5188ad72005-01-08 19:28:19 +000072 virtual std::pair<SDOperand, SDOperand>
73 LowerCallTo(SDOperand Chain, const Type *RetTy, SDOperand Callee,
74 ArgListTy &Args, SelectionDAG &DAG);
Chris Lattner14824582005-01-09 00:01:27 +000075
76 virtual std::pair<SDOperand, SDOperand>
77 LowerVAStart(SDOperand Chain, SelectionDAG &DAG);
78
79 virtual std::pair<SDOperand,SDOperand>
80 LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
81 const Type *ArgTy, SelectionDAG &DAG);
82
83 virtual std::pair<SDOperand, SDOperand>
84 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
85 SelectionDAG &DAG);
Chris Lattner8acb1ba2005-01-07 07:49:41 +000086 };
87}
88
89
90std::vector<SDOperand>
91X86TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
92 std::vector<SDOperand> ArgValues;
93
94 // Add DAG nodes to load the arguments... On entry to a function on the X86,
95 // the stack frame looks like this:
96 //
97 // [ESP] -- return address
98 // [ESP + 4] -- first argument (leftmost lexically)
99 // [ESP + 8] -- second argument, if first argument is four bytes in size
100 // ...
101 //
102 MachineFunction &MF = DAG.getMachineFunction();
103 MachineFrameInfo *MFI = MF.getFrameInfo();
104
105 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
106 for (Function::aiterator I = F.abegin(), E = F.aend(); I != E; ++I) {
107 MVT::ValueType ObjectVT = getValueType(I->getType());
108 unsigned ArgIncrement = 4;
109 unsigned ObjSize;
110 switch (ObjectVT) {
111 default: assert(0 && "Unhandled argument type!");
112 case MVT::i1:
113 case MVT::i8: ObjSize = 1; break;
114 case MVT::i16: ObjSize = 2; break;
115 case MVT::i32: ObjSize = 4; break;
116 case MVT::i64: ObjSize = ArgIncrement = 8; break;
117 case MVT::f32: ObjSize = 4; break;
118 case MVT::f64: ObjSize = ArgIncrement = 8; break;
119 }
120 // Create the frame index object for this incoming parameter...
121 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
122
123 // Create the SelectionDAG nodes corresponding to a load from this parameter
124 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
125
126 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
127 // dead loads.
128 SDOperand ArgValue;
129 if (!I->use_empty())
130 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN);
131 else {
132 if (MVT::isInteger(ObjectVT))
133 ArgValue = DAG.getConstant(0, ObjectVT);
134 else
135 ArgValue = DAG.getConstantFP(0, ObjectVT);
136 }
137 ArgValues.push_back(ArgValue);
138
139 ArgOffset += ArgIncrement; // Move on to the next argument...
140 }
141
142 // If the function takes variable number of arguments, make a frame index for
143 // the start of the first vararg value... for expansion of llvm.va_start.
144 if (F.isVarArg())
145 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner14824582005-01-09 00:01:27 +0000146 ReturnAddrIndex = 0; // No return address slot generated yet.
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000147 return ArgValues;
148}
149
Chris Lattner5188ad72005-01-08 19:28:19 +0000150std::pair<SDOperand, SDOperand>
151X86TargetLowering::LowerCallTo(SDOperand Chain,
152 const Type *RetTy, SDOperand Callee,
153 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000154 // Count how many bytes are to be pushed on the stack.
155 unsigned NumBytes = 0;
156
157 if (Args.empty()) {
158 // Save zero bytes.
Chris Lattner5188ad72005-01-08 19:28:19 +0000159 Chain = DAG.getNode(ISD::ADJCALLSTACKDOWN, MVT::Other, Chain,
160 DAG.getConstant(0, getPointerTy()));
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000161 } else {
162 for (unsigned i = 0, e = Args.size(); i != e; ++i)
163 switch (getValueType(Args[i].second)) {
164 default: assert(0 && "Unknown value type!");
165 case MVT::i1:
166 case MVT::i8:
167 case MVT::i16:
168 case MVT::i32:
169 case MVT::f32:
170 NumBytes += 4;
171 break;
172 case MVT::i64:
173 case MVT::f64:
174 NumBytes += 8;
175 break;
176 }
177
Chris Lattner5188ad72005-01-08 19:28:19 +0000178 Chain = DAG.getNode(ISD::ADJCALLSTACKDOWN, MVT::Other, Chain,
179 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000180
181 // Arguments go on the stack in reverse order, as specified by the ABI.
182 unsigned ArgOffset = 0;
183 SDOperand StackPtr = DAG.getCopyFromReg(X86::ESP, MVT::i32);
184 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
185 unsigned ArgReg;
186 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
187 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
188
189 switch (getValueType(Args[i].second)) {
190 default: assert(0 && "Unexpected ValueType for argument!");
191 case MVT::i1:
192 case MVT::i8:
193 case MVT::i16:
194 // Promote the integer to 32 bits. If the input type is signed use a
195 // sign extend, otherwise use a zero extend.
196 if (Args[i].second->isSigned())
197 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
198 else
199 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
200
201 // FALL THROUGH
202 case MVT::i32:
203 case MVT::f32:
204 // FIXME: Note that all of these stores are independent of each other.
Chris Lattner5188ad72005-01-08 19:28:19 +0000205 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
206 Args[i].first, PtrOff);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000207 ArgOffset += 4;
208 break;
209 case MVT::i64:
210 case MVT::f64:
211 // FIXME: Note that all of these stores are independent of each other.
Chris Lattner5188ad72005-01-08 19:28:19 +0000212 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
213 Args[i].first, PtrOff);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000214 ArgOffset += 8;
215 break;
216 }
217 }
218 }
219
220 std::vector<MVT::ValueType> RetVals;
221 MVT::ValueType RetTyVT = getValueType(RetTy);
222 if (RetTyVT != MVT::isVoid)
223 RetVals.push_back(RetTyVT);
224 RetVals.push_back(MVT::Other);
225
Chris Lattner5188ad72005-01-08 19:28:19 +0000226 SDOperand TheCall = SDOperand(DAG.getCall(RetVals, Chain, Callee), 0);
Chris Lattnerb0802652005-01-08 20:51:36 +0000227 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner5188ad72005-01-08 19:28:19 +0000228 Chain = DAG.getNode(ISD::ADJCALLSTACKUP, MVT::Other, Chain,
229 DAG.getConstant(NumBytes, getPointerTy()));
230 return std::make_pair(TheCall, Chain);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000231}
232
Chris Lattner14824582005-01-09 00:01:27 +0000233std::pair<SDOperand, SDOperand>
234X86TargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG) {
235 // vastart just returns the address of the VarArgsFrameIndex slot.
236 return std::make_pair(DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32), Chain);
237}
238
239std::pair<SDOperand,SDOperand> X86TargetLowering::
240LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
241 const Type *ArgTy, SelectionDAG &DAG) {
242 MVT::ValueType ArgVT = getValueType(ArgTy);
243 SDOperand Result;
244 if (!isVANext) {
245 Result = DAG.getLoad(ArgVT, DAG.getEntryNode(), VAList);
246 } else {
247 unsigned Amt;
248 if (ArgVT == MVT::i32)
249 Amt = 4;
250 else {
251 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
252 "Other types should have been promoted for varargs!");
253 Amt = 8;
254 }
255 Result = DAG.getNode(ISD::ADD, VAList.getValueType(), VAList,
256 DAG.getConstant(Amt, VAList.getValueType()));
257 }
258 return std::make_pair(Result, Chain);
259}
260
261
262std::pair<SDOperand, SDOperand> X86TargetLowering::
263LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
264 SelectionDAG &DAG) {
265 SDOperand Result;
266 if (Depth) // Depths > 0 not supported yet!
267 Result = DAG.getConstant(0, getPointerTy());
268 else {
269 if (ReturnAddrIndex == 0) {
270 // Set up a frame object for the return address.
271 MachineFunction &MF = DAG.getMachineFunction();
272 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
273 }
274
275 SDOperand RetAddrFI = DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
276
277 if (!isFrameAddress)
278 // Just load the return address
279 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI);
280 else
281 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
282 DAG.getConstant(4, MVT::i32));
283 }
284 return std::make_pair(Result, Chain);
285}
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000286
287
288
289
290
291namespace {
292 Statistic<>
293 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
294
295 //===--------------------------------------------------------------------===//
296 /// ISel - X86 specific code to select X86 machine instructions for
297 /// SelectionDAG operations.
298 ///
299 class ISel : public SelectionDAGISel {
300 /// ContainsFPCode - Every instruction we select that uses or defines a FP
301 /// register should set this to true.
302 bool ContainsFPCode;
303
304 /// X86Lowering - This object fully describes how to lower LLVM code to an
305 /// X86-specific SelectionDAG.
306 X86TargetLowering X86Lowering;
307
Chris Lattner11333092005-01-11 03:11:44 +0000308 /// RegPressureMap - This keeps an approximate count of the number of
309 /// registers required to evaluate each node in the graph.
310 std::map<SDNode*, unsigned> RegPressureMap;
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000311
312 /// ExprMap - As shared expressions are codegen'd, we keep track of which
313 /// vreg the value is produced in, so we only emit one copy of each compiled
314 /// tree.
315 std::map<SDOperand, unsigned> ExprMap;
316 std::set<SDOperand> LoweredTokens;
317
318 public:
319 ISel(TargetMachine &TM) : SelectionDAGISel(X86Lowering), X86Lowering(TM) {
320 }
321
Chris Lattner11333092005-01-11 03:11:44 +0000322 unsigned getRegPressure(SDOperand O) {
323 return RegPressureMap[O.Val];
324 }
325 unsigned ComputeRegPressure(SDOperand O);
326
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000327 /// InstructionSelectBasicBlock - This callback is invoked by
328 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
329 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
330 // While we're doing this, keep track of whether we see any FP code for
331 // FP_REG_KILL insertion.
332 ContainsFPCode = false;
333
Chris Lattner11333092005-01-11 03:11:44 +0000334 // Compute the RegPressureMap, which is an approximation for the number of
335 // registers required to compute each node.
336 ComputeRegPressure(DAG.getRoot());
337
338 //DAG.viewGraph();
339
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000340 // Codegen the basic block.
341 Select(DAG.getRoot());
342
343 // Insert FP_REG_KILL instructions into basic blocks that need them. This
344 // only occurs due to the floating point stackifier not being aggressive
345 // enough to handle arbitrary global stackification.
346 //
347 // Currently we insert an FP_REG_KILL instruction into each block that
348 // uses or defines a floating point virtual register.
349 //
350 // When the global register allocators (like linear scan) finally update
351 // live variable analysis, we can keep floating point values in registers
352 // across basic blocks. This will be a huge win, but we are waiting on
353 // the global allocators before we can do this.
354 //
355 if (ContainsFPCode && BB->succ_size()) {
356 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
357 ++NumFPKill;
358 }
359
360 // Clear state used for selection.
361 ExprMap.clear();
362 LoweredTokens.clear();
Chris Lattner11333092005-01-11 03:11:44 +0000363 RegPressureMap.clear();
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000364 }
365
366 void EmitCMP(SDOperand LHS, SDOperand RHS);
Chris Lattner6c07aee2005-01-11 04:06:27 +0000367 bool EmitBranchCC(MachineBasicBlock *Dest, SDOperand Chain, SDOperand Cond);
Chris Lattner24aad1b2005-01-10 22:10:13 +0000368 void EmitSelectCC(SDOperand Cond, MVT::ValueType SVT,
369 unsigned RTrue, unsigned RFalse, unsigned RDest);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000370 unsigned SelectExpr(SDOperand N);
371 bool SelectAddress(SDOperand N, X86AddressMode &AM);
372 void Select(SDOperand N);
373 };
374}
375
Chris Lattner11333092005-01-11 03:11:44 +0000376// ComputeRegPressure - Compute the RegPressureMap, which is an approximation
377// for the number of registers required to compute each node. This is basically
378// computing a generalized form of the Sethi-Ullman number for each node.
379unsigned ISel::ComputeRegPressure(SDOperand O) {
380 SDNode *N = O.Val;
381 unsigned &Result = RegPressureMap[N];
382 if (Result) return Result;
383
Chris Lattnera3aa2e22005-01-11 03:37:59 +0000384 // FIXME: Should operations like CALL (which clobber lots o regs) have a
385 // higher fixed cost??
386
Chris Lattner11333092005-01-11 03:11:44 +0000387 if (N->getNumOperands() == 0)
388 return Result = 1;
389
390 unsigned MaxRegUse = 0;
391 unsigned NumExtraMaxRegUsers = 0;
392 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
393 unsigned Regs = ComputeRegPressure(N->getOperand(i));
394 if (Regs > MaxRegUse) {
395 MaxRegUse = Regs;
396 NumExtraMaxRegUsers = 0;
397 } else if (Regs == MaxRegUse) {
398 ++NumExtraMaxRegUsers;
399 }
400 }
401
402 return Result = MaxRegUse+NumExtraMaxRegUsers;
403}
404
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000405/// SelectAddress - Add the specified node to the specified addressing mode,
406/// returning true if it cannot be done.
407bool ISel::SelectAddress(SDOperand N, X86AddressMode &AM) {
408 switch (N.getOpcode()) {
409 default: break;
410 case ISD::FrameIndex:
411 if (AM.BaseType == X86AddressMode::RegBase && AM.Base.Reg == 0) {
412 AM.BaseType = X86AddressMode::FrameIndexBase;
413 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
414 return false;
415 }
416 break;
417 case ISD::GlobalAddress:
418 if (AM.GV == 0) {
419 AM.GV = cast<GlobalAddressSDNode>(N)->getGlobal();
420 return false;
421 }
422 break;
423 case ISD::Constant:
424 AM.Disp += cast<ConstantSDNode>(N)->getValue();
425 return false;
426 case ISD::SHL:
427 if (AM.IndexReg == 0 || AM.Scale == 1)
428 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
429 unsigned Val = CN->getValue();
430 if (Val == 1 || Val == 2 || Val == 3) {
431 AM.Scale = 1 << Val;
Chris Lattner51a26342005-01-11 06:36:20 +0000432 SDOperand ShVal = N.Val->getOperand(0);
433
434 // Okay, we know that we have a scale by now. However, if the scaled
435 // value is an add of something and a constant, we can fold the
436 // constant into the disp field here.
437 if (ShVal.Val->getOpcode() == ISD::ADD &&
438 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
439 AM.IndexReg = SelectExpr(ShVal.Val->getOperand(0));
440 ConstantSDNode *AddVal =
441 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
442 AM.Disp += AddVal->getValue() << Val;
443 } else {
444 AM.IndexReg = SelectExpr(ShVal);
445 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000446 return false;
447 }
448 }
449 break;
Chris Lattner947d5442005-01-11 19:37:02 +0000450 case ISD::MUL:
451 // X*[3,5,9] -> X+X*[2,4,8]
452 if (AM.IndexReg == 0 && AM.BaseType == X86AddressMode::RegBase &&
453 AM.Base.Reg == 0)
454 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
455 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
456 AM.Scale = unsigned(CN->getValue())-1;
457
458 SDOperand MulVal = N.Val->getOperand(0);
459 unsigned Reg;
460
461 // Okay, we know that we have a scale by now. However, if the scaled
462 // value is an add of something and a constant, we can fold the
463 // constant into the disp field here.
464 if (MulVal.Val->getOpcode() == ISD::ADD &&
465 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
466 Reg = SelectExpr(MulVal.Val->getOperand(0));
467 ConstantSDNode *AddVal =
468 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
469 AM.Disp += AddVal->getValue() * CN->getValue();
470 } else {
471 Reg = SelectExpr(N.Val->getOperand(0));
472 }
473
474 AM.IndexReg = AM.Base.Reg = Reg;
475 return false;
476 }
477 break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000478
479 case ISD::ADD: {
480 X86AddressMode Backup = AM;
481 if (!SelectAddress(N.Val->getOperand(0), AM) &&
482 !SelectAddress(N.Val->getOperand(1), AM))
483 return false;
484 AM = Backup;
485 break;
486 }
487 }
488
Chris Lattnera95589b2005-01-11 04:40:19 +0000489 // Is the base register already occupied?
490 if (AM.BaseType != X86AddressMode::RegBase || AM.Base.Reg) {
491 // If so, check to see if the scale index register is set.
492 if (AM.IndexReg == 0) {
493 AM.IndexReg = SelectExpr(N);
494 AM.Scale = 1;
495 return false;
496 }
497
498 // Otherwise, we cannot select it.
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000499 return true;
Chris Lattnera95589b2005-01-11 04:40:19 +0000500 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000501
502 // Default, generate it as a register.
503 AM.BaseType = X86AddressMode::RegBase;
504 AM.Base.Reg = SelectExpr(N);
505 return false;
506}
507
508/// Emit2SetCCsAndLogical - Emit the following sequence of instructions,
509/// assuming that the temporary registers are in the 8-bit register class.
510///
511/// Tmp1 = setcc1
512/// Tmp2 = setcc2
513/// DestReg = logicalop Tmp1, Tmp2
514///
515static void Emit2SetCCsAndLogical(MachineBasicBlock *BB, unsigned SetCC1,
516 unsigned SetCC2, unsigned LogicalOp,
517 unsigned DestReg) {
518 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
519 unsigned Tmp1 = RegMap->createVirtualRegister(X86::R8RegisterClass);
520 unsigned Tmp2 = RegMap->createVirtualRegister(X86::R8RegisterClass);
521 BuildMI(BB, SetCC1, 0, Tmp1);
522 BuildMI(BB, SetCC2, 0, Tmp2);
523 BuildMI(BB, LogicalOp, 2, DestReg).addReg(Tmp1).addReg(Tmp2);
524}
525
526/// EmitSetCC - Emit the code to set the specified 8-bit register to 1 if the
527/// condition codes match the specified SetCCOpcode. Note that some conditions
528/// require multiple instructions to generate the correct value.
529static void EmitSetCC(MachineBasicBlock *BB, unsigned DestReg,
530 ISD::CondCode SetCCOpcode, bool isFP) {
531 unsigned Opc;
532 if (!isFP) {
533 switch (SetCCOpcode) {
534 default: assert(0 && "Illegal integer SetCC!");
535 case ISD::SETEQ: Opc = X86::SETEr; break;
536 case ISD::SETGT: Opc = X86::SETGr; break;
537 case ISD::SETGE: Opc = X86::SETGEr; break;
538 case ISD::SETLT: Opc = X86::SETLr; break;
539 case ISD::SETLE: Opc = X86::SETLEr; break;
540 case ISD::SETNE: Opc = X86::SETNEr; break;
541 case ISD::SETULT: Opc = X86::SETBr; break;
542 case ISD::SETUGT: Opc = X86::SETAr; break;
543 case ISD::SETULE: Opc = X86::SETBEr; break;
544 case ISD::SETUGE: Opc = X86::SETAEr; break;
545 }
546 } else {
547 // On a floating point condition, the flags are set as follows:
548 // ZF PF CF op
549 // 0 | 0 | 0 | X > Y
550 // 0 | 0 | 1 | X < Y
551 // 1 | 0 | 0 | X == Y
552 // 1 | 1 | 1 | unordered
553 //
554 switch (SetCCOpcode) {
555 default: assert(0 && "Invalid FP setcc!");
556 case ISD::SETUEQ:
557 case ISD::SETEQ:
558 Opc = X86::SETEr; // True if ZF = 1
559 break;
560 case ISD::SETOGT:
561 case ISD::SETGT:
562 Opc = X86::SETAr; // True if CF = 0 and ZF = 0
563 break;
564 case ISD::SETOGE:
565 case ISD::SETGE:
566 Opc = X86::SETAEr; // True if CF = 0
567 break;
568 case ISD::SETULT:
569 case ISD::SETLT:
570 Opc = X86::SETBr; // True if CF = 1
571 break;
572 case ISD::SETULE:
573 case ISD::SETLE:
574 Opc = X86::SETBEr; // True if CF = 1 or ZF = 1
575 break;
576 case ISD::SETONE:
577 case ISD::SETNE:
578 Opc = X86::SETNEr; // True if ZF = 0
579 break;
580 case ISD::SETUO:
581 Opc = X86::SETPr; // True if PF = 1
582 break;
583 case ISD::SETO:
584 Opc = X86::SETNPr; // True if PF = 0
585 break;
586 case ISD::SETOEQ: // !PF & ZF
587 Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETEr, X86::AND8rr, DestReg);
588 return;
589 case ISD::SETOLT: // !PF & CF
590 Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETBr, X86::AND8rr, DestReg);
591 return;
592 case ISD::SETOLE: // !PF & (CF || ZF)
593 Emit2SetCCsAndLogical(BB, X86::SETNPr, X86::SETBEr, X86::AND8rr, DestReg);
594 return;
595 case ISD::SETUGT: // PF | (!ZF & !CF)
596 Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETAr, X86::OR8rr, DestReg);
597 return;
598 case ISD::SETUGE: // PF | !CF
599 Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETAEr, X86::OR8rr, DestReg);
600 return;
601 case ISD::SETUNE: // PF | !ZF
602 Emit2SetCCsAndLogical(BB, X86::SETPr, X86::SETNEr, X86::OR8rr, DestReg);
603 return;
604 }
605 }
606 BuildMI(BB, Opc, 0, DestReg);
607}
608
609
610/// EmitBranchCC - Emit code into BB that arranges for control to transfer to
611/// the Dest block if the Cond condition is true. If we cannot fold this
612/// condition into the branch, return true.
613///
Chris Lattner6c07aee2005-01-11 04:06:27 +0000614bool ISel::EmitBranchCC(MachineBasicBlock *Dest, SDOperand Chain,
615 SDOperand Cond) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000616 // FIXME: Evaluate whether it would be good to emit code like (X < Y) | (A >
617 // B) using two conditional branches instead of one condbr, two setcc's, and
618 // an or.
619 if ((Cond.getOpcode() == ISD::OR ||
620 Cond.getOpcode() == ISD::AND) && Cond.Val->hasOneUse()) {
621 // And and or set the flags for us, so there is no need to emit a TST of the
622 // result. It is only safe to do this if there is only a single use of the
623 // AND/OR though, otherwise we don't know it will be emitted here.
Chris Lattner6c07aee2005-01-11 04:06:27 +0000624 Select(Chain);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000625 SelectExpr(Cond);
626 BuildMI(BB, X86::JNE, 1).addMBB(Dest);
627 return false;
628 }
629
630 // Codegen br not C -> JE.
631 if (Cond.getOpcode() == ISD::XOR)
632 if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(Cond.Val->getOperand(1)))
633 if (NC->isAllOnesValue()) {
Chris Lattner6c07aee2005-01-11 04:06:27 +0000634 unsigned CondR;
635 if (getRegPressure(Chain) > getRegPressure(Cond)) {
636 Select(Chain);
637 CondR = SelectExpr(Cond.Val->getOperand(0));
638 } else {
639 CondR = SelectExpr(Cond.Val->getOperand(0));
640 Select(Chain);
641 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000642 BuildMI(BB, X86::TEST8rr, 2).addReg(CondR).addReg(CondR);
643 BuildMI(BB, X86::JE, 1).addMBB(Dest);
644 return false;
645 }
646
647 SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Cond);
648 if (SetCC == 0)
649 return true; // Can only handle simple setcc's so far.
650
651 unsigned Opc;
652
653 // Handle integer conditions first.
654 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
655 switch (SetCC->getCondition()) {
656 default: assert(0 && "Illegal integer SetCC!");
657 case ISD::SETEQ: Opc = X86::JE; break;
658 case ISD::SETGT: Opc = X86::JG; break;
659 case ISD::SETGE: Opc = X86::JGE; break;
660 case ISD::SETLT: Opc = X86::JL; break;
661 case ISD::SETLE: Opc = X86::JLE; break;
662 case ISD::SETNE: Opc = X86::JNE; break;
663 case ISD::SETULT: Opc = X86::JB; break;
664 case ISD::SETUGT: Opc = X86::JA; break;
665 case ISD::SETULE: Opc = X86::JBE; break;
666 case ISD::SETUGE: Opc = X86::JAE; break;
667 }
Chris Lattner6c07aee2005-01-11 04:06:27 +0000668 Select(Chain);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000669 EmitCMP(SetCC->getOperand(0), SetCC->getOperand(1));
670 BuildMI(BB, Opc, 1).addMBB(Dest);
671 return false;
672 }
673
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000674 unsigned Opc2 = 0; // Second branch if needed.
675
676 // On a floating point condition, the flags are set as follows:
677 // ZF PF CF op
678 // 0 | 0 | 0 | X > Y
679 // 0 | 0 | 1 | X < Y
680 // 1 | 0 | 0 | X == Y
681 // 1 | 1 | 1 | unordered
682 //
683 switch (SetCC->getCondition()) {
684 default: assert(0 && "Invalid FP setcc!");
685 case ISD::SETUEQ:
686 case ISD::SETEQ: Opc = X86::JE; break; // True if ZF = 1
687 case ISD::SETOGT:
688 case ISD::SETGT: Opc = X86::JA; break; // True if CF = 0 and ZF = 0
689 case ISD::SETOGE:
690 case ISD::SETGE: Opc = X86::JAE; break; // True if CF = 0
691 case ISD::SETULT:
692 case ISD::SETLT: Opc = X86::JB; break; // True if CF = 1
693 case ISD::SETULE:
694 case ISD::SETLE: Opc = X86::JBE; break; // True if CF = 1 or ZF = 1
695 case ISD::SETONE:
696 case ISD::SETNE: Opc = X86::JNE; break; // True if ZF = 0
697 case ISD::SETUO: Opc = X86::JP; break; // True if PF = 1
698 case ISD::SETO: Opc = X86::JNP; break; // True if PF = 0
699 case ISD::SETUGT: // PF = 1 | (ZF = 0 & CF = 0)
700 Opc = X86::JA; // ZF = 0 & CF = 0
701 Opc2 = X86::JP; // PF = 1
702 break;
703 case ISD::SETUGE: // PF = 1 | CF = 0
704 Opc = X86::JAE; // CF = 0
705 Opc2 = X86::JP; // PF = 1
706 break;
707 case ISD::SETUNE: // PF = 1 | ZF = 0
708 Opc = X86::JNE; // ZF = 0
709 Opc2 = X86::JP; // PF = 1
710 break;
711 case ISD::SETOEQ: // PF = 0 & ZF = 1
712 //X86::JNP, X86::JE
713 //X86::AND8rr
714 return true; // FIXME: Emit more efficient code for this branch.
715 case ISD::SETOLT: // PF = 0 & CF = 1
716 //X86::JNP, X86::JB
717 //X86::AND8rr
718 return true; // FIXME: Emit more efficient code for this branch.
719 case ISD::SETOLE: // PF = 0 & (CF = 1 || ZF = 1)
720 //X86::JNP, X86::JBE
721 //X86::AND8rr
722 return true; // FIXME: Emit more efficient code for this branch.
723 }
724
Chris Lattner6c07aee2005-01-11 04:06:27 +0000725 Select(Chain);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000726 EmitCMP(SetCC->getOperand(0), SetCC->getOperand(1));
727 BuildMI(BB, Opc, 1).addMBB(Dest);
728 if (Opc2)
729 BuildMI(BB, Opc2, 1).addMBB(Dest);
730 return false;
731}
732
Chris Lattner24aad1b2005-01-10 22:10:13 +0000733/// EmitSelectCC - Emit code into BB that performs a select operation between
734/// the two registers RTrue and RFalse, generating a result into RDest. Return
735/// true if the fold cannot be performed.
736///
737void ISel::EmitSelectCC(SDOperand Cond, MVT::ValueType SVT,
738 unsigned RTrue, unsigned RFalse, unsigned RDest) {
739 enum Condition {
740 EQ, NE, LT, LE, GT, GE, B, BE, A, AE, P, NP,
741 NOT_SET
742 } CondCode = NOT_SET;
743
744 static const unsigned CMOVTAB16[] = {
745 X86::CMOVE16rr, X86::CMOVNE16rr, X86::CMOVL16rr, X86::CMOVLE16rr,
746 X86::CMOVG16rr, X86::CMOVGE16rr, X86::CMOVB16rr, X86::CMOVBE16rr,
747 X86::CMOVA16rr, X86::CMOVAE16rr, X86::CMOVP16rr, X86::CMOVNP16rr,
748 };
749 static const unsigned CMOVTAB32[] = {
750 X86::CMOVE32rr, X86::CMOVNE32rr, X86::CMOVL32rr, X86::CMOVLE32rr,
751 X86::CMOVG32rr, X86::CMOVGE32rr, X86::CMOVB32rr, X86::CMOVBE32rr,
752 X86::CMOVA32rr, X86::CMOVAE32rr, X86::CMOVP32rr, X86::CMOVNP32rr,
753 };
754 static const unsigned CMOVTABFP[] = {
755 X86::FCMOVE , X86::FCMOVNE, /*missing*/0, /*missing*/0,
756 /*missing*/0, /*missing*/0, X86::FCMOVB , X86::FCMOVBE,
757 X86::FCMOVA , X86::FCMOVAE, X86::FCMOVP , X86::FCMOVNP
758 };
759
760 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Cond)) {
761 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
762 switch (SetCC->getCondition()) {
763 default: assert(0 && "Unknown integer comparison!");
764 case ISD::SETEQ: CondCode = EQ; break;
765 case ISD::SETGT: CondCode = GT; break;
766 case ISD::SETGE: CondCode = GE; break;
767 case ISD::SETLT: CondCode = LT; break;
768 case ISD::SETLE: CondCode = LE; break;
769 case ISD::SETNE: CondCode = NE; break;
770 case ISD::SETULT: CondCode = B; break;
771 case ISD::SETUGT: CondCode = A; break;
772 case ISD::SETULE: CondCode = BE; break;
773 case ISD::SETUGE: CondCode = AE; break;
774 }
775 } else {
776 // On a floating point condition, the flags are set as follows:
777 // ZF PF CF op
778 // 0 | 0 | 0 | X > Y
779 // 0 | 0 | 1 | X < Y
780 // 1 | 0 | 0 | X == Y
781 // 1 | 1 | 1 | unordered
782 //
783 switch (SetCC->getCondition()) {
784 default: assert(0 && "Unknown FP comparison!");
785 case ISD::SETUEQ:
786 case ISD::SETEQ: CondCode = EQ; break; // True if ZF = 1
787 case ISD::SETOGT:
788 case ISD::SETGT: CondCode = A; break; // True if CF = 0 and ZF = 0
789 case ISD::SETOGE:
790 case ISD::SETGE: CondCode = AE; break; // True if CF = 0
791 case ISD::SETULT:
792 case ISD::SETLT: CondCode = B; break; // True if CF = 1
793 case ISD::SETULE:
794 case ISD::SETLE: CondCode = BE; break; // True if CF = 1 or ZF = 1
795 case ISD::SETONE:
796 case ISD::SETNE: CondCode = NE; break; // True if ZF = 0
797 case ISD::SETUO: CondCode = P; break; // True if PF = 1
798 case ISD::SETO: CondCode = NP; break; // True if PF = 0
799 case ISD::SETUGT: // PF = 1 | (ZF = 0 & CF = 0)
800 case ISD::SETUGE: // PF = 1 | CF = 0
801 case ISD::SETUNE: // PF = 1 | ZF = 0
802 case ISD::SETOEQ: // PF = 0 & ZF = 1
803 case ISD::SETOLT: // PF = 0 & CF = 1
804 case ISD::SETOLE: // PF = 0 & (CF = 1 || ZF = 1)
805 // We cannot emit this comparison as a single cmov.
806 break;
807 }
808 }
809 }
810
811 unsigned Opc = 0;
812 if (CondCode != NOT_SET) {
813 switch (SVT) {
814 default: assert(0 && "Cannot select this type!");
815 case MVT::i16: Opc = CMOVTAB16[CondCode]; break;
816 case MVT::i32: Opc = CMOVTAB32[CondCode]; break;
817 case MVT::f32:
Chris Lattneref7ba072005-01-11 03:50:45 +0000818 case MVT::f64: Opc = CMOVTABFP[CondCode]; break;
Chris Lattner24aad1b2005-01-10 22:10:13 +0000819 }
820 }
821
822 // Finally, if we weren't able to fold this, just emit the condition and test
823 // it.
824 if (CondCode == NOT_SET || Opc == 0) {
825 // Get the condition into the zero flag.
826 unsigned CondReg = SelectExpr(Cond);
827 BuildMI(BB, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg);
828
829 switch (SVT) {
830 default: assert(0 && "Cannot select this type!");
831 case MVT::i16: Opc = X86::CMOVE16rr; break;
832 case MVT::i32: Opc = X86::CMOVE32rr; break;
833 case MVT::f32:
Chris Lattneref7ba072005-01-11 03:50:45 +0000834 case MVT::f64: Opc = X86::FCMOVE; break;
Chris Lattner24aad1b2005-01-10 22:10:13 +0000835 }
836 } else {
837 // FIXME: CMP R, 0 -> TEST R, R
838 EmitCMP(Cond.getOperand(0), Cond.getOperand(1));
Chris Lattnera3aa2e22005-01-11 03:37:59 +0000839 std::swap(RTrue, RFalse);
Chris Lattner24aad1b2005-01-10 22:10:13 +0000840 }
841 BuildMI(BB, Opc, 2, RDest).addReg(RTrue).addReg(RFalse);
842}
843
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000844void ISel::EmitCMP(SDOperand LHS, SDOperand RHS) {
Chris Lattner11333092005-01-11 03:11:44 +0000845 unsigned Opc;
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000846 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS)) {
847 Opc = 0;
848 switch (RHS.getValueType()) {
849 default: break;
850 case MVT::i1:
851 case MVT::i8: Opc = X86::CMP8ri; break;
852 case MVT::i16: Opc = X86::CMP16ri; break;
853 case MVT::i32: Opc = X86::CMP32ri; break;
854 }
855 if (Opc) {
Chris Lattner11333092005-01-11 03:11:44 +0000856 unsigned Tmp1 = SelectExpr(LHS);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000857 BuildMI(BB, Opc, 2).addReg(Tmp1).addImm(CN->getValue());
858 return;
859 }
860 }
861
862 switch (LHS.getValueType()) {
863 default: assert(0 && "Cannot compare this value!");
864 case MVT::i1:
865 case MVT::i8: Opc = X86::CMP8rr; break;
866 case MVT::i16: Opc = X86::CMP16rr; break;
867 case MVT::i32: Opc = X86::CMP32rr; break;
868 case MVT::f32:
Chris Lattneref7ba072005-01-11 03:50:45 +0000869 case MVT::f64: Opc = X86::FUCOMIr; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000870 }
Chris Lattner11333092005-01-11 03:11:44 +0000871 unsigned Tmp1, Tmp2;
872 if (getRegPressure(LHS) > getRegPressure(RHS)) {
873 Tmp1 = SelectExpr(LHS);
874 Tmp2 = SelectExpr(RHS);
875 } else {
876 Tmp2 = SelectExpr(RHS);
877 Tmp1 = SelectExpr(LHS);
878 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000879 BuildMI(BB, Opc, 2).addReg(Tmp1).addReg(Tmp2);
880}
881
882unsigned ISel::SelectExpr(SDOperand N) {
883 unsigned Result;
884 unsigned Tmp1, Tmp2, Tmp3;
885 unsigned Opc = 0;
886
Chris Lattner5188ad72005-01-08 19:28:19 +0000887 SDNode *Node = N.Val;
888
Chris Lattner590d8002005-01-09 18:52:44 +0000889 if (Node->getOpcode() == ISD::CopyFromReg)
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000890 // Just use the specified register as our input.
Chris Lattner590d8002005-01-09 18:52:44 +0000891 return dyn_cast<CopyRegSDNode>(Node)->getReg();
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000892
893 // If there are multiple uses of this expression, memorize the
894 // register it is code generated in, instead of emitting it multiple
895 // times.
896 // FIXME: Disabled for our current selection model.
Chris Lattner5188ad72005-01-08 19:28:19 +0000897 if (1 || !Node->hasOneUse()) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000898 unsigned &Reg = ExprMap[N];
899 if (Reg) return Reg;
900
901 if (N.getOpcode() != ISD::CALL)
902 Reg = Result = (N.getValueType() != MVT::Other) ?
903 MakeReg(N.getValueType()) : 1;
904 else {
905 // If this is a call instruction, make sure to prepare ALL of the result
906 // values as well as the chain.
Chris Lattner5188ad72005-01-08 19:28:19 +0000907 if (Node->getNumValues() == 1)
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000908 Reg = Result = 1; // Void call, just a chain.
909 else {
Chris Lattner5188ad72005-01-08 19:28:19 +0000910 Result = MakeReg(Node->getValueType(0));
911 ExprMap[N.getValue(0)] = Result;
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000912 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
Chris Lattner5188ad72005-01-08 19:28:19 +0000913 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
914 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000915 }
916 }
917 } else {
918 Result = MakeReg(N.getValueType());
919 }
920
921 switch (N.getOpcode()) {
922 default:
Chris Lattner5188ad72005-01-08 19:28:19 +0000923 Node->dump();
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000924 assert(0 && "Node not handled!\n");
925 case ISD::FrameIndex:
926 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
927 addFrameReference(BuildMI(BB, X86::LEA32r, 4, Result), (int)Tmp1);
928 return Result;
929 case ISD::ConstantPool:
930 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
931 addConstantPoolReference(BuildMI(BB, X86::LEA32r, 4, Result), Tmp1);
932 return Result;
933 case ISD::ConstantFP:
934 ContainsFPCode = true;
935 Tmp1 = Result; // Intermediate Register
936 if (cast<ConstantFPSDNode>(N)->getValue() < 0.0 ||
937 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
938 Tmp1 = MakeReg(MVT::f64);
939
940 if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) ||
941 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
942 BuildMI(BB, X86::FLD0, 0, Tmp1);
943 else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0) ||
944 cast<ConstantFPSDNode>(N)->isExactlyValue(-1.0))
945 BuildMI(BB, X86::FLD1, 0, Tmp1);
946 else
947 assert(0 && "Unexpected constant!");
948 if (Tmp1 != Result)
949 BuildMI(BB, X86::FCHS, 1, Result).addReg(Tmp1);
950 return Result;
951 case ISD::Constant:
952 switch (N.getValueType()) {
953 default: assert(0 && "Cannot use constants of this type!");
954 case MVT::i1:
955 case MVT::i8: Opc = X86::MOV8ri; break;
956 case MVT::i16: Opc = X86::MOV16ri; break;
957 case MVT::i32: Opc = X86::MOV32ri; break;
958 }
959 BuildMI(BB, Opc, 1,Result).addImm(cast<ConstantSDNode>(N)->getValue());
960 return Result;
961 case ISD::GlobalAddress: {
962 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
963 BuildMI(BB, X86::MOV32ri, 1, Result).addGlobalAddress(GV);
964 return Result;
965 }
966 case ISD::ExternalSymbol: {
967 const char *Sym = cast<ExternalSymbolSDNode>(N)->getSymbol();
968 BuildMI(BB, X86::MOV32ri, 1, Result).addExternalSymbol(Sym);
969 return Result;
970 }
971 case ISD::FP_EXTEND:
972 Tmp1 = SelectExpr(N.getOperand(0));
973 BuildMI(BB, X86::FpMOV, 1, Result).addReg(Tmp1);
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000974 return Result;
975 case ISD::ZERO_EXTEND: {
976 int DestIs16 = N.getValueType() == MVT::i16;
977 int SrcIs16 = N.getOperand(0).getValueType() == MVT::i16;
Chris Lattner590d8002005-01-09 18:52:44 +0000978 Tmp1 = SelectExpr(N.getOperand(0));
979
980 // FIXME: This hack is here for zero extension casts from bool to i8. This
981 // would not be needed if bools were promoted by Legalize.
982 if (N.getValueType() == MVT::i8) {
983 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(Tmp1);
984 return Result;
985 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000986
987 static const unsigned Opc[3] = {
988 X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOVZX16rr8
989 };
Chris Lattner8acb1ba2005-01-07 07:49:41 +0000990 BuildMI(BB, Opc[SrcIs16+DestIs16*2], 1, Result).addReg(Tmp1);
991 return Result;
992 }
993 case ISD::SIGN_EXTEND: {
994 int DestIs16 = N.getValueType() == MVT::i16;
995 int SrcIs16 = N.getOperand(0).getValueType() == MVT::i16;
996
Chris Lattner590d8002005-01-09 18:52:44 +0000997 // FIXME: Legalize should promote bools to i8!
998 assert(N.getOperand(0).getValueType() != MVT::i1 &&
999 "Sign extend from bool not implemented!");
1000
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001001 static const unsigned Opc[3] = {
1002 X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOVSX16rr8
1003 };
1004 Tmp1 = SelectExpr(N.getOperand(0));
1005 BuildMI(BB, Opc[SrcIs16+DestIs16*2], 1, Result).addReg(Tmp1);
1006 return Result;
1007 }
1008 case ISD::TRUNCATE:
1009 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by
1010 // a move out of AX or AL.
1011 switch (N.getOperand(0).getValueType()) {
1012 default: assert(0 && "Unknown truncate!");
1013 case MVT::i8: Tmp2 = X86::AL; Opc = X86::MOV8rr; break;
1014 case MVT::i16: Tmp2 = X86::AX; Opc = X86::MOV16rr; break;
1015 case MVT::i32: Tmp2 = X86::EAX; Opc = X86::MOV32rr; break;
1016 }
1017 Tmp1 = SelectExpr(N.getOperand(0));
1018 BuildMI(BB, Opc, 1, Tmp2).addReg(Tmp1);
1019
1020 switch (N.getValueType()) {
1021 default: assert(0 && "Unknown truncate!");
1022 case MVT::i1:
1023 case MVT::i8: Tmp2 = X86::AL; Opc = X86::MOV8rr; break;
1024 case MVT::i16: Tmp2 = X86::AX; Opc = X86::MOV16rr; break;
1025 }
1026 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
1027 return Result;
1028
1029 case ISD::FP_ROUND:
1030 // Truncate from double to float by storing to memory as float,
1031 // then reading it back into a register.
1032
1033 // Create as stack slot to use.
Chris Lattner590d8002005-01-09 18:52:44 +00001034 // FIXME: This should automatically be made by the Legalizer!
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001035 Tmp1 = TLI.getTargetData().getFloatAlignment();
1036 Tmp2 = BB->getParent()->getFrameInfo()->CreateStackObject(4, Tmp1);
1037
1038 // Codegen the input.
1039 Tmp1 = SelectExpr(N.getOperand(0));
1040
1041 // Emit the store, then the reload.
1042 addFrameReference(BuildMI(BB, X86::FST32m, 5), Tmp2).addReg(Tmp1);
1043 addFrameReference(BuildMI(BB, X86::FLD32m, 5, Result), Tmp2);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001044 return Result;
Chris Lattner590d8002005-01-09 18:52:44 +00001045
1046 case ISD::SINT_TO_FP:
1047 case ISD::UINT_TO_FP: {
1048 // FIXME: Most of this grunt work should be done by legalize!
Chris Lattneref7ba072005-01-11 03:50:45 +00001049 ContainsFPCode = true;
Chris Lattner590d8002005-01-09 18:52:44 +00001050
1051 // Promote the integer to a type supported by FLD. We do this because there
1052 // are no unsigned FLD instructions, so we must promote an unsigned value to
1053 // a larger signed value, then use FLD on the larger value.
1054 //
1055 MVT::ValueType PromoteType = MVT::Other;
1056 MVT::ValueType SrcTy = N.getOperand(0).getValueType();
1057 unsigned PromoteOpcode = 0;
1058 unsigned RealDestReg = Result;
1059 switch (SrcTy) {
1060 case MVT::i1:
1061 case MVT::i8:
1062 // We don't have the facilities for directly loading byte sized data from
1063 // memory (even signed). Promote it to 16 bits.
1064 PromoteType = MVT::i16;
1065 PromoteOpcode = Node->getOpcode() == ISD::SINT_TO_FP ?
1066 X86::MOVSX16rr8 : X86::MOVZX16rr8;
1067 break;
1068 case MVT::i16:
1069 if (Node->getOpcode() == ISD::UINT_TO_FP) {
1070 PromoteType = MVT::i32;
1071 PromoteOpcode = X86::MOVZX32rr16;
1072 }
1073 break;
1074 default:
1075 // Don't fild into the real destination.
1076 if (Node->getOpcode() == ISD::UINT_TO_FP)
1077 Result = MakeReg(Node->getValueType(0));
1078 break;
1079 }
1080
1081 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
1082
1083 if (PromoteType != MVT::Other) {
1084 Tmp2 = MakeReg(PromoteType);
1085 BuildMI(BB, PromoteOpcode, 1, Tmp2).addReg(Tmp1);
1086 SrcTy = PromoteType;
1087 Tmp1 = Tmp2;
1088 }
1089
1090 // Spill the integer to memory and reload it from there.
1091 unsigned Size = MVT::getSizeInBits(SrcTy)/8;
1092 MachineFunction *F = BB->getParent();
1093 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size);
1094
1095 switch (SrcTy) {
1096 case MVT::i64:
1097 // FIXME: this won't work for cast [u]long to FP
1098 addFrameReference(BuildMI(BB, X86::MOV32mr, 5),
1099 FrameIdx).addReg(Tmp1);
1100 addFrameReference(BuildMI(BB, X86::MOV32mr, 5),
1101 FrameIdx, 4).addReg(Tmp1+1);
1102 addFrameReference(BuildMI(BB, X86::FILD64m, 5, Result), FrameIdx);
1103 break;
1104 case MVT::i32:
1105 addFrameReference(BuildMI(BB, X86::MOV32mr, 5),
1106 FrameIdx).addReg(Tmp1);
1107 addFrameReference(BuildMI(BB, X86::FILD32m, 5, Result), FrameIdx);
1108 break;
1109 case MVT::i16:
1110 addFrameReference(BuildMI(BB, X86::MOV16mr, 5),
1111 FrameIdx).addReg(Tmp1);
1112 addFrameReference(BuildMI(BB, X86::FILD16m, 5, Result), FrameIdx);
1113 break;
1114 default: break; // No promotion required.
1115 }
1116
1117 if (Node->getOpcode() == ISD::UINT_TO_FP && SrcTy == MVT::i32) {
1118 // If this is a cast from uint -> double, we need to be careful when if
1119 // the "sign" bit is set. If so, we don't want to make a negative number,
1120 // we want to make a positive number. Emit code to add an offset if the
1121 // sign bit is set.
1122
1123 // Compute whether the sign bit is set by shifting the reg right 31 bits.
1124 unsigned IsNeg = MakeReg(MVT::i32);
1125 BuildMI(BB, X86::SHR32ri, 2, IsNeg).addReg(Tmp1).addImm(31);
1126
1127 // Create a CP value that has the offset in one word and 0 in the other.
1128 static ConstantInt *TheOffset = ConstantUInt::get(Type::ULongTy,
1129 0x4f80000000000000ULL);
1130 unsigned CPI = F->getConstantPool()->getConstantPoolIndex(TheOffset);
1131 BuildMI(BB, X86::FADD32m, 5, RealDestReg).addReg(Result)
1132 .addConstantPoolIndex(CPI).addZImm(4).addReg(IsNeg).addSImm(0);
1133
1134 } else if (Node->getOpcode() == ISD::UINT_TO_FP && SrcTy == MVT::i64) {
1135 // We need special handling for unsigned 64-bit integer sources. If the
1136 // input number has the "sign bit" set, then we loaded it incorrectly as a
1137 // negative 64-bit number. In this case, add an offset value.
1138
1139 // Emit a test instruction to see if the dynamic input value was signed.
1140 BuildMI(BB, X86::TEST32rr, 2).addReg(Tmp1+1).addReg(Tmp1+1);
1141
1142 // If the sign bit is set, get a pointer to an offset, otherwise get a
1143 // pointer to a zero.
1144 MachineConstantPool *CP = F->getConstantPool();
1145 unsigned Zero = MakeReg(MVT::i32);
1146 Constant *Null = Constant::getNullValue(Type::UIntTy);
1147 addConstantPoolReference(BuildMI(BB, X86::LEA32r, 5, Zero),
1148 CP->getConstantPoolIndex(Null));
1149 unsigned Offset = MakeReg(MVT::i32);
1150 Constant *OffsetCst = ConstantUInt::get(Type::UIntTy, 0x5f800000);
1151
1152 addConstantPoolReference(BuildMI(BB, X86::LEA32r, 5, Offset),
1153 CP->getConstantPoolIndex(OffsetCst));
1154 unsigned Addr = MakeReg(MVT::i32);
1155 BuildMI(BB, X86::CMOVS32rr, 2, Addr).addReg(Zero).addReg(Offset);
1156
1157 // Load the constant for an add. FIXME: this could make an 'fadd' that
1158 // reads directly from memory, but we don't support these yet.
1159 unsigned ConstReg = MakeReg(MVT::f64);
1160 addDirectMem(BuildMI(BB, X86::FLD32m, 4, ConstReg), Addr);
1161
1162 BuildMI(BB, X86::FpADD, 2, RealDestReg).addReg(ConstReg).addReg(Result);
1163 }
1164 return RealDestReg;
1165 }
1166 case ISD::FP_TO_SINT:
1167 case ISD::FP_TO_UINT: {
1168 // FIXME: Most of this grunt work should be done by legalize!
1169 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
1170
1171 // Change the floating point control register to use "round towards zero"
1172 // mode when truncating to an integer value.
1173 //
1174 MachineFunction *F = BB->getParent();
1175 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
1176 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
1177
1178 // Load the old value of the high byte of the control word...
1179 unsigned HighPartOfCW = MakeReg(MVT::i8);
1180 addFrameReference(BuildMI(BB, X86::MOV8rm, 4, HighPartOfCW),
1181 CWFrameIdx, 1);
1182
1183 // Set the high part to be round to zero...
1184 addFrameReference(BuildMI(BB, X86::MOV8mi, 5),
1185 CWFrameIdx, 1).addImm(12);
1186
1187 // Reload the modified control word now...
1188 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1189
1190 // Restore the memory image of control word to original value
1191 addFrameReference(BuildMI(BB, X86::MOV8mr, 5),
1192 CWFrameIdx, 1).addReg(HighPartOfCW);
1193
1194 // We don't have the facilities for directly storing byte sized data to
1195 // memory. Promote it to 16 bits. We also must promote unsigned values to
1196 // larger classes because we only have signed FP stores.
1197 MVT::ValueType StoreClass = Node->getValueType(0);
1198 if (StoreClass == MVT::i8 || Node->getOpcode() == ISD::FP_TO_UINT)
1199 switch (StoreClass) {
1200 case MVT::i8: StoreClass = MVT::i16; break;
1201 case MVT::i16: StoreClass = MVT::i32; break;
1202 case MVT::i32: StoreClass = MVT::i64; break;
1203 // The following treatment of cLong may not be perfectly right,
1204 // but it survives chains of casts of the form
1205 // double->ulong->double.
1206 case MVT::i64: StoreClass = MVT::i64; break;
1207 default: assert(0 && "Unknown store class!");
1208 }
1209
1210 // Spill the integer to memory and reload it from there.
1211 unsigned Size = MVT::getSizeInBits(StoreClass)/8;
1212 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, Size);
1213
1214 switch (StoreClass) {
1215 default: assert(0 && "Unknown store class!");
1216 case MVT::i16:
1217 addFrameReference(BuildMI(BB, X86::FIST16m, 5), FrameIdx).addReg(Tmp1);
1218 break;
1219 case MVT::i32:
Chris Lattner25020852005-01-09 19:49:59 +00001220 addFrameReference(BuildMI(BB, X86::FIST32m, 5), FrameIdx).addReg(Tmp1);
Chris Lattner590d8002005-01-09 18:52:44 +00001221 break;
1222 case MVT::i64:
Chris Lattner25020852005-01-09 19:49:59 +00001223 addFrameReference(BuildMI(BB, X86::FISTP64m, 5), FrameIdx).addReg(Tmp1);
Chris Lattner590d8002005-01-09 18:52:44 +00001224 break;
1225 }
1226
1227 switch (Node->getValueType(0)) {
1228 default:
1229 assert(0 && "Unknown integer type!");
1230 case MVT::i64:
1231 // FIXME: this isn't gunna work.
1232 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Result), FrameIdx);
1233 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Result+1), FrameIdx, 4);
1234 case MVT::i32:
1235 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Result), FrameIdx);
1236 break;
1237 case MVT::i16:
1238 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, Result), FrameIdx);
1239 break;
1240 case MVT::i8:
1241 addFrameReference(BuildMI(BB, X86::MOV8rm, 4, Result), FrameIdx);
1242 break;
1243 }
1244
1245 // Reload the original control word now.
1246 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1247 return Result;
1248 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001249 case ISD::ADD:
1250 // See if we can codegen this as an LEA to fold operations together.
1251 if (N.getValueType() == MVT::i32) {
1252 X86AddressMode AM;
1253 if (!SelectAddress(N.getOperand(0), AM) &&
1254 !SelectAddress(N.getOperand(1), AM)) {
1255 // If this is not just an add, emit the LEA. For a simple add (like
Chris Lattnerbd9f0ee2005-01-09 20:20:29 +00001256 // reg+reg or reg+imm), we just emit an add. It might be a good idea to
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001257 // leave this as LEA, then peephole it to 'ADD' after two address elim
1258 // happens.
1259 if (AM.Scale != 1 || AM.BaseType == X86AddressMode::FrameIndexBase ||
Chris Lattnerbd9f0ee2005-01-09 20:20:29 +00001260 AM.GV || (AM.Base.Reg && AM.IndexReg && AM.Disp)) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001261 addFullAddress(BuildMI(BB, X86::LEA32r, 4, Result), AM);
1262 return Result;
1263 }
1264 }
1265 }
Chris Lattner11333092005-01-11 03:11:44 +00001266
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001267 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1268 Opc = 0;
1269 if (CN->getValue() == 1) { // add X, 1 -> inc X
1270 switch (N.getValueType()) {
1271 default: assert(0 && "Cannot integer add this type!");
1272 case MVT::i8: Opc = X86::INC8r; break;
1273 case MVT::i16: Opc = X86::INC16r; break;
1274 case MVT::i32: Opc = X86::INC32r; break;
1275 }
1276 } else if (CN->isAllOnesValue()) { // add X, -1 -> dec X
1277 switch (N.getValueType()) {
1278 default: assert(0 && "Cannot integer add this type!");
1279 case MVT::i8: Opc = X86::DEC8r; break;
1280 case MVT::i16: Opc = X86::DEC16r; break;
1281 case MVT::i32: Opc = X86::DEC32r; break;
1282 }
1283 }
1284
1285 if (Opc) {
Chris Lattner11333092005-01-11 03:11:44 +00001286 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001287 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1288 return Result;
1289 }
1290
1291 switch (N.getValueType()) {
1292 default: assert(0 && "Cannot add this type!");
1293 case MVT::i8: Opc = X86::ADD8ri; break;
1294 case MVT::i16: Opc = X86::ADD16ri; break;
1295 case MVT::i32: Opc = X86::ADD32ri; break;
1296 }
1297 if (Opc) {
Chris Lattner11333092005-01-11 03:11:44 +00001298 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001299 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1300 return Result;
1301 }
1302 }
1303
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001304 switch (N.getValueType()) {
1305 default: assert(0 && "Cannot add this type!");
1306 case MVT::i8: Opc = X86::ADD8rr; break;
1307 case MVT::i16: Opc = X86::ADD16rr; break;
1308 case MVT::i32: Opc = X86::ADD32rr; break;
1309 case MVT::f32:
Chris Lattneref7ba072005-01-11 03:50:45 +00001310 case MVT::f64: Opc = X86::FpADD; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001311 }
Chris Lattner11333092005-01-11 03:11:44 +00001312
1313 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1314 Tmp1 = SelectExpr(N.getOperand(0));
1315 Tmp2 = SelectExpr(N.getOperand(1));
1316 } else {
1317 Tmp2 = SelectExpr(N.getOperand(1));
1318 Tmp1 = SelectExpr(N.getOperand(0));
1319 }
1320
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001321 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1322 return Result;
1323 case ISD::SUB:
1324 if (MVT::isInteger(N.getValueType()))
1325 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(0)))
1326 if (CN->isNullValue()) { // 0 - N -> neg N
1327 switch (N.getValueType()) {
1328 default: assert(0 && "Cannot sub this type!");
1329 case MVT::i1:
1330 case MVT::i8: Opc = X86::NEG8r; break;
1331 case MVT::i16: Opc = X86::NEG16r; break;
1332 case MVT::i32: Opc = X86::NEG32r; break;
1333 }
1334 Tmp1 = SelectExpr(N.getOperand(1));
1335 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1336 return Result;
1337 }
1338
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001339 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1340 switch (N.getValueType()) {
1341 default: assert(0 && "Cannot sub this type!");
1342 case MVT::i1:
1343 case MVT::i8: Opc = X86::SUB8ri; break;
1344 case MVT::i16: Opc = X86::SUB16ri; break;
1345 case MVT::i32: Opc = X86::SUB32ri; break;
1346 }
Chris Lattner11333092005-01-11 03:11:44 +00001347 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001348 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1349 return Result;
1350 }
Chris Lattner11333092005-01-11 03:11:44 +00001351
1352 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1353 Tmp1 = SelectExpr(N.getOperand(0));
1354 Tmp2 = SelectExpr(N.getOperand(1));
1355 } else {
1356 Tmp2 = SelectExpr(N.getOperand(1));
1357 Tmp1 = SelectExpr(N.getOperand(0));
1358 }
1359
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001360 switch (N.getValueType()) {
1361 default: assert(0 && "Cannot add this type!");
1362 case MVT::i1:
1363 case MVT::i8: Opc = X86::SUB8rr; break;
1364 case MVT::i16: Opc = X86::SUB16rr; break;
1365 case MVT::i32: Opc = X86::SUB32rr; break;
1366 case MVT::f32:
Chris Lattneref7ba072005-01-11 03:50:45 +00001367 case MVT::f64: Opc = X86::FpSUB; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001368 }
1369 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1370 return Result;
1371
1372 case ISD::AND:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001373 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1374 switch (N.getValueType()) {
1375 default: assert(0 && "Cannot add this type!");
1376 case MVT::i1:
1377 case MVT::i8: Opc = X86::AND8ri; break;
1378 case MVT::i16: Opc = X86::AND16ri; break;
1379 case MVT::i32: Opc = X86::AND32ri; break;
1380 }
Chris Lattner11333092005-01-11 03:11:44 +00001381 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001382 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1383 return Result;
1384 }
Chris Lattner11333092005-01-11 03:11:44 +00001385
1386 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1387 Tmp1 = SelectExpr(N.getOperand(0));
1388 Tmp2 = SelectExpr(N.getOperand(1));
1389 } else {
1390 Tmp2 = SelectExpr(N.getOperand(1));
1391 Tmp1 = SelectExpr(N.getOperand(0));
1392 }
1393
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001394 switch (N.getValueType()) {
1395 default: assert(0 && "Cannot add this type!");
1396 case MVT::i1:
1397 case MVT::i8: Opc = X86::AND8rr; break;
1398 case MVT::i16: Opc = X86::AND16rr; break;
1399 case MVT::i32: Opc = X86::AND32rr; break;
1400 }
1401 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1402 return Result;
1403 case ISD::OR:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001404 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner11333092005-01-11 03:11:44 +00001405 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001406 switch (N.getValueType()) {
1407 default: assert(0 && "Cannot add this type!");
1408 case MVT::i1:
1409 case MVT::i8: Opc = X86::OR8ri; break;
1410 case MVT::i16: Opc = X86::OR16ri; break;
1411 case MVT::i32: Opc = X86::OR32ri; break;
1412 }
1413 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1414 return Result;
1415 }
Chris Lattner11333092005-01-11 03:11:44 +00001416
1417 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1418 Tmp1 = SelectExpr(N.getOperand(0));
1419 Tmp2 = SelectExpr(N.getOperand(1));
1420 } else {
1421 Tmp2 = SelectExpr(N.getOperand(1));
1422 Tmp1 = SelectExpr(N.getOperand(0));
1423 }
1424
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001425 switch (N.getValueType()) {
1426 default: assert(0 && "Cannot add this type!");
1427 case MVT::i1:
1428 case MVT::i8: Opc = X86::OR8rr; break;
1429 case MVT::i16: Opc = X86::OR16rr; break;
1430 case MVT::i32: Opc = X86::OR32rr; break;
1431 }
1432 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1433 return Result;
1434 case ISD::XOR:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001435 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner11333092005-01-11 03:11:44 +00001436 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerd4dab922005-01-11 04:31:30 +00001437
1438 if (CN->isAllOnesValue()) {
1439 switch (N.getValueType()) {
1440 default: assert(0 && "Cannot add this type!");
1441 case MVT::i1:
1442 case MVT::i8: Opc = X86::NOT8r; break;
1443 case MVT::i16: Opc = X86::NOT16r; break;
1444 case MVT::i32: Opc = X86::NOT32r; break;
1445 }
1446 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1447 return Result;
1448 }
1449
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001450 switch (N.getValueType()) {
Chris Lattnerd4dab922005-01-11 04:31:30 +00001451 default: assert(0 && "Cannot xor this type!");
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001452 case MVT::i1:
1453 case MVT::i8: Opc = X86::XOR8ri; break;
1454 case MVT::i16: Opc = X86::XOR16ri; break;
1455 case MVT::i32: Opc = X86::XOR32ri; break;
1456 }
1457 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1458 return Result;
1459 }
Chris Lattner11333092005-01-11 03:11:44 +00001460
1461 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1462 Tmp1 = SelectExpr(N.getOperand(0));
1463 Tmp2 = SelectExpr(N.getOperand(1));
1464 } else {
1465 Tmp2 = SelectExpr(N.getOperand(1));
1466 Tmp1 = SelectExpr(N.getOperand(0));
1467 }
1468
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001469 switch (N.getValueType()) {
1470 default: assert(0 && "Cannot add this type!");
1471 case MVT::i1:
1472 case MVT::i8: Opc = X86::XOR8rr; break;
1473 case MVT::i16: Opc = X86::XOR16rr; break;
1474 case MVT::i32: Opc = X86::XOR32rr; break;
1475 }
1476 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1477 return Result;
1478
1479 case ISD::MUL:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001480 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1481 Opc = 0;
1482 switch (N.getValueType()) {
1483 default: assert(0 && "Cannot multiply this type!");
1484 case MVT::i8: break;
1485 case MVT::i16: Opc = X86::IMUL16rri; break;
1486 case MVT::i32: Opc = X86::IMUL32rri; break;
1487 }
1488 if (Opc) {
Chris Lattner11333092005-01-11 03:11:44 +00001489 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001490 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1491 return Result;
1492 }
1493 }
Chris Lattner11333092005-01-11 03:11:44 +00001494
1495 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1496 Tmp1 = SelectExpr(N.getOperand(0));
1497 Tmp2 = SelectExpr(N.getOperand(1));
1498 } else {
1499 Tmp2 = SelectExpr(N.getOperand(1));
1500 Tmp1 = SelectExpr(N.getOperand(0));
1501 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001502 switch (N.getValueType()) {
1503 default: assert(0 && "Cannot add this type!");
Chris Lattnera13d3232005-01-10 20:55:48 +00001504 case MVT::i8:
1505 // Must use the MUL instruction, which forces use of AL.
1506 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(Tmp1);
1507 BuildMI(BB, X86::MUL8r, 1).addReg(Tmp2);
1508 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
1509 return Result;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001510 case MVT::i16: Opc = X86::IMUL16rr; break;
1511 case MVT::i32: Opc = X86::IMUL32rr; break;
1512 case MVT::f32:
Chris Lattneref7ba072005-01-11 03:50:45 +00001513 case MVT::f64: Opc = X86::FpMUL; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001514 }
1515 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1516 return Result;
1517
1518 case ISD::SELECT:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001519 if (N.getValueType() != MVT::i1 && N.getValueType() != MVT::i8) {
Chris Lattner11333092005-01-11 03:11:44 +00001520 if (getRegPressure(N.getOperand(1)) > getRegPressure(N.getOperand(2))) {
1521 Tmp2 = SelectExpr(N.getOperand(1));
1522 Tmp3 = SelectExpr(N.getOperand(2));
1523 } else {
1524 Tmp3 = SelectExpr(N.getOperand(2));
1525 Tmp2 = SelectExpr(N.getOperand(1));
1526 }
Chris Lattner24aad1b2005-01-10 22:10:13 +00001527 EmitSelectCC(N.getOperand(0), N.getValueType(), Tmp2, Tmp3, Result);
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001528 return Result;
1529 } else {
1530 // FIXME: This should not be implemented here, it should be in the generic
1531 // code!
Chris Lattnera3aa2e22005-01-11 03:37:59 +00001532 if (getRegPressure(N.getOperand(1)) > getRegPressure(N.getOperand(2))) {
1533 Tmp2 = SelectExpr(CurDAG->getNode(ISD::ZERO_EXTEND, MVT::i16,
1534 N.getOperand(1)));
1535 Tmp3 = SelectExpr(CurDAG->getNode(ISD::ZERO_EXTEND, MVT::i16,
1536 N.getOperand(2)));
1537 } else {
1538 Tmp3 = SelectExpr(CurDAG->getNode(ISD::ZERO_EXTEND, MVT::i16,
1539 N.getOperand(2)));
1540 Tmp2 = SelectExpr(CurDAG->getNode(ISD::ZERO_EXTEND, MVT::i16,
1541 N.getOperand(1)));
1542 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001543 unsigned TmpReg = MakeReg(MVT::i16);
Chris Lattner24aad1b2005-01-10 22:10:13 +00001544 EmitSelectCC(N.getOperand(0), MVT::i16, Tmp2, Tmp3, TmpReg);
1545 // FIXME: need subregs to do better than this!
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001546 BuildMI(BB, X86::MOV16rr, 1, X86::AX).addReg(TmpReg);
1547 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
1548 return Result;
1549 }
1550
1551 case ISD::SDIV:
1552 case ISD::UDIV:
1553 case ISD::SREM:
1554 case ISD::UREM: {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001555 if (N.getOpcode() == ISD::SDIV)
1556 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1557 // FIXME: These special cases should be handled by the lowering impl!
1558 unsigned RHS = CN->getValue();
1559 bool isNeg = false;
1560 if ((int)RHS < 0) {
1561 isNeg = true;
1562 RHS = -RHS;
1563 }
1564 if (RHS && (RHS & (RHS-1)) == 0) { // Signed division by power of 2?
1565 unsigned Log = log2(RHS);
1566 unsigned TmpReg = MakeReg(N.getValueType());
1567 unsigned SAROpc, SHROpc, ADDOpc, NEGOpc;
1568 switch (N.getValueType()) {
1569 default: assert("Unknown type to signed divide!");
1570 case MVT::i8:
1571 SAROpc = X86::SAR8ri;
1572 SHROpc = X86::SHR8ri;
1573 ADDOpc = X86::ADD8rr;
1574 NEGOpc = X86::NEG8r;
1575 break;
1576 case MVT::i16:
1577 SAROpc = X86::SAR16ri;
1578 SHROpc = X86::SHR16ri;
1579 ADDOpc = X86::ADD16rr;
1580 NEGOpc = X86::NEG16r;
1581 break;
1582 case MVT::i32:
1583 SAROpc = X86::SAR32ri;
1584 SHROpc = X86::SHR32ri;
1585 ADDOpc = X86::ADD32rr;
1586 NEGOpc = X86::NEG32r;
1587 break;
1588 }
Chris Lattner11333092005-01-11 03:11:44 +00001589 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001590 BuildMI(BB, SAROpc, 2, TmpReg).addReg(Tmp1).addImm(Log-1);
1591 unsigned TmpReg2 = MakeReg(N.getValueType());
1592 BuildMI(BB, SHROpc, 2, TmpReg2).addReg(TmpReg).addImm(32-Log);
1593 unsigned TmpReg3 = MakeReg(N.getValueType());
1594 BuildMI(BB, ADDOpc, 2, TmpReg3).addReg(Tmp1).addReg(TmpReg2);
1595
1596 unsigned TmpReg4 = isNeg ? MakeReg(N.getValueType()) : Result;
1597 BuildMI(BB, SAROpc, 2, TmpReg4).addReg(TmpReg3).addImm(Log);
1598 if (isNeg)
1599 BuildMI(BB, NEGOpc, 1, Result).addReg(TmpReg4);
1600 return Result;
1601 }
1602 }
1603
Chris Lattner11333092005-01-11 03:11:44 +00001604 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1605 Tmp1 = SelectExpr(N.getOperand(0));
1606 Tmp2 = SelectExpr(N.getOperand(1));
1607 } else {
1608 Tmp2 = SelectExpr(N.getOperand(1));
1609 Tmp1 = SelectExpr(N.getOperand(0));
1610 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001611
1612 bool isSigned = N.getOpcode() == ISD::SDIV || N.getOpcode() == ISD::SREM;
1613 bool isDiv = N.getOpcode() == ISD::SDIV || N.getOpcode() == ISD::UDIV;
1614 unsigned LoReg, HiReg, DivOpcode, MovOpcode, ClrOpcode, SExtOpcode;
1615 switch (N.getValueType()) {
1616 default: assert(0 && "Cannot sdiv this type!");
1617 case MVT::i8:
1618 DivOpcode = isSigned ? X86::IDIV8r : X86::DIV8r;
1619 LoReg = X86::AL;
1620 HiReg = X86::AH;
1621 MovOpcode = X86::MOV8rr;
1622 ClrOpcode = X86::MOV8ri;
1623 SExtOpcode = X86::CBW;
1624 break;
1625 case MVT::i16:
1626 DivOpcode = isSigned ? X86::IDIV16r : X86::DIV16r;
1627 LoReg = X86::AX;
1628 HiReg = X86::DX;
1629 MovOpcode = X86::MOV16rr;
1630 ClrOpcode = X86::MOV16ri;
1631 SExtOpcode = X86::CWD;
1632 break;
1633 case MVT::i32:
1634 DivOpcode = isSigned ? X86::IDIV32r : X86::DIV32r;
1635 LoReg =X86::EAX;
1636 HiReg = X86::EDX;
1637 MovOpcode = X86::MOV32rr;
1638 ClrOpcode = X86::MOV32ri;
1639 SExtOpcode = X86::CDQ;
1640 break;
1641 case MVT::i64: assert(0 && "FIXME: implement i64 DIV/REM libcalls!");
1642 case MVT::f32:
1643 case MVT::f64:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001644 if (N.getOpcode() == ISD::SDIV)
1645 BuildMI(BB, X86::FpDIV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1646 else
1647 assert(0 && "FIXME: Emit frem libcall to fmod!");
1648 return Result;
1649 }
1650
1651 // Set up the low part.
1652 BuildMI(BB, MovOpcode, 1, LoReg).addReg(Tmp1);
1653
1654 if (isSigned) {
1655 // Sign extend the low part into the high part.
1656 BuildMI(BB, SExtOpcode, 0);
1657 } else {
1658 // Zero out the high part, effectively zero extending the input.
1659 BuildMI(BB, ClrOpcode, 1, HiReg).addImm(0);
1660 }
1661
1662 // Emit the DIV/IDIV instruction.
1663 BuildMI(BB, DivOpcode, 1).addReg(Tmp2);
1664
1665 // Get the result of the divide or rem.
1666 BuildMI(BB, MovOpcode, 1, Result).addReg(isDiv ? LoReg : HiReg);
1667 return Result;
1668 }
1669
1670 case ISD::SHL:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001671 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1672 switch (N.getValueType()) {
1673 default: assert(0 && "Cannot shift this type!");
1674 case MVT::i8: Opc = X86::SHL8ri; break;
1675 case MVT::i16: Opc = X86::SHL16ri; break;
1676 case MVT::i32: Opc = X86::SHL32ri; break;
1677 }
Chris Lattner11333092005-01-11 03:11:44 +00001678 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001679 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1680 return Result;
1681 }
Chris Lattner11333092005-01-11 03:11:44 +00001682
1683 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1684 Tmp1 = SelectExpr(N.getOperand(0));
1685 Tmp2 = SelectExpr(N.getOperand(1));
1686 } else {
1687 Tmp2 = SelectExpr(N.getOperand(1));
1688 Tmp1 = SelectExpr(N.getOperand(0));
1689 }
1690
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001691 switch (N.getValueType()) {
1692 default: assert(0 && "Cannot shift this type!");
1693 case MVT::i8 : Opc = X86::SHL8rCL; break;
1694 case MVT::i16: Opc = X86::SHL16rCL; break;
1695 case MVT::i32: Opc = X86::SHL32rCL; break;
1696 }
1697 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2);
1698 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1699 return Result;
1700 case ISD::SRL:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001701 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1702 switch (N.getValueType()) {
1703 default: assert(0 && "Cannot shift this type!");
1704 case MVT::i8: Opc = X86::SHR8ri; break;
1705 case MVT::i16: Opc = X86::SHR16ri; break;
1706 case MVT::i32: Opc = X86::SHR32ri; break;
1707 }
Chris Lattner11333092005-01-11 03:11:44 +00001708 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001709 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1710 return Result;
1711 }
Chris Lattner11333092005-01-11 03:11:44 +00001712
1713 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1714 Tmp1 = SelectExpr(N.getOperand(0));
1715 Tmp2 = SelectExpr(N.getOperand(1));
1716 } else {
1717 Tmp2 = SelectExpr(N.getOperand(1));
1718 Tmp1 = SelectExpr(N.getOperand(0));
1719 }
1720
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001721 switch (N.getValueType()) {
1722 default: assert(0 && "Cannot shift this type!");
1723 case MVT::i8 : Opc = X86::SHR8rCL; break;
1724 case MVT::i16: Opc = X86::SHR16rCL; break;
1725 case MVT::i32: Opc = X86::SHR32rCL; break;
1726 }
1727 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2);
1728 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1729 return Result;
1730 case ISD::SRA:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001731 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1732 switch (N.getValueType()) {
1733 default: assert(0 && "Cannot shift this type!");
1734 case MVT::i8: Opc = X86::SAR8ri; break;
1735 case MVT::i16: Opc = X86::SAR16ri; break;
1736 case MVT::i32: Opc = X86::SAR32ri; break;
1737 }
Chris Lattner11333092005-01-11 03:11:44 +00001738 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001739 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CN->getValue());
1740 return Result;
1741 }
Chris Lattner11333092005-01-11 03:11:44 +00001742
1743 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1744 Tmp1 = SelectExpr(N.getOperand(0));
1745 Tmp2 = SelectExpr(N.getOperand(1));
1746 } else {
1747 Tmp2 = SelectExpr(N.getOperand(1));
1748 Tmp1 = SelectExpr(N.getOperand(0));
1749 }
1750
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001751 switch (N.getValueType()) {
1752 default: assert(0 && "Cannot shift this type!");
1753 case MVT::i8 : Opc = X86::SAR8rCL; break;
1754 case MVT::i16: Opc = X86::SAR16rCL; break;
1755 case MVT::i32: Opc = X86::SAR32rCL; break;
1756 }
1757 BuildMI(BB, X86::MOV8rr, 1, X86::CL).addReg(Tmp2);
1758 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1759 return Result;
1760
1761 case ISD::SETCC:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001762 EmitCMP(N.getOperand(0), N.getOperand(1));
1763 EmitSetCC(BB, Result, cast<SetCCSDNode>(N)->getCondition(),
1764 MVT::isFloatingPoint(N.getOperand(1).getValueType()));
1765 return Result;
1766 case ISD::LOAD: {
Chris Lattner5188ad72005-01-08 19:28:19 +00001767 // The chain for this load is now lowered.
1768 LoweredTokens.insert(SDOperand(Node, 1));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001769
1770 // Make sure we generate both values.
1771 if (Result != 1)
1772 ExprMap[N.getValue(1)] = 1; // Generate the token
1773 else
1774 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1775
Chris Lattner5188ad72005-01-08 19:28:19 +00001776 switch (Node->getValueType(0)) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001777 default: assert(0 && "Cannot load this type!");
1778 case MVT::i1:
1779 case MVT::i8: Opc = X86::MOV8rm; break;
1780 case MVT::i16: Opc = X86::MOV16rm; break;
1781 case MVT::i32: Opc = X86::MOV32rm; break;
1782 case MVT::f32: Opc = X86::FLD32m; ContainsFPCode = true; break;
1783 case MVT::f64: Opc = X86::FLD64m; ContainsFPCode = true; break;
1784 }
Chris Lattner11333092005-01-11 03:11:44 +00001785
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001786 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N.getOperand(1))){
Chris Lattner11333092005-01-11 03:11:44 +00001787 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001788 addConstantPoolReference(BuildMI(BB, Opc, 4, Result), CP->getIndex());
1789 } else {
1790 X86AddressMode AM;
Chris Lattner11333092005-01-11 03:11:44 +00001791 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1792 Select(N.getOperand(0));
1793 SelectAddress(N.getOperand(1), AM);
1794 } else {
1795 SelectAddress(N.getOperand(1), AM);
1796 Select(N.getOperand(0));
1797 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001798 addFullAddress(BuildMI(BB, Opc, 4, Result), AM);
1799 }
1800 return Result;
1801 }
1802 case ISD::DYNAMIC_STACKALLOC:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001803 // Generate both result values.
1804 if (Result != 1)
1805 ExprMap[N.getValue(1)] = 1; // Generate the token
1806 else
1807 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1808
1809 // FIXME: We are currently ignoring the requested alignment for handling
1810 // greater than the stack alignment. This will need to be revisited at some
1811 // point. Align = N.getOperand(2);
1812
1813 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1814 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1815 std::cerr << "Cannot allocate stack object with greater alignment than"
1816 << " the stack alignment yet!";
1817 abort();
1818 }
1819
1820 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner11333092005-01-11 03:11:44 +00001821 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001822 BuildMI(BB, X86::SUB32ri, 2, X86::ESP).addReg(X86::ESP)
1823 .addImm(CN->getValue());
1824 } else {
Chris Lattner11333092005-01-11 03:11:44 +00001825 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1826 Select(N.getOperand(0));
1827 Tmp1 = SelectExpr(N.getOperand(1));
1828 } else {
1829 Tmp1 = SelectExpr(N.getOperand(1));
1830 Select(N.getOperand(0));
1831 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001832
1833 // Subtract size from stack pointer, thereby allocating some space.
1834 BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(Tmp1);
1835 }
1836
1837 // Put a pointer to the space into the result register, by copying the stack
1838 // pointer.
1839 BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::ESP);
1840 return Result;
1841
1842 case ISD::CALL:
Chris Lattner5188ad72005-01-08 19:28:19 +00001843 // The chain for this call is now lowered.
1844 LoweredTokens.insert(N.getValue(Node->getNumValues()-1));
1845
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001846 if (GlobalAddressSDNode *GASD =
1847 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
Chris Lattner11333092005-01-11 03:11:44 +00001848 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001849 BuildMI(BB, X86::CALLpcrel32, 1).addGlobalAddress(GASD->getGlobal(),true);
1850 } else if (ExternalSymbolSDNode *ESSDN =
1851 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
Chris Lattner11333092005-01-11 03:11:44 +00001852 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001853 BuildMI(BB, X86::CALLpcrel32,
1854 1).addExternalSymbol(ESSDN->getSymbol(), true);
1855 } else {
Chris Lattner11333092005-01-11 03:11:44 +00001856 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1857 Select(N.getOperand(0));
1858 Tmp1 = SelectExpr(N.getOperand(1));
1859 } else {
1860 Tmp1 = SelectExpr(N.getOperand(1));
1861 Select(N.getOperand(0));
1862 }
1863
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001864 BuildMI(BB, X86::CALL32r, 1).addReg(Tmp1);
1865 }
Chris Lattner5188ad72005-01-08 19:28:19 +00001866 switch (Node->getValueType(0)) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001867 default: assert(0 && "Unknown value type for call result!");
1868 case MVT::Other: return 1;
1869 case MVT::i1:
1870 case MVT::i8:
1871 BuildMI(BB, X86::MOV8rr, 1, Result).addReg(X86::AL);
1872 break;
1873 case MVT::i16:
1874 BuildMI(BB, X86::MOV16rr, 1, Result).addReg(X86::AX);
1875 break;
1876 case MVT::i32:
1877 BuildMI(BB, X86::MOV32rr, 1, Result).addReg(X86::EAX);
Chris Lattner5188ad72005-01-08 19:28:19 +00001878 if (Node->getValueType(1) == MVT::i32)
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001879 BuildMI(BB, X86::MOV32rr, 1, Result+1).addReg(X86::EDX);
1880 break;
1881 case MVT::f32:
1882 case MVT::f64: // Floating-point return values live in %ST(0)
1883 ContainsFPCode = true;
1884 BuildMI(BB, X86::FpGETRESULT, 1, Result);
1885 break;
1886 }
1887 return Result+N.ResNo;
1888 }
1889
1890 return 0;
1891}
1892
1893void ISel::Select(SDOperand N) {
1894 unsigned Tmp1, Tmp2, Opc;
1895
1896 // FIXME: Disable for our current expansion model!
1897 if (/*!N->hasOneUse() &&*/ !LoweredTokens.insert(N).second)
1898 return; // Already selected.
1899
Chris Lattner989de032005-01-11 06:14:36 +00001900 SDNode *Node = N.Val;
1901
1902 switch (Node->getOpcode()) {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001903 default:
Chris Lattner989de032005-01-11 06:14:36 +00001904 Node->dump(); std::cerr << "\n";
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001905 assert(0 && "Node not handled yet!");
1906 case ISD::EntryToken: return; // Noop
1907 case ISD::CopyToReg:
1908 Select(N.getOperand(0));
1909 Tmp1 = SelectExpr(N.getOperand(1));
1910 Tmp2 = cast<CopyRegSDNode>(N)->getReg();
1911
1912 if (Tmp1 != Tmp2) {
1913 switch (N.getOperand(1).getValueType()) {
1914 default: assert(0 && "Invalid type for operation!");
1915 case MVT::i1:
1916 case MVT::i8: Opc = X86::MOV8rr; break;
1917 case MVT::i16: Opc = X86::MOV16rr; break;
1918 case MVT::i32: Opc = X86::MOV32rr; break;
1919 case MVT::f32:
Chris Lattneref7ba072005-01-11 03:50:45 +00001920 case MVT::f64: Opc = X86::FpMOV; ContainsFPCode = true; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001921 }
1922 BuildMI(BB, Opc, 1, Tmp2).addReg(Tmp1);
1923 }
1924 return;
1925 case ISD::RET:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001926 switch (N.getNumOperands()) {
1927 default:
1928 assert(0 && "Unknown return instruction!");
1929 case 3:
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001930 assert(N.getOperand(1).getValueType() == MVT::i32 &&
1931 N.getOperand(2).getValueType() == MVT::i32 &&
1932 "Unknown two-register value!");
Chris Lattner11333092005-01-11 03:11:44 +00001933 if (getRegPressure(N.getOperand(1)) > getRegPressure(N.getOperand(2))) {
1934 Tmp1 = SelectExpr(N.getOperand(1));
1935 Tmp2 = SelectExpr(N.getOperand(2));
1936 } else {
1937 Tmp2 = SelectExpr(N.getOperand(2));
1938 Tmp1 = SelectExpr(N.getOperand(1));
1939 }
1940 Select(N.getOperand(0));
1941
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001942 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1);
1943 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(Tmp2);
1944 // Declare that EAX & EDX are live on exit.
1945 BuildMI(BB, X86::IMPLICIT_USE, 3).addReg(X86::EAX).addReg(X86::EDX)
1946 .addReg(X86::ESP);
1947 break;
1948 case 2:
Chris Lattner11333092005-01-11 03:11:44 +00001949 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1950 Select(N.getOperand(0));
1951 Tmp1 = SelectExpr(N.getOperand(1));
1952 } else {
1953 Tmp1 = SelectExpr(N.getOperand(1));
1954 Select(N.getOperand(0));
1955 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001956 switch (N.getOperand(1).getValueType()) {
1957 default: assert(0 && "All other types should have been promoted!!");
1958 case MVT::f64:
1959 BuildMI(BB, X86::FpSETRESULT, 1).addReg(Tmp1);
1960 // Declare that top-of-stack is live on exit
1961 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::ST0).addReg(X86::ESP);
1962 break;
1963 case MVT::i32:
1964 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Tmp1);
1965 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::EAX).addReg(X86::ESP);
1966 break;
1967 }
1968 break;
1969 case 1:
Chris Lattner11333092005-01-11 03:11:44 +00001970 Select(N.getOperand(0));
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001971 break;
1972 }
1973 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
1974 return;
1975 case ISD::BR: {
1976 Select(N.getOperand(0));
1977 MachineBasicBlock *Dest =
1978 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
1979 BuildMI(BB, X86::JMP, 1).addMBB(Dest);
1980 return;
1981 }
1982
1983 case ISD::BRCOND: {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001984 MachineBasicBlock *Dest =
1985 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
Chris Lattner11333092005-01-11 03:11:44 +00001986
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001987 // Try to fold a setcc into the branch. If this fails, emit a test/jne
1988 // pair.
Chris Lattner6c07aee2005-01-11 04:06:27 +00001989 if (EmitBranchCC(Dest, N.getOperand(0), N.getOperand(1))) {
1990 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(1))) {
1991 Select(N.getOperand(0));
1992 Tmp1 = SelectExpr(N.getOperand(1));
1993 } else {
1994 Tmp1 = SelectExpr(N.getOperand(1));
1995 Select(N.getOperand(0));
1996 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00001997 BuildMI(BB, X86::TEST8rr, 2).addReg(Tmp1).addReg(Tmp1);
1998 BuildMI(BB, X86::JNE, 1).addMBB(Dest);
1999 }
Chris Lattner11333092005-01-11 03:11:44 +00002000
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002001 return;
2002 }
2003 case ISD::LOAD:
2004 case ISD::CALL:
2005 case ISD::DYNAMIC_STACKALLOC:
2006 SelectExpr(N);
2007 return;
2008 case ISD::STORE: {
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002009 // Select the address.
2010 X86AddressMode AM;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002011
2012 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
2013 Opc = 0;
2014 switch (CN->getValueType(0)) {
2015 default: assert(0 && "Invalid type for operation!");
2016 case MVT::i1:
2017 case MVT::i8: Opc = X86::MOV8mi; break;
2018 case MVT::i16: Opc = X86::MOV16mi; break;
2019 case MVT::i32: Opc = X86::MOV32mi; break;
2020 case MVT::f32:
2021 case MVT::f64: break;
2022 }
2023 if (Opc) {
Chris Lattner11333092005-01-11 03:11:44 +00002024 if (getRegPressure(N.getOperand(0)) > getRegPressure(N.getOperand(2))) {
2025 Select(N.getOperand(0));
2026 SelectAddress(N.getOperand(2), AM);
2027 } else {
2028 SelectAddress(N.getOperand(2), AM);
2029 Select(N.getOperand(0));
2030 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002031 addFullAddress(BuildMI(BB, Opc, 4+1), AM).addImm(CN->getValue());
2032 return;
2033 }
2034 }
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002035 switch (N.getOperand(1).getValueType()) {
2036 default: assert(0 && "Cannot store this type!");
2037 case MVT::i1:
2038 case MVT::i8: Opc = X86::MOV8mr; break;
2039 case MVT::i16: Opc = X86::MOV16mr; break;
2040 case MVT::i32: Opc = X86::MOV32mr; break;
Chris Lattneref7ba072005-01-11 03:50:45 +00002041 case MVT::f32: Opc = X86::FST32m; break;
2042 case MVT::f64: Opc = X86::FST64m; break;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002043 }
Chris Lattner11333092005-01-11 03:11:44 +00002044
2045 std::vector<std::pair<unsigned, unsigned> > RP;
2046 RP.push_back(std::make_pair(getRegPressure(N.getOperand(0)), 0));
2047 RP.push_back(std::make_pair(getRegPressure(N.getOperand(1)), 1));
2048 RP.push_back(std::make_pair(getRegPressure(N.getOperand(2)), 2));
2049 std::sort(RP.begin(), RP.end());
2050
2051 for (unsigned i = 0; i != 3; ++i)
2052 switch (RP[2-i].second) {
2053 default: assert(0 && "Unknown operand number!");
2054 case 0: Select(N.getOperand(0)); break;
2055 case 1: Tmp1 = SelectExpr(N.getOperand(1)); break;
Chris Lattnera3aa2e22005-01-11 03:37:59 +00002056 case 2: SelectAddress(N.getOperand(2), AM); break;
Chris Lattner11333092005-01-11 03:11:44 +00002057 }
2058
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002059 addFullAddress(BuildMI(BB, Opc, 4+1), AM).addReg(Tmp1);
2060 return;
2061 }
2062 case ISD::ADJCALLSTACKDOWN:
2063 case ISD::ADJCALLSTACKUP:
2064 Select(N.getOperand(0));
2065 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
2066
2067 Opc = N.getOpcode() == ISD::ADJCALLSTACKDOWN ? X86::ADJCALLSTACKDOWN :
2068 X86::ADJCALLSTACKUP;
2069 BuildMI(BB, Opc, 1).addImm(Tmp1);
2070 return;
Chris Lattner989de032005-01-11 06:14:36 +00002071 case ISD::MEMSET: {
2072 Select(N.getOperand(0)); // Select the chain.
2073 unsigned Align =
2074 (unsigned)cast<ConstantSDNode>(Node->getOperand(4))->getValue();
2075 if (Align == 0) Align = 1;
2076
2077 // Turn the byte code into # iterations
2078 unsigned CountReg;
2079 unsigned Opcode;
2080 if (ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Node->getOperand(2))) {
2081 unsigned Val = ValC->getValue() & 255;
2082
2083 // If the value is a constant, then we can potentially use larger sets.
2084 switch (Align & 3) {
2085 case 2: // WORD aligned
2086 CountReg = MakeReg(MVT::i32);
2087 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
2088 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/2);
2089 } else {
2090 unsigned ByteReg = SelectExpr(Node->getOperand(3));
2091 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
2092 }
2093 BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val);
2094 Opcode = X86::REP_STOSW;
2095 break;
2096 case 0: // DWORD aligned
2097 CountReg = MakeReg(MVT::i32);
2098 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
2099 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/4);
2100 } else {
2101 unsigned ByteReg = SelectExpr(Node->getOperand(3));
2102 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
2103 }
2104 Val = (Val << 8) | Val;
2105 BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val);
2106 Opcode = X86::REP_STOSD;
2107 break;
2108 default: // BYTE aligned
2109 CountReg = SelectExpr(Node->getOperand(3));
2110 BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val);
2111 Opcode = X86::REP_STOSB;
2112 break;
2113 }
2114 } else {
2115 // If it's not a constant value we are storing, just fall back. We could
2116 // try to be clever to form 16 bit and 32 bit values, but we don't yet.
2117 unsigned ValReg = SelectExpr(Node->getOperand(2));
2118 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg);
2119 CountReg = SelectExpr(Node->getOperand(3));
2120 Opcode = X86::REP_STOSB;
2121 }
2122
2123 // No matter what the alignment is, we put the source in ESI, the
2124 // destination in EDI, and the count in ECX.
2125 unsigned TmpReg1 = SelectExpr(Node->getOperand(1));
2126 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
2127 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
2128 BuildMI(BB, Opcode, 0);
2129 return;
2130 }
Chris Lattner31805bf2005-01-11 06:19:26 +00002131 case ISD::MEMCPY:
2132 Select(N.getOperand(0)); // Select the chain.
2133 unsigned Align =
2134 (unsigned)cast<ConstantSDNode>(Node->getOperand(4))->getValue();
2135 if (Align == 0) Align = 1;
2136
2137 // Turn the byte code into # iterations
2138 unsigned CountReg;
2139 unsigned Opcode;
2140 switch (Align & 3) {
2141 case 2: // WORD aligned
2142 CountReg = MakeReg(MVT::i32);
2143 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
2144 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/2);
2145 } else {
2146 unsigned ByteReg = SelectExpr(Node->getOperand(3));
2147 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
2148 }
2149 Opcode = X86::REP_MOVSW;
2150 break;
2151 case 0: // DWORD aligned
2152 CountReg = MakeReg(MVT::i32);
2153 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Node->getOperand(3))) {
2154 BuildMI(BB, X86::MOV32ri, 1, CountReg).addImm(I->getValue()/4);
2155 } else {
2156 unsigned ByteReg = SelectExpr(Node->getOperand(3));
2157 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
2158 }
2159 Opcode = X86::REP_MOVSD;
2160 break;
2161 default: // BYTE aligned
2162 CountReg = SelectExpr(Node->getOperand(3));
2163 Opcode = X86::REP_MOVSB;
2164 break;
2165 }
2166
2167 // No matter what the alignment is, we put the source in ESI, the
2168 // destination in EDI, and the count in ECX.
2169 unsigned TmpReg1 = SelectExpr(Node->getOperand(1));
2170 unsigned TmpReg2 = SelectExpr(Node->getOperand(2));
2171 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
2172 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
2173 BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2);
2174 BuildMI(BB, Opcode, 0);
2175 return;
Chris Lattner8acb1ba2005-01-07 07:49:41 +00002176 }
2177 assert(0 && "Should not be reached!");
2178}
2179
2180
2181/// createX86PatternInstructionSelector - This pass converts an LLVM function
2182/// into a machine code representation using pattern matching and a machine
2183/// description file.
2184///
2185FunctionPass *llvm::createX86PatternInstructionSelector(TargetMachine &TM) {
2186 return new ISel(TM);
2187}