blob: e225b6c28eb6cc71afe6ff0e3579ebf2ae6b0cc8 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000028#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/CodeGen/ValueTypes.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000049static const uint16_t O32IntRegs[4] = {
50 Mips::A0, Mips::A1, Mips::A2, Mips::A3
51};
52
53static const uint16_t Mips64IntRegs[8] = {
54 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
55 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
56};
57
58static const uint16_t Mips64DPRegs[8] = {
59 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
60 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
61};
62
Jia Liubb481f82012-02-28 07:46:26 +000063// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000064// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000065// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000068 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000069
Akira Hatanakad6bc5232011-12-05 21:26:34 +000070 Size = CountPopulation_64(I);
71 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000072 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000073}
74
Akira Hatanaka648f00c2012-02-24 22:34:47 +000075static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
76 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
77 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
78}
79
Chris Lattnerf0144122009-07-28 03:13:23 +000080const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
81 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000082 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000083 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000084 case MipsISD::Hi: return "MipsISD::Hi";
85 case MipsISD::Lo: return "MipsISD::Lo";
86 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000087 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000088 case MipsISD::Ret: return "MipsISD::Ret";
89 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
90 case MipsISD::FPCmp: return "MipsISD::FPCmp";
91 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
92 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
93 case MipsISD::FPRound: return "MipsISD::FPRound";
94 case MipsISD::MAdd: return "MipsISD::MAdd";
95 case MipsISD::MAddu: return "MipsISD::MAddu";
96 case MipsISD::MSub: return "MipsISD::MSub";
97 case MipsISD::MSubu: return "MipsISD::MSubu";
98 case MipsISD::DivRem: return "MipsISD::DivRem";
99 case MipsISD::DivRemU: return "MipsISD::DivRemU";
100 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
101 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000102 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000103 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +0000104 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000105 case MipsISD::Ext: return "MipsISD::Ext";
106 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000107 case MipsISD::LWL: return "MipsISD::LWL";
108 case MipsISD::LWR: return "MipsISD::LWR";
109 case MipsISD::SWL: return "MipsISD::SWL";
110 case MipsISD::SWR: return "MipsISD::SWR";
111 case MipsISD::LDL: return "MipsISD::LDL";
112 case MipsISD::LDR: return "MipsISD::LDR";
113 case MipsISD::SDL: return "MipsISD::SDL";
114 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000115 case MipsISD::EXTP: return "MipsISD::EXTP";
116 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
117 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
118 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
119 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
120 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
121 case MipsISD::SHILO: return "MipsISD::SHILO";
122 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
123 case MipsISD::MULT: return "MipsISD::MULT";
124 case MipsISD::MULTU: return "MipsISD::MULTU";
125 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
126 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
127 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
128 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000129 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000130 }
131}
132
133MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000134MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000135 : TargetLowering(TM, new MipsTargetObjectFile()),
136 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000137 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
138 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000139
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000141 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000142 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000143 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000144
145 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000146 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000147
Akira Hatanaka95934842011-09-24 01:34:44 +0000148 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000149 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000150
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000151 if (Subtarget->inMips16Mode()) {
152 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000153 }
154
Akira Hatanakab430cec2012-09-21 23:58:31 +0000155 if (Subtarget->hasDSP()) {
156 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
157
158 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
159 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
160
161 // Expand all builtin opcodes.
162 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
163 setOperationAction(Opc, VecTys[i], Expand);
164
165 setOperationAction(ISD::LOAD, VecTys[i], Legal);
166 setOperationAction(ISD::STORE, VecTys[i], Legal);
167 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
168 }
169 }
170
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000171 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000172 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000173
174 // When dealing with single precision only, use libcalls
175 if (!Subtarget->isSingleFloat()) {
176 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000177 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000178 else
Craig Topper420761a2012-04-20 07:30:17 +0000179 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000180 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000181 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
185 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
186 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187
Eli Friedman6055a6a2009-07-17 04:07:24 +0000188 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
190 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 // Used by legalize types to correctly generate the setcc result.
193 // Without this, every float setcc comes with a AND/OR with the result,
194 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000195 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000197
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000198 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000200 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
203 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
204 setOperationAction(ISD::SELECT, MVT::f32, Custom);
205 setOperationAction(ISD::SELECT, MVT::f64, Custom);
206 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000207 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000209 setOperationAction(ISD::SETCC, MVT::f32, Custom);
210 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000212 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000213 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
214 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000215 if (Subtarget->inMips16Mode()) {
216 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
217 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
218 }
219 else {
220 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
221 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
222 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000223 if (!Subtarget->inMips16Mode()) {
224 setOperationAction(ISD::LOAD, MVT::i32, Custom);
225 setOperationAction(ISD::STORE, MVT::i32, Custom);
226 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000227
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000228 if (!TM.Options.NoNaNsFPMath) {
229 setOperationAction(ISD::FABS, MVT::f32, Custom);
230 setOperationAction(ISD::FABS, MVT::f64, Custom);
231 }
232
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000233 if (HasMips64) {
234 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
235 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
236 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
237 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
238 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
239 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000240 setOperationAction(ISD::LOAD, MVT::i64, Custom);
241 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000242 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000243
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000244 if (!HasMips64) {
245 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
246 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
247 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
248 }
249
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000250 setOperationAction(ISD::ADD, MVT::i32, Custom);
251 if (HasMips64)
252 setOperationAction(ISD::ADD, MVT::i64, Custom);
253
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000254 setOperationAction(ISD::SDIV, MVT::i32, Expand);
255 setOperationAction(ISD::SREM, MVT::i32, Expand);
256 setOperationAction(ISD::UDIV, MVT::i32, Expand);
257 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000258 setOperationAction(ISD::SDIV, MVT::i64, Expand);
259 setOperationAction(ISD::SREM, MVT::i64, Expand);
260 setOperationAction(ISD::UDIV, MVT::i64, Expand);
261 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000262
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000263 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
265 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
267 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000268 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000270 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
272 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000273 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000275 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000276 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
277 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
278 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
279 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000281 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000282 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
283 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000284
Akira Hatanaka56633442011-09-20 23:53:09 +0000285 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000286 setOperationAction(ISD::ROTR, MVT::i32, Expand);
287
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000288 if (!Subtarget->hasMips64r2())
289 setOperationAction(ISD::ROTR, MVT::i64, Expand);
290
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000292 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000294 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
296 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000297 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FLOG, MVT::f32, Expand);
299 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
300 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
301 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000302 setOperationAction(ISD::FMA, MVT::f32, Expand);
303 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000304 setOperationAction(ISD::FREM, MVT::f32, Expand);
305 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000306
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000307 if (!TM.Options.NoNaNsFPMath) {
308 setOperationAction(ISD::FNEG, MVT::f32, Expand);
309 setOperationAction(ISD::FNEG, MVT::f64, Expand);
310 }
311
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000312 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000313 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000314 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000315 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000316
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
318 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
319 setOperationAction(ISD::VAEND, MVT::Other, Expand);
320
Akira Hatanakab430cec2012-09-21 23:58:31 +0000321 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
322 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
323
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000324 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
326 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000327
Jia Liubb481f82012-02-28 07:46:26 +0000328 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
329 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
330 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
331 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000332
Reed Kotler8834a202012-10-29 16:16:54 +0000333 if (Subtarget->inMips16Mode()) {
334 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
335 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
336 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
338 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
339 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
340 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
341 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
342 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
343 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
344 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
345 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
346 }
347
Eli Friedman26689ac2011-08-03 21:06:02 +0000348 setInsertFencesForAtomic(true);
349
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000350 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
352 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000353 }
354
Akira Hatanakac79507a2011-12-21 00:20:27 +0000355 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000357 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
358 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000359
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000360 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000362 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
363 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000364
Akira Hatanaka7664f052012-06-02 00:04:42 +0000365 if (HasMips64) {
366 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
367 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
368 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
369 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
370 }
371
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000372 setTargetDAGCombine(ISD::ADDE);
373 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000374 setTargetDAGCombine(ISD::SDIVREM);
375 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000376 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000377 setTargetDAGCombine(ISD::AND);
378 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000379 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000380
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000381 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000382
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000383 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000384 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000385
Akira Hatanaka590baca2012-02-02 03:13:40 +0000386 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
387 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000388
389 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000390}
391
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000392bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000393 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000394
Akira Hatanakaf934d152012-09-15 01:02:03 +0000395 if (Subtarget->inMips16Mode())
396 return false;
397
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000398 switch (SVT) {
399 case MVT::i64:
400 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000401 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000402 default:
403 return false;
404 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000405}
406
Duncan Sands28b77e92011-09-06 19:07:46 +0000407EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000409}
410
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000411// SelectMadd -
412// Transforms a subgraph in CurDAG if the following pattern is found:
413// (addc multLo, Lo0), (adde multHi, Hi0),
414// where,
415// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000416// Lo0: initial value of Lo register
417// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000418// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000419static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000420 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000421 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000422 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000423
424 if (ADDCNode->getOpcode() != ISD::ADDC)
425 return false;
426
427 SDValue MultHi = ADDENode->getOperand(0);
428 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000429 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000430 unsigned MultOpc = MultHi.getOpcode();
431
432 // MultHi and MultLo must be generated by the same node,
433 if (MultLo.getNode() != MultNode)
434 return false;
435
436 // and it must be a multiplication.
437 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
438 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000439
440 // MultLo amd MultHi must be the first and second output of MultNode
441 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000442 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
443 return false;
444
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000446 // of the values of MultNode, in which case MultNode will be removed in later
447 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000448 // If there exist users other than ADDENode or ADDCNode, this function returns
449 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000450 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000451 // produced.
452 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
453 return false;
454
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000455 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000456 DebugLoc dl = ADDENode->getDebugLoc();
457
458 // create MipsMAdd(u) node
459 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000460
Akira Hatanaka82099682011-12-19 19:52:25 +0000461 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000462 MultNode->getOperand(0),// Factor 0
463 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000464 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000465 ADDENode->getOperand(1));// Hi0
466
467 // create CopyFromReg nodes
468 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
469 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000470 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000471 Mips::HI, MVT::i32,
472 CopyFromLo.getValue(2));
473
474 // replace uses of adde and addc here
475 if (!SDValue(ADDCNode, 0).use_empty())
476 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
477
478 if (!SDValue(ADDENode, 0).use_empty())
479 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
480
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000481 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000482}
483
484// SelectMsub -
485// Transforms a subgraph in CurDAG if the following pattern is found:
486// (addc Lo0, multLo), (sube Hi0, multHi),
487// where,
488// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000489// Lo0: initial value of Lo register
490// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000491// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000492static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000493 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000494 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000495 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000496
497 if (SUBCNode->getOpcode() != ISD::SUBC)
498 return false;
499
500 SDValue MultHi = SUBENode->getOperand(1);
501 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000502 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000503 unsigned MultOpc = MultHi.getOpcode();
504
505 // MultHi and MultLo must be generated by the same node,
506 if (MultLo.getNode() != MultNode)
507 return false;
508
509 // and it must be a multiplication.
510 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
511 return false;
512
513 // MultLo amd MultHi must be the first and second output of MultNode
514 // respectively.
515 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
516 return false;
517
518 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
519 // of the values of MultNode, in which case MultNode will be removed in later
520 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000521 // If there exist users other than SUBENode or SUBCNode, this function returns
522 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000523 // instruction node rather than a pair of MULT and MSUB instructions being
524 // produced.
525 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
526 return false;
527
528 SDValue Chain = CurDAG->getEntryNode();
529 DebugLoc dl = SUBENode->getDebugLoc();
530
531 // create MipsSub(u) node
532 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
533
Akira Hatanaka82099682011-12-19 19:52:25 +0000534 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000535 MultNode->getOperand(0),// Factor 0
536 MultNode->getOperand(1),// Factor 1
537 SUBCNode->getOperand(0),// Lo0
538 SUBENode->getOperand(0));// Hi0
539
540 // create CopyFromReg nodes
541 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
542 MSub);
543 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
544 Mips::HI, MVT::i32,
545 CopyFromLo.getValue(2));
546
547 // replace uses of sube and subc here
548 if (!SDValue(SUBCNode, 0).use_empty())
549 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
550
551 if (!SDValue(SUBENode, 0).use_empty())
552 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
553
554 return true;
555}
556
Akira Hatanaka864f6602012-06-14 21:10:56 +0000557static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000558 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000559 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000560 if (DCI.isBeforeLegalize())
561 return SDValue();
562
Akira Hatanakae184fec2011-11-11 04:18:21 +0000563 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
564 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000565 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000566
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000567 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000568}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000569
Akira Hatanaka864f6602012-06-14 21:10:56 +0000570static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000571 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000572 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000573 if (DCI.isBeforeLegalize())
574 return SDValue();
575
Akira Hatanakae184fec2011-11-11 04:18:21 +0000576 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
577 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000578 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000579
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000580 return SDValue();
581}
582
Akira Hatanaka864f6602012-06-14 21:10:56 +0000583static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000584 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000585 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000586 if (DCI.isBeforeLegalizeOps())
587 return SDValue();
588
Akira Hatanakadda4a072011-10-03 21:06:13 +0000589 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000590 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
591 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000592 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
593 MipsISD::DivRemU;
594 DebugLoc dl = N->getDebugLoc();
595
596 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
597 N->getOperand(0), N->getOperand(1));
598 SDValue InChain = DAG.getEntryNode();
599 SDValue InGlue = DivRem;
600
601 // insert MFLO
602 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000603 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000604 InGlue);
605 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
606 InChain = CopyFromLo.getValue(1);
607 InGlue = CopyFromLo.getValue(2);
608 }
609
610 // insert MFHI
611 if (N->hasAnyUseOfValue(1)) {
612 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000613 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000614 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
615 }
616
617 return SDValue();
618}
619
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000620static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
621 switch (CC) {
622 default: llvm_unreachable("Unknown fp condition code!");
623 case ISD::SETEQ:
624 case ISD::SETOEQ: return Mips::FCOND_OEQ;
625 case ISD::SETUNE: return Mips::FCOND_UNE;
626 case ISD::SETLT:
627 case ISD::SETOLT: return Mips::FCOND_OLT;
628 case ISD::SETGT:
629 case ISD::SETOGT: return Mips::FCOND_OGT;
630 case ISD::SETLE:
631 case ISD::SETOLE: return Mips::FCOND_OLE;
632 case ISD::SETGE:
633 case ISD::SETOGE: return Mips::FCOND_OGE;
634 case ISD::SETULT: return Mips::FCOND_ULT;
635 case ISD::SETULE: return Mips::FCOND_ULE;
636 case ISD::SETUGT: return Mips::FCOND_UGT;
637 case ISD::SETUGE: return Mips::FCOND_UGE;
638 case ISD::SETUO: return Mips::FCOND_UN;
639 case ISD::SETO: return Mips::FCOND_OR;
640 case ISD::SETNE:
641 case ISD::SETONE: return Mips::FCOND_ONE;
642 case ISD::SETUEQ: return Mips::FCOND_UEQ;
643 }
644}
645
646
647// Returns true if condition code has to be inverted.
648static bool InvertFPCondCode(Mips::CondCode CC) {
649 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
650 return false;
651
Akira Hatanaka82099682011-12-19 19:52:25 +0000652 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
653 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000654
Akira Hatanaka82099682011-12-19 19:52:25 +0000655 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000656}
657
658// Creates and returns an FPCmp node from a setcc node.
659// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000660static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000661 // must be a SETCC node
662 if (Op.getOpcode() != ISD::SETCC)
663 return Op;
664
665 SDValue LHS = Op.getOperand(0);
666
667 if (!LHS.getValueType().isFloatingPoint())
668 return Op;
669
670 SDValue RHS = Op.getOperand(1);
671 DebugLoc dl = Op.getDebugLoc();
672
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000673 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
674 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000675 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
676
677 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
678 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
679}
680
681// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000682static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000683 SDValue False, DebugLoc DL) {
684 bool invert = InvertFPCondCode((Mips::CondCode)
685 cast<ConstantSDNode>(Cond.getOperand(2))
686 ->getSExtValue());
687
688 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
689 True.getValueType(), True, False, Cond);
690}
691
Akira Hatanaka864f6602012-06-14 21:10:56 +0000692static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000693 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000694 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000695 if (DCI.isBeforeLegalizeOps())
696 return SDValue();
697
698 SDValue SetCC = N->getOperand(0);
699
700 if ((SetCC.getOpcode() != ISD::SETCC) ||
701 !SetCC.getOperand(0).getValueType().isInteger())
702 return SDValue();
703
704 SDValue False = N->getOperand(2);
705 EVT FalseTy = False.getValueType();
706
707 if (!FalseTy.isInteger())
708 return SDValue();
709
710 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
711
712 if (!CN || CN->getZExtValue())
713 return SDValue();
714
715 const DebugLoc DL = N->getDebugLoc();
716 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
717 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000718
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000719 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
720 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000721
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000722 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
723}
724
Akira Hatanaka864f6602012-06-14 21:10:56 +0000725static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000726 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000727 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000728 // Pattern match EXT.
729 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
730 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000731 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 return SDValue();
733
734 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000735 unsigned ShiftRightOpc = ShiftRight.getOpcode();
736
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000737 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000738 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000739 return SDValue();
740
741 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000742 ConstantSDNode *CN;
743 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
744 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000745
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000746 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000747 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000748
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000749 // Op's second operand must be a shifted mask.
750 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000751 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000752 return SDValue();
753
754 // Return if the shifted mask does not start at bit 0 or the sum of its size
755 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000756 EVT ValTy = N->getValueType(0);
757 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000758 return SDValue();
759
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000760 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000761 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000762 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000763}
Jia Liubb481f82012-02-28 07:46:26 +0000764
Akira Hatanaka864f6602012-06-14 21:10:56 +0000765static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000766 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000767 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000768 // Pattern match INS.
769 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000770 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000771 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000772 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000773 return SDValue();
774
775 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
776 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
777 ConstantSDNode *CN;
778
779 // See if Op's first operand matches (and $src1 , mask0).
780 if (And0.getOpcode() != ISD::AND)
781 return SDValue();
782
783 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000784 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000785 return SDValue();
786
787 // See if Op's second operand matches (and (shl $src, pos), mask1).
788 if (And1.getOpcode() != ISD::AND)
789 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000790
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000791 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000792 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000793 return SDValue();
794
795 // The shift masks must have the same position and size.
796 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
797 return SDValue();
798
799 SDValue Shl = And1.getOperand(0);
800 if (Shl.getOpcode() != ISD::SHL)
801 return SDValue();
802
803 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
804 return SDValue();
805
806 unsigned Shamt = CN->getZExtValue();
807
808 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000809 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000810 EVT ValTy = N->getValueType(0);
811 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000812 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000813
Akira Hatanaka82099682011-12-19 19:52:25 +0000814 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000815 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000816 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000817}
Jia Liubb481f82012-02-28 07:46:26 +0000818
Akira Hatanaka864f6602012-06-14 21:10:56 +0000819static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000820 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000821 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000822 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
823
824 if (DCI.isBeforeLegalizeOps())
825 return SDValue();
826
827 SDValue Add = N->getOperand(1);
828
829 if (Add.getOpcode() != ISD::ADD)
830 return SDValue();
831
832 SDValue Lo = Add.getOperand(1);
833
834 if ((Lo.getOpcode() != MipsISD::Lo) ||
835 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
836 return SDValue();
837
838 EVT ValTy = N->getValueType(0);
839 DebugLoc DL = N->getDebugLoc();
840
841 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
842 Add.getOperand(0));
843 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
844}
845
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000846SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000847 const {
848 SelectionDAG &DAG = DCI.DAG;
849 unsigned opc = N->getOpcode();
850
851 switch (opc) {
852 default: break;
853 case ISD::ADDE:
854 return PerformADDECombine(N, DAG, DCI, Subtarget);
855 case ISD::SUBE:
856 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000857 case ISD::SDIVREM:
858 case ISD::UDIVREM:
859 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000860 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000861 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000862 case ISD::AND:
863 return PerformANDCombine(N, DAG, DCI, Subtarget);
864 case ISD::OR:
865 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000866 case ISD::ADD:
867 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000868 }
869
870 return SDValue();
871}
872
Akira Hatanakab430cec2012-09-21 23:58:31 +0000873void
874MipsTargetLowering::LowerOperationWrapper(SDNode *N,
875 SmallVectorImpl<SDValue> &Results,
876 SelectionDAG &DAG) const {
877 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
878
879 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
880 Results.push_back(Res.getValue(I));
881}
882
883void
884MipsTargetLowering::ReplaceNodeResults(SDNode *N,
885 SmallVectorImpl<SDValue> &Results,
886 SelectionDAG &DAG) const {
887 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
888
889 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
890 Results.push_back(Res.getValue(I));
891}
892
Dan Gohman475871a2008-07-27 21:46:04 +0000893SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000894LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000895{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000896 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000897 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000898 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000899 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000900 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000901 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000902 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
903 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000904 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000905 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000906 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000907 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000908 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000909 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000910 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000911 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000912 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000913 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000914 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
915 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
916 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000917 case ISD::LOAD: return LowerLOAD(Op, DAG);
918 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +0000919 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
920 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000921 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000922 }
Dan Gohman475871a2008-07-27 21:46:04 +0000923 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000924}
925
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000926//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000927// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000928//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000929
930// AddLiveIn - This helper function adds the specified physical register to the
931// MachineFunction as a live in value. It also creates a corresponding
932// virtual register for it.
933static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000934AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000935{
936 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000937 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
938 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000939 return VReg;
940}
941
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000942// Get fp branch code (not opcode) from condition code.
943static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
944 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
945 return Mips::BRANCH_T;
946
Akira Hatanaka82099682011-12-19 19:52:25 +0000947 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
948 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000949
Akira Hatanaka82099682011-12-19 19:52:25 +0000950 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000951}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000952
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000953/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000954static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
955 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000956 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000957 const TargetInstrInfo *TII,
958 bool isFPCmp, unsigned Opc) {
959 // There is no need to expand CMov instructions if target has
960 // conditional moves.
961 if (Subtarget->hasCondMov())
962 return BB;
963
964 // To "insert" a SELECT_CC instruction, we actually have to insert the
965 // diamond control-flow pattern. The incoming instruction knows the
966 // destination vreg to set, the condition code register to branch on, the
967 // true/false values to select between, and a branch opcode to use.
968 const BasicBlock *LLVM_BB = BB->getBasicBlock();
969 MachineFunction::iterator It = BB;
970 ++It;
971
972 // thisMBB:
973 // ...
974 // TrueVal = ...
975 // setcc r1, r2, r3
976 // bNE r1, r0, copy1MBB
977 // fallthrough --> copy0MBB
978 MachineBasicBlock *thisMBB = BB;
979 MachineFunction *F = BB->getParent();
980 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
981 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
982 F->insert(It, copy0MBB);
983 F->insert(It, sinkMBB);
984
985 // Transfer the remainder of BB and its successor edges to sinkMBB.
986 sinkMBB->splice(sinkMBB->begin(), BB,
987 llvm::next(MachineBasicBlock::iterator(MI)),
988 BB->end());
989 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
990
991 // Next, add the true and fallthrough blocks as its successors.
992 BB->addSuccessor(copy0MBB);
993 BB->addSuccessor(sinkMBB);
994
995 // Emit the right instruction according to the type of the operands compared
996 if (isFPCmp)
997 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
998 else
999 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1000 .addReg(Mips::ZERO).addMBB(sinkMBB);
1001
1002 // copy0MBB:
1003 // %FalseValue = ...
1004 // # fallthrough to sinkMBB
1005 BB = copy0MBB;
1006
1007 // Update machine-CFG edges
1008 BB->addSuccessor(sinkMBB);
1009
1010 // sinkMBB:
1011 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1012 // ...
1013 BB = sinkMBB;
1014
1015 if (isFPCmp)
1016 BuildMI(*BB, BB->begin(), dl,
1017 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1018 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1019 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1020 else
1021 BuildMI(*BB, BB->begin(), dl,
1022 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1023 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1024 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1025
1026 MI->eraseFromParent(); // The pseudo instruction is gone now.
1027 return BB;
1028}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001029*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001030
1031MachineBasicBlock *
1032MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1033 // $bb:
1034 // bposge32_pseudo $vr0
1035 // =>
1036 // $bb:
1037 // bposge32 $tbb
1038 // $fbb:
1039 // li $vr2, 0
1040 // b $sink
1041 // $tbb:
1042 // li $vr1, 1
1043 // $sink:
1044 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1045
1046 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1047 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1048 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1049 DebugLoc DL = MI->getDebugLoc();
1050 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1051 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1052 MachineFunction *F = BB->getParent();
1053 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1054 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1055 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1056 F->insert(It, FBB);
1057 F->insert(It, TBB);
1058 F->insert(It, Sink);
1059
1060 // Transfer the remainder of BB and its successor edges to Sink.
1061 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1062 BB->end());
1063 Sink->transferSuccessorsAndUpdatePHIs(BB);
1064
1065 // Add successors.
1066 BB->addSuccessor(FBB);
1067 BB->addSuccessor(TBB);
1068 FBB->addSuccessor(Sink);
1069 TBB->addSuccessor(Sink);
1070
1071 // Insert the real bposge32 instruction to $BB.
1072 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1073
1074 // Fill $FBB.
1075 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1076 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1077 .addReg(Mips::ZERO).addImm(0);
1078 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1079
1080 // Fill $TBB.
1081 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1082 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1083 .addReg(Mips::ZERO).addImm(1);
1084
1085 // Insert phi function to $Sink.
1086 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1087 MI->getOperand(0).getReg())
1088 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1089
1090 MI->eraseFromParent(); // The pseudo instruction is gone now.
1091 return Sink;
1092}
1093
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001094MachineBasicBlock *
1095MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001096 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001097 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001098 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001100 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001101 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1102 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001103 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1105 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001106 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001108 case Mips::ATOMIC_LOAD_ADD_I64:
1109 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1110 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111
1112 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001113 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1115 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001116 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001117 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1118 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001119 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001120 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001121 case Mips::ATOMIC_LOAD_AND_I64:
1122 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001123 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001124
1125 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001126 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1128 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001129 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1131 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001132 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001134 case Mips::ATOMIC_LOAD_OR_I64:
1135 case Mips::ATOMIC_LOAD_OR_I64_P8:
1136 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137
1138 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001139 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1141 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001142 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1144 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001145 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001147 case Mips::ATOMIC_LOAD_XOR_I64:
1148 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1149 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
1151 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001152 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1154 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001155 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001156 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1157 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001158 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001160 case Mips::ATOMIC_LOAD_NAND_I64:
1161 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1162 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163
1164 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001165 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001166 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1167 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001168 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1170 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001171 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001173 case Mips::ATOMIC_LOAD_SUB_I64:
1174 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1175 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176
1177 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001178 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001179 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1180 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001181 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1183 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001184 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001186 case Mips::ATOMIC_SWAP_I64:
1187 case Mips::ATOMIC_SWAP_I64_P8:
1188 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
1190 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001191 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001192 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1193 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001194 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001195 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1196 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001197 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001199 case Mips::ATOMIC_CMP_SWAP_I64:
1200 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1201 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001202 case Mips::BPOSGE32_PSEUDO:
1203 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001204 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001205}
1206
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1208// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1209MachineBasicBlock *
1210MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001211 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001212 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001213 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214
1215 MachineFunction *MF = BB->getParent();
1216 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001217 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1219 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001220 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1221
1222 if (Size == 4) {
1223 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1224 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1225 AND = Mips::AND;
1226 NOR = Mips::NOR;
1227 ZERO = Mips::ZERO;
1228 BEQ = Mips::BEQ;
1229 }
1230 else {
1231 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1232 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1233 AND = Mips::AND64;
1234 NOR = Mips::NOR64;
1235 ZERO = Mips::ZERO_64;
1236 BEQ = Mips::BEQ64;
1237 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238
Akira Hatanaka4061da12011-07-19 20:11:17 +00001239 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240 unsigned Ptr = MI->getOperand(1).getReg();
1241 unsigned Incr = MI->getOperand(2).getReg();
1242
Akira Hatanaka4061da12011-07-19 20:11:17 +00001243 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1244 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1245 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001246
1247 // insert new blocks after the current block
1248 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1249 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1250 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1251 MachineFunction::iterator It = BB;
1252 ++It;
1253 MF->insert(It, loopMBB);
1254 MF->insert(It, exitMBB);
1255
1256 // Transfer the remainder of BB and its successor edges to exitMBB.
1257 exitMBB->splice(exitMBB->begin(), BB,
1258 llvm::next(MachineBasicBlock::iterator(MI)),
1259 BB->end());
1260 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1261
1262 // thisMBB:
1263 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001264 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001265 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001266 loopMBB->addSuccessor(loopMBB);
1267 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268
1269 // loopMBB:
1270 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001271 // <binop> storeval, oldval, incr
1272 // sc success, storeval, 0(ptr)
1273 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001275 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001277 // and andres, oldval, incr
1278 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001279 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1280 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001282 // <binop> storeval, oldval, incr
1283 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001285 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001286 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001287 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1288 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001289
1290 MI->eraseFromParent(); // The instruction is gone now.
1291
Akira Hatanaka939ece12011-07-19 03:42:13 +00001292 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293}
1294
1295MachineBasicBlock *
1296MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001297 MachineBasicBlock *BB,
1298 unsigned Size, unsigned BinOpcode,
1299 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001300 assert((Size == 1 || Size == 2) &&
1301 "Unsupported size for EmitAtomicBinaryPartial.");
1302
1303 MachineFunction *MF = BB->getParent();
1304 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1305 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1306 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1307 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001308 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1309 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310
1311 unsigned Dest = MI->getOperand(0).getReg();
1312 unsigned Ptr = MI->getOperand(1).getReg();
1313 unsigned Incr = MI->getOperand(2).getReg();
1314
Akira Hatanaka4061da12011-07-19 20:11:17 +00001315 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1316 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001317 unsigned Mask = RegInfo.createVirtualRegister(RC);
1318 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1320 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001322 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1323 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1324 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1325 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1326 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001327 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001328 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1329 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1330 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1331 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1332 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333
1334 // insert new blocks after the current block
1335 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1336 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001337 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1339 MachineFunction::iterator It = BB;
1340 ++It;
1341 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001342 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343 MF->insert(It, exitMBB);
1344
1345 // Transfer the remainder of BB and its successor edges to exitMBB.
1346 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001347 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001348 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1349
Akira Hatanaka81b44112011-07-19 17:09:53 +00001350 BB->addSuccessor(loopMBB);
1351 loopMBB->addSuccessor(loopMBB);
1352 loopMBB->addSuccessor(sinkMBB);
1353 sinkMBB->addSuccessor(exitMBB);
1354
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 // addiu masklsb2,$0,-4 # 0xfffffffc
1357 // and alignedaddr,ptr,masklsb2
1358 // andi ptrlsb2,ptr,3
1359 // sll shiftamt,ptrlsb2,3
1360 // ori maskupper,$0,255 # 0xff
1361 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001363 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001364
1365 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001366 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1367 .addReg(Mips::ZERO).addImm(-4);
1368 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1369 .addReg(Ptr).addReg(MaskLSB2);
1370 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1371 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1372 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1373 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001374 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1375 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001376 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001377 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001378
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001379 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001380 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001381 // ll oldval,0(alignedaddr)
1382 // binop binopres,oldval,incr2
1383 // and newval,binopres,mask
1384 // and maskedoldval0,oldval,mask2
1385 // or storeval,maskedoldval0,newval
1386 // sc success,storeval,0(alignedaddr)
1387 // beq success,$0,loopMBB
1388
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001389 // atomic.swap
1390 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001391 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001392 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 // and maskedoldval0,oldval,mask2
1394 // or storeval,maskedoldval0,newval
1395 // sc success,storeval,0(alignedaddr)
1396 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001397
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001398 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001399 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001400 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001401 // and andres, oldval, incr2
1402 // nor binopres, $0, andres
1403 // and newval, binopres, mask
1404 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1405 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1406 .addReg(Mips::ZERO).addReg(AndRes);
1407 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001408 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001409 // <binop> binopres, oldval, incr2
1410 // and newval, binopres, mask
1411 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1412 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001413 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001415 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001416 }
Jia Liubb481f82012-02-28 07:46:26 +00001417
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001418 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001419 .addReg(OldVal).addReg(Mask2);
1420 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001421 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001422 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001423 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001424 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001425 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001426
Akira Hatanaka939ece12011-07-19 03:42:13 +00001427 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001428 // and maskedoldval1,oldval,mask
1429 // srl srlres,maskedoldval1,shiftamt
1430 // sll sllres,srlres,24
1431 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001432 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001433 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001434
Akira Hatanaka4061da12011-07-19 20:11:17 +00001435 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1436 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001437 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1438 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001439 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1440 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001441 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001442 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001443
1444 MI->eraseFromParent(); // The instruction is gone now.
1445
Akira Hatanaka939ece12011-07-19 03:42:13 +00001446 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001447}
1448
1449MachineBasicBlock *
1450MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001451 MachineBasicBlock *BB,
1452 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001453 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001454
1455 MachineFunction *MF = BB->getParent();
1456 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001457 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001458 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1459 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001460 unsigned LL, SC, ZERO, BNE, BEQ;
1461
1462 if (Size == 4) {
1463 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1464 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1465 ZERO = Mips::ZERO;
1466 BNE = Mips::BNE;
1467 BEQ = Mips::BEQ;
1468 }
1469 else {
1470 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1471 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1472 ZERO = Mips::ZERO_64;
1473 BNE = Mips::BNE64;
1474 BEQ = Mips::BEQ64;
1475 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001476
1477 unsigned Dest = MI->getOperand(0).getReg();
1478 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001479 unsigned OldVal = MI->getOperand(2).getReg();
1480 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001481
Akira Hatanaka4061da12011-07-19 20:11:17 +00001482 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001483
1484 // insert new blocks after the current block
1485 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1486 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1487 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1488 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1489 MachineFunction::iterator It = BB;
1490 ++It;
1491 MF->insert(It, loop1MBB);
1492 MF->insert(It, loop2MBB);
1493 MF->insert(It, exitMBB);
1494
1495 // Transfer the remainder of BB and its successor edges to exitMBB.
1496 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001497 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001498 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1499
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001500 // thisMBB:
1501 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001502 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001503 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001504 loop1MBB->addSuccessor(exitMBB);
1505 loop1MBB->addSuccessor(loop2MBB);
1506 loop2MBB->addSuccessor(loop1MBB);
1507 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001508
1509 // loop1MBB:
1510 // ll dest, 0(ptr)
1511 // bne dest, oldval, exitMBB
1512 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001513 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1514 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001515 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001516
1517 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001518 // sc success, newval, 0(ptr)
1519 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001520 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001521 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001522 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001523 BuildMI(BB, dl, TII->get(BEQ))
1524 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001525
1526 MI->eraseFromParent(); // The instruction is gone now.
1527
Akira Hatanaka939ece12011-07-19 03:42:13 +00001528 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001529}
1530
1531MachineBasicBlock *
1532MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001533 MachineBasicBlock *BB,
1534 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001535 assert((Size == 1 || Size == 2) &&
1536 "Unsupported size for EmitAtomicCmpSwapPartial.");
1537
1538 MachineFunction *MF = BB->getParent();
1539 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1540 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1541 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1542 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001543 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1544 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001545
1546 unsigned Dest = MI->getOperand(0).getReg();
1547 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001548 unsigned CmpVal = MI->getOperand(2).getReg();
1549 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001550
Akira Hatanaka4061da12011-07-19 20:11:17 +00001551 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1552 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001553 unsigned Mask = RegInfo.createVirtualRegister(RC);
1554 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001555 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1556 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1557 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1558 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1559 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1560 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1561 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1562 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1563 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1564 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1565 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1566 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1567 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1568 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001569
1570 // insert new blocks after the current block
1571 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1572 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1573 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001574 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001575 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1576 MachineFunction::iterator It = BB;
1577 ++It;
1578 MF->insert(It, loop1MBB);
1579 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001580 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001581 MF->insert(It, exitMBB);
1582
1583 // Transfer the remainder of BB and its successor edges to exitMBB.
1584 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001585 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001586 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1587
Akira Hatanaka81b44112011-07-19 17:09:53 +00001588 BB->addSuccessor(loop1MBB);
1589 loop1MBB->addSuccessor(sinkMBB);
1590 loop1MBB->addSuccessor(loop2MBB);
1591 loop2MBB->addSuccessor(loop1MBB);
1592 loop2MBB->addSuccessor(sinkMBB);
1593 sinkMBB->addSuccessor(exitMBB);
1594
Akira Hatanaka70564a92011-07-19 18:14:26 +00001595 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001596 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001597 // addiu masklsb2,$0,-4 # 0xfffffffc
1598 // and alignedaddr,ptr,masklsb2
1599 // andi ptrlsb2,ptr,3
1600 // sll shiftamt,ptrlsb2,3
1601 // ori maskupper,$0,255 # 0xff
1602 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001603 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001604 // andi maskedcmpval,cmpval,255
1605 // sll shiftedcmpval,maskedcmpval,shiftamt
1606 // andi maskednewval,newval,255
1607 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001608 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001609 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1610 .addReg(Mips::ZERO).addImm(-4);
1611 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1612 .addReg(Ptr).addReg(MaskLSB2);
1613 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1614 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1615 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1616 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001617 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1618 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001619 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001620 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1621 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001622 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1623 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001624 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1625 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001626 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1627 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001628
1629 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001630 // ll oldval,0(alginedaddr)
1631 // and maskedoldval0,oldval,mask
1632 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001633 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001634 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001635 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1636 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001637 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001638 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001639
1640 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001641 // and maskedoldval1,oldval,mask2
1642 // or storeval,maskedoldval1,shiftednewval
1643 // sc success,storeval,0(alignedaddr)
1644 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001645 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001646 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1647 .addReg(OldVal).addReg(Mask2);
1648 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1649 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001650 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001651 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001652 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001653 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001654
Akira Hatanaka939ece12011-07-19 03:42:13 +00001655 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001656 // srl srlres,maskedoldval0,shiftamt
1657 // sll sllres,srlres,24
1658 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001659 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001660 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001661
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001662 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1663 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001664 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1665 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001666 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001667 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001668
1669 MI->eraseFromParent(); // The instruction is gone now.
1670
Akira Hatanaka939ece12011-07-19 03:42:13 +00001671 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001672}
1673
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001674//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001675// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001676//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001677SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001678LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001679{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001680 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001681 // the block to branch to if the condition is true.
1682 SDValue Chain = Op.getOperand(0);
1683 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001684 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001685
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001686 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1687
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001688 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001689 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001690 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001691
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001692 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001693 Mips::CondCode CC =
1694 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001695 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001696
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001697 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001698 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001699}
1700
1701SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001702LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001703{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001704 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001705
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001706 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001707 if (Cond.getOpcode() != MipsISD::FPCmp)
1708 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001709
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001710 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1711 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001712}
1713
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001714SDValue MipsTargetLowering::
1715LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1716{
1717 DebugLoc DL = Op.getDebugLoc();
1718 EVT Ty = Op.getOperand(0).getValueType();
1719 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1720 Op.getOperand(0), Op.getOperand(1),
1721 Op.getOperand(4));
1722
1723 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1724 Op.getOperand(3));
1725}
1726
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001727SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1728 SDValue Cond = CreateFPCmp(DAG, Op);
1729
1730 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1731 "Floating point operand expected.");
1732
1733 SDValue True = DAG.getConstant(1, MVT::i32);
1734 SDValue False = DAG.getConstant(0, MVT::i32);
1735
1736 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1737}
1738
Dan Gohmand858e902010-04-17 15:26:15 +00001739SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1740 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001741 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001742 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001743 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001744
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001745 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001746 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001747
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001748 const MipsTargetObjectFile &TLOF =
1749 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001750
Chris Lattnere3736f82009-08-13 05:41:27 +00001751 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001752 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1753 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001754 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001755 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001756 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1757 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001758 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001759 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001760 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1761 MipsII::MO_ABS_HI);
1762 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1763 MipsII::MO_ABS_LO);
1764 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1765 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001767 }
1768
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001769 EVT ValTy = Op.getValueType();
1770 bool HasGotOfst = (GV->hasInternalLinkage() ||
1771 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001772 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001773 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001774 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001775 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001776 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001777 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1778 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001779 // On functions and global targets not internal linked only
1780 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001781 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001782 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001783 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001784 HasMips64 ? MipsII::MO_GOT_OFST :
1785 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001786 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1787 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001788}
1789
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001790SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1791 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001792 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1793 // FIXME there isn't actually debug info here
1794 DebugLoc dl = Op.getDebugLoc();
1795
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001796 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001797 // %hi/%lo relocation
Reed Kotlerdfb8dbb2012-10-05 18:27:54 +00001798 SDValue BAHi =
1799 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1800 SDValue BALo =
1801 DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001802 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1803 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1804 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001805 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001806
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001807 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001808 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1809 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001810 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001811 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1812 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001813 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001814 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001815 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001816 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1817 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001818}
1819
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001820SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001821LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001822{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001823 // If the relocation model is PIC, use the General Dynamic TLS Model or
1824 // Local Dynamic TLS model, otherwise use the Initial Exec or
1825 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001826
1827 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1828 DebugLoc dl = GA->getDebugLoc();
1829 const GlobalValue *GV = GA->getGlobal();
1830 EVT PtrVT = getPointerTy();
1831
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001832 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1833
1834 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001835 // General Dynamic and Local Dynamic TLS Model.
1836 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1837 : MipsII::MO_TLSGD;
1838
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001839 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001840 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1841 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001842 unsigned PtrSize = PtrVT.getSizeInBits();
1843 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1844
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001845 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001846
1847 ArgListTy Args;
1848 ArgListEntry Entry;
1849 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001850 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001851 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001852
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001853 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001854 false, false, false, false, 0, CallingConv::C,
1855 /*isTailCall=*/false, /*doesNotRet=*/false,
1856 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001857 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001858 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001859
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001860 SDValue Ret = CallResult.first;
1861
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001862 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001863 return Ret;
1864
1865 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1866 MipsII::MO_DTPREL_HI);
1867 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1868 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1869 MipsII::MO_DTPREL_LO);
1870 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1871 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1872 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001873 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001874
1875 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001876 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001877 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001878 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001879 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001880 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1881 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001882 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001883 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001884 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001885 } else {
1886 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001887 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001888 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001889 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001890 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001891 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001892 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1893 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1894 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001895 }
1896
1897 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1898 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001899}
1900
1901SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001902LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001903{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001904 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001905 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001906 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001907 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001908 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001909 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001910
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001911 if (!IsPIC && !IsN64) {
1912 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1913 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1914 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001915 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001916 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1917 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001918 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001919 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1920 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001921 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1922 MachinePointerInfo(), false, false, false, 0);
1923 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001924 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001925
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001926 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1927 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001928}
1929
Dan Gohman475871a2008-07-27 21:46:04 +00001930SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001931LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001932{
Dan Gohman475871a2008-07-27 21:46:04 +00001933 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001934 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001935 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001936 // FIXME there isn't actually debug info here
1937 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001938
1939 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001940 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001941 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001942 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001943 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001944 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1946 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001947 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001948
Akira Hatanaka13daee32012-03-27 02:55:31 +00001949 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001950 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001951 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001952 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001953 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001954 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1955 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001957 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001958 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001959 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1960 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001961 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1962 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001963 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001964 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1965 MachinePointerInfo::getConstantPool(), false,
1966 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001967 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1968 N->getOffset(), OFSTFlag);
1969 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1970 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001971 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001972
1973 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001974}
1975
Dan Gohmand858e902010-04-17 15:26:15 +00001976SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001977 MachineFunction &MF = DAG.getMachineFunction();
1978 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1979
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001980 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001981 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1982 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001983
1984 // vastart just stores the address of the VarArgsFrameIndex slot into the
1985 // memory location argument.
1986 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001987 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001988 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001989}
Jia Liubb481f82012-02-28 07:46:26 +00001990
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001991static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1992 EVT TyX = Op.getOperand(0).getValueType();
1993 EVT TyY = Op.getOperand(1).getValueType();
1994 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1995 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1996 DebugLoc DL = Op.getDebugLoc();
1997 SDValue Res;
1998
1999 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2000 // to i32.
2001 SDValue X = (TyX == MVT::f32) ?
2002 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2003 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2004 Const1);
2005 SDValue Y = (TyY == MVT::f32) ?
2006 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2007 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2008 Const1);
2009
2010 if (HasR2) {
2011 // ext E, Y, 31, 1 ; extract bit31 of Y
2012 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2013 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2014 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2015 } else {
2016 // sll SllX, X, 1
2017 // srl SrlX, SllX, 1
2018 // srl SrlY, Y, 31
2019 // sll SllY, SrlX, 31
2020 // or Or, SrlX, SllY
2021 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2022 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2023 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2024 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2025 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2026 }
2027
2028 if (TyX == MVT::f32)
2029 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2030
2031 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2032 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2033 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002034}
2035
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002036static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2037 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2038 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2039 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2040 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2041 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002042
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002043 // Bitcast to integer nodes.
2044 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2045 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002046
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002047 if (HasR2) {
2048 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2049 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2050 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2051 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002052
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002053 if (WidthX > WidthY)
2054 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2055 else if (WidthY > WidthX)
2056 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002057
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002058 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2059 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2060 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2061 }
2062
2063 // (d)sll SllX, X, 1
2064 // (d)srl SrlX, SllX, 1
2065 // (d)srl SrlY, Y, width(Y)-1
2066 // (d)sll SllY, SrlX, width(Y)-1
2067 // or Or, SrlX, SllY
2068 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2069 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2070 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2071 DAG.getConstant(WidthY - 1, MVT::i32));
2072
2073 if (WidthX > WidthY)
2074 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2075 else if (WidthY > WidthX)
2076 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2077
2078 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2079 DAG.getConstant(WidthX - 1, MVT::i32));
2080 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2081 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002082}
2083
Akira Hatanaka82099682011-12-19 19:52:25 +00002084SDValue
2085MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002086 if (Subtarget->hasMips64())
2087 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002088
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002089 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002090}
2091
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002092static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2093 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2094 DebugLoc DL = Op.getDebugLoc();
2095
2096 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2097 // to i32.
2098 SDValue X = (Op.getValueType() == MVT::f32) ?
2099 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2100 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2101 Const1);
2102
2103 // Clear MSB.
2104 if (HasR2)
2105 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2106 DAG.getRegister(Mips::ZERO, MVT::i32),
2107 DAG.getConstant(31, MVT::i32), Const1, X);
2108 else {
2109 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2110 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2111 }
2112
2113 if (Op.getValueType() == MVT::f32)
2114 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2115
2116 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2117 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2118 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2119}
2120
2121static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2122 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2123 DebugLoc DL = Op.getDebugLoc();
2124
2125 // Bitcast to integer node.
2126 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2127
2128 // Clear MSB.
2129 if (HasR2)
2130 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2131 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2132 DAG.getConstant(63, MVT::i32), Const1, X);
2133 else {
2134 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2135 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2136 }
2137
2138 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2139}
2140
2141SDValue
2142MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2143 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2144 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2145
2146 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2147}
2148
Akira Hatanaka2e591472011-06-02 00:24:44 +00002149SDValue MipsTargetLowering::
2150LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002151 // check the depth
2152 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002153 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002154
2155 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2156 MFI->setFrameAddressIsTaken(true);
2157 EVT VT = Op.getValueType();
2158 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002159 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2160 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002161 return FrameAddr;
2162}
2163
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002164SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2165 SelectionDAG &DAG) const {
2166 // check the depth
2167 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2168 "Return address can be determined only for current frame.");
2169
2170 MachineFunction &MF = DAG.getMachineFunction();
2171 MachineFrameInfo *MFI = MF.getFrameInfo();
2172 EVT VT = Op.getValueType();
2173 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2174 MFI->setReturnAddressIsTaken(true);
2175
2176 // Return RA, which contains the return address. Mark it an implicit live-in.
2177 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2178 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2179}
2180
Akira Hatanakadb548262011-07-19 23:30:50 +00002181// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002182SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002183MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002184 unsigned SType = 0;
2185 DebugLoc dl = Op.getDebugLoc();
2186 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2187 DAG.getConstant(SType, MVT::i32));
2188}
2189
Eli Friedman14648462011-07-27 22:21:52 +00002190SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002191 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002192 // FIXME: Need pseudo-fence for 'singlethread' fences
2193 // FIXME: Set SType for weaker fences where supported/appropriate.
2194 unsigned SType = 0;
2195 DebugLoc dl = Op.getDebugLoc();
2196 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2197 DAG.getConstant(SType, MVT::i32));
2198}
2199
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002200SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002201 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002202 DebugLoc DL = Op.getDebugLoc();
2203 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2204 SDValue Shamt = Op.getOperand(2);
2205
2206 // if shamt < 32:
2207 // lo = (shl lo, shamt)
2208 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2209 // else:
2210 // lo = 0
2211 // hi = (shl lo, shamt[4:0])
2212 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2213 DAG.getConstant(-1, MVT::i32));
2214 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2215 DAG.getConstant(1, MVT::i32));
2216 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2217 Not);
2218 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2219 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2220 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2221 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2222 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002223 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2224 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002225 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2226
2227 SDValue Ops[2] = {Lo, Hi};
2228 return DAG.getMergeValues(Ops, 2, DL);
2229}
2230
Akira Hatanaka864f6602012-06-14 21:10:56 +00002231SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002232 bool IsSRA) const {
2233 DebugLoc DL = Op.getDebugLoc();
2234 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2235 SDValue Shamt = Op.getOperand(2);
2236
2237 // if shamt < 32:
2238 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2239 // if isSRA:
2240 // hi = (sra hi, shamt)
2241 // else:
2242 // hi = (srl hi, shamt)
2243 // else:
2244 // if isSRA:
2245 // lo = (sra hi, shamt[4:0])
2246 // hi = (sra hi, 31)
2247 // else:
2248 // lo = (srl hi, shamt[4:0])
2249 // hi = 0
2250 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2251 DAG.getConstant(-1, MVT::i32));
2252 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2253 DAG.getConstant(1, MVT::i32));
2254 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2255 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2256 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2257 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2258 Hi, Shamt);
2259 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2260 DAG.getConstant(0x20, MVT::i32));
2261 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2262 DAG.getConstant(31, MVT::i32));
2263 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2264 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2265 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2266 ShiftRightHi);
2267
2268 SDValue Ops[2] = {Lo, Hi};
2269 return DAG.getMergeValues(Ops, 2, DL);
2270}
2271
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002272static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2273 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002274 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002275 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002276 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002277 DebugLoc DL = LD->getDebugLoc();
2278 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2279
2280 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002281 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002282 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002283
2284 SDValue Ops[] = { Chain, Ptr, Src };
2285 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2286 LD->getMemOperand());
2287}
2288
2289// Expand an unaligned 32 or 64-bit integer load node.
2290SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2291 LoadSDNode *LD = cast<LoadSDNode>(Op);
2292 EVT MemVT = LD->getMemoryVT();
2293
2294 // Return if load is aligned or if MemVT is neither i32 nor i64.
2295 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2296 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2297 return SDValue();
2298
2299 bool IsLittle = Subtarget->isLittle();
2300 EVT VT = Op.getValueType();
2301 ISD::LoadExtType ExtType = LD->getExtensionType();
2302 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2303
2304 assert((VT == MVT::i32) || (VT == MVT::i64));
2305
2306 // Expand
2307 // (set dst, (i64 (load baseptr)))
2308 // to
2309 // (set tmp, (ldl (add baseptr, 7), undef))
2310 // (set dst, (ldr baseptr, tmp))
2311 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2312 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2313 IsLittle ? 7 : 0);
2314 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2315 IsLittle ? 0 : 7);
2316 }
2317
2318 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2319 IsLittle ? 3 : 0);
2320 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2321 IsLittle ? 0 : 3);
2322
2323 // Expand
2324 // (set dst, (i32 (load baseptr))) or
2325 // (set dst, (i64 (sextload baseptr))) or
2326 // (set dst, (i64 (extload baseptr)))
2327 // to
2328 // (set tmp, (lwl (add baseptr, 3), undef))
2329 // (set dst, (lwr baseptr, tmp))
2330 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2331 (ExtType == ISD::EXTLOAD))
2332 return LWR;
2333
2334 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2335
2336 // Expand
2337 // (set dst, (i64 (zextload baseptr)))
2338 // to
2339 // (set tmp0, (lwl (add baseptr, 3), undef))
2340 // (set tmp1, (lwr baseptr, tmp0))
2341 // (set tmp2, (shl tmp1, 32))
2342 // (set dst, (srl tmp2, 32))
2343 DebugLoc DL = LD->getDebugLoc();
2344 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2345 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002346 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2347 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002348 return DAG.getMergeValues(Ops, 2, DL);
2349}
2350
2351static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2352 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002353 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2354 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002355 DebugLoc DL = SD->getDebugLoc();
2356 SDVTList VTList = DAG.getVTList(MVT::Other);
2357
2358 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002359 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002360 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002361
2362 SDValue Ops[] = { Chain, Value, Ptr };
2363 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2364 SD->getMemOperand());
2365}
2366
2367// Expand an unaligned 32 or 64-bit integer store node.
2368SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2369 StoreSDNode *SD = cast<StoreSDNode>(Op);
2370 EVT MemVT = SD->getMemoryVT();
2371
2372 // Return if store is aligned or if MemVT is neither i32 nor i64.
2373 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2374 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2375 return SDValue();
2376
2377 bool IsLittle = Subtarget->isLittle();
2378 SDValue Value = SD->getValue(), Chain = SD->getChain();
2379 EVT VT = Value.getValueType();
2380
2381 // Expand
2382 // (store val, baseptr) or
2383 // (truncstore val, baseptr)
2384 // to
2385 // (swl val, (add baseptr, 3))
2386 // (swr val, baseptr)
2387 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2388 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2389 IsLittle ? 3 : 0);
2390 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2391 }
2392
2393 assert(VT == MVT::i64);
2394
2395 // Expand
2396 // (store val, baseptr)
2397 // to
2398 // (sdl val, (add baseptr, 7))
2399 // (sdr val, baseptr)
2400 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2401 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2402}
2403
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002404// This function expands mips intrinsic nodes which have 64-bit input operands
2405// or output values.
2406//
2407// out64 = intrinsic-node in64
2408// =>
2409// lo = copy (extract-element (in64, 0))
2410// hi = copy (extract-element (in64, 1))
2411// mips-specific-node
2412// v0 = copy lo
2413// v1 = copy hi
2414// out64 = merge-values (v0, v1)
2415//
2416static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2417 unsigned Opc, bool HasI64In, bool HasI64Out) {
2418 DebugLoc DL = Op.getDebugLoc();
2419 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2420 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2421 SmallVector<SDValue, 3> Ops;
2422
2423 if (HasI64In) {
2424 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2425 Op->getOperand(1 + HasChainIn),
2426 DAG.getConstant(0, MVT::i32));
2427 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2428 Op->getOperand(1 + HasChainIn),
2429 DAG.getConstant(1, MVT::i32));
2430
2431 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2432 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2433
2434 Ops.push_back(Chain);
2435 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2436 Ops.push_back(Chain.getValue(1));
2437 } else {
2438 Ops.push_back(Chain);
2439 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2440 }
2441
2442 if (!HasI64Out)
2443 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2444 Ops.begin(), Ops.size());
2445
2446 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2447 Ops.begin(), Ops.size());
2448 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2449 Intr.getValue(1));
2450 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2451 OutLo.getValue(2));
2452 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2453
2454 if (!HasChainIn)
2455 return Out;
2456
2457 SDValue Vals[] = { Out, OutHi.getValue(1) };
2458 return DAG.getMergeValues(Vals, 2, DL);
2459}
2460
2461SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2462 SelectionDAG &DAG) const {
2463 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2464 default:
2465 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002466 case Intrinsic::mips_shilo:
2467 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2468 case Intrinsic::mips_dpau_h_qbl:
2469 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2470 case Intrinsic::mips_dpau_h_qbr:
2471 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2472 case Intrinsic::mips_dpsu_h_qbl:
2473 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2474 case Intrinsic::mips_dpsu_h_qbr:
2475 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2476 case Intrinsic::mips_dpa_w_ph:
2477 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2478 case Intrinsic::mips_dps_w_ph:
2479 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2480 case Intrinsic::mips_dpax_w_ph:
2481 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2482 case Intrinsic::mips_dpsx_w_ph:
2483 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2484 case Intrinsic::mips_mulsa_w_ph:
2485 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2486 case Intrinsic::mips_mult:
2487 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2488 case Intrinsic::mips_multu:
2489 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2490 case Intrinsic::mips_madd:
2491 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2492 case Intrinsic::mips_maddu:
2493 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2494 case Intrinsic::mips_msub:
2495 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2496 case Intrinsic::mips_msubu:
2497 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002498 }
2499}
2500
2501SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2502 SelectionDAG &DAG) const {
2503 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2504 default:
2505 return SDValue();
2506 case Intrinsic::mips_extp:
2507 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2508 case Intrinsic::mips_extpdp:
2509 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2510 case Intrinsic::mips_extr_w:
2511 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2512 case Intrinsic::mips_extr_r_w:
2513 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2514 case Intrinsic::mips_extr_rs_w:
2515 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2516 case Intrinsic::mips_extr_s_h:
2517 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002518 case Intrinsic::mips_mthlip:
2519 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2520 case Intrinsic::mips_mulsaq_s_w_ph:
2521 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2522 case Intrinsic::mips_maq_s_w_phl:
2523 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2524 case Intrinsic::mips_maq_s_w_phr:
2525 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2526 case Intrinsic::mips_maq_sa_w_phl:
2527 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2528 case Intrinsic::mips_maq_sa_w_phr:
2529 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2530 case Intrinsic::mips_dpaq_s_w_ph:
2531 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2532 case Intrinsic::mips_dpsq_s_w_ph:
2533 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2534 case Intrinsic::mips_dpaq_sa_l_w:
2535 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2536 case Intrinsic::mips_dpsq_sa_l_w:
2537 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2538 case Intrinsic::mips_dpaqx_s_w_ph:
2539 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2540 case Intrinsic::mips_dpaqx_sa_w_ph:
2541 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2542 case Intrinsic::mips_dpsqx_s_w_ph:
2543 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2544 case Intrinsic::mips_dpsqx_sa_w_ph:
2545 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002546 }
2547}
2548
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002549SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2550 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2551 || cast<ConstantSDNode>
2552 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2553 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2554 return SDValue();
2555
2556 // The pattern
2557 // (add (frameaddr 0), (frame_to_args_offset))
2558 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2559 // (add FrameObject, 0)
2560 // where FrameObject is a fixed StackObject with offset 0 which points to
2561 // the old stack pointer.
2562 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2563 EVT ValTy = Op->getValueType(0);
2564 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2565 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2566 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2567 DAG.getConstant(0, ValTy));
2568}
2569
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002570//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002571// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002572//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002573
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002574//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002575// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002576// Mips O32 ABI rules:
2577// ---
2578// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002579// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002580// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002581// f64 - Only passed in two aliased f32 registers if no int reg has been used
2582// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002583// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2584// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002585//
2586// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002587//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002588
Duncan Sands1e96bab2010-11-04 10:49:57 +00002589static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002590 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002591 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2592
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002593 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002594
Craig Topperc5eaae42012-03-11 07:57:25 +00002595 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002596 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2597 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002598 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002599 Mips::F12, Mips::F14
2600 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002601 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002602 Mips::D6, Mips::D7
2603 };
2604
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002605 // Do not process byval args here.
2606 if (ArgFlags.isByVal())
2607 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002608
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002609 // Promote i8 and i16
2610 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2611 LocVT = MVT::i32;
2612 if (ArgFlags.isSExt())
2613 LocInfo = CCValAssign::SExt;
2614 else if (ArgFlags.isZExt())
2615 LocInfo = CCValAssign::ZExt;
2616 else
2617 LocInfo = CCValAssign::AExt;
2618 }
2619
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002620 unsigned Reg;
2621
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002622 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2623 // is true: function is vararg, argument is 3rd or higher, there is previous
2624 // argument which is not f32 or f64.
2625 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2626 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002627 unsigned OrigAlign = ArgFlags.getOrigAlign();
2628 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002629
2630 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002631 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002632 // If this is the first part of an i64 arg,
2633 // the allocated register must be either A0 or A2.
2634 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2635 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002636 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002637 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2638 // Allocate int register and shadow next int register. If first
2639 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002640 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2641 if (Reg == Mips::A1 || Reg == Mips::A3)
2642 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2643 State.AllocateReg(IntRegs, IntRegsSize);
2644 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002645 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2646 // we are guaranteed to find an available float register
2647 if (ValVT == MVT::f32) {
2648 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2649 // Shadow int register
2650 State.AllocateReg(IntRegs, IntRegsSize);
2651 } else {
2652 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2653 // Shadow int registers
2654 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2655 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2656 State.AllocateReg(IntRegs, IntRegsSize);
2657 State.AllocateReg(IntRegs, IntRegsSize);
2658 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002659 } else
2660 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002661
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002662 if (!Reg) {
2663 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2664 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002665 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002666 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002667 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002668
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002669 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002670}
2671
2672#include "MipsGenCallingConv.inc"
2673
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002674//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002676//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002677
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002678static const unsigned O32IntRegsSize = 4;
2679
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002680// Return next O32 integer argument register.
2681static unsigned getNextIntArgReg(unsigned Reg) {
2682 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2683 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2684}
2685
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002686/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2687/// for tail call optimization.
2688bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002689IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
2690 unsigned NextStackOffset,
2691 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002692 if (!EnableMipsTailCalls)
2693 return false;
2694
Akira Hatanakae7b406d2012-10-30 19:07:58 +00002695 // No tail call optimization for mips16.
2696 if (Subtarget->inMips16Mode())
2697 return false;
2698
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002699 // Return false if either the callee or caller has a byval argument.
2700 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002701 return false;
2702
Akira Hatanaka70852212012-11-07 19:04:26 +00002703 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002704 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00002705 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002706}
2707
Akira Hatanaka7d712092012-10-30 19:23:25 +00002708SDValue
2709MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2710 SDValue Chain, SDValue Arg, DebugLoc DL,
2711 bool IsTailCall, SelectionDAG &DAG) const {
2712 if (!IsTailCall) {
2713 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2714 DAG.getIntPtrConstant(Offset));
2715 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2716 false, 0);
2717 }
2718
2719 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2720 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2721 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2722 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2723 /*isVolatile=*/ true, false, 0);
2724}
2725
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002727/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002728SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002729MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002730 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002731 SelectionDAG &DAG = CLI.DAG;
2732 DebugLoc &dl = CLI.DL;
2733 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2734 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2735 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002736 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002737 SDValue Callee = CLI.Callee;
2738 bool &isTailCall = CLI.IsTailCall;
2739 CallingConv::ID CallConv = CLI.CallConv;
2740 bool isVarArg = CLI.IsVarArg;
2741
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002742 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002743 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002744 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002745 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002746
2747 // Analyze operands of the call, assigning locations to each operand.
2748 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002749 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002750 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002751 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002752
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002753 MipsCCInfo.analyzeCallOperands(Outs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002755 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002756 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002757
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002758 // Check if it's really possible to do a tail call.
2759 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002760 isTailCall =
2761 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
2762 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002763
2764 if (isTailCall)
2765 ++NumTailCalls;
2766
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002767 // Chain is the output chain of the last Load/Store or CopyToReg node.
2768 // ByValChain is the output chain of the last Memcpy node created for copying
2769 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002770 unsigned StackAlignment = TFL->getStackAlignment();
2771 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002772 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002773
2774 if (!isTailCall)
2775 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002776
2777 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2778 IsN64 ? Mips::SP_64 : Mips::SP,
2779 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002780
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002781 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002782 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2783 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002784 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002785
2786 // Walk the register/memloc assignments, inserting copies/loads.
2787 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002788 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002789 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002790 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002791 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2792
2793 // ByVal Arg.
2794 if (Flags.isByVal()) {
2795 assert(Flags.getByValSize() &&
2796 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002797 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002798 assert(!isTailCall &&
2799 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002800 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
2801 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2802 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002803 continue;
2804 }
Jia Liubb481f82012-02-28 07:46:26 +00002805
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002806 // Promote the value if needed.
2807 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002808 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002809 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002810 if (VA.isRegLoc()) {
2811 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2812 (ValVT == MVT::f64 && LocVT == MVT::i64))
2813 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2814 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002815 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2816 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002817 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2818 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002819 if (!Subtarget->isLittle())
2820 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002821 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002822 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2823 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2824 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002825 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002826 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002827 }
2828 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002829 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002830 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002831 break;
2832 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002833 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002834 break;
2835 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002836 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002837 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002838 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002839
2840 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002841 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002842 if (VA.isRegLoc()) {
2843 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002844 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002845 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002846
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002847 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002848 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002849
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002850 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002851 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002852 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
2853 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002854 }
2855
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002856 // Transform all store nodes into one single node because all store
2857 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002858 if (!MemOpChains.empty())
2859 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002860 &MemOpChains[0], MemOpChains.size());
2861
Bill Wendling056292f2008-09-16 21:48:12 +00002862 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002863 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2864 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002865 unsigned char OpFlag;
2866 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002867 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002868 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002869
2870 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002871 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2872 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2873 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2874 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2875 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002876 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002877 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002878 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002879 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002880 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2881 getPointerTy(), 0, OpFlag);
2882 }
2883
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002884 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002885 }
2886 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002887 if (IsN64 || (!IsO32 && IsPIC))
2888 OpFlag = MipsII::MO_GOT_DISP;
2889 else if (!IsPIC) // !N64 && static
2890 OpFlag = MipsII::MO_NO_FLAG;
2891 else // O32 & PIC
2892 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002893 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2894 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002895 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002896 }
2897
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002898 SDValue InFlag;
2899
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002900 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002901 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002902 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002903 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002904 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2905 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002906 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2907 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002908 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002909
2910 // Use GOT+LO if callee has internal linkage.
2911 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002912 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2913 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002914 } else
2915 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002916 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002917 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002918
Akira Hatanakae11246c2012-07-26 02:24:43 +00002919 // T9 register operand.
2920 SDValue T9;
2921
Jia Liubb481f82012-02-28 07:46:26 +00002922 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002923 // -reloction-model=pic or it is an indirect call.
2924 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002925 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002926 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2927 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002928 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002929
2930 if (Subtarget->inMips16Mode())
2931 T9 = DAG.getRegister(T9Reg, getPointerTy());
2932 else
2933 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002934 }
Bill Wendling056292f2008-09-16 21:48:12 +00002935
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002936 // Insert node "GP copy globalreg" before call to function.
2937 // Lazy-binding stubs require GP to point to the GOT.
2938 if (IsPICCall) {
2939 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2940 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2941 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2942 }
2943
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002944 // Build a sequence of copy-to-reg nodes chained together with token
2945 // chain and flag operands which copy the outgoing args into registers.
2946 // The InFlag in necessary since all emitted instructions must be
2947 // stuck together.
2948 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2949 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2950 RegsToPass[i].second, InFlag);
2951 InFlag = Chain.getValue(1);
2952 }
2953
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002954 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002955 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002956 //
2957 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002958 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002959 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002960 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002961 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002962
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002963 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002964 // known live into the call.
2965 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2966 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2967 RegsToPass[i].second.getValueType()));
2968
Akira Hatanakae11246c2012-07-26 02:24:43 +00002969 // Add T9 register operand.
2970 if (T9.getNode())
2971 Ops.push_back(T9);
2972
Akira Hatanakab2930b92012-03-01 22:27:29 +00002973 // Add a register mask operand representing the call-preserved registers.
2974 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2975 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2976 assert(Mask && "Missing call preserved mask for calling convention");
2977 Ops.push_back(DAG.getRegisterMask(Mask));
2978
Gabor Greifba36cb52008-08-28 21:40:38 +00002979 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002980 Ops.push_back(InFlag);
2981
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002982 if (isTailCall)
2983 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
2984
Dale Johannesen33c960f2009-02-04 20:06:27 +00002985 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002986 InFlag = Chain.getValue(1);
2987
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002988 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002989 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002990 DAG.getIntPtrConstant(0, true), InFlag);
2991 InFlag = Chain.getValue(1);
2992
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002993 // Handle result values, copying them out of physregs into vregs that we
2994 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002995 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2996 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002997}
2998
Dan Gohman98ca4f22009-08-05 01:29:28 +00002999/// LowerCallResult - Lower the result values of a call into the
3000/// appropriate copies out of appropriate physical registers.
3001SDValue
3002MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003003 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003004 const SmallVectorImpl<ISD::InputArg> &Ins,
3005 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003006 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003007 // Assign locations to each value returned by this call.
3008 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003009 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003010 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003011
Dan Gohman98ca4f22009-08-05 01:29:28 +00003012 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003014 // Copy all of the result registers out of their specified physreg.
3015 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003016 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003017 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003018 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003019 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003020 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003021
Dan Gohman98ca4f22009-08-05 01:29:28 +00003022 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003023}
3024
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003025//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003026// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003027//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003028/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003029/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003030SDValue
3031MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003032 CallingConv::ID CallConv,
3033 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003034 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003035 DebugLoc dl, SelectionDAG &DAG,
3036 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003037 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003038 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003039 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003040 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003041
Dan Gohman1e93df62010-04-17 14:41:14 +00003042 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003043
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003044 // Used with vargs to acumulate store chains.
3045 std::vector<SDValue> OutChains;
3046
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003047 // Assign locations to all of the incoming arguments.
3048 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003049 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003050 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003051 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003052
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003053 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003054 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3055 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003056
Akira Hatanakab4549e12012-03-27 03:13:56 +00003057 Function::const_arg_iterator FuncArg =
3058 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003059 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003060 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003061
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003062 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003063 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003064 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3065 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003066 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003067 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3068 bool IsRegLoc = VA.isRegLoc();
3069
3070 if (Flags.isByVal()) {
3071 assert(Flags.getByValSize() &&
3072 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003073 assert(ByValArg != MipsCCInfo.byval_end());
3074 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3075 MipsCCInfo, *ByValArg);
3076 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003077 continue;
3078 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003079
3080 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003081 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003082 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003083 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003084 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003085
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003087 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003088 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003089 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003090 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003091 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003092 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003093 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003094 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003095 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003096
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003097 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003098 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003099 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003100 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003101
3102 // If this is an 8 or 16-bit value, it has been passed promoted
3103 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003104 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003105 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003106 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003107 if (VA.getLocInfo() == CCValAssign::SExt)
3108 Opcode = ISD::AssertSext;
3109 else if (VA.getLocInfo() == CCValAssign::ZExt)
3110 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003111 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003112 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003113 DAG.getValueType(ValVT));
3114 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003115 }
3116
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003117 // Handle floating point arguments passed in integer registers.
3118 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3119 (RegVT == MVT::i64 && ValVT == MVT::f64))
3120 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3121 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3122 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3123 getNextIntArgReg(ArgReg), RC);
3124 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3125 if (!Subtarget->isLittle())
3126 std::swap(ArgValue, ArgValue2);
3127 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3128 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003129 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003130
Dan Gohman98ca4f22009-08-05 01:29:28 +00003131 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003132 } else { // VA.isRegLoc()
3133
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003134 // sanity check
3135 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003136
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003137 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003138 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003139 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003140
3141 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003142 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003143 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003144 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003145 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003146 }
3147 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003148
3149 // The mips ABIs for returning structs by value requires that we copy
3150 // the sret argument into $v0 for the return. Save the argument into
3151 // a virtual register so that we can access it from the return points.
3152 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3153 unsigned Reg = MipsFI->getSRetReturnReg();
3154 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003155 Reg = MF.getRegInfo().
3156 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003157 MipsFI->setSRetReturnReg(Reg);
3158 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003159 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003161 }
3162
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003163 if (isVarArg)
3164 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003165
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003166 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003167 // the size of Ins and InVals. This only happens when on varg functions
3168 if (!OutChains.empty()) {
3169 OutChains.push_back(Chain);
3170 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3171 &OutChains[0], OutChains.size());
3172 }
3173
Dan Gohman98ca4f22009-08-05 01:29:28 +00003174 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003175}
3176
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003177//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003178// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003179//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003180
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003181bool
3182MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3183 MachineFunction &MF, bool isVarArg,
3184 const SmallVectorImpl<ISD::OutputArg> &Outs,
3185 LLVMContext &Context) const {
3186 SmallVector<CCValAssign, 16> RVLocs;
3187 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3188 RVLocs, Context);
3189 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3190}
3191
Dan Gohman98ca4f22009-08-05 01:29:28 +00003192SDValue
3193MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003194 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003195 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003196 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003197 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003198
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003199 // CCValAssign - represent the assignment of
3200 // the return value to a location
3201 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003202
3203 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003204 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003205 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003206
Dan Gohman98ca4f22009-08-05 01:29:28 +00003207 // Analize return values.
3208 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003209
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003210 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003211 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003212 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003213 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003214 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003215 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003216 }
3217
Dan Gohman475871a2008-07-27 21:46:04 +00003218 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003219
3220 // Copy the result values into the output registers.
3221 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3222 CCValAssign &VA = RVLocs[i];
3223 assert(VA.isRegLoc() && "Can only return in registers!");
3224
Akira Hatanaka82099682011-12-19 19:52:25 +00003225 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003226
3227 // guarantee that all emitted copies are
3228 // stuck together, avoiding something bad
3229 Flag = Chain.getValue(1);
3230 }
3231
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003232 // The mips ABIs for returning structs by value requires that we copy
3233 // the sret argument into $v0 for the return. We saved the argument into
3234 // a virtual register in the entry block, so now we copy the value out
3235 // and into $v0.
3236 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3237 MachineFunction &MF = DAG.getMachineFunction();
3238 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3239 unsigned Reg = MipsFI->getSRetReturnReg();
3240
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003241 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003242 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003243 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003244 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003245
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003246 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003247 Flag = Chain.getValue(1);
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003248 MF.getRegInfo().addLiveOut(V0);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003249 }
3250
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003251 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003252 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003253 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3254
3255 // Return Void
3256 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003257}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003258
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003259//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003260// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003261//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003262
3263/// getConstraintType - Given a constraint letter, return the type of
3264/// constraint it is for this target.
3265MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003266getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003267{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003268 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003269 // GCC config/mips/constraints.md
3270 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003271 // 'd' : An address register. Equivalent to r
3272 // unless generating MIPS16 code.
3273 // 'y' : Equivalent to r; retained for
3274 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003275 // 'c' : A register suitable for use in an indirect
3276 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003277 // 'l' : The lo register. 1 word storage.
3278 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003279 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003280 switch (Constraint[0]) {
3281 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003282 case 'd':
3283 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003284 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003285 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003286 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003287 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003288 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003289 }
3290 }
3291 return TargetLowering::getConstraintType(Constraint);
3292}
3293
John Thompson44ab89e2010-10-29 17:29:13 +00003294/// Examine constraint type and operand type and determine a weight value.
3295/// This object must already have been set up with the operand type
3296/// and the current alternative constraint selected.
3297TargetLowering::ConstraintWeight
3298MipsTargetLowering::getSingleConstraintMatchWeight(
3299 AsmOperandInfo &info, const char *constraint) const {
3300 ConstraintWeight weight = CW_Invalid;
3301 Value *CallOperandVal = info.CallOperandVal;
3302 // If we don't have a value, we can't do a match,
3303 // but allow it at the lowest weight.
3304 if (CallOperandVal == NULL)
3305 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003306 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003307 // Look at the constraint type.
3308 switch (*constraint) {
3309 default:
3310 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3311 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003312 case 'd':
3313 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003314 if (type->isIntegerTy())
3315 weight = CW_Register;
3316 break;
3317 case 'f':
3318 if (type->isFloatTy())
3319 weight = CW_Register;
3320 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003321 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003322 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003323 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003324 if (type->isIntegerTy())
3325 weight = CW_SpecificReg;
3326 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003327 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003328 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003329 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003330 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003331 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003332 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003333 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003334 if (isa<ConstantInt>(CallOperandVal))
3335 weight = CW_Constant;
3336 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003337 }
3338 return weight;
3339}
3340
Eric Christopher38d64262011-06-29 19:33:04 +00003341/// Given a register class constraint, like 'r', if this corresponds directly
3342/// to an LLVM register class, return a register of 0 and the register class
3343/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003344std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003345getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003346{
3347 if (Constraint.size() == 1) {
3348 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003349 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3350 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003351 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003352 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3353 if (Subtarget->inMips16Mode())
3354 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003355 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003356 }
Jack Carter10de0252012-07-02 23:35:23 +00003357 if (VT == MVT::i64 && !HasMips64)
3358 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003359 if (VT == MVT::i64 && HasMips64)
3360 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3361 // This will generate an error message
3362 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003363 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003365 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003366 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3367 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003368 return std::make_pair(0U, &Mips::FGR64RegClass);
3369 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003370 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003371 break;
3372 case 'c': // register suitable for indirect jump
3373 if (VT == MVT::i32)
3374 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3375 assert(VT == MVT::i64 && "Unexpected type.");
3376 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003377 case 'l': // register suitable for indirect jump
3378 if (VT == MVT::i32)
3379 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3380 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003381 case 'x': // register suitable for indirect jump
3382 // Fixme: Not triggering the use of both hi and low
3383 // This will generate an error message
3384 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003385 }
3386 }
3387 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3388}
3389
Eric Christopher50ab0392012-05-07 03:13:32 +00003390/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3391/// vector. If it is invalid, don't add anything to Ops.
3392void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3393 std::string &Constraint,
3394 std::vector<SDValue>&Ops,
3395 SelectionDAG &DAG) const {
3396 SDValue Result(0, 0);
3397
3398 // Only support length 1 constraints for now.
3399 if (Constraint.length() > 1) return;
3400
3401 char ConstraintLetter = Constraint[0];
3402 switch (ConstraintLetter) {
3403 default: break; // This will fall through to the generic implementation
3404 case 'I': // Signed 16 bit constant
3405 // If this fails, the parent routine will give an error
3406 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3407 EVT Type = Op.getValueType();
3408 int64_t Val = C->getSExtValue();
3409 if (isInt<16>(Val)) {
3410 Result = DAG.getTargetConstant(Val, Type);
3411 break;
3412 }
3413 }
3414 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003415 case 'J': // integer zero
3416 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3417 EVT Type = Op.getValueType();
3418 int64_t Val = C->getZExtValue();
3419 if (Val == 0) {
3420 Result = DAG.getTargetConstant(0, Type);
3421 break;
3422 }
3423 }
3424 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003425 case 'K': // unsigned 16 bit immediate
3426 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3427 EVT Type = Op.getValueType();
3428 uint64_t Val = (uint64_t)C->getZExtValue();
3429 if (isUInt<16>(Val)) {
3430 Result = DAG.getTargetConstant(Val, Type);
3431 break;
3432 }
3433 }
3434 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003435 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3436 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3437 EVT Type = Op.getValueType();
3438 int64_t Val = C->getSExtValue();
3439 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3440 Result = DAG.getTargetConstant(Val, Type);
3441 break;
3442 }
3443 }
3444 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003445 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3446 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3447 EVT Type = Op.getValueType();
3448 int64_t Val = C->getSExtValue();
3449 if ((Val >= -65535) && (Val <= -1)) {
3450 Result = DAG.getTargetConstant(Val, Type);
3451 break;
3452 }
3453 }
3454 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003455 case 'O': // signed 15 bit immediate
3456 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3457 EVT Type = Op.getValueType();
3458 int64_t Val = C->getSExtValue();
3459 if ((isInt<15>(Val))) {
3460 Result = DAG.getTargetConstant(Val, Type);
3461 break;
3462 }
3463 }
3464 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003465 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3466 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3467 EVT Type = Op.getValueType();
3468 int64_t Val = C->getSExtValue();
3469 if ((Val <= 65535) && (Val >= 1)) {
3470 Result = DAG.getTargetConstant(Val, Type);
3471 break;
3472 }
3473 }
3474 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003475 }
3476
3477 if (Result.getNode()) {
3478 Ops.push_back(Result);
3479 return;
3480 }
3481
3482 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3483}
3484
Dan Gohman6520e202008-10-18 02:06:02 +00003485bool
3486MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3487 // The Mips target isn't yet aware of offsets.
3488 return false;
3489}
Evan Chengeb2f9692009-10-27 19:56:55 +00003490
Akira Hatanakae193b322012-06-13 19:33:32 +00003491EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3492 unsigned SrcAlign, bool IsZeroVal,
3493 bool MemcpyStrSrc,
3494 MachineFunction &MF) const {
3495 if (Subtarget->hasMips64())
3496 return MVT::i64;
3497
3498 return MVT::i32;
3499}
3500
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003501bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3502 if (VT != MVT::f32 && VT != MVT::f64)
3503 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003504 if (Imm.isNegZero())
3505 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003506 return Imm.isZero();
3507}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003508
3509unsigned MipsTargetLowering::getJumpTableEncoding() const {
3510 if (IsN64)
3511 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003512
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003513 return TargetLowering::getJumpTableEncoding();
3514}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003515
3516MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CallConv, bool IsVarArg,
3517 bool IsO32, CCState &Info) : CCInfo(Info) {
3518 UseRegsForByval = true;
3519
3520 if (IsO32) {
3521 RegSize = 4;
3522 NumIntArgRegs = array_lengthof(O32IntRegs);
3523 ReservedArgArea = 16;
3524 IntArgRegs = ShadowRegs = O32IntRegs;
3525 FixedFn = VarFn = CC_MipsO32;
3526 } else {
3527 RegSize = 8;
3528 NumIntArgRegs = array_lengthof(Mips64IntRegs);
3529 ReservedArgArea = 0;
3530 IntArgRegs = Mips64IntRegs;
3531 ShadowRegs = Mips64DPRegs;
3532 FixedFn = CC_MipsN;
3533 VarFn = CC_MipsN_VarArg;
3534 }
3535
3536 if (CallConv == CallingConv::Fast) {
3537 assert(!IsVarArg);
3538 UseRegsForByval = false;
3539 ReservedArgArea = 0;
3540 FixedFn = VarFn = CC_Mips_FastCC;
3541 }
3542
3543 // Pre-allocate reserved argument area.
3544 CCInfo.AllocateStack(ReservedArgArea, 1);
3545}
3546
3547void MipsTargetLowering::MipsCC::
3548analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args) {
3549 unsigned NumOpnds = Args.size();
3550
3551 for (unsigned I = 0; I != NumOpnds; ++I) {
3552 MVT ArgVT = Args[I].VT;
3553 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3554 bool R;
3555
3556 if (ArgFlags.isByVal()) {
3557 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3558 continue;
3559 }
3560
3561 if (Args[I].IsFixed)
3562 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3563 else
3564 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3565
3566 if (R) {
3567#ifndef NDEBUG
3568 dbgs() << "Call operand #" << I << " has unhandled type "
3569 << EVT(ArgVT).getEVTString();
3570#endif
3571 llvm_unreachable(0);
3572 }
3573 }
3574}
3575
3576void MipsTargetLowering::MipsCC::
3577analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3578 unsigned NumArgs = Args.size();
3579
3580 for (unsigned I = 0; I != NumArgs; ++I) {
3581 MVT ArgVT = Args[I].VT;
3582 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3583
3584 if (ArgFlags.isByVal()) {
3585 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3586 continue;
3587 }
3588
3589 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3590 continue;
3591
3592#ifndef NDEBUG
3593 dbgs() << "Formal Arg #" << I << " has unhandled type "
3594 << EVT(ArgVT).getEVTString();
3595#endif
3596 llvm_unreachable(0);
3597 }
3598}
3599
3600void
3601MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3602 MVT LocVT,
3603 CCValAssign::LocInfo LocInfo,
3604 ISD::ArgFlagsTy ArgFlags) {
3605 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3606
3607 struct ByValArgInfo ByVal;
3608 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3609 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3610 RegSize * 2);
3611
3612 if (UseRegsForByval)
3613 allocateRegs(ByVal, ByValSize, Align);
3614
3615 // Allocate space on caller's stack.
3616 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3617 Align);
3618 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3619 LocInfo));
3620 ByValArgs.push_back(ByVal);
3621}
3622
3623void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3624 unsigned ByValSize,
3625 unsigned Align) {
3626 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3627 "Byval argument's size and alignment should be a multiple of"
3628 "RegSize.");
3629
3630 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3631
3632 // If Align > RegSize, the first arg register must be even.
3633 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3634 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3635 ++ByVal.FirstIdx;
3636 }
3637
3638 // Mark the registers allocated.
3639 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3640 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3641 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3642}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003643
3644void MipsTargetLowering::
3645copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3646 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3647 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3648 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3649 MachineFunction &MF = DAG.getMachineFunction();
3650 MachineFrameInfo *MFI = MF.getFrameInfo();
3651 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3652 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3653 int FrameObjOffset;
3654
3655 if (RegAreaSize)
3656 FrameObjOffset = (int)CC.reservedArgArea() -
3657 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3658 else
3659 FrameObjOffset = ByVal.Address;
3660
3661 // Create frame object.
3662 EVT PtrTy = getPointerTy();
3663 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3664 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3665 InVals.push_back(FIN);
3666
3667 if (!ByVal.NumRegs)
3668 return;
3669
3670 // Copy arg registers.
3671 EVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
3672 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3673
3674 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3675 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3676 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3677 unsigned Offset = I * CC.regSize();
3678 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3679 DAG.getConstant(Offset, PtrTy));
3680 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3681 StorePtr, MachinePointerInfo(FuncArg, Offset),
3682 false, false, 0);
3683 OutChains.push_back(Store);
3684 }
3685}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003686
3687// Copy byVal arg to registers and stack.
3688void MipsTargetLowering::
3689passByValArg(SDValue Chain, DebugLoc DL,
3690 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
3691 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3692 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3693 const MipsCC &CC, const ByValArgInfo &ByVal,
3694 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3695 unsigned ByValSize = Flags.getByValSize();
3696 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3697 unsigned RegSize = CC.regSize();
3698 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3699 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3700
3701 if (ByVal.NumRegs) {
3702 const uint16_t *ArgRegs = CC.intArgRegs();
3703 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3704 unsigned I = 0;
3705
3706 // Copy words to registers.
3707 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3708 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3709 DAG.getConstant(Offset, PtrTy));
3710 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3711 MachinePointerInfo(), false, false, false,
3712 Alignment);
3713 MemOpChains.push_back(LoadVal.getValue(1));
3714 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3715 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3716 }
3717
3718 // Return if the struct has been fully copied.
3719 if (ByValSize == Offset)
3720 return;
3721
3722 // Copy the remainder of the byval argument with sub-word loads and shifts.
3723 if (LeftoverBytes) {
3724 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3725 "Size of the remainder should be smaller than RegSize.");
3726 SDValue Val;
3727
3728 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3729 Offset < ByValSize; LoadSize /= 2) {
3730 unsigned RemSize = ByValSize - Offset;
3731
3732 if (RemSize < LoadSize)
3733 continue;
3734
3735 // Load subword.
3736 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3737 DAG.getConstant(Offset, PtrTy));
3738 SDValue LoadVal =
3739 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3740 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3741 false, false, Alignment);
3742 MemOpChains.push_back(LoadVal.getValue(1));
3743
3744 // Shift the loaded value.
3745 unsigned Shamt;
3746
3747 if (isLittle)
3748 Shamt = TotalSizeLoaded;
3749 else
3750 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3751
3752 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3753 DAG.getConstant(Shamt, MVT::i32));
3754
3755 if (Val.getNode())
3756 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3757 else
3758 Val = Shift;
3759
3760 Offset += LoadSize;
3761 TotalSizeLoaded += LoadSize;
3762 Alignment = std::min(Alignment, LoadSize);
3763 }
3764
3765 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3766 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3767 return;
3768 }
3769 }
3770
3771 // Copy remainder of byval arg to it with memcpy.
3772 unsigned MemCpySize = ByValSize - Offset;
3773 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3774 DAG.getConstant(Offset, PtrTy));
3775 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3776 DAG.getIntPtrConstant(ByVal.Address));
3777 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3778 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3779 /*isVolatile=*/false, /*AlwaysInline=*/false,
3780 MachinePointerInfo(0), MachinePointerInfo(0));
3781 MemOpChains.push_back(Chain);
3782}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003783
3784void
3785MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3786 const MipsCC &CC, SDValue Chain,
3787 DebugLoc DL, SelectionDAG &DAG) const {
3788 unsigned NumRegs = CC.numIntArgRegs();
3789 const uint16_t *ArgRegs = CC.intArgRegs();
3790 const CCState &CCInfo = CC.getCCInfo();
3791 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3792 unsigned RegSize = CC.regSize();
3793 EVT RegTy = MVT::getIntegerVT(RegSize * 8);
3794 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3795 MachineFunction &MF = DAG.getMachineFunction();
3796 MachineFrameInfo *MFI = MF.getFrameInfo();
3797 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3798
3799 // Offset of the first variable argument from stack pointer.
3800 int VaArgOffset;
3801
3802 if (NumRegs == Idx)
3803 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3804 else
3805 VaArgOffset =
3806 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3807
3808 // Record the frame index of the first variable argument
3809 // which is a value necessary to VASTART.
3810 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3811 MipsFI->setVarArgsFrameIndex(FI);
3812
3813 // Copy the integer registers that have not been used for argument passing
3814 // to the argument register save area. For O32, the save area is allocated
3815 // in the caller's stack frame, while for N32/64, it is allocated in the
3816 // callee's stack frame.
3817 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
3818 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
3819 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3820 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3821 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3822 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3823 MachinePointerInfo(), false, false, 0);
3824 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3825 OutChains.push_back(Store);
3826 }
3827}