blob: 30a7861a61b0936c73870c3f2281e4439221c432 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Owen Andersone50ed302009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +000062 return new TargetLoweringObjectFileMachO();
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000063 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000064}
65
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner7c5a3d32005-08-16 17:14:42 +000076 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Evan Chengc5484282006-10-04 00:56:09 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000084
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Chris Lattner94e509c2006-11-10 23:58:45 +000087 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000098
Dale Johannesen6eaeff22007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000102
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
122 setOperationAction(ISD::FREM , MVT::f64, Expand);
123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
126 setOperationAction(ISD::FREM , MVT::f32, Expand);
127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000130
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begemand88fc032006-01-14 03:14:10 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Nate Begeman35ef9132006-01-11 21:21:00 +0000148 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000161
Nate Begeman750ac1b2006-02-01 07:19:44 +0000162 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman81e80972006-03-17 01:40:33 +0000165 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000167
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Chris Lattnerf7605322005-08-31 21:09:52 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000172
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000173 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000181
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000182 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
186 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
187 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
188 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000189
190
191 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000192 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
194 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000195 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
197 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
199 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000200 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Nate Begeman1db3c922008-08-11 17:36:31 +0000204 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000206
207 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000209
Nate Begemanacc398c2006-01-25 18:21:52 +0000210 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000213 // VAARG is custom lowered with the 32-bit SVR4 ABI.
214 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
215 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000217 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000220 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
222 setOperationAction(ISD::VAEND , MVT::Other, Expand);
223 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
224 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
225 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
226 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000227
Chris Lattner6d92cad2006-03-26 10:06:40 +0000228 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000230
Dale Johannesen53e4e442008-11-07 22:54:33 +0000231 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
233 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
234 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000244
Chris Lattnera7a58542006-06-16 17:34:12 +0000245 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000246 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
248 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
249 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
250 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000251 // This is just the low 32 bits of a (signed) fp->i64 conversion.
252 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000254
Chris Lattner7fbcef72006-03-24 07:53:47 +0000255 // FIXME: disable this lowered code. This generates 64-bit register values,
256 // and we don't model the fact that the top part is clobbered by calls. We
257 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000259 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000260 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000262 }
263
Chris Lattnera7a58542006-06-16 17:34:12 +0000264 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000265 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000267 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000269 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
271 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
272 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000273 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000274 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
276 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
277 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000278 }
Evan Chengd30bf012006-03-01 01:11:20 +0000279
Nate Begeman425a9692005-11-29 08:17:20 +0000280 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000281 // First set operation action for all vector types to expand. Then we
282 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
284 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
285 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000286
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000287 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000288 setOperationAction(ISD::ADD , VT, Legal);
289 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000290
Chris Lattner7ff7e672006-04-04 17:25:31 +0000291 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000294
295 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000298 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000308
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000309 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::MUL , VT, Expand);
311 setOperationAction(ISD::SDIV, VT, Expand);
312 setOperationAction(ISD::SREM, VT, Expand);
313 setOperationAction(ISD::UDIV, VT, Expand);
314 setOperationAction(ISD::UREM, VT, Expand);
315 setOperationAction(ISD::FDIV, VT, Expand);
316 setOperationAction(ISD::FNEG, VT, Expand);
317 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
318 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
319 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
320 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
321 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
322 setOperationAction(ISD::UDIVREM, VT, Expand);
323 setOperationAction(ISD::SDIVREM, VT, Expand);
324 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
325 setOperationAction(ISD::FPOW, VT, Expand);
326 setOperationAction(ISD::CTPOP, VT, Expand);
327 setOperationAction(ISD::CTLZ, VT, Expand);
328 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 }
330
Chris Lattner7ff7e672006-04-04 17:25:31 +0000331 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
332 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::AND , MVT::v4i32, Legal);
336 setOperationAction(ISD::OR , MVT::v4i32, Legal);
337 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
338 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
340 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
343 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
344 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
345 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000346
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
348 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
349 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
350 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000351
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
356 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
357 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
358 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000359 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000362 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000363
Jim Laskey2ad9f172007-02-22 14:56:36 +0000364 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000365 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000366 setExceptionPointerRegister(PPC::X3);
367 setExceptionSelectorRegister(PPC::X4);
368 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::R3);
371 setExceptionSelectorRegister(PPC::R4);
372 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000373
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000374 // We have target-specific dag combine patterns for the following nodes:
375 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000376 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000377 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000378 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000380 // Darwin long double math library functions have $LDBL128 appended.
381 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000382 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000383 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
384 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
386 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000387 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
388 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
389 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
390 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
391 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000392 }
393
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000394 computeRegisterProperties();
395}
396
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000397/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
398/// function arguments in the caller parameter area.
399unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
400 TargetMachine &TM = getTargetMachine();
401 // Darwin passes everything on 4 byte boundary.
402 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
403 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000404 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 return 4;
406}
407
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000408const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
409 switch (Opcode) {
410 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000411 case PPCISD::FSEL: return "PPCISD::FSEL";
412 case PPCISD::FCFID: return "PPCISD::FCFID";
413 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
414 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
415 case PPCISD::STFIWX: return "PPCISD::STFIWX";
416 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
417 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
418 case PPCISD::VPERM: return "PPCISD::VPERM";
419 case PPCISD::Hi: return "PPCISD::Hi";
420 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000421 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng53301922008-07-12 02:23:19 +0000422 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
423 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
424 case PPCISD::SRL: return "PPCISD::SRL";
425 case PPCISD::SRA: return "PPCISD::SRA";
426 case PPCISD::SHL: return "PPCISD::SHL";
427 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
428 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000429 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
430 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000431 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000432 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000433 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
434 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000435 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
436 case PPCISD::MFCR: return "PPCISD::MFCR";
437 case PPCISD::VCMP: return "PPCISD::VCMP";
438 case PPCISD::VCMPo: return "PPCISD::VCMPo";
439 case PPCISD::LBRX: return "PPCISD::LBRX";
440 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000441 case PPCISD::LARX: return "PPCISD::LARX";
442 case PPCISD::STCX: return "PPCISD::STCX";
443 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
444 case PPCISD::MFFS: return "PPCISD::MFFS";
445 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
446 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
447 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
448 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000449 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000450 }
451}
452
Owen Anderson825b72b2009-08-11 20:47:22 +0000453MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
454 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000455}
456
Bill Wendlingb4202b82009-07-01 18:50:55 +0000457/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000458unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
459 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
460 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
461 else
462 return 2;
463}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000464
Chris Lattner1a635d62006-04-14 06:01:58 +0000465//===----------------------------------------------------------------------===//
466// Node matching predicates, for use by the tblgen matching code.
467//===----------------------------------------------------------------------===//
468
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000469/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000470static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000471 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000472 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000473 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000474 // Maybe this has already been legalized into the constant pool?
475 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000476 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000477 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 }
479 return false;
480}
481
Chris Lattnerddb739e2006-04-06 17:23:16 +0000482/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
483/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000484static bool isConstantOrUndef(int Op, int Val) {
485 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000486}
487
488/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
489/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000490bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000491 if (!isUnary) {
492 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000493 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494 return false;
495 } else {
496 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000497 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
498 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000499 return false;
500 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000501 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000502}
503
504/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
505/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000506bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000507 if (!isUnary) {
508 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000509 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
510 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000511 return false;
512 } else {
513 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000514 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
515 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
516 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 return false;
519 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000520 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000521}
522
Chris Lattnercaad1632006-04-06 22:02:42 +0000523/// isVMerge - Common function, used to match vmrg* shuffles.
524///
Nate Begeman9008ca62009-04-27 18:41:29 +0000525static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000526 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000528 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000529 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
530 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000531
Chris Lattner116cc482006-04-06 21:11:54 +0000532 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
533 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000534 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000535 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000536 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000537 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000538 return false;
539 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000541}
542
543/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
544/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000545bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
546 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000547 if (!isUnary)
548 return isVMerge(N, UnitSize, 8, 24);
549 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000550}
551
552/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
553/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000554bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
555 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000556 if (!isUnary)
557 return isVMerge(N, UnitSize, 0, 16);
558 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000559}
560
561
Chris Lattnerd0608e12006-04-06 18:26:28 +0000562/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
563/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000564int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000566 "PPC only supports shuffles by bytes!");
567
568 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
569
Chris Lattnerd0608e12006-04-06 18:26:28 +0000570 // Find the first non-undef value in the shuffle mask.
571 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000574
Chris Lattnerd0608e12006-04-06 18:26:28 +0000575 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000576
Nate Begeman9008ca62009-04-27 18:41:29 +0000577 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000578 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 if (ShiftAmt < i) return -1;
581 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000582
Chris Lattnerf24380e2006-04-06 22:28:36 +0000583 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000585 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000587 return -1;
588 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 return -1;
593 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000594 return ShiftAmt;
595}
Chris Lattneref819f82006-03-20 06:33:01 +0000596
597/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
598/// specifies a splat of a single element that is suitable for input to
599/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000600bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000602 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000603
Chris Lattner88a99ef2006-03-20 06:37:44 +0000604 // This is a splat operation if each element of the permute is the same, and
605 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000606 unsigned ElementBase = N->getMaskElt(0);
607
608 // FIXME: Handle UNDEF elements too!
609 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000610 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000611
Nate Begeman9008ca62009-04-27 18:41:29 +0000612 // Check that the indices are consecutive, in the case of a multi-byte element
613 // splatted with a v16i8 mask.
614 for (unsigned i = 1; i != EltSize; ++i)
615 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000616 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000617
Chris Lattner7ff7e672006-04-04 17:25:31 +0000618 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000620 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000623 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000624 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000625}
626
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000627/// isAllNegativeZeroVector - Returns true if all elements of build_vector
628/// are -0.0.
629bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000630 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
631
632 APInt APVal, APUndef;
633 unsigned BitSize;
634 bool HasAnyUndefs;
635
Dale Johannesen1e608812009-11-13 01:45:18 +0000636 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000638 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000639
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000640 return false;
641}
642
Chris Lattneref819f82006-03-20 06:33:01 +0000643/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
644/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000645unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
647 assert(isSplatShuffleMask(SVOp, EltSize));
648 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000649}
650
Chris Lattnere87192a2006-04-12 17:37:20 +0000651/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000652/// by using a vspltis[bhw] instruction of the specified element size, return
653/// the constant being splatted. The ByteSize field indicates the number of
654/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000655SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
656 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000657
658 // If ByteSize of the splat is bigger than the element size of the
659 // build_vector, then we have a case where we are checking for a splat where
660 // multiple elements of the buildvector are folded together into a single
661 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
662 unsigned EltSize = 16/N->getNumOperands();
663 if (EltSize < ByteSize) {
664 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000665 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000666 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Chris Lattner79d9a882006-04-08 07:14:26 +0000668 // See if all of the elements in the buildvector agree across.
669 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
670 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
671 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000672 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000673
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Gabor Greifba36cb52008-08-28 21:40:38 +0000675 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000676 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
677 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000678 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Chris Lattner79d9a882006-04-08 07:14:26 +0000681 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
682 // either constant or undef values that are identical for each chunk. See
683 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 // Check to see if all of the leading entries are either 0 or -1. If
686 // neither, then this won't fit into the immediate field.
687 bool LeadingZero = true;
688 bool LeadingOnes = true;
689 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000690 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000691
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
693 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
694 }
695 // Finally, check the least significant entry.
696 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000699 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000700 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000702 }
703 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000704 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000706 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Dan Gohman475871a2008-07-27 21:46:04 +0000711 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000714 // Check to see if this buildvec has a single non-undef value in its elements.
715 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
716 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000717 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000718 OpVal = N->getOperand(i);
719 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000720 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000722
Gabor Greifba36cb52008-08-28 21:40:38 +0000723 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000724
Eli Friedman1a8229b2009-05-24 02:03:36 +0000725 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000726 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000727 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000728 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000729 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000731 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 }
733
734 // If the splat value is larger than the element value, then we can never do
735 // this splat. The only case that we could fit the replicated bits into our
736 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000737 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000738
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 // If the element value is larger than the splat value, cut it in half and
740 // check to see if the two halves are equal. Continue doing this until we
741 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
742 while (ValSizeInBytes > ByteSize) {
743 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000745 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000746 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
747 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000748 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000749 }
750
751 // Properly sign extend the value.
752 int ShAmt = (4-ByteSize)*8;
753 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000754
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000755 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000756 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000757
Chris Lattner140a58f2006-04-08 06:46:53 +0000758 // Finally, if this value fits in a 5 bit sext field, return it
759 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000761 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000762}
763
Chris Lattner1a635d62006-04-14 06:01:58 +0000764//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000765// Addressing Mode Selection
766//===----------------------------------------------------------------------===//
767
768/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
769/// or 64-bit immediate, and if the value can be accurately represented as a
770/// sign extension from a 16-bit value. If so, this returns true and the
771/// immediate.
772static bool isIntS16Immediate(SDNode *N, short &Imm) {
773 if (N->getOpcode() != ISD::Constant)
774 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000776 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000778 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000779 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000780 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000781}
Dan Gohman475871a2008-07-27 21:46:04 +0000782static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000783 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784}
785
786
787/// SelectAddressRegReg - Given the specified addressed, check to see if it
788/// can be represented as an indexed [r+r] operation. Returns false if it
789/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000790bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
791 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000792 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793 short imm = 0;
794 if (N.getOpcode() == ISD::ADD) {
795 if (isIntS16Immediate(N.getOperand(1), imm))
796 return false; // r+i
797 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
798 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000799
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 Base = N.getOperand(0);
801 Index = N.getOperand(1);
802 return true;
803 } else if (N.getOpcode() == ISD::OR) {
804 if (isIntS16Immediate(N.getOperand(1), imm))
805 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 // If this is an or of disjoint bitfields, we can codegen this as an add
808 // (for better address arithmetic) if the LHS and RHS of the OR are provably
809 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000810 APInt LHSKnownZero, LHSKnownOne;
811 APInt RHSKnownZero, RHSKnownOne;
812 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000813 APInt::getAllOnesValue(N.getOperand(0)
814 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000815 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000817 if (LHSKnownZero.getBoolValue()) {
818 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000819 APInt::getAllOnesValue(N.getOperand(1)
820 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000821 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000822 // If all of the bits are known zero on the LHS or RHS, the add won't
823 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000824 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 Base = N.getOperand(0);
826 Index = N.getOperand(1);
827 return true;
828 }
829 }
830 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 return false;
833}
834
835/// Returns true if the address N can be represented by a base register plus
836/// a signed 16-bit displacement [r+imm], and if it is not better
837/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000838bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000839 SDValue &Base,
840 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000841 // FIXME dl should come from parent load or store, not from address
842 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843 // If this can be more profitably realized as r+r, fail.
844 if (SelectAddressRegReg(N, Disp, Base, DAG))
845 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000846
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000847 if (N.getOpcode() == ISD::ADD) {
848 short imm = 0;
849 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000851 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
852 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
853 } else {
854 Base = N.getOperand(0);
855 }
856 return true; // [r+i]
857 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
858 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000859 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000860 && "Cannot handle constant offsets yet!");
861 Disp = N.getOperand(1).getOperand(0); // The global address.
862 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
863 Disp.getOpcode() == ISD::TargetConstantPool ||
864 Disp.getOpcode() == ISD::TargetJumpTable);
865 Base = N.getOperand(0);
866 return true; // [&g+r]
867 }
868 } else if (N.getOpcode() == ISD::OR) {
869 short imm = 0;
870 if (isIntS16Immediate(N.getOperand(1), imm)) {
871 // If this is an or of disjoint bitfields, we can codegen this as an add
872 // (for better address arithmetic) if the LHS and RHS of the OR are
873 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000874 APInt LHSKnownZero, LHSKnownOne;
875 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000876 APInt::getAllOnesValue(N.getOperand(0)
877 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000878 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000879
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000880 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 // If all of the bits are known zero on the LHS or RHS, the add won't
882 // carry.
883 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 return true;
886 }
887 }
888 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
889 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 // If this address fits entirely in a 16-bit sext immediate field, codegen
892 // this as "d, 0"
893 short Imm;
894 if (isIntS16Immediate(CN, Imm)) {
895 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
896 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
897 return true;
898 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000899
900 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000902 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
903 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
909 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000910 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000911 return true;
912 }
913 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 Disp = DAG.getTargetConstant(0, getPointerTy());
916 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
917 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
918 else
919 Base = N;
920 return true; // [r+0]
921}
922
923/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
924/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000925bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
926 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000927 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 // Check to see if we can easily represent this as an [r+r] address. This
929 // will fail if it thinks that the address is more profitably represented as
930 // reg+imm, e.g. where imm = 0.
931 if (SelectAddressRegReg(N, Base, Index, DAG))
932 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 // If the operand is an addition, always emit this as [r+r], since this is
935 // better (for code size, and execution, as the memop does the add for free)
936 // than emitting an explicit add.
937 if (N.getOpcode() == ISD::ADD) {
938 Base = N.getOperand(0);
939 Index = N.getOperand(1);
940 return true;
941 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000942
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000943 // Otherwise, do it the hard way, using R0 as the base register.
944 Base = DAG.getRegister(PPC::R0, N.getValueType());
945 Index = N;
946 return true;
947}
948
949/// SelectAddressRegImmShift - Returns true if the address N can be
950/// represented by a base register plus a signed 14-bit displacement
951/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000952bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
953 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000954 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000955 // FIXME dl should come from the parent load or store, not the address
956 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 // If this can be more profitably realized as r+r, fail.
958 if (SelectAddressRegReg(N, Disp, Base, DAG))
959 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000960
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 if (N.getOpcode() == ISD::ADD) {
962 short imm = 0;
963 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
966 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
967 } else {
968 Base = N.getOperand(0);
969 }
970 return true; // [r+i]
971 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
972 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000973 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000974 && "Cannot handle constant offsets yet!");
975 Disp = N.getOperand(1).getOperand(0); // The global address.
976 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
977 Disp.getOpcode() == ISD::TargetConstantPool ||
978 Disp.getOpcode() == ISD::TargetJumpTable);
979 Base = N.getOperand(0);
980 return true; // [&g+r]
981 }
982 } else if (N.getOpcode() == ISD::OR) {
983 short imm = 0;
984 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
985 // If this is an or of disjoint bitfields, we can codegen this as an add
986 // (for better address arithmetic) if the LHS and RHS of the OR are
987 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000988 APInt LHSKnownZero, LHSKnownOne;
989 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000990 APInt::getAllOnesValue(N.getOperand(0)
991 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000992 LHSKnownZero, LHSKnownOne);
993 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 // If all of the bits are known zero on the LHS or RHS, the add won't
995 // carry.
996 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000997 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 return true;
999 }
1000 }
1001 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001002 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001003 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001004 // If this address fits entirely in a 14-bit sext immediate field, codegen
1005 // this as "d, 0"
1006 short Imm;
1007 if (isIntS16Immediate(CN, Imm)) {
1008 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1009 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1010 return true;
1011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001013 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001015 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1016 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001018 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1020 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1021 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001022 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001023 return true;
1024 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 }
1026 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001027
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001028 Disp = DAG.getTargetConstant(0, getPointerTy());
1029 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1030 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1031 else
1032 Base = N;
1033 return true; // [r+0]
1034}
1035
1036
1037/// getPreIndexedAddressParts - returns true by value, base pointer and
1038/// offset pointer and addressing mode by reference if the node's address
1039/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001040bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1041 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001042 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001043 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001044 // Disabled by default for now.
1045 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001046
Dan Gohman475871a2008-07-27 21:46:04 +00001047 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001048 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1050 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001051 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001052
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001054 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001055 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001056 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 } else
1058 return false;
1059
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001060 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001061 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001062 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattner0851b4f2006-11-15 19:55:13 +00001064 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001065
Chris Lattner0851b4f2006-11-15 19:55:13 +00001066 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001068 // reg + imm
1069 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1070 return false;
1071 } else {
1072 // reg + imm * 4.
1073 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1074 return false;
1075 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001076
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001077 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001078 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1079 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081 LD->getExtensionType() == ISD::SEXTLOAD &&
1082 isa<ConstantSDNode>(Offset))
1083 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001084 }
1085
Chris Lattner4eab7142006-11-10 02:08:47 +00001086 AM = ISD::PRE_INC;
1087 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001088}
1089
1090//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001091// LowerOperation implementation
1092//===----------------------------------------------------------------------===//
1093
Scott Michelfdc40a02009-02-17 22:15:04 +00001094SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001095 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001096 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001097 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001098 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001099 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1100 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001101 // FIXME there isn't really any debug info here
1102 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001103
1104 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Dale Johannesende064702009-02-06 21:50:26 +00001106 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1107 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001108
Chris Lattner1a635d62006-04-14 06:01:58 +00001109 // If this is a non-darwin platform, we don't support non-static relo models
1110 // yet.
1111 if (TM.getRelocationModel() == Reloc::Static ||
1112 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1113 // Generate non-pic code that has direct accesses to the constant pool.
1114 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001115 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Chris Lattner35d86fe2006-07-26 21:12:04 +00001118 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001119 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001120 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001121 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001122 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Dale Johannesende064702009-02-06 21:50:26 +00001125 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001126 return Lo;
1127}
1128
Dan Gohman475871a2008-07-27 21:46:04 +00001129SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001130 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001131 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1133 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001134 // FIXME there isn't really any debug loc here
1135 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001136
Nate Begeman37efe672006-04-22 18:53:45 +00001137 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001138
Dale Johannesende064702009-02-06 21:50:26 +00001139 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1140 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001141
Nate Begeman37efe672006-04-22 18:53:45 +00001142 // If this is a non-darwin platform, we don't support non-static relo models
1143 // yet.
1144 if (TM.getRelocationModel() == Reloc::Static ||
1145 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1146 // Generate non-pic code that has direct accesses to the constant pool.
1147 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001148 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001150
Chris Lattner35d86fe2006-07-26 21:12:04 +00001151 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001152 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001153 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001154 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001155 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
Dale Johannesende064702009-02-06 21:50:26 +00001158 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001159 return Lo;
1160}
1161
Scott Michelfdc40a02009-02-17 22:15:04 +00001162SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001163 SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001164 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001165 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001166}
1167
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001168SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1169 EVT PtrVT = Op.getValueType();
1170 DebugLoc DL = Op.getDebugLoc();
1171
1172 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00001173 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001174 SDValue Zero = DAG.getConstant(0, PtrVT);
1175 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1176 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1177
1178 // If this is a non-darwin platform, we don't support non-static relo models
1179 // yet.
1180 const TargetMachine &TM = DAG.getTarget();
1181 if (TM.getRelocationModel() == Reloc::Static ||
1182 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1183 // Generate non-pic code that has direct accesses to globals.
1184 // The address of the global is just (hi(&g)+lo(&g)).
1185 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1186 }
1187
1188 if (TM.getRelocationModel() == Reloc::PIC_) {
1189 // With PIC, the first instruction is actually "GR+hi(&G)".
1190 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1191 DAG.getNode(PPCISD::GlobalBaseReg,
1192 DebugLoc::getUnknownLoc(), PtrVT), Hi);
1193 }
1194
1195 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1196}
1197
Scott Michelfdc40a02009-02-17 22:15:04 +00001198SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001199 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001201 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1202 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001205 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Chris Lattner1a635d62006-04-14 06:01:58 +00001208 const TargetMachine &TM = DAG.getTarget();
1209
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001210 // 64-bit SVR4 ABI code is always position-independent.
1211 // The actual address of the GlobalValue is stored in the TOC.
1212 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1213 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1214 DAG.getRegister(PPC::X2, MVT::i64));
1215 }
1216
Dale Johannesen33c960f2009-02-04 20:06:27 +00001217 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1218 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001219
Chris Lattner1a635d62006-04-14 06:01:58 +00001220 // If this is a non-darwin platform, we don't support non-static relo models
1221 // yet.
1222 if (TM.getRelocationModel() == Reloc::Static ||
1223 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1224 // Generate non-pic code that has direct accesses to globals.
1225 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001226 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001227 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001228
Chris Lattner35d86fe2006-07-26 21:12:04 +00001229 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001230 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001231 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001232 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001233 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001235
Dale Johannesen33c960f2009-02-04 20:06:27 +00001236 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Daniel Dunbar3be03402009-08-02 22:11:08 +00001238 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001239 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 // If the global is weak or external, we have to go through the lazy
1242 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001243 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001244}
1245
Dan Gohman475871a2008-07-27 21:46:04 +00001246SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001248 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001249
Chris Lattner1a635d62006-04-14 06:01:58 +00001250 // If we're comparing for equality to zero, expose the fact that this is
1251 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1252 // fold the new nodes.
1253 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1254 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001255 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001256 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 if (VT.bitsLT(MVT::i32)) {
1258 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001259 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001260 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001261 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001262 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1263 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001264 DAG.getConstant(Log2b, MVT::i32));
1265 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001267 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001268 // optimized. FIXME: revisit this when we can custom lower all setcc
1269 // optimizations.
1270 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001271 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001273
Chris Lattner1a635d62006-04-14 06:01:58 +00001274 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001275 // by xor'ing the rhs with the lhs, which is faster than setting a
1276 // condition register, reading it back out, and masking the correct bit. The
1277 // normal approach here uses sub to do this instead of xor. Using xor exposes
1278 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001280 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001281 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001282 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001283 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001284 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001285 }
Dan Gohman475871a2008-07-27 21:46:04 +00001286 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001287}
1288
Dan Gohman475871a2008-07-27 21:46:04 +00001289SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001290 int VarArgsFrameIndex,
1291 int VarArgsStackOffset,
1292 unsigned VarArgsNumGPR,
1293 unsigned VarArgsNumFPR,
1294 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Torok Edwinc23197a2009-07-14 16:55:14 +00001296 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001297 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001298}
1299
Bill Wendling77959322008-09-17 00:30:57 +00001300SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1301 SDValue Chain = Op.getOperand(0);
1302 SDValue Trmp = Op.getOperand(1); // trampoline
1303 SDValue FPtr = Op.getOperand(2); // nested function
1304 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001305 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001306
Owen Andersone50ed302009-08-10 22:56:29 +00001307 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001309 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001310 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1311 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001312
Scott Michelfdc40a02009-02-17 22:15:04 +00001313 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001314 TargetLowering::ArgListEntry Entry;
1315
1316 Entry.Ty = IntPtrTy;
1317 Entry.Node = Trmp; Args.push_back(Entry);
1318
1319 // TrampSize == (isPPC64 ? 48 : 40);
1320 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001322 Args.push_back(Entry);
1323
1324 Entry.Node = FPtr; Args.push_back(Entry);
1325 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Bill Wendling77959322008-09-17 00:30:57 +00001327 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1328 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001329 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001330 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001331 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001332 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001333 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001334
1335 SDValue Ops[] =
1336 { CallResult.first, CallResult.second };
1337
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001338 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001339}
1340
Dan Gohman475871a2008-07-27 21:46:04 +00001341SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001342 int VarArgsFrameIndex,
1343 int VarArgsStackOffset,
1344 unsigned VarArgsNumGPR,
1345 unsigned VarArgsNumFPR,
1346 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001347 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001348
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001349 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001350 // vastart just stores the address of the VarArgsFrameIndex slot into the
1351 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001352 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001353 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001354 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001355 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001356 }
1357
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001358 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001359 // We suppose the given va_list is already allocated.
1360 //
1361 // typedef struct {
1362 // char gpr; /* index into the array of 8 GPRs
1363 // * stored in the register save area
1364 // * gpr=0 corresponds to r3,
1365 // * gpr=1 to r4, etc.
1366 // */
1367 // char fpr; /* index into the array of 8 FPRs
1368 // * stored in the register save area
1369 // * fpr=0 corresponds to f1,
1370 // * fpr=1 to f2, etc.
1371 // */
1372 // char *overflow_arg_area;
1373 // /* location on stack that holds
1374 // * the next overflow argument
1375 // */
1376 // char *reg_save_area;
1377 // /* where r3:r10 and f1:f8 (if saved)
1378 // * are stored
1379 // */
1380 // } va_list[1];
1381
1382
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1384 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Nicolas Geoffray01119992007-04-03 13:59:52 +00001386
Owen Andersone50ed302009-08-10 22:56:29 +00001387 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Dan Gohman475871a2008-07-27 21:46:04 +00001389 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1390 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001391
Duncan Sands83ec4b62008-06-06 12:08:01 +00001392 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001394
Duncan Sands83ec4b62008-06-06 12:08:01 +00001395 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001397
1398 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001399 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001400
Dan Gohman69de1932008-02-06 22:27:42 +00001401 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001402
Nicolas Geoffray01119992007-04-03 13:59:52 +00001403 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001404 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 Op.getOperand(1), SV, 0, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001406 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001407 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001408 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001409
Nicolas Geoffray01119992007-04-03 13:59:52 +00001410 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001411 SDValue secondStore =
Owen Anderson825b72b2009-08-11 20:47:22 +00001412 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001413 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001415
Nicolas Geoffray01119992007-04-03 13:59:52 +00001416 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001417 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001418 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001419 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001420 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001421
1422 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001423 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001424
Chris Lattner1a635d62006-04-14 06:01:58 +00001425}
1426
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001427#include "PPCGenCallingConv.inc"
1428
Owen Andersone50ed302009-08-10 22:56:29 +00001429static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001430 CCValAssign::LocInfo &LocInfo,
1431 ISD::ArgFlagsTy &ArgFlags,
1432 CCState &State) {
1433 return true;
1434}
1435
Owen Andersone50ed302009-08-10 22:56:29 +00001436static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1437 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001438 CCValAssign::LocInfo &LocInfo,
1439 ISD::ArgFlagsTy &ArgFlags,
1440 CCState &State) {
1441 static const unsigned ArgRegs[] = {
1442 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1443 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1444 };
1445 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1446
1447 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1448
1449 // Skip one register if the first unallocated register has an even register
1450 // number and there are still argument registers available which have not been
1451 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1452 // need to skip a register if RegNum is odd.
1453 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1454 State.AllocateReg(ArgRegs[RegNum]);
1455 }
1456
1457 // Always return false here, as this function only makes sure that the first
1458 // unallocated register has an odd register number and does not actually
1459 // allocate a register for the current argument.
1460 return false;
1461}
1462
Owen Andersone50ed302009-08-10 22:56:29 +00001463static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1464 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001465 CCValAssign::LocInfo &LocInfo,
1466 ISD::ArgFlagsTy &ArgFlags,
1467 CCState &State) {
1468 static const unsigned ArgRegs[] = {
1469 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1470 PPC::F8
1471 };
1472
1473 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1474
1475 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1476
1477 // If there is only one Floating-point register left we need to put both f64
1478 // values of a split ppc_fp128 value on the stack.
1479 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1480 State.AllocateReg(ArgRegs[RegNum]);
1481 }
1482
1483 // Always return false here, as this function only makes sure that the two f64
1484 // values a ppc_fp128 value is split into are both passed in registers or both
1485 // passed on the stack and does not actually allocate a register for the
1486 // current argument.
1487 return false;
1488}
1489
Chris Lattner9f0bc652007-02-25 05:34:32 +00001490/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001491/// on Darwin.
1492static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001493 static const unsigned FPR[] = {
1494 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001495 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001496 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001497
Chris Lattner9f0bc652007-02-25 05:34:32 +00001498 return FPR;
1499}
1500
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001501/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1502/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001503static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001504 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001505 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001506 if (Flags.isByVal())
1507 ArgSize = Flags.getByValSize();
1508 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1509
1510 return ArgSize;
1511}
1512
Dan Gohman475871a2008-07-27 21:46:04 +00001513SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001514PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001515 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 const SmallVectorImpl<ISD::InputArg>
1517 &Ins,
1518 DebugLoc dl, SelectionDAG &DAG,
1519 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001520 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1522 dl, DAG, InVals);
1523 } else {
1524 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1525 dl, DAG, InVals);
1526 }
1527}
1528
1529SDValue
1530PPCTargetLowering::LowerFormalArguments_SVR4(
1531 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001532 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001533 const SmallVectorImpl<ISD::InputArg>
1534 &Ins,
1535 DebugLoc dl, SelectionDAG &DAG,
1536 SmallVectorImpl<SDValue> &InVals) {
1537
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001538 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001539 // +-----------------------------------+
1540 // +--> | Back chain |
1541 // | +-----------------------------------+
1542 // | | Floating-point register save area |
1543 // | +-----------------------------------+
1544 // | | General register save area |
1545 // | +-----------------------------------+
1546 // | | CR save word |
1547 // | +-----------------------------------+
1548 // | | VRSAVE save word |
1549 // | +-----------------------------------+
1550 // | | Alignment padding |
1551 // | +-----------------------------------+
1552 // | | Vector register save area |
1553 // | +-----------------------------------+
1554 // | | Local variable space |
1555 // | +-----------------------------------+
1556 // | | Parameter list area |
1557 // | +-----------------------------------+
1558 // | | LR save word |
1559 // | +-----------------------------------+
1560 // SP--> +--- | Back chain |
1561 // +-----------------------------------+
1562 //
1563 // Specifications:
1564 // System V Application Binary Interface PowerPC Processor Supplement
1565 // AltiVec Technology Programming Interface Manual
1566
1567 MachineFunction &MF = DAG.getMachineFunction();
1568 MachineFrameInfo *MFI = MF.getFrameInfo();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001569
Owen Andersone50ed302009-08-10 22:56:29 +00001570 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001571 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001573 unsigned PtrByteSize = 4;
1574
1575 // Assign locations to all of the incoming arguments.
1576 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1578 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001579
1580 // Reserve space for the linkage area on the stack.
1581 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1582
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001584
1585 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1586 CCValAssign &VA = ArgLocs[i];
1587
1588 // Arguments stored in registers.
1589 if (VA.isRegLoc()) {
1590 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001591 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001592
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001597 RC = PPC::GPRCRegisterClass;
1598 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 RC = PPC::F4RCRegisterClass;
1601 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603 RC = PPC::F8RCRegisterClass;
1604 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001605 case MVT::v16i8:
1606 case MVT::v8i16:
1607 case MVT::v4i32:
1608 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001609 RC = PPC::VRRCRegisterClass;
1610 break;
1611 }
1612
1613 // Transform the arguments stored in physical registers into virtual ones.
1614 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001616
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001618 } else {
1619 // Argument stored in memory.
1620 assert(VA.isMemLoc());
1621
1622 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1623 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
David Greene3f2bf852009-11-12 20:49:22 +00001624 isImmutable, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001625
1626 // Create load nodes to retrieve arguments from the stack.
1627 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001629 }
1630 }
1631
1632 // Assign locations to all of the incoming aggregate by value arguments.
1633 // Aggregates passed by value are stored in the local variable space of the
1634 // caller's stack frame, right above the parameter list area.
1635 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001637 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001638
1639 // Reserve stack space for the allocations in CCInfo.
1640 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1641
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001643
1644 // Area that is at least reserved in the caller of this function.
1645 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1646
1647 // Set the size that is at least reserved in caller of this function. Tail
1648 // call optimized function's reserved stack space needs to be aligned so that
1649 // taking the difference between two stack areas will result in an aligned
1650 // stack.
1651 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1652
1653 MinReservedArea =
1654 std::max(MinReservedArea,
1655 PPCFrameInfo::getMinCallFrameSize(false, false));
1656
1657 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1658 getStackAlignment();
1659 unsigned AlignMask = TargetAlign-1;
1660 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1661
1662 FI->setMinReservedArea(MinReservedArea);
1663
1664 SmallVector<SDValue, 8> MemOps;
1665
1666 // If the function takes variable number of arguments, make a frame index for
1667 // the start of the first vararg value... for expansion of llvm.va_start.
1668 if (isVarArg) {
1669 static const unsigned GPArgRegs[] = {
1670 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1671 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1672 };
1673 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1674
1675 static const unsigned FPArgRegs[] = {
1676 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1677 PPC::F8
1678 };
1679 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1680
1681 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1682 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1683
1684 // Make room for NumGPArgRegs and NumFPArgRegs.
1685 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001687
1688 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001689 CCInfo.getNextStackOffset(),
1690 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691
David Greene3f2bf852009-11-12 20:49:22 +00001692 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1694
1695 // The fixed integer arguments of a variadic function are
1696 // stored to the VarArgsFrameIndex on the stack.
1697 unsigned GPRIndex = 0;
1698 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1699 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 MemOps.push_back(Store);
1702 // Increment the address by four for the next argument to store
1703 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1704 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1705 }
1706
1707 // If this function is vararg, store any remaining integer argument regs
1708 // to their spots on the stack so that they may be loaded by deferencing the
1709 // result of va_next.
1710 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1711 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1712
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001714 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1715 MemOps.push_back(Store);
1716 // Increment the address by four for the next argument to store
1717 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1718 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1719 }
1720
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001721 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1722 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001723
1724 // The double arguments are stored to the VarArgsFrameIndex
1725 // on the stack.
1726 unsigned FPRIndex = 0;
1727 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730 MemOps.push_back(Store);
1731 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001733 PtrVT);
1734 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1735 }
1736
1737 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1738 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1739
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1742 MemOps.push_back(Store);
1743 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001745 PtrVT);
1746 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1747 }
1748 }
1749
1750 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001755}
1756
1757SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758PPCTargetLowering::LowerFormalArguments_Darwin(
1759 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001760 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761 const SmallVectorImpl<ISD::InputArg>
1762 &Ins,
1763 DebugLoc dl, SelectionDAG &DAG,
1764 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001765 // TODO: add description of PPC stack frame format, or at least some docs.
1766 //
1767 MachineFunction &MF = DAG.getMachineFunction();
1768 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001769
Owen Andersone50ed302009-08-10 22:56:29 +00001770 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001772 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001774 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001775
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001776 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001777 // Area that is at least reserved in caller of this function.
1778 unsigned MinReservedArea = ArgOffset;
1779
Chris Lattnerc91a4752006-06-26 22:48:35 +00001780 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001781 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1782 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1783 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001784 static const unsigned GPR_64[] = { // 64-bit registers.
1785 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1786 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1787 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001788
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001789 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001791 static const unsigned VR[] = {
1792 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1793 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1794 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001795
Owen Anderson718cb662007-09-07 04:06:50 +00001796 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001797 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001798 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001799
1800 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001801
Chris Lattnerc91a4752006-06-26 22:48:35 +00001802 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001804 // In 32-bit non-varargs functions, the stack space for vectors is after the
1805 // stack space for non-vectors. We do not use this space unless we have
1806 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001807 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001808 // that out...for the pathological case, compute VecArgOffset as the
1809 // start of the vector parameter area. Computing VecArgOffset is the
1810 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001811 unsigned VecArgOffset = ArgOffset;
1812 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001814 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001815 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001816 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001817 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001818
Duncan Sands276dcbd2008-03-21 09:14:45 +00001819 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001820 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001821 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001822 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001823 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1824 VecArgOffset += ArgSize;
1825 continue;
1826 }
1827
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001829 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 case MVT::i32:
1831 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001832 VecArgOffset += isPPC64 ? 8 : 4;
1833 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 case MVT::i64: // PPC64
1835 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001836 VecArgOffset += 8;
1837 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 case MVT::v4f32:
1839 case MVT::v4i32:
1840 case MVT::v8i16:
1841 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001842 // Nothing to do, we're only looking at Nonvector args here.
1843 break;
1844 }
1845 }
1846 }
1847 // We've found where the vector parameter area in memory is. Skip the
1848 // first 12 parameters; these don't use that memory.
1849 VecArgOffset = ((VecArgOffset+15)/16)*16;
1850 VecArgOffset += 12*16;
1851
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001852 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001853 // entry to a function on PPC, the arguments start after the linkage area,
1854 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001855
Dan Gohman475871a2008-07-27 21:46:04 +00001856 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001857 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001859 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001860 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001861 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001862 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001863 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001865
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001866 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001867
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001868 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1870 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001871 if (isVarArg || isPPC64) {
1872 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001874 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001875 PtrByteSize);
1876 } else nAltivecParamsAtEnd++;
1877 } else
1878 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001880 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001881 PtrByteSize);
1882
Dale Johannesen8419dd62008-03-07 20:27:40 +00001883 // FIXME the codegen can be much improved in some cases.
1884 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001885 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001886 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001887 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001888 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001889 // Objects of size 1 and 2 are right justified, everything else is
1890 // left justified. This means the memory address is adjusted forwards.
1891 if (ObjSize==1 || ObjSize==2) {
1892 CurArgOffset = CurArgOffset + (4 - ObjSize);
1893 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001894 // The value of the object is its address.
David Greene3f2bf852009-11-12 20:49:22 +00001895 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001896 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001898 if (ObjSize==1 || ObjSize==2) {
1899 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001900 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001902 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
Dale Johannesen7f96f392008-03-08 01:41:42 +00001904 MemOps.push_back(Store);
1905 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001906 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001907
1908 ArgOffset += PtrByteSize;
1909
Dale Johannesen7f96f392008-03-08 01:41:42 +00001910 continue;
1911 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001912 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1913 // Store whatever pieces of the object are in registers
1914 // to memory. ArgVal will be address of the beginning of
1915 // the object.
1916 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001917 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
David Greene3f2bf852009-11-12 20:49:22 +00001918 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001921 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001922 MemOps.push_back(Store);
1923 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001924 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001925 } else {
1926 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1927 break;
1928 }
1929 }
1930 continue;
1931 }
1932
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001934 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001936 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001937 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001938 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001940 ++GPR_idx;
1941 } else {
1942 needsLoad = true;
1943 ArgSize = PtrByteSize;
1944 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001945 // All int arguments reserve stack space in the Darwin ABI.
1946 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001947 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001948 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001949 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001951 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001952 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001954
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001956 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001958 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001960 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001961 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001963 DAG.getValueType(ObjectVT));
1964
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001966 }
1967
Chris Lattnerc91a4752006-06-26 22:48:35 +00001968 ++GPR_idx;
1969 } else {
1970 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001971 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001972 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001973 // All int arguments reserve stack space in the Darwin ABI.
1974 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001975 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 case MVT::f32:
1978 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001979 // Every 4 bytes of argument space consumes one of the GPRs available for
1980 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001981 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001982 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001983 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001984 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001985 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001986 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001987 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001988
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001990 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001991 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001992 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1993
Dan Gohman98ca4f22009-08-05 01:29:28 +00001994 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001995 ++FPR_idx;
1996 } else {
1997 needsLoad = true;
1998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002000 // All FP arguments reserve stack space in the Darwin ABI.
2001 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002002 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 case MVT::v4f32:
2004 case MVT::v4i32:
2005 case MVT::v8i16:
2006 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002007 // Note that vector arguments in registers don't reserve stack space,
2008 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002009 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002010 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002012 if (isVarArg) {
2013 while ((ArgOffset % 16) != 0) {
2014 ArgOffset += PtrByteSize;
2015 if (GPR_idx != Num_GPR_Regs)
2016 GPR_idx++;
2017 }
2018 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002019 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002020 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002021 ++VR_idx;
2022 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002023 if (!isVarArg && !isPPC64) {
2024 // Vectors go after all the nonvectors.
2025 CurArgOffset = VecArgOffset;
2026 VecArgOffset += 16;
2027 } else {
2028 // Vectors are aligned.
2029 ArgOffset = ((ArgOffset+15)/16)*16;
2030 CurArgOffset = ArgOffset;
2031 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002032 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002033 needsLoad = true;
2034 }
2035 break;
2036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002037
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002038 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002039 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002040 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002041 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002042 CurArgOffset + (ArgSize - ObjSize),
David Greene3f2bf852009-11-12 20:49:22 +00002043 isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002044 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002047
Dan Gohman98ca4f22009-08-05 01:29:28 +00002048 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002049 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002050
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002051 // Set the size that is at least reserved in caller of this function. Tail
2052 // call optimized function's reserved stack space needs to be aligned so that
2053 // taking the difference between two stack areas will result in an aligned
2054 // stack.
2055 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2056 // Add the Altivec parameters at the end, if needed.
2057 if (nAltivecParamsAtEnd) {
2058 MinReservedArea = ((MinReservedArea+15)/16)*16;
2059 MinReservedArea += 16*nAltivecParamsAtEnd;
2060 }
2061 MinReservedArea =
2062 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002063 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002064 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2065 getStackAlignment();
2066 unsigned AlignMask = TargetAlign-1;
2067 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2068 FI->setMinReservedArea(MinReservedArea);
2069
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002070 // If the function takes variable number of arguments, make a frame index for
2071 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002072 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002073 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002074
Duncan Sands83ec4b62008-06-06 12:08:01 +00002075 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00002076 Depth, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002077 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002078
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002079 // If this function is vararg, store any remaining integer argument regs
2080 // to their spots on the stack so that they may be loaded by deferencing the
2081 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002082 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002083 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002084
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002085 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002086 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002087 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002088 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002089
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002091 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002092 MemOps.push_back(Store);
2093 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002095 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002096 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Dale Johannesen8419dd62008-03-07 20:27:40 +00002099 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002100 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002102
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002104}
2105
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002106/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002107/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002108static unsigned
2109CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2110 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002111 bool isVarArg,
2112 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 const SmallVectorImpl<ISD::OutputArg>
2114 &Outs,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002115 unsigned &nAltivecParamsAtEnd) {
2116 // Count how many bytes are to be pushed on the stack, including the linkage
2117 // area, and parameter passing area. We start with 24/48 bytes, which is
2118 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002119 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2122
2123 // Add up all the space actually used.
2124 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2125 // they all go in registers, but we must reserve stack space for them for
2126 // possible use by the caller. In varargs or 64-bit calls, parameters are
2127 // assigned stack space in order, with padding so Altivec parameters are
2128 // 16-byte aligned.
2129 nAltivecParamsAtEnd = 0;
2130 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 SDValue Arg = Outs[i].Val;
2132 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersone50ed302009-08-10 22:56:29 +00002133 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002134 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2136 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 if (!isVarArg && !isPPC64) {
2138 // Non-varargs Altivec parameters go after all the non-Altivec
2139 // parameters; handle those later so we know how much padding we need.
2140 nAltivecParamsAtEnd++;
2141 continue;
2142 }
2143 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2144 NumBytes = ((NumBytes+15)/16)*16;
2145 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 }
2148
2149 // Allow for Altivec parameters at the end, if needed.
2150 if (nAltivecParamsAtEnd) {
2151 NumBytes = ((NumBytes+15)/16)*16;
2152 NumBytes += 16*nAltivecParamsAtEnd;
2153 }
2154
2155 // The prolog code of the callee may store up to 8 GPR argument registers to
2156 // the stack, allowing va_start to index over them in memory if its varargs.
2157 // Because we cannot tell if this is needed on the caller side, we have to
2158 // conservatively assume that it is needed. As such, make sure we have at
2159 // least enough stack space for the caller to store the 8 GPRs.
2160 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002161 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002162
2163 // Tail call needs the stack to be aligned.
2164 if (CC==CallingConv::Fast && PerformTailCallOpt) {
2165 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2166 getStackAlignment();
2167 unsigned AlignMask = TargetAlign-1;
2168 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2169 }
2170
2171 return NumBytes;
2172}
2173
2174/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2175/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002176static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002177 unsigned ParamSize) {
2178
Dale Johannesenb60d5192009-11-24 01:09:07 +00002179 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180
2181 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2182 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2183 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2184 // Remember only if the new adjustement is bigger.
2185 if (SPDiff < FI->getTailCallSPDelta())
2186 FI->setTailCallSPDelta(SPDiff);
2187
2188 return SPDiff;
2189}
2190
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2192/// for tail call optimization. Targets which want to do tail call
2193/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002194bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002196 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 bool isVarArg,
2198 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002199 SelectionDAG& DAG) const {
2200 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002202 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002205 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2207 // Functions containing by val parameters are not supported.
2208 for (unsigned i = 0; i != Ins.size(); i++) {
2209 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2210 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002211 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002212
2213 // Non PIC/GOT tail calls are supported.
2214 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2215 return true;
2216
2217 // At the moment we can only do local tail calls (in same module, hidden
2218 // or protected) if we are generating PIC.
2219 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2220 return G->getGlobal()->hasHiddenVisibility()
2221 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002222 }
2223
2224 return false;
2225}
2226
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002227/// isCallCompatibleAddress - Return the immediate to use if the specified
2228/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002229static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002230 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2231 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002232
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002233 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002234 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2235 (Addr << 6 >> 6) != Addr)
2236 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002237
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002238 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002239 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002240}
2241
Dan Gohman844731a2008-05-13 00:00:25 +00002242namespace {
2243
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002245 SDValue Arg;
2246 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247 int FrameIdx;
2248
2249 TailCallArgumentInfo() : FrameIdx(0) {}
2250};
2251
Dan Gohman844731a2008-05-13 00:00:25 +00002252}
2253
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2255static void
2256StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002257 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002258 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002259 SmallVector<SDValue, 8> &MemOpChains,
2260 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002261 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue Arg = TailCallArgs[i].Arg;
2263 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 int FI = TailCallArgs[i].FrameIdx;
2265 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002266 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002267 PseudoSourceValue::getFixedStack(FI),
Dan Gohmana54cf172008-07-11 22:44:52 +00002268 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 }
2270}
2271
2272/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2273/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002274static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002276 SDValue Chain,
2277 SDValue OldRetAddr,
2278 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 int SPDiff,
2280 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002281 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002282 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 if (SPDiff) {
2284 // Calculate the new stack slot for the return address.
2285 int SlotSize = isPPC64 ? 8 : 4;
2286 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002287 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
David Greene3f2bf852009-11-12 20:49:22 +00002289 NewRetAddrLoc,
2290 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002292 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002293 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002294 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002295
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002296 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2297 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002298 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002299 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002300 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002301 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
2302 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002303 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2304 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002305 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002306 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002307 }
2308 return Chain;
2309}
2310
2311/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2312/// the position of the argument.
2313static void
2314CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002315 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002316 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2317 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002319 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002322 TailCallArgumentInfo Info;
2323 Info.Arg = Arg;
2324 Info.FrameIdxOp = FIN;
2325 Info.FrameIdx = FI;
2326 TailCallArguments.push_back(Info);
2327}
2328
2329/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2330/// stack slot. Returns the chain as result and the loaded frame pointers in
2331/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002332SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002333 int SPDiff,
2334 SDValue Chain,
2335 SDValue &LROpOut,
2336 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002337 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002338 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002339 if (SPDiff) {
2340 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002341 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002342 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002343 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002344 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002345
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002346 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2347 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002348 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002349 FPOpOut = getFramePointerFrameIndex(DAG);
2350 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
2351 Chain = SDValue(FPOpOut.getNode(), 1);
2352 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002353 }
2354 return Chain;
2355}
2356
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002357/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002358/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002359/// specified by the specific parameter attribute. The copy will be passed as
2360/// a byval function parameter.
2361/// Sometimes what we are copying is the end of a larger object, the part that
2362/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002363static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002364CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002365 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002366 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002368 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2369 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002370}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002371
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2373/// tail calls.
2374static void
Dan Gohman475871a2008-07-27 21:46:04 +00002375LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2376 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002378 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002379 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2380 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002381 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 if (!isTailCall) {
2383 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002389 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002390 DAG.getConstant(ArgOffset, PtrVT));
2391 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002392 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 // Calculate and remember argument location.
2394 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2395 TailCallArguments);
2396}
2397
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002398static
2399void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2400 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2401 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2402 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2403 MachineFunction &MF = DAG.getMachineFunction();
2404
2405 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2406 // might overwrite each other in case of tail call optimization.
2407 SmallVector<SDValue, 8> MemOpChains2;
2408 // Do not flag preceeding copytoreg stuff together with the following stuff.
2409 InFlag = SDValue();
2410 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2411 MemOpChains2, dl);
2412 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002413 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002414 &MemOpChains2[0], MemOpChains2.size());
2415
2416 // Store the return address to the appropriate stack slot.
2417 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2418 isPPC64, isDarwinABI, dl);
2419
2420 // Emit callseq_end just before tailcall node.
2421 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2422 DAG.getIntPtrConstant(0, true), InFlag);
2423 InFlag = Chain.getValue(1);
2424}
2425
2426static
2427unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2428 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2429 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002430 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002431 bool isSVR4ABI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002432 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 NodeTys.push_back(MVT::Other); // Returns a chain
2434 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002435
2436 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2437
2438 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2439 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2440 // node so that legalize doesn't hack it.
2441 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2442 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2443 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2444 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2445 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2446 // If this is an absolute destination address, use the munged value.
2447 Callee = SDValue(Dest, 0);
2448 else {
2449 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2450 // to do the call, we can't use PPCISD::CALL.
2451 SDValue MTCTROps[] = {Chain, Callee, InFlag};
2452 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2453 2 + (InFlag.getNode() != 0));
2454 InFlag = Chain.getValue(1);
2455
2456 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 NodeTys.push_back(MVT::Other);
2458 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002459 Ops.push_back(Chain);
2460 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2461 Callee.setNode(0);
2462 // Add CTR register as callee so a bctr can be emitted later.
2463 if (isTailCall)
2464 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2465 }
2466
2467 // If this is a direct call, pass the chain and the callee.
2468 if (Callee.getNode()) {
2469 Ops.push_back(Chain);
2470 Ops.push_back(Callee);
2471 }
2472 // If this is a tail call add stack pointer delta.
2473 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002475
2476 // Add argument registers to the end of the list so that they are known live
2477 // into the call.
2478 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2479 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2480 RegsToPass[i].second.getValueType()));
2481
2482 return CallOpc;
2483}
2484
Dan Gohman98ca4f22009-08-05 01:29:28 +00002485SDValue
2486PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002487 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002488 const SmallVectorImpl<ISD::InputArg> &Ins,
2489 DebugLoc dl, SelectionDAG &DAG,
2490 SmallVectorImpl<SDValue> &InVals) {
2491
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002492 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002493 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2494 RVLocs, *DAG.getContext());
2495 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002496
2497 // Copy all of the result registers out of their specified physreg.
2498 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2499 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002500 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002501 assert(VA.isRegLoc() && "Can only return in registers!");
2502 Chain = DAG.getCopyFromReg(Chain, dl,
2503 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002505 InFlag = Chain.getValue(2);
2506 }
2507
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002509}
2510
Dan Gohman98ca4f22009-08-05 01:29:28 +00002511SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002512PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2513 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 SelectionDAG &DAG,
2515 SmallVector<std::pair<unsigned, SDValue>, 8>
2516 &RegsToPass,
2517 SDValue InFlag, SDValue Chain,
2518 SDValue &Callee,
2519 int SPDiff, unsigned NumBytes,
2520 const SmallVectorImpl<ISD::InputArg> &Ins,
2521 SmallVectorImpl<SDValue> &InVals) {
Owen Andersone50ed302009-08-10 22:56:29 +00002522 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002523 SmallVector<SDValue, 8> Ops;
2524 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2525 isTailCall, RegsToPass, Ops, NodeTys,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002526 PPCSubTarget.isSVR4ABI());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002527
2528 // When performing tail call optimization the callee pops its arguments off
2529 // the stack. Account for this here so these bytes can be pushed back on in
2530 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2531 int BytesCalleePops =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532 (CallConv==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002533
2534 if (InFlag.getNode())
2535 Ops.push_back(InFlag);
2536
2537 // Emit tail call.
2538 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002539 // If this is the first return lowered for this function, add the regs
2540 // to the liveout set for the function.
2541 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2542 SmallVector<CCValAssign, 16> RVLocs;
2543 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2544 *DAG.getContext());
2545 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2546 for (unsigned i = 0; i != RVLocs.size(); ++i)
2547 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2548 }
2549
2550 assert(((Callee.getOpcode() == ISD::Register &&
2551 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2552 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2553 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2554 isa<ConstantSDNode>(Callee)) &&
2555 "Expecting an global address, external symbol, absolute value or register");
2556
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002558 }
2559
2560 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2561 InFlag = Chain.getValue(1);
2562
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002563 // Add a NOP immediately after the branch instruction when using the 64-bit
2564 // SVR4 ABI. At link time, if caller and callee are in a different module and
2565 // thus have a different TOC, the call will be replaced with a call to a stub
2566 // function which saves the current TOC, loads the TOC of the callee and
2567 // branches to the callee. The NOP will be replaced with a load instruction
2568 // which restores the TOC of the caller from the TOC save slot of the current
2569 // stack frame. If caller and callee belong to the same module (and have the
2570 // same TOC), the NOP will remain unchanged.
2571 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
2572 // Insert NOP.
2573 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2574 }
2575
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002576 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2577 DAG.getIntPtrConstant(BytesCalleePops, true),
2578 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002579 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002580 InFlag = Chain.getValue(1);
2581
Dan Gohman98ca4f22009-08-05 01:29:28 +00002582 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2583 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002584}
2585
Dan Gohman98ca4f22009-08-05 01:29:28 +00002586SDValue
2587PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002588 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 bool isTailCall,
2590 const SmallVectorImpl<ISD::OutputArg> &Outs,
2591 const SmallVectorImpl<ISD::InputArg> &Ins,
2592 DebugLoc dl, SelectionDAG &DAG,
2593 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002594 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2596 isTailCall, Outs, Ins,
2597 dl, DAG, InVals);
2598 } else {
2599 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2600 isTailCall, Outs, Ins,
2601 dl, DAG, InVals);
2602 }
2603}
2604
2605SDValue
2606PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002607 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002608 bool isTailCall,
2609 const SmallVectorImpl<ISD::OutputArg> &Outs,
2610 const SmallVectorImpl<ISD::InputArg> &Ins,
2611 DebugLoc dl, SelectionDAG &DAG,
2612 SmallVectorImpl<SDValue> &InVals) {
2613 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002614 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002615
2616 assert((!isTailCall ||
2617 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
2618 "IsEligibleForTailCallOptimization missed a case!");
2619
2620 assert((CallConv == CallingConv::C ||
2621 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002622
Owen Andersone50ed302009-08-10 22:56:29 +00002623 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002624 unsigned PtrByteSize = 4;
2625
2626 MachineFunction &MF = DAG.getMachineFunction();
2627
2628 // Mark this function as potentially containing a function that contains a
2629 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2630 // and restoring the callers stack pointer in this functions epilog. This is
2631 // done because by tail calling the called function might overwrite the value
2632 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002633 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002634 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2635
2636 // Count how many bytes are to be pushed on the stack, including the linkage
2637 // area, parameter list area and the part of the local variable space which
2638 // contains copies of aggregates which are passed by value.
2639
2640 // Assign locations to all of the outgoing arguments.
2641 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002642 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2643 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002644
2645 // Reserve space for the linkage area on the stack.
2646 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2647
2648 if (isVarArg) {
2649 // Handle fixed and variable vector arguments differently.
2650 // Fixed vector arguments go into registers as long as registers are
2651 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002652 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002653
2654 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002655 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002656 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002657 bool Result;
2658
Dan Gohman98ca4f22009-08-05 01:29:28 +00002659 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002660 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2661 CCInfo);
2662 } else {
2663 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2664 ArgFlags, CCInfo);
2665 }
2666
2667 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002668#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002669 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersone50ed302009-08-10 22:56:29 +00002670 << ArgVT.getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002671#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002672 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002673 }
2674 }
2675 } else {
2676 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002677 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002678 }
2679
2680 // Assign locations to all of the outgoing aggregate by value arguments.
2681 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002683 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002684
2685 // Reserve stack space for the allocations in CCInfo.
2686 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2687
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002689
2690 // Size of the linkage area, parameter list area and the part of the local
2691 // space variable where copies of aggregates which are passed by value are
2692 // stored.
2693 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2694
2695 // Calculate by how many bytes the stack has to be adjusted in case of tail
2696 // call optimization.
2697 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2698
2699 // Adjust the stack pointer for the new arguments...
2700 // These operations are automatically eliminated by the prolog/epilog pass
2701 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2702 SDValue CallSeqStart = Chain;
2703
2704 // Load the return address and frame pointer so it can be moved somewhere else
2705 // later.
2706 SDValue LROp, FPOp;
2707 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2708 dl);
2709
2710 // Set up a copy of the stack pointer for use loading and storing any
2711 // arguments that may not fit in the registers available for argument
2712 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002713 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002714
2715 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2716 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2717 SmallVector<SDValue, 8> MemOpChains;
2718
2719 // Walk the register/memloc assignments, inserting copies/loads.
2720 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2721 i != e;
2722 ++i) {
2723 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002724 SDValue Arg = Outs[i].Val;
2725 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002726
2727 if (Flags.isByVal()) {
2728 // Argument is an aggregate which is passed by value, thus we need to
2729 // create a copy of it in the local variable space of the current stack
2730 // frame (which is the stack frame of the caller) and pass the address of
2731 // this copy to the callee.
2732 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2733 CCValAssign &ByValVA = ByValArgLocs[j++];
2734 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2735
2736 // Memory reserved in the local variable space of the callers stack frame.
2737 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2738
2739 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2740 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2741
2742 // Create a copy of the argument in the local area of the current
2743 // stack frame.
2744 SDValue MemcpyCall =
2745 CreateCopyOfByValArgument(Arg, PtrOff,
2746 CallSeqStart.getNode()->getOperand(0),
2747 Flags, DAG, dl);
2748
2749 // This must go outside the CALLSEQ_START..END.
2750 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2751 CallSeqStart.getNode()->getOperand(1));
2752 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2753 NewCallSeqStart.getNode());
2754 Chain = CallSeqStart = NewCallSeqStart;
2755
2756 // Pass the address of the aggregate copy on the stack either in a
2757 // physical register or in the parameter list area of the current stack
2758 // frame to the callee.
2759 Arg = PtrOff;
2760 }
2761
2762 if (VA.isRegLoc()) {
2763 // Put argument in a physical register.
2764 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2765 } else {
2766 // Put argument in the parameter list area of the current stack frame.
2767 assert(VA.isMemLoc());
2768 unsigned LocMemOffset = VA.getLocMemOffset();
2769
2770 if (!isTailCall) {
2771 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2772 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2773
2774 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2775 PseudoSourceValue::getStack(), LocMemOffset));
2776 } else {
2777 // Calculate and remember argument location.
2778 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2779 TailCallArguments);
2780 }
2781 }
2782 }
2783
2784 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002785 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002786 &MemOpChains[0], MemOpChains.size());
2787
2788 // Build a sequence of copy-to-reg nodes chained together with token chain
2789 // and flag operands which copy the outgoing args into the appropriate regs.
2790 SDValue InFlag;
2791 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2792 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2793 RegsToPass[i].second, InFlag);
2794 InFlag = Chain.getValue(1);
2795 }
2796
2797 // Set CR6 to true if this is a vararg call.
2798 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002799 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002800 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2801 InFlag = Chain.getValue(1);
2802 }
2803
Tilmann Schellerffd02002009-07-03 06:45:56 +00002804 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002805 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2806 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002807 }
2808
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2810 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2811 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002812}
2813
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814SDValue
2815PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002816 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 bool isTailCall,
2818 const SmallVectorImpl<ISD::OutputArg> &Outs,
2819 const SmallVectorImpl<ISD::InputArg> &Ins,
2820 DebugLoc dl, SelectionDAG &DAG,
2821 SmallVectorImpl<SDValue> &InVals) {
2822
2823 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002824
Owen Andersone50ed302009-08-10 22:56:29 +00002825 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002826 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002827 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002828
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002829 MachineFunction &MF = DAG.getMachineFunction();
2830
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002831 // Mark this function as potentially containing a function that contains a
2832 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2833 // and restoring the callers stack pointer in this functions epilog. This is
2834 // done because by tail calling the called function might overwrite the value
2835 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002836 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002837 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2838
2839 unsigned nAltivecParamsAtEnd = 0;
2840
Chris Lattnerabde4602006-05-16 22:56:08 +00002841 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002842 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002843 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002844 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2846 Outs,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002847 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002848
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002849 // Calculate by how many bytes the stack has to be adjusted in case of tail
2850 // call optimization.
2851 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002852
Dan Gohman98ca4f22009-08-05 01:29:28 +00002853 // To protect arguments on the stack from being clobbered in a tail call,
2854 // force all the loads to happen before doing any other lowering.
2855 if (isTailCall)
2856 Chain = DAG.getStackArgumentTokenFactor(Chain);
2857
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002858 // Adjust the stack pointer for the new arguments...
2859 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002860 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002861 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002862
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002863 // Load the return address and frame pointer so it can be move somewhere else
2864 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002865 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002866 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2867 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002868
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002869 // Set up a copy of the stack pointer for use loading and storing any
2870 // arguments that may not fit in the registers available for argument
2871 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002872 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002873 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002874 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002875 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002877
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002878 // Figure out which arguments are going to go in registers, and which in
2879 // memory. Also, if this is a vararg function, floating point operations
2880 // must be stored to our stack, and loaded into integer regs as well, if
2881 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002882 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002883 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002884
Chris Lattnerc91a4752006-06-26 22:48:35 +00002885 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002886 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2887 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2888 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002889 static const unsigned GPR_64[] = { // 64-bit registers.
2890 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2891 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2892 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002893 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002894
Chris Lattner9a2a4972006-05-17 06:01:33 +00002895 static const unsigned VR[] = {
2896 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2897 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2898 };
Owen Anderson718cb662007-09-07 04:06:50 +00002899 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002900 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002901 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002902
Chris Lattnerc91a4752006-06-26 22:48:35 +00002903 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2904
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002905 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2907
Dan Gohman475871a2008-07-27 21:46:04 +00002908 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002909 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002910 SDValue Arg = Outs[i].Val;
2911 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002912
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002913 // PtrOff will be used to store the current argument to the stack if a
2914 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002915 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002916
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002917 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002918
Dale Johannesen39355f92009-02-04 02:34:38 +00002919 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002920
2921 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00002922 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002923 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2924 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00002925 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002926 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002927
Dale Johannesen8419dd62008-03-07 20:27:40 +00002928 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002929 if (Flags.isByVal()) {
2930 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002931 if (Size==1 || Size==2) {
2932 // Very small objects are passed right-justified.
2933 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002935 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002936 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002937 NULL, 0, VT);
2938 MemOpChains.push_back(Load.getValue(1));
2939 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002940
2941 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002942 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002943 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002944 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002945 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002946 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002947 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002948 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002949 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002950 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002951 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2952 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002953 Chain = CallSeqStart = NewCallSeqStart;
2954 ArgOffset += PtrByteSize;
2955 }
2956 continue;
2957 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002958 // Copy entire object into memory. There are cases where gcc-generated
2959 // code assumes it is there, even if it could be put entirely into
2960 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002961 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002962 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002963 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002964 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002966 CallSeqStart.getNode()->getOperand(1));
2967 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002968 Chain = CallSeqStart = NewCallSeqStart;
2969 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002970 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002971 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002972 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002973 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002974 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002975 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002976 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002977 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002978 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002979 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002980 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002981 }
2982 }
2983 continue;
2984 }
2985
Owen Anderson825b72b2009-08-11 20:47:22 +00002986 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002987 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002988 case MVT::i32:
2989 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002990 if (GPR_idx != NumGPRs) {
2991 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002992 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002993 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2994 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002995 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002996 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002997 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002998 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 case MVT::f32:
3000 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003001 if (FPR_idx != NumFPRs) {
3002 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3003
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003004 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003005 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003006 MemOpChains.push_back(Store);
3007
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003008 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003009 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003010 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003011 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003012 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003013 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003014 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003015 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003016 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3017 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003018 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003019 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003020 }
3021 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003022 // If we have any FPRs remaining, we may also have GPRs remaining.
3023 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3024 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003025 if (GPR_idx != NumGPRs)
3026 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003028 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3029 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003030 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003031 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003032 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3033 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003034 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003035 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003036 if (isPPC64)
3037 ArgOffset += 8;
3038 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003039 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003040 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 case MVT::v4f32:
3042 case MVT::v4i32:
3043 case MVT::v8i16:
3044 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003045 if (isVarArg) {
3046 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003047 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003048 // V registers; in fact gcc does this only for arguments that are
3049 // prototyped, not for those that match the ... We do it for all
3050 // arguments, seems to work.
3051 while (ArgOffset % 16 !=0) {
3052 ArgOffset += PtrByteSize;
3053 if (GPR_idx != NumGPRs)
3054 GPR_idx++;
3055 }
3056 // We could elide this store in the case where the object fits
3057 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003058 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003059 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003060 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003061 MemOpChains.push_back(Store);
3062 if (VR_idx != NumVRs) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003064 MemOpChains.push_back(Load.getValue(1));
3065 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3066 }
3067 ArgOffset += 16;
3068 for (unsigned i=0; i<16; i+=PtrByteSize) {
3069 if (GPR_idx == NumGPRs)
3070 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003071 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003072 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003073 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003074 MemOpChains.push_back(Load.getValue(1));
3075 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3076 }
3077 break;
3078 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003079
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003080 // Non-varargs Altivec params generally go in registers, but have
3081 // stack space allocated at the end.
3082 if (VR_idx != NumVRs) {
3083 // Doesn't have GPR space allocated.
3084 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3085 } else if (nAltivecParamsAtEnd==0) {
3086 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003087 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3088 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003089 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003090 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003091 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003092 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003093 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003094 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003095 // If all Altivec parameters fit in registers, as they usually do,
3096 // they get stack space following the non-Altivec parameters. We
3097 // don't track this here because nobody below needs it.
3098 // If there are more Altivec parameters than fit in registers emit
3099 // the stores here.
3100 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3101 unsigned j = 0;
3102 // Offset is aligned; skip 1st 12 params which go in V registers.
3103 ArgOffset = ((ArgOffset+15)/16)*16;
3104 ArgOffset += 12*16;
3105 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003106 SDValue Arg = Outs[i].Val;
Owen Andersone50ed302009-08-10 22:56:29 +00003107 EVT ArgType = Arg.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003108 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3109 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003110 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003111 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003112 // We are emitting Altivec params in order.
3113 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3114 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003115 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003116 ArgOffset += 16;
3117 }
3118 }
3119 }
3120 }
3121
Chris Lattner9a2a4972006-05-17 06:01:33 +00003122 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003123 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003124 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003125
Chris Lattner9a2a4972006-05-17 06:01:33 +00003126 // Build a sequence of copy-to-reg nodes chained together with token chain
3127 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003128 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003129 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003130 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003131 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003132 InFlag = Chain.getValue(1);
3133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003134
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003135 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3137 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003138 }
3139
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3141 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3142 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003143}
3144
Dan Gohman98ca4f22009-08-05 01:29:28 +00003145SDValue
3146PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003147 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003148 const SmallVectorImpl<ISD::OutputArg> &Outs,
3149 DebugLoc dl, SelectionDAG &DAG) {
3150
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003151 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003152 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3153 RVLocs, *DAG.getContext());
3154 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003155
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003156 // If this is the first return lowered for this function, add the regs to the
3157 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003158 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003159 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003160 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003161 }
3162
Dan Gohman475871a2008-07-27 21:46:04 +00003163 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003164
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003165 // Copy the result values into the output registers.
3166 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3167 CCValAssign &VA = RVLocs[i];
3168 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003169 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003170 Outs[i].Val, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003171 Flag = Chain.getValue(1);
3172 }
3173
Gabor Greifba36cb52008-08-28 21:40:38 +00003174 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003176 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003178}
3179
Dan Gohman475871a2008-07-27 21:46:04 +00003180SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003181 const PPCSubtarget &Subtarget) {
3182 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003183 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003184
Jim Laskeyefc7e522006-12-04 22:04:42 +00003185 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003186 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003187
3188 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003189 bool isPPC64 = Subtarget.isPPC64();
3190 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003191 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003192
3193 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003194 SDValue Chain = Op.getOperand(0);
3195 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003196
Jim Laskeyefc7e522006-12-04 22:04:42 +00003197 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003198 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003199
Jim Laskeyefc7e522006-12-04 22:04:42 +00003200 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003201 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003202
Jim Laskeyefc7e522006-12-04 22:04:42 +00003203 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003204 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003205}
3206
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003207
3208
Dan Gohman475871a2008-07-27 21:46:04 +00003209SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003210PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003211 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003212 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003213 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003214 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003215
3216 // Get current frame pointer save index. The users of this index will be
3217 // primarily DYNALLOC instructions.
3218 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3219 int RASI = FI->getReturnAddrSaveIndex();
3220
3221 // If the frame pointer save index hasn't been defined yet.
3222 if (!RASI) {
3223 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003224 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003225 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003226 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset,
David Greene3f2bf852009-11-12 20:49:22 +00003227 true, false);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003228 // Save the result.
3229 FI->setReturnAddrSaveIndex(RASI);
3230 }
3231 return DAG.getFrameIndex(RASI, PtrVT);
3232}
3233
Dan Gohman475871a2008-07-27 21:46:04 +00003234SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003235PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3236 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003237 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003238 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003239 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003240
3241 // Get current frame pointer save index. The users of this index will be
3242 // primarily DYNALLOC instructions.
3243 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3244 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003245
Jim Laskey2f616bf2006-11-16 22:43:37 +00003246 // If the frame pointer save index hasn't been defined yet.
3247 if (!FPSI) {
3248 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003249 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003250 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003251
Jim Laskey2f616bf2006-11-16 22:43:37 +00003252 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003253 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset,
David Greene3f2bf852009-11-12 20:49:22 +00003254 true, false);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003255 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003256 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003257 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003258 return DAG.getFrameIndex(FPSI, PtrVT);
3259}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003260
Dan Gohman475871a2008-07-27 21:46:04 +00003261SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003262 SelectionDAG &DAG,
3263 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003264 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue Chain = Op.getOperand(0);
3266 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003267 DebugLoc dl = Op.getDebugLoc();
3268
Jim Laskey2f616bf2006-11-16 22:43:37 +00003269 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003270 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003271 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003272 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003273 DAG.getConstant(0, PtrVT), Size);
3274 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003275 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003276 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003279 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003280}
3281
Chris Lattner1a635d62006-04-14 06:01:58 +00003282/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3283/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003284SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003285 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003286 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3287 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003288 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003289
Chris Lattner1a635d62006-04-14 06:01:58 +00003290 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003291
Chris Lattner1a635d62006-04-14 06:01:58 +00003292 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003293 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003294
Owen Andersone50ed302009-08-10 22:56:29 +00003295 EVT ResVT = Op.getValueType();
3296 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003297 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3298 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003299 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003300
Chris Lattner1a635d62006-04-14 06:01:58 +00003301 // If the RHS of the comparison is a 0.0, we don't need to do the
3302 // subtraction at all.
3303 if (isFloatingPointZero(RHS))
3304 switch (CC) {
3305 default: break; // SETUO etc aren't handled by fsel.
3306 case ISD::SETULT:
3307 case ISD::SETLT:
3308 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003309 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003310 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3312 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003313 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003314 case ISD::SETUGT:
3315 case ISD::SETGT:
3316 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003317 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003318 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3320 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003321 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003324
Dan Gohman475871a2008-07-27 21:46:04 +00003325 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003326 switch (CC) {
3327 default: break; // SETUO etc aren't handled by fsel.
3328 case ISD::SETULT:
3329 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003330 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3332 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003333 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003334 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003335 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003336 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3338 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003339 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003340 case ISD::SETUGT:
3341 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003342 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3344 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003345 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003346 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003347 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003348 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3350 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003351 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003352 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003353 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003354}
3355
Chris Lattner1f873002007-11-28 18:44:47 +00003356// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003357SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003358 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003359 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 if (Src.getValueType() == MVT::f32)
3362 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003363
Dan Gohman475871a2008-07-27 21:46:04 +00003364 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003366 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003368 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3369 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003371 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 case MVT::i64:
3373 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003374 break;
3375 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003376
Chris Lattner1a635d62006-04-14 06:01:58 +00003377 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003379
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003380 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003381 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003382
3383 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3384 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003386 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003387 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00003388 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003389}
3390
Dan Gohman475871a2008-07-27 21:46:04 +00003391SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003392 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003393 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003395 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003396
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003398 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003399 MVT::f64, Op.getOperand(0));
3400 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3401 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003402 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003404 return FP;
3405 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003406
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003408 "Unhandled SINT_TO_FP type in custom expander!");
3409 // Since we only generate this in 64-bit mode, we can take advantage of
3410 // 64-bit registers. In particular, sign extend the input value into the
3411 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3412 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003413 MachineFunction &MF = DAG.getMachineFunction();
3414 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003415 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003416 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003417 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003418
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003420 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003421
Chris Lattner1a635d62006-04-14 06:01:58 +00003422 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003423 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00003424 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohmanc76909a2009-09-25 20:36:54 +00003425 MachineMemOperand::MOStore, 0, 8, 8);
3426 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3427 SDValue Store =
3428 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3429 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003430 // Load the value as a double.
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003432
Chris Lattner1a635d62006-04-14 06:01:58 +00003433 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3435 if (Op.getValueType() == MVT::f32)
3436 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003437 return FP;
3438}
3439
Dan Gohman475871a2008-07-27 21:46:04 +00003440SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003441 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003442 /*
3443 The rounding mode is in bits 30:31 of FPSR, and has the following
3444 settings:
3445 00 Round to nearest
3446 01 Round to 0
3447 10 Round to +inf
3448 11 Round to -inf
3449
3450 FLT_ROUNDS, on the other hand, expects the following:
3451 -1 Undefined
3452 0 Round to 0
3453 1 Round to nearest
3454 2 Round to +inf
3455 3 Round to -inf
3456
3457 To perform the conversion, we do:
3458 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3459 */
3460
3461 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003462 EVT VT = Op.getValueType();
3463 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3464 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003465 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003466
3467 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 NodeTys.push_back(MVT::f64); // return register
3469 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003470 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003471
3472 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003473 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003474 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003475 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003476 StackSlot, NULL, 0);
3477
3478 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003479 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003480 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003482
3483 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003484 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 DAG.getNode(ISD::AND, dl, MVT::i32,
3486 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003487 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 DAG.getNode(ISD::SRL, dl, MVT::i32,
3489 DAG.getNode(ISD::AND, dl, MVT::i32,
3490 DAG.getNode(ISD::XOR, dl, MVT::i32,
3491 CWD, DAG.getConstant(3, MVT::i32)),
3492 DAG.getConstant(3, MVT::i32)),
3493 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003494
Dan Gohman475871a2008-07-27 21:46:04 +00003495 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003497
Duncan Sands83ec4b62008-06-06 12:08:01 +00003498 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003499 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003500}
3501
Dan Gohman475871a2008-07-27 21:46:04 +00003502SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003503 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003504 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003505 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003506 assert(Op.getNumOperands() == 3 &&
3507 VT == Op.getOperand(1).getValueType() &&
3508 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003509
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003510 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003511 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003512 SDValue Lo = Op.getOperand(0);
3513 SDValue Hi = Op.getOperand(1);
3514 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003515 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003516
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003517 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003518 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003519 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3520 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3521 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3522 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003523 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003524 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3525 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3526 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003527 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003528 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003529}
3530
Dan Gohman475871a2008-07-27 21:46:04 +00003531SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003532 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003533 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003534 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003535 assert(Op.getNumOperands() == 3 &&
3536 VT == Op.getOperand(1).getValueType() &&
3537 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003538
Dan Gohman9ed06db2008-03-07 20:36:53 +00003539 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003540 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003541 SDValue Lo = Op.getOperand(0);
3542 SDValue Hi = Op.getOperand(1);
3543 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003544 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003545
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003546 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003547 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003548 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3549 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3550 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3551 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003552 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003553 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3554 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3555 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003556 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003557 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003558}
3559
Dan Gohman475871a2008-07-27 21:46:04 +00003560SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003561 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003562 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003563 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003564 assert(Op.getNumOperands() == 3 &&
3565 VT == Op.getOperand(1).getValueType() &&
3566 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003567
Dan Gohman9ed06db2008-03-07 20:36:53 +00003568 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue Lo = Op.getOperand(0);
3570 SDValue Hi = Op.getOperand(1);
3571 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003572 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003573
Dale Johannesenf5d97892009-02-04 01:48:28 +00003574 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003575 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003576 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3577 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3578 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3579 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003580 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003581 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3582 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3583 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003584 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003585 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003586 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003587}
3588
3589//===----------------------------------------------------------------------===//
3590// Vector related lowering.
3591//
3592
Chris Lattner4a998b92006-04-17 06:00:21 +00003593/// BuildSplatI - Build a canonical splati of Val with an element size of
3594/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003595static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003596 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003597 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003598
Owen Andersone50ed302009-08-10 22:56:29 +00003599 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003601 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003602
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003604
Chris Lattner70fa4932006-12-01 01:45:39 +00003605 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3606 if (Val == -1)
3607 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003608
Owen Andersone50ed302009-08-10 22:56:29 +00003609 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003610
Chris Lattner4a998b92006-04-17 06:00:21 +00003611 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003613 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003614 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003615 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3616 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003617 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003618}
3619
Chris Lattnere7c768e2006-04-18 03:24:30 +00003620/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003621/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003622static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003623 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 EVT DestVT = MVT::Other) {
3625 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003626 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003628}
3629
Chris Lattnere7c768e2006-04-18 03:24:30 +00003630/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3631/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003632static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003633 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 DebugLoc dl, EVT DestVT = MVT::Other) {
3635 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003636 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003638}
3639
3640
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003641/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3642/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003643static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003644 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003645 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3647 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003648
Nate Begeman9008ca62009-04-27 18:41:29 +00003649 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003650 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003653 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003654}
3655
Chris Lattnerf1b47082006-04-14 05:19:18 +00003656// If this is a case we can't handle, return null and let the default
3657// expansion code take care of it. If we CAN select this case, and if it
3658// selects to a single instruction, return Op. Otherwise, if we can codegen
3659// this case more efficiently than a constant pool load, lower it to the
3660// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003661SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003662 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003663 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3664 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003665
Bob Wilson24e338e2009-03-02 23:24:16 +00003666 // Check if this is a splat of a constant value.
3667 APInt APSplatBits, APSplatUndef;
3668 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003669 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003670 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003671 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003672 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003673
Bob Wilsonf2950b02009-03-03 19:26:27 +00003674 unsigned SplatBits = APSplatBits.getZExtValue();
3675 unsigned SplatUndef = APSplatUndef.getZExtValue();
3676 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003677
Bob Wilsonf2950b02009-03-03 19:26:27 +00003678 // First, handle single instruction cases.
3679
3680 // All zeros?
3681 if (SplatBits == 0) {
3682 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3684 SDValue Z = DAG.getConstant(0, MVT::i32);
3685 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003686 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003687 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003688 return Op;
3689 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003690
Bob Wilsonf2950b02009-03-03 19:26:27 +00003691 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3692 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3693 (32-SplatBitSize));
3694 if (SextVal >= -16 && SextVal <= 15)
3695 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003696
3697
Bob Wilsonf2950b02009-03-03 19:26:27 +00003698 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003699
Bob Wilsonf2950b02009-03-03 19:26:27 +00003700 // If this value is in the range [-32,30] and is even, use:
3701 // tmp = VSPLTI[bhw], result = add tmp, tmp
3702 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003704 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3705 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3706 }
3707
3708 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3709 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3710 // for fneg/fabs.
3711 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3712 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003714
3715 // Make the VSLW intrinsic, computing 0x8000_0000.
3716 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3717 OnesV, DAG, dl);
3718
3719 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003721 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3722 }
3723
3724 // Check to see if this is a wide variety of vsplti*, binop self cases.
3725 static const signed char SplatCsts[] = {
3726 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3727 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3728 };
3729
3730 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3731 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3732 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3733 int i = SplatCsts[idx];
3734
3735 // Figure out what shift amount will be used by altivec if shifted by i in
3736 // this splat size.
3737 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3738
3739 // vsplti + shl self.
3740 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003742 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3743 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3744 Intrinsic::ppc_altivec_vslw
3745 };
3746 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003747 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003748 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003749
Bob Wilsonf2950b02009-03-03 19:26:27 +00003750 // vsplti + srl self.
3751 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003753 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3754 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3755 Intrinsic::ppc_altivec_vsrw
3756 };
3757 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003758 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003759 }
3760
Bob Wilsonf2950b02009-03-03 19:26:27 +00003761 // vsplti + sra self.
3762 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003764 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3765 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3766 Intrinsic::ppc_altivec_vsraw
3767 };
3768 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3769 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003771
Bob Wilsonf2950b02009-03-03 19:26:27 +00003772 // vsplti + rol self.
3773 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3774 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003776 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3777 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3778 Intrinsic::ppc_altivec_vrlw
3779 };
3780 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3781 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3782 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003783
Bob Wilsonf2950b02009-03-03 19:26:27 +00003784 // t = vsplti c, result = vsldoi t, t, 1
3785 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003787 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003788 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003789 // t = vsplti c, result = vsldoi t, t, 2
3790 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003792 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003793 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003794 // t = vsplti c, result = vsldoi t, t, 3
3795 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003797 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3798 }
3799 }
3800
3801 // Three instruction sequences.
3802
3803 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3804 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3806 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003807 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3808 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3809 }
3810 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3811 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3813 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003814 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3815 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003817
Dan Gohman475871a2008-07-27 21:46:04 +00003818 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003819}
3820
Chris Lattner59138102006-04-17 05:28:54 +00003821/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3822/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003823static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003824 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003825 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003826 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003827 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003828 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003829
Chris Lattner59138102006-04-17 05:28:54 +00003830 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003831 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003832 OP_VMRGHW,
3833 OP_VMRGLW,
3834 OP_VSPLTISW0,
3835 OP_VSPLTISW1,
3836 OP_VSPLTISW2,
3837 OP_VSPLTISW3,
3838 OP_VSLDOI4,
3839 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003840 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003841 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Chris Lattner59138102006-04-17 05:28:54 +00003843 if (OpNum == OP_COPY) {
3844 if (LHSID == (1*9+2)*9+3) return LHS;
3845 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3846 return RHS;
3847 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003848
Dan Gohman475871a2008-07-27 21:46:04 +00003849 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003850 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3851 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003852
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003854 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003855 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00003856 case OP_VMRGHW:
3857 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3858 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3859 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3860 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3861 break;
3862 case OP_VMRGLW:
3863 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3864 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3865 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3866 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3867 break;
3868 case OP_VSPLTISW0:
3869 for (unsigned i = 0; i != 16; ++i)
3870 ShufIdxs[i] = (i&3)+0;
3871 break;
3872 case OP_VSPLTISW1:
3873 for (unsigned i = 0; i != 16; ++i)
3874 ShufIdxs[i] = (i&3)+4;
3875 break;
3876 case OP_VSPLTISW2:
3877 for (unsigned i = 0; i != 16; ++i)
3878 ShufIdxs[i] = (i&3)+8;
3879 break;
3880 case OP_VSPLTISW3:
3881 for (unsigned i = 0; i != 16; ++i)
3882 ShufIdxs[i] = (i&3)+12;
3883 break;
3884 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003885 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003886 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003887 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003888 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003889 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003890 }
Owen Andersone50ed302009-08-10 22:56:29 +00003891 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3893 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3894 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003896}
3897
Chris Lattnerf1b47082006-04-14 05:19:18 +00003898/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3899/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3900/// return the code it can be lowered into. Worst case, it can always be
3901/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003902SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003904 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003905 SDValue V1 = Op.getOperand(0);
3906 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00003908 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003909
Chris Lattnerf1b47082006-04-14 05:19:18 +00003910 // Cases that are handled by instructions that take permute immediates
3911 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3912 // selected by the instruction selector.
3913 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3915 PPC::isSplatShuffleMask(SVOp, 2) ||
3916 PPC::isSplatShuffleMask(SVOp, 4) ||
3917 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3918 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3919 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3920 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3921 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3922 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3923 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3924 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3925 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003926 return Op;
3927 }
3928 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003929
Chris Lattnerf1b47082006-04-14 05:19:18 +00003930 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3931 // and produce a fixed permutation. If any of these match, do not lower to
3932 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3934 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3935 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3936 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3937 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3938 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3939 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3940 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3941 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003942 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003943
Chris Lattner59138102006-04-17 05:28:54 +00003944 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3945 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 SmallVector<int, 16> PermMask;
3947 SVOp->getMask(PermMask);
3948
Chris Lattner59138102006-04-17 05:28:54 +00003949 unsigned PFIndexes[4];
3950 bool isFourElementShuffle = true;
3951 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3952 unsigned EltNo = 8; // Start out undef.
3953 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003954 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003955 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003956
Nate Begeman9008ca62009-04-27 18:41:29 +00003957 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003958 if ((ByteSource & 3) != j) {
3959 isFourElementShuffle = false;
3960 break;
3961 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003962
Chris Lattner59138102006-04-17 05:28:54 +00003963 if (EltNo == 8) {
3964 EltNo = ByteSource/4;
3965 } else if (EltNo != ByteSource/4) {
3966 isFourElementShuffle = false;
3967 break;
3968 }
3969 }
3970 PFIndexes[i] = EltNo;
3971 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003972
3973 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003974 // perfect shuffle vector to determine if it is cost effective to do this as
3975 // discrete instructions, or whether we should use a vperm.
3976 if (isFourElementShuffle) {
3977 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003978 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003979 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003980
Chris Lattner59138102006-04-17 05:28:54 +00003981 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3982 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003983
Chris Lattner59138102006-04-17 05:28:54 +00003984 // Determining when to avoid vperm is tricky. Many things affect the cost
3985 // of vperm, particularly how many times the perm mask needs to be computed.
3986 // For example, if the perm mask can be hoisted out of a loop or is already
3987 // used (perhaps because there are multiple permutes with the same shuffle
3988 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3989 // the loop requires an extra register.
3990 //
3991 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003992 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003993 // available, if this block is within a loop, we should avoid using vperm
3994 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003995 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003996 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003997 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003998
Chris Lattnerf1b47082006-04-14 05:19:18 +00003999 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4000 // vector that will get spilled to the constant pool.
4001 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004002
Chris Lattnerf1b47082006-04-14 05:19:18 +00004003 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4004 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004005 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004006 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004007
Dan Gohman475871a2008-07-27 21:46:04 +00004008 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4010 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004011
Chris Lattnerf1b47082006-04-14 05:19:18 +00004012 for (unsigned j = 0; j != BytesPerElement; ++j)
4013 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004016
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004018 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004019 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004020}
4021
Chris Lattner90564f22006-04-18 17:59:36 +00004022/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4023/// altivec comparison. If it is, return true and fill in Opc/isDot with
4024/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004025static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004026 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004027 unsigned IntrinsicID =
4028 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004029 CompareOpc = -1;
4030 isDot = false;
4031 switch (IntrinsicID) {
4032 default: return false;
4033 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004034 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4035 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4036 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4037 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4038 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4039 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4040 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4041 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4042 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4043 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4044 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4045 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4046 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004047
Chris Lattner1a635d62006-04-14 06:01:58 +00004048 // Normal Comparisons.
4049 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4050 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4051 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4052 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4053 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4054 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4055 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4056 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4057 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4058 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4059 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4060 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4061 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4062 }
Chris Lattner90564f22006-04-18 17:59:36 +00004063 return true;
4064}
4065
4066/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4067/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004068SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004069 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004070 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4071 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004072 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004073 int CompareOpc;
4074 bool isDot;
4075 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004076 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004077
Chris Lattner90564f22006-04-18 17:59:36 +00004078 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004079 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004080 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00004081 Op.getOperand(1), Op.getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004082 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004083 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004084 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004085
Chris Lattner1a635d62006-04-14 06:01:58 +00004086 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004087 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004088 Op.getOperand(2), // LHS
4089 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004090 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004091 };
Owen Andersone50ed302009-08-10 22:56:29 +00004092 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004093 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004095 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004096
Chris Lattner1a635d62006-04-14 06:01:58 +00004097 // Now that we have the comparison, emit a copy from the CR to a GPR.
4098 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4100 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004101 CompNode.getValue(1));
4102
Chris Lattner1a635d62006-04-14 06:01:58 +00004103 // Unpack the result based on how the target uses it.
4104 unsigned BitNo; // Bit # of CR6.
4105 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004106 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004107 default: // Can't happen, don't crash on invalid number though.
4108 case 0: // Return the value of the EQ bit of CR6.
4109 BitNo = 0; InvertBit = false;
4110 break;
4111 case 1: // Return the inverted value of the EQ bit of CR6.
4112 BitNo = 0; InvertBit = true;
4113 break;
4114 case 2: // Return the value of the LT bit of CR6.
4115 BitNo = 2; InvertBit = false;
4116 break;
4117 case 3: // Return the inverted value of the LT bit of CR6.
4118 BitNo = 2; InvertBit = true;
4119 break;
4120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004121
Chris Lattner1a635d62006-04-14 06:01:58 +00004122 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4124 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004125 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4127 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004128
Chris Lattner1a635d62006-04-14 06:01:58 +00004129 // If we are supposed to, toggle the bit.
4130 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4132 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004133 return Flags;
4134}
4135
Scott Michelfdc40a02009-02-17 22:15:04 +00004136SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004137 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004138 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004139 // Create a stack slot that is 16-byte aligned.
4140 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004141 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004142 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004143 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004144
Chris Lattner1a635d62006-04-14 06:01:58 +00004145 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004146 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00004147 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004148 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004149 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004150}
4151
Dan Gohman475871a2008-07-27 21:46:04 +00004152SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004153 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004155 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004156
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4158 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Dan Gohman475871a2008-07-27 21:46:04 +00004160 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004161 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004163 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4165 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4166 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004168 // Low parts multiplied together, generating 32-bit results (we ignore the
4169 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004170 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004172
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004175 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004176 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004177 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4179 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004180 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004183
Chris Lattnercea2aa72006-04-18 04:28:57 +00004184 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004185 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004187 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004188
Chris Lattner19a81522006-04-18 03:57:35 +00004189 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004190 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 LHS, RHS, DAG, dl, MVT::v8i16);
4192 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004193
Chris Lattner19a81522006-04-18 03:57:35 +00004194 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004195 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 LHS, RHS, DAG, dl, MVT::v8i16);
4197 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004198
Chris Lattner19a81522006-04-18 03:57:35 +00004199 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004201 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 Ops[i*2 ] = 2*i+1;
4203 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004204 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004206 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004207 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004208 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004209}
4210
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004211/// LowerOperation - Provide custom lowering hooks for some operations.
4212///
Dan Gohman475871a2008-07-27 21:46:04 +00004213SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004214 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004215 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004216 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004217 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004218 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004219 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004220 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004221 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004222 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004223 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004224 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4225 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004226
4227 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004228 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4229 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4230
Jim Laskeyefc7e522006-12-04 22:04:42 +00004231 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004232 case ISD::DYNAMIC_STACKALLOC:
4233 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004234
Chris Lattner1a635d62006-04-14 06:01:58 +00004235 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004236 case ISD::FP_TO_UINT:
4237 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004238 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004239 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004240 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004241
Chris Lattner1a635d62006-04-14 06:01:58 +00004242 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004243 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4244 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4245 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004246
Chris Lattner1a635d62006-04-14 06:01:58 +00004247 // Vector-related lowering.
4248 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4249 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4250 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4251 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004252 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
Chris Lattner3fc027d2007-12-08 06:59:59 +00004254 // Frame & Return address.
4255 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004256 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004257 }
Dan Gohman475871a2008-07-27 21:46:04 +00004258 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004259}
4260
Duncan Sands1607f052008-12-01 11:39:25 +00004261void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4262 SmallVectorImpl<SDValue>&Results,
4263 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004264 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004265 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004266 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004267 assert(false && "Do not know how to custom type legalize this operation!");
4268 return;
4269 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 assert(N->getValueType(0) == MVT::ppcf128);
4271 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004272 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004274 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004275 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004277 DAG.getIntPtrConstant(1));
4278
4279 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4280 // of the long double, and puts FPSCR back the way it was. We do not
4281 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004282 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004283 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4284
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 NodeTys.push_back(MVT::f64); // Return register
4286 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004287 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004288 MFFSreg = Result.getValue(0);
4289 InFlag = Result.getValue(1);
4290
4291 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 NodeTys.push_back(MVT::Flag); // Returns a flag
4293 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004294 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004295 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004296 InFlag = Result.getValue(0);
4297
4298 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 NodeTys.push_back(MVT::Flag); // Returns a flag
4300 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004301 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004302 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004303 InFlag = Result.getValue(0);
4304
4305 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 NodeTys.push_back(MVT::f64); // result of add
4307 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004308 Ops[0] = Lo;
4309 Ops[1] = Hi;
4310 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004311 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004312 FPreg = Result.getValue(0);
4313 InFlag = Result.getValue(1);
4314
4315 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 NodeTys.push_back(MVT::f64);
4317 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004318 Ops[1] = MFFSreg;
4319 Ops[2] = FPreg;
4320 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004321 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004322 FPreg = Result.getValue(0);
4323
4324 // We know the low half is about to be thrown away, so just use something
4325 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004327 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004328 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004329 }
Duncan Sands1607f052008-12-01 11:39:25 +00004330 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004331 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004332 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004333 }
4334}
4335
4336
Chris Lattner1a635d62006-04-14 06:01:58 +00004337//===----------------------------------------------------------------------===//
4338// Other Lowering Code
4339//===----------------------------------------------------------------------===//
4340
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004341MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004342PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004343 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004344 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004345 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4346
4347 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4348 MachineFunction *F = BB->getParent();
4349 MachineFunction::iterator It = BB;
4350 ++It;
4351
4352 unsigned dest = MI->getOperand(0).getReg();
4353 unsigned ptrA = MI->getOperand(1).getReg();
4354 unsigned ptrB = MI->getOperand(2).getReg();
4355 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004356 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004357
4358 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4359 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4360 F->insert(It, loopMBB);
4361 F->insert(It, exitMBB);
4362 exitMBB->transferSuccessors(BB);
4363
4364 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004365 unsigned TmpReg = (!BinOpcode) ? incr :
4366 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004367 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4368 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004369
4370 // thisMBB:
4371 // ...
4372 // fallthrough --> loopMBB
4373 BB->addSuccessor(loopMBB);
4374
4375 // loopMBB:
4376 // l[wd]arx dest, ptr
4377 // add r0, dest, incr
4378 // st[wd]cx. r0, ptr
4379 // bne- loopMBB
4380 // fallthrough --> exitMBB
4381 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004382 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004383 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004384 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004385 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4386 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004387 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004388 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004389 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004390 BB->addSuccessor(loopMBB);
4391 BB->addSuccessor(exitMBB);
4392
4393 // exitMBB:
4394 // ...
4395 BB = exitMBB;
4396 return BB;
4397}
4398
4399MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004400PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004401 MachineBasicBlock *BB,
4402 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004403 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004404 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004405 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4406 // In 64 bit mode we have to use 64 bits for addresses, even though the
4407 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4408 // registers without caring whether they're 32 or 64, but here we're
4409 // doing actual arithmetic on the addresses.
4410 bool is64bit = PPCSubTarget.isPPC64();
4411
4412 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4413 MachineFunction *F = BB->getParent();
4414 MachineFunction::iterator It = BB;
4415 ++It;
4416
4417 unsigned dest = MI->getOperand(0).getReg();
4418 unsigned ptrA = MI->getOperand(1).getReg();
4419 unsigned ptrB = MI->getOperand(2).getReg();
4420 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004421 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004422
4423 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4424 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4425 F->insert(It, loopMBB);
4426 F->insert(It, exitMBB);
4427 exitMBB->transferSuccessors(BB);
4428
4429 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004430 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004431 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4432 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004433 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4434 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4435 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4436 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4437 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4438 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4439 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4440 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4441 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4442 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004443 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004444 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004445 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004446
4447 // thisMBB:
4448 // ...
4449 // fallthrough --> loopMBB
4450 BB->addSuccessor(loopMBB);
4451
4452 // The 4-byte load must be aligned, while a char or short may be
4453 // anywhere in the word. Hence all this nasty bookkeeping code.
4454 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4455 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004456 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004457 // rlwinm ptr, ptr1, 0, 0, 29
4458 // slw incr2, incr, shift
4459 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4460 // slw mask, mask2, shift
4461 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004462 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004463 // add tmp, tmpDest, incr2
4464 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004465 // and tmp3, tmp, mask
4466 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004467 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004468 // bne- loopMBB
4469 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004470 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004471
4472 if (ptrA!=PPC::R0) {
4473 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004474 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004475 .addReg(ptrA).addReg(ptrB);
4476 } else {
4477 Ptr1Reg = ptrB;
4478 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004479 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004480 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004481 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004482 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4483 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004484 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004485 .addReg(Ptr1Reg).addImm(0).addImm(61);
4486 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004487 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004488 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004489 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004490 .addReg(incr).addReg(ShiftReg);
4491 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004492 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004493 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004494 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4495 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004496 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004497 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004498 .addReg(Mask2Reg).addReg(ShiftReg);
4499
4500 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004501 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004502 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004503 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004504 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004505 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004506 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004507 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004508 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004509 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004510 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004511 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004512 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004513 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004514 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004515 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004516 BB->addSuccessor(loopMBB);
4517 BB->addSuccessor(exitMBB);
4518
4519 // exitMBB:
4520 // ...
4521 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004522 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004523 return BB;
4524}
4525
4526MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004527PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00004528 MachineBasicBlock *BB,
4529 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004530 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004531
4532 // To "insert" these instructions we actually have to insert their
4533 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004534 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004535 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004536 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004537
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004538 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004539
4540 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4541 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4542 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4543 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4544 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4545
4546 // The incoming instruction knows the destination vreg to set, the
4547 // condition code register to branch on, the true/false values to
4548 // select between, and a branch opcode to use.
4549
4550 // thisMBB:
4551 // ...
4552 // TrueVal = ...
4553 // cmpTY ccX, r1, r2
4554 // bCC copy1MBB
4555 // fallthrough --> copy0MBB
4556 MachineBasicBlock *thisMBB = BB;
4557 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4558 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4559 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004560 DebugLoc dl = MI->getDebugLoc();
4561 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004562 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4563 F->insert(It, copy0MBB);
4564 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00004565 // Update machine-CFG edges by first adding all successors of the current
Evan Cheng53301922008-07-12 02:23:19 +00004566 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00004567 // Also inform sdisel of the edge changes.
4568 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
4569 E = BB->succ_end(); I != E; ++I) {
4570 EM->insert(std::make_pair(*I, sinkMBB));
4571 sinkMBB->addSuccessor(*I);
4572 }
4573 // Next, remove all successors of the current block, and add the true
4574 // and fallthrough blocks as its successors.
4575 while (!BB->succ_empty())
4576 BB->removeSuccessor(BB->succ_begin());
Evan Cheng53301922008-07-12 02:23:19 +00004577 // Next, add the true and fallthrough blocks as its successors.
4578 BB->addSuccessor(copy0MBB);
4579 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004580
Evan Cheng53301922008-07-12 02:23:19 +00004581 // copy0MBB:
4582 // %FalseValue = ...
4583 // # fallthrough to sinkMBB
4584 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004585
Evan Cheng53301922008-07-12 02:23:19 +00004586 // Update machine-CFG edges
4587 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004588
Evan Cheng53301922008-07-12 02:23:19 +00004589 // sinkMBB:
4590 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4591 // ...
4592 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004593 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004594 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4595 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4596 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004597 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4598 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4599 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4600 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004601 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4602 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4603 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4604 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004605
4606 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4607 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4608 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4609 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004610 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4611 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4612 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4613 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004614
4615 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4616 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4617 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4618 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004619 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4620 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4621 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4622 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004623
4624 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4625 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4626 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4627 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004628 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4629 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4630 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4631 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004632
4633 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004634 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004635 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004636 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004637 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004638 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004639 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004640 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004641
4642 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4643 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4644 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4645 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004646 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4647 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4648 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4649 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004650
Dale Johannesen0e55f062008-08-29 18:29:46 +00004651 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4652 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4653 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4654 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4655 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4656 BB = EmitAtomicBinary(MI, BB, false, 0);
4657 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4658 BB = EmitAtomicBinary(MI, BB, true, 0);
4659
Evan Cheng53301922008-07-12 02:23:19 +00004660 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4661 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4662 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4663
4664 unsigned dest = MI->getOperand(0).getReg();
4665 unsigned ptrA = MI->getOperand(1).getReg();
4666 unsigned ptrB = MI->getOperand(2).getReg();
4667 unsigned oldval = MI->getOperand(3).getReg();
4668 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004669 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004670
Dale Johannesen65e39732008-08-25 18:53:26 +00004671 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4672 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4673 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004674 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004675 F->insert(It, loop1MBB);
4676 F->insert(It, loop2MBB);
4677 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004678 F->insert(It, exitMBB);
4679 exitMBB->transferSuccessors(BB);
4680
4681 // thisMBB:
4682 // ...
4683 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004684 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004685
Dale Johannesen65e39732008-08-25 18:53:26 +00004686 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004687 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004688 // cmp[wd] dest, oldval
4689 // bne- midMBB
4690 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004691 // st[wd]cx. newval, ptr
4692 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004693 // b exitBB
4694 // midMBB:
4695 // st[wd]cx. dest, ptr
4696 // exitBB:
4697 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004698 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004699 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004700 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004701 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004702 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004703 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4704 BB->addSuccessor(loop2MBB);
4705 BB->addSuccessor(midMBB);
4706
4707 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004708 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004709 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004710 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004711 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004712 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004713 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004714 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004715
Dale Johannesen65e39732008-08-25 18:53:26 +00004716 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004717 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004718 .addReg(dest).addReg(ptrA).addReg(ptrB);
4719 BB->addSuccessor(exitMBB);
4720
Evan Cheng53301922008-07-12 02:23:19 +00004721 // exitMBB:
4722 // ...
4723 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004724 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4725 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4726 // We must use 64-bit registers for addresses when targeting 64-bit,
4727 // since we're actually doing arithmetic on them. Other registers
4728 // can be 32-bit.
4729 bool is64bit = PPCSubTarget.isPPC64();
4730 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4731
4732 unsigned dest = MI->getOperand(0).getReg();
4733 unsigned ptrA = MI->getOperand(1).getReg();
4734 unsigned ptrB = MI->getOperand(2).getReg();
4735 unsigned oldval = MI->getOperand(3).getReg();
4736 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004737 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004738
4739 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4740 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4741 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4742 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4743 F->insert(It, loop1MBB);
4744 F->insert(It, loop2MBB);
4745 F->insert(It, midMBB);
4746 F->insert(It, exitMBB);
4747 exitMBB->transferSuccessors(BB);
4748
4749 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004750 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004751 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4752 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004753 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4754 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4755 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4756 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4757 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4758 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4759 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4760 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4761 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4762 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4763 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4764 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4765 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4766 unsigned Ptr1Reg;
4767 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4768 // thisMBB:
4769 // ...
4770 // fallthrough --> loopMBB
4771 BB->addSuccessor(loop1MBB);
4772
4773 // The 4-byte load must be aligned, while a char or short may be
4774 // anywhere in the word. Hence all this nasty bookkeeping code.
4775 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4776 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004777 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004778 // rlwinm ptr, ptr1, 0, 0, 29
4779 // slw newval2, newval, shift
4780 // slw oldval2, oldval,shift
4781 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4782 // slw mask, mask2, shift
4783 // and newval3, newval2, mask
4784 // and oldval3, oldval2, mask
4785 // loop1MBB:
4786 // lwarx tmpDest, ptr
4787 // and tmp, tmpDest, mask
4788 // cmpw tmp, oldval3
4789 // bne- midMBB
4790 // loop2MBB:
4791 // andc tmp2, tmpDest, mask
4792 // or tmp4, tmp2, newval3
4793 // stwcx. tmp4, ptr
4794 // bne- loop1MBB
4795 // b exitBB
4796 // midMBB:
4797 // stwcx. tmpDest, ptr
4798 // exitBB:
4799 // srw dest, tmpDest, shift
4800 if (ptrA!=PPC::R0) {
4801 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004802 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004803 .addReg(ptrA).addReg(ptrB);
4804 } else {
4805 Ptr1Reg = ptrB;
4806 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004807 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004808 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004809 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004810 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4811 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004813 .addReg(Ptr1Reg).addImm(0).addImm(61);
4814 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004815 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004816 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004817 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004818 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004819 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004820 .addReg(oldval).addReg(ShiftReg);
4821 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004822 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004823 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004824 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4825 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4826 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004827 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004828 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004829 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004830 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004831 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004832 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004833 .addReg(OldVal2Reg).addReg(MaskReg);
4834
4835 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004836 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004837 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004838 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4839 .addReg(TmpDestReg).addReg(MaskReg);
4840 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004841 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004842 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004843 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4844 BB->addSuccessor(loop2MBB);
4845 BB->addSuccessor(midMBB);
4846
4847 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004848 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4849 .addReg(TmpDestReg).addReg(MaskReg);
4850 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4851 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4852 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004853 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004854 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004855 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004856 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004857 BB->addSuccessor(loop1MBB);
4858 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004859
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004860 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004861 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004862 .addReg(PPC::R0).addReg(PtrReg);
4863 BB->addSuccessor(exitMBB);
4864
4865 // exitMBB:
4866 // ...
4867 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004868 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004869 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004870 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00004871 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004872
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004873 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004874 return BB;
4875}
4876
Chris Lattner1a635d62006-04-14 06:01:58 +00004877//===----------------------------------------------------------------------===//
4878// Target Optimization Hooks
4879//===----------------------------------------------------------------------===//
4880
Duncan Sands25cf2272008-11-24 14:53:14 +00004881SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4882 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004883 TargetMachine &TM = getTargetMachine();
4884 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004885 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004886 switch (N->getOpcode()) {
4887 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004888 case PPCISD::SHL:
4889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004890 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004891 return N->getOperand(0);
4892 }
4893 break;
4894 case PPCISD::SRL:
4895 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004896 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004897 return N->getOperand(0);
4898 }
4899 break;
4900 case PPCISD::SRA:
4901 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004902 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004903 C->isAllOnesValue()) // -1 >>s V -> -1.
4904 return N->getOperand(0);
4905 }
4906 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004907
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004908 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004909 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004910 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4911 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4912 // We allow the src/dst to be either f32/f64, but the intermediate
4913 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00004914 if (N->getOperand(0).getValueType() == MVT::i64 &&
4915 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004916 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 if (Val.getValueType() == MVT::f32) {
4918 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004919 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004921
Owen Anderson825b72b2009-08-11 20:47:22 +00004922 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004923 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004925 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 if (N->getValueType(0) == MVT::f32) {
4927 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004928 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004929 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004930 }
4931 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00004932 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004933 // If the intermediate type is i32, we can avoid the load/store here
4934 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004935 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004936 }
4937 }
4938 break;
Chris Lattner51269842006-03-01 05:50:56 +00004939 case ISD::STORE:
4940 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4941 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004942 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004943 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004944 N->getOperand(1).getValueType() == MVT::i32 &&
4945 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004946 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 if (Val.getValueType() == MVT::f32) {
4948 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004949 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004950 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004952 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004953
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004955 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004956 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004957 return Val;
4958 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004959
Chris Lattnerd9989382006-07-10 20:56:58 +00004960 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00004961 if (cast<StoreSDNode>(N)->isUnindexed() &&
4962 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004963 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 (N->getOperand(1).getValueType() == MVT::i32 ||
4965 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004966 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004967 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 if (BSwapOp.getValueType() == MVT::i16)
4969 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004970
Dan Gohmanc76909a2009-09-25 20:36:54 +00004971 SDValue Ops[] = {
4972 N->getOperand(0), BSwapOp, N->getOperand(2),
4973 DAG.getValueType(N->getOperand(1).getValueType())
4974 };
4975 return
4976 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
4977 Ops, array_lengthof(Ops),
4978 cast<StoreSDNode>(N)->getMemoryVT(),
4979 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00004980 }
4981 break;
4982 case ISD::BSWAP:
4983 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004984 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004985 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004988 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004989 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00004990 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004991 LD->getChain(), // Chain
4992 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00004993 DAG.getValueType(N->getValueType(0)) // VT
4994 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00004995 SDValue BSLoad =
4996 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
4997 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
4998 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00004999
Scott Michelfdc40a02009-02-17 22:15:04 +00005000 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005001 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 if (N->getValueType(0) == MVT::i16)
5003 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005004
Chris Lattnerd9989382006-07-10 20:56:58 +00005005 // First, combine the bswap away. This makes the value produced by the
5006 // load dead.
5007 DCI.CombineTo(N, ResVal);
5008
5009 // Next, combine the load away, we give it a bogus result value but a real
5010 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005011 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005012
Chris Lattnerd9989382006-07-10 20:56:58 +00005013 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005014 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005016
Chris Lattner51269842006-03-01 05:50:56 +00005017 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005018 case PPCISD::VCMP: {
5019 // If a VCMPo node already exists with exactly the same operands as this
5020 // node, use its result instead of this node (VCMPo computes both a CR6 and
5021 // a normal output).
5022 //
5023 if (!N->getOperand(0).hasOneUse() &&
5024 !N->getOperand(1).hasOneUse() &&
5025 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005026
Chris Lattner4468c222006-03-31 06:02:07 +00005027 // Scan all of the users of the LHS, looking for VCMPo's that match.
5028 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005029
Gabor Greifba36cb52008-08-28 21:40:38 +00005030 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005031 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5032 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005033 if (UI->getOpcode() == PPCISD::VCMPo &&
5034 UI->getOperand(1) == N->getOperand(1) &&
5035 UI->getOperand(2) == N->getOperand(2) &&
5036 UI->getOperand(0) == N->getOperand(0)) {
5037 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005038 break;
5039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005040
Chris Lattner00901202006-04-18 18:28:22 +00005041 // If there is no VCMPo node, or if the flag value has a single use, don't
5042 // transform this.
5043 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5044 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005045
5046 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005047 // chain, this transformation is more complex. Note that multiple things
5048 // could use the value result, which we should ignore.
5049 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005050 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005051 FlagUser == 0; ++UI) {
5052 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005053 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005054 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005055 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005056 FlagUser = User;
5057 break;
5058 }
5059 }
5060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005061
Chris Lattner00901202006-04-18 18:28:22 +00005062 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5063 // give up for right now.
5064 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005065 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005066 }
5067 break;
5068 }
Chris Lattner90564f22006-04-18 17:59:36 +00005069 case ISD::BR_CC: {
5070 // If this is a branch on an altivec predicate comparison, lower this so
5071 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5072 // lowering is done pre-legalize, because the legalizer lowers the predicate
5073 // compare down to code that is difficult to reassemble.
5074 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005075 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005076 int CompareOpc;
5077 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005078
Chris Lattner90564f22006-04-18 17:59:36 +00005079 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5080 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5081 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5082 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005083
Chris Lattner90564f22006-04-18 17:59:36 +00005084 // If this is a comparison against something other than 0/1, then we know
5085 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005086 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005087 if (Val != 0 && Val != 1) {
5088 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5089 return N->getOperand(0);
5090 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005092 N->getOperand(0), N->getOperand(4));
5093 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005094
Chris Lattner90564f22006-04-18 17:59:36 +00005095 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Chris Lattner90564f22006-04-18 17:59:36 +00005097 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005098 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005100 LHS.getOperand(2), // LHS of compare
5101 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005103 };
Chris Lattner90564f22006-04-18 17:59:36 +00005104 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005106 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005107
Chris Lattner90564f22006-04-18 17:59:36 +00005108 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005109 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005110 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005111 default: // Can't happen, don't crash on invalid number though.
5112 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005113 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005114 break;
5115 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005116 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005117 break;
5118 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005119 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005120 break;
5121 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005122 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005123 break;
5124 }
5125
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5127 DAG.getConstant(CompOpc, MVT::i32),
5128 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005129 N->getOperand(4), CompNode.getValue(1));
5130 }
5131 break;
5132 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005134
Dan Gohman475871a2008-07-27 21:46:04 +00005135 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005136}
5137
Chris Lattner1a635d62006-04-14 06:01:58 +00005138//===----------------------------------------------------------------------===//
5139// Inline Assembly Support
5140//===----------------------------------------------------------------------===//
5141
Dan Gohman475871a2008-07-27 21:46:04 +00005142void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005143 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005144 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005145 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005146 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005147 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005148 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005149 switch (Op.getOpcode()) {
5150 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005151 case PPCISD::LBRX: {
5152 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005153 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005154 KnownZero = 0xFFFF0000;
5155 break;
5156 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005157 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005158 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005159 default: break;
5160 case Intrinsic::ppc_altivec_vcmpbfp_p:
5161 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5162 case Intrinsic::ppc_altivec_vcmpequb_p:
5163 case Intrinsic::ppc_altivec_vcmpequh_p:
5164 case Intrinsic::ppc_altivec_vcmpequw_p:
5165 case Intrinsic::ppc_altivec_vcmpgefp_p:
5166 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5167 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5168 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5169 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5170 case Intrinsic::ppc_altivec_vcmpgtub_p:
5171 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5172 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5173 KnownZero = ~1U; // All bits but the low one are known to be zero.
5174 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005175 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005176 }
5177 }
5178}
5179
5180
Chris Lattner4234f572007-03-25 02:14:49 +00005181/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005182/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005183PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005184PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5185 if (Constraint.size() == 1) {
5186 switch (Constraint[0]) {
5187 default: break;
5188 case 'b':
5189 case 'r':
5190 case 'f':
5191 case 'v':
5192 case 'y':
5193 return C_RegisterClass;
5194 }
5195 }
5196 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005197}
5198
Scott Michelfdc40a02009-02-17 22:15:04 +00005199std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005200PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005201 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005202 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005203 // GCC RS6000 Constraint Letters
5204 switch (Constraint[0]) {
5205 case 'b': // R1-R31
5206 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005208 return std::make_pair(0U, PPC::G8RCRegisterClass);
5209 return std::make_pair(0U, PPC::GPRCRegisterClass);
5210 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005212 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005214 return std::make_pair(0U, PPC::F8RCRegisterClass);
5215 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005216 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005217 return std::make_pair(0U, PPC::VRRCRegisterClass);
5218 case 'y': // crrc
5219 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005220 }
5221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Chris Lattner331d1bc2006-11-02 01:44:04 +00005223 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005224}
Chris Lattner763317d2006-02-07 00:47:13 +00005225
Chris Lattner331d1bc2006-11-02 01:44:04 +00005226
Chris Lattner48884cd2007-08-25 00:47:38 +00005227/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005228/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5229/// it means one of the asm constraint of the inline asm instruction being
5230/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005231void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005232 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005233 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005234 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005236 switch (Letter) {
5237 default: break;
5238 case 'I':
5239 case 'J':
5240 case 'K':
5241 case 'L':
5242 case 'M':
5243 case 'N':
5244 case 'O':
5245 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005246 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005247 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005248 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005249 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005250 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005251 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005252 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005253 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005254 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005255 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5256 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005257 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005258 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005259 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005260 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005261 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005262 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005263 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005264 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005265 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005266 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005267 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005268 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005269 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005270 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005271 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005272 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005273 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005274 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005275 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005276 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005277 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005278 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005279 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005280 }
5281 break;
5282 }
5283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005284
Gabor Greifba36cb52008-08-28 21:40:38 +00005285 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005286 Ops.push_back(Result);
5287 return;
5288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Chris Lattner763317d2006-02-07 00:47:13 +00005290 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005291 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005292}
Evan Chengc4c62572006-03-13 23:20:37 +00005293
Chris Lattnerc9addb72007-03-30 23:15:24 +00005294// isLegalAddressingMode - Return true if the addressing mode represented
5295// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005296bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005297 const Type *Ty) const {
5298 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005299
Chris Lattnerc9addb72007-03-30 23:15:24 +00005300 // PPC allows a sign-extended 16-bit immediate field.
5301 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5302 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005303
Chris Lattnerc9addb72007-03-30 23:15:24 +00005304 // No global is ever allowed as a base.
5305 if (AM.BaseGV)
5306 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005307
5308 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005309 switch (AM.Scale) {
5310 case 0: // "r+i" or just "i", depending on HasBaseReg.
5311 break;
5312 case 1:
5313 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5314 return false;
5315 // Otherwise we have r+r or r+i.
5316 break;
5317 case 2:
5318 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5319 return false;
5320 // Allow 2*r as r+r.
5321 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005322 default:
5323 // No other scales are supported.
5324 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005326
Chris Lattnerc9addb72007-03-30 23:15:24 +00005327 return true;
5328}
5329
Evan Chengc4c62572006-03-13 23:20:37 +00005330/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005331/// as the offset of the target addressing mode for load / store of the
5332/// given type.
5333bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005334 // PPC allows a sign-extended 16-bit immediate field.
5335 return (V > -(1 << 16) && V < (1 << 16)-1);
5336}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005337
5338bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005339 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005340}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005341
Dan Gohman475871a2008-07-27 21:46:04 +00005342SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005343 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005344 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005345 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005346 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005347
5348 MachineFunction &MF = DAG.getMachineFunction();
5349 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005350
Chris Lattner3fc027d2007-12-08 06:59:59 +00005351 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005352 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005353
5354 // Make sure the function really does not optimize away the store of the RA
5355 // to the stack.
5356 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005357 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00005358 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005359}
5360
Dan Gohman475871a2008-07-27 21:46:04 +00005361SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005362 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005363 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005364 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005365 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Owen Andersone50ed302009-08-10 22:56:29 +00005367 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005369
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005370 MachineFunction &MF = DAG.getMachineFunction();
5371 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005372 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005373 && MFI->getStackSize();
5374
5375 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005376 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005378 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005379 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 MVT::i32);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005381}
Dan Gohman54aeea32008-10-21 03:41:46 +00005382
5383bool
5384PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5385 // The PowerPC target isn't yet aware of offsets.
5386 return false;
5387}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005388
Owen Andersone50ed302009-08-10 22:56:29 +00005389EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Tilmann Schellerffd02002009-07-03 06:45:56 +00005390 bool isSrcConst, bool isSrcStr,
5391 SelectionDAG &DAG) const {
5392 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005394 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005396 }
5397}