blob: c9b490b617d9b9c25e9e6f562af35fb1164fa2f9 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000181 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
182 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
184 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Duncan Sands03228082008-11-23 15:47:28 +0000365 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000366
Jim Laskey2ad9f172007-02-22 14:56:36 +0000367 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000368 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000369 setExceptionPointerRegister(PPC::X3);
370 setExceptionSelectorRegister(PPC::X4);
371 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000372 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000373 setExceptionPointerRegister(PPC::R3);
374 setExceptionSelectorRegister(PPC::R4);
375 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000377 // We have target-specific dag combine patterns for the following nodes:
378 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000379 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000380 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000381 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000382
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000383 // Darwin long double math library functions have $LDBL128 appended.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000386 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
387 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000388 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
389 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000390 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
391 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
392 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
393 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
394 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000395 }
396
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000397 setMinFunctionAlignment(2);
398 if (PPCSubTarget.isDarwin())
399 setPrefFunctionAlignment(4);
400
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000401 computeRegisterProperties();
402}
403
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000404/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
405/// function arguments in the caller parameter area.
406unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000407 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000408 // Darwin passes everything on 4 byte boundary.
409 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
410 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000411 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000412 return 4;
413}
414
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000415const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
416 switch (Opcode) {
417 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000418 case PPCISD::FSEL: return "PPCISD::FSEL";
419 case PPCISD::FCFID: return "PPCISD::FCFID";
420 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
421 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
422 case PPCISD::STFIWX: return "PPCISD::STFIWX";
423 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
424 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
425 case PPCISD::VPERM: return "PPCISD::VPERM";
426 case PPCISD::Hi: return "PPCISD::Hi";
427 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000428 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000429 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
430 case PPCISD::LOAD: return "PPCISD::LOAD";
431 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000432 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
433 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
434 case PPCISD::SRL: return "PPCISD::SRL";
435 case PPCISD::SRA: return "PPCISD::SRA";
436 case PPCISD::SHL: return "PPCISD::SHL";
437 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
438 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000439 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
440 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000441 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000443 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
444 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000445 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
446 case PPCISD::MFCR: return "PPCISD::MFCR";
447 case PPCISD::VCMP: return "PPCISD::VCMP";
448 case PPCISD::VCMPo: return "PPCISD::VCMPo";
449 case PPCISD::LBRX: return "PPCISD::LBRX";
450 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000451 case PPCISD::LARX: return "PPCISD::LARX";
452 case PPCISD::STCX: return "PPCISD::STCX";
453 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
454 case PPCISD::MFFS: return "PPCISD::MFFS";
455 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
456 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
457 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
458 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000459 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000460 }
461}
462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
464 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000465}
466
Chris Lattner1a635d62006-04-14 06:01:58 +0000467//===----------------------------------------------------------------------===//
468// Node matching predicates, for use by the tblgen matching code.
469//===----------------------------------------------------------------------===//
470
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000471/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000472static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000473 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000474 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000475 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000476 // Maybe this has already been legalized into the constant pool?
477 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000478 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000479 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000480 }
481 return false;
482}
483
Chris Lattnerddb739e2006-04-06 17:23:16 +0000484/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
485/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000486static bool isConstantOrUndef(int Op, int Val) {
487 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000488}
489
490/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
491/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000492bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000493 if (!isUnary) {
494 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000495 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000496 return false;
497 } else {
498 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000499 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
500 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000501 return false;
502 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000503 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000504}
505
506/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
507/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000508bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000509 if (!isUnary) {
510 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000511 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
512 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000513 return false;
514 } else {
515 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
518 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
519 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000520 return false;
521 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000522 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000523}
524
Chris Lattnercaad1632006-04-06 22:02:42 +0000525/// isVMerge - Common function, used to match vmrg* shuffles.
526///
Nate Begeman9008ca62009-04-27 18:41:29 +0000527static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000528 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000530 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000531 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
532 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000533
Chris Lattner116cc482006-04-06 21:11:54 +0000534 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
535 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000536 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000537 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000538 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000539 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000540 return false;
541 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000542 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000543}
544
545/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
546/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000547bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000548 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000549 if (!isUnary)
550 return isVMerge(N, UnitSize, 8, 24);
551 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000552}
553
554/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
555/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000556bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000557 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000558 if (!isUnary)
559 return isVMerge(N, UnitSize, 0, 16);
560 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000561}
562
563
Chris Lattnerd0608e12006-04-06 18:26:28 +0000564/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
565/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000566int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000568 "PPC only supports shuffles by bytes!");
569
570 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000571
Chris Lattnerd0608e12006-04-06 18:26:28 +0000572 // Find the first non-undef value in the shuffle mask.
573 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000574 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000575 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000576
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000578
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000581 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 if (ShiftAmt < i) return -1;
583 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000584
Chris Lattnerf24380e2006-04-06 22:28:36 +0000585 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000587 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000589 return -1;
590 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 return -1;
595 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000596 return ShiftAmt;
597}
Chris Lattneref819f82006-03-20 06:33:01 +0000598
599/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
600/// specifies a splat of a single element that is suitable for input to
601/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000602bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000604 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000605
Chris Lattner88a99ef2006-03-20 06:37:44 +0000606 // This is a splat operation if each element of the permute is the same, and
607 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000609
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 // FIXME: Handle UNDEF elements too!
611 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000612 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000613
Nate Begeman9008ca62009-04-27 18:41:29 +0000614 // Check that the indices are consecutive, in the case of a multi-byte element
615 // splatted with a v16i8 mask.
616 for (unsigned i = 1; i != EltSize; ++i)
617 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000618 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000619
Chris Lattner7ff7e672006-04-04 17:25:31 +0000620 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000624 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000625 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000626 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000627}
628
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000629/// isAllNegativeZeroVector - Returns true if all elements of build_vector
630/// are -0.0.
631bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
633
634 APInt APVal, APUndef;
635 unsigned BitSize;
636 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000637
Dale Johannesen1e608812009-11-13 01:45:18 +0000638 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000640 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000641
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000642 return false;
643}
644
Chris Lattneref819f82006-03-20 06:33:01 +0000645/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
646/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000647unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
649 assert(isSplatShuffleMask(SVOp, EltSize));
650 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000651}
652
Chris Lattnere87192a2006-04-12 17:37:20 +0000653/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000654/// by using a vspltis[bhw] instruction of the specified element size, return
655/// the constant being splatted. The ByteSize field indicates the number of
656/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000657SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
658 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000659
660 // If ByteSize of the splat is bigger than the element size of the
661 // build_vector, then we have a case where we are checking for a splat where
662 // multiple elements of the buildvector are folded together into a single
663 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
664 unsigned EltSize = 16/N->getNumOperands();
665 if (EltSize < ByteSize) {
666 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000667 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000668 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000669
Chris Lattner79d9a882006-04-08 07:14:26 +0000670 // See if all of the elements in the buildvector agree across.
671 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
672 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
673 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000674 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000675
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Gabor Greifba36cb52008-08-28 21:40:38 +0000677 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000678 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
679 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000680 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
684 // either constant or undef values that are identical for each chunk. See
685 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 // Check to see if all of the leading entries are either 0 or -1. If
688 // neither, then this won't fit into the immediate field.
689 bool LeadingZero = true;
690 bool LeadingOnes = true;
691 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000692 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000693
Chris Lattner79d9a882006-04-08 07:14:26 +0000694 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
695 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
696 }
697 // Finally, check the least significant entry.
698 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000699 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000701 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000702 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 }
705 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000706 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000708 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000711 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000712
Dan Gohman475871a2008-07-27 21:46:04 +0000713 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000715
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000716 // Check to see if this buildvec has a single non-undef value in its elements.
717 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
718 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000719 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000720 OpVal = N->getOperand(i);
721 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000723 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000724
Gabor Greifba36cb52008-08-28 21:40:38 +0000725 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Eli Friedman1a8229b2009-05-24 02:03:36 +0000727 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000728 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000729 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000730 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000733 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734 }
735
736 // If the splat value is larger than the element value, then we can never do
737 // this splat. The only case that we could fit the replicated bits into our
738 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000739 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000740
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000741 // If the element value is larger than the splat value, cut it in half and
742 // check to see if the two halves are equal. Continue doing this until we
743 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
744 while (ValSizeInBytes > ByteSize) {
745 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000747 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000748 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
749 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000750 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000751 }
752
753 // Properly sign extend the value.
754 int ShAmt = (4-ByteSize)*8;
755 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000756
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000757 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000758 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000759
Chris Lattner140a58f2006-04-08 06:46:53 +0000760 // Finally, if this value fits in a 5 bit sext field, return it
761 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000763 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764}
765
Chris Lattner1a635d62006-04-14 06:01:58 +0000766//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000767// Addressing Mode Selection
768//===----------------------------------------------------------------------===//
769
770/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
771/// or 64-bit immediate, and if the value can be accurately represented as a
772/// sign extension from a 16-bit value. If so, this returns true and the
773/// immediate.
774static bool isIntS16Immediate(SDNode *N, short &Imm) {
775 if (N->getOpcode() != ISD::Constant)
776 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000777
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000778 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000780 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000781 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000783}
Dan Gohman475871a2008-07-27 21:46:04 +0000784static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000785 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786}
787
788
789/// SelectAddressRegReg - Given the specified addressed, check to see if it
790/// can be represented as an indexed [r+r] operation. Returns false if it
791/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000792bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
793 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000794 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000795 short imm = 0;
796 if (N.getOpcode() == ISD::ADD) {
797 if (isIntS16Immediate(N.getOperand(1), imm))
798 return false; // r+i
799 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
800 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000801
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000802 Base = N.getOperand(0);
803 Index = N.getOperand(1);
804 return true;
805 } else if (N.getOpcode() == ISD::OR) {
806 if (isIntS16Immediate(N.getOperand(1), imm))
807 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000809 // If this is an or of disjoint bitfields, we can codegen this as an add
810 // (for better address arithmetic) if the LHS and RHS of the OR are provably
811 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000812 APInt LHSKnownZero, LHSKnownOne;
813 APInt RHSKnownZero, RHSKnownOne;
814 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000815 APInt::getAllOnesValue(N.getOperand(0)
816 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000817 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000819 if (LHSKnownZero.getBoolValue()) {
820 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000821 APInt::getAllOnesValue(N.getOperand(1)
822 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000823 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000824 // If all of the bits are known zero on the LHS or RHS, the add won't
825 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000826 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000827 Base = N.getOperand(0);
828 Index = N.getOperand(1);
829 return true;
830 }
831 }
832 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000833
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834 return false;
835}
836
837/// Returns true if the address N can be represented by a base register plus
838/// a signed 16-bit displacement [r+imm], and if it is not better
839/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000840bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000841 SDValue &Base,
842 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000843 // FIXME dl should come from parent load or store, not from address
844 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845 // If this can be more profitably realized as r+r, fail.
846 if (SelectAddressRegReg(N, Disp, Base, DAG))
847 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000848
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849 if (N.getOpcode() == ISD::ADD) {
850 short imm = 0;
851 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
854 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
855 } else {
856 Base = N.getOperand(0);
857 }
858 return true; // [r+i]
859 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
860 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000861 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862 && "Cannot handle constant offsets yet!");
863 Disp = N.getOperand(1).getOperand(0); // The global address.
864 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
865 Disp.getOpcode() == ISD::TargetConstantPool ||
866 Disp.getOpcode() == ISD::TargetJumpTable);
867 Base = N.getOperand(0);
868 return true; // [&g+r]
869 }
870 } else if (N.getOpcode() == ISD::OR) {
871 short imm = 0;
872 if (isIntS16Immediate(N.getOperand(1), imm)) {
873 // If this is an or of disjoint bitfields, we can codegen this as an add
874 // (for better address arithmetic) if the LHS and RHS of the OR are
875 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000876 APInt LHSKnownZero, LHSKnownOne;
877 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000878 APInt::getAllOnesValue(N.getOperand(0)
879 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000880 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000881
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000882 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883 // If all of the bits are known zero on the LHS or RHS, the add won't
884 // carry.
885 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 return true;
888 }
889 }
890 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
891 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000892
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893 // If this address fits entirely in a 16-bit sext immediate field, codegen
894 // this as "d, 0"
895 short Imm;
896 if (isIntS16Immediate(CN, Imm)) {
897 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000898 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
899 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 return true;
901 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000902
903 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
906 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
912 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000913 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 return true;
915 }
916 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 Disp = DAG.getTargetConstant(0, getPointerTy());
919 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
920 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
921 else
922 Base = N;
923 return true; // [r+0]
924}
925
926/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
927/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
929 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // Check to see if we can easily represent this as an [r+r] address. This
932 // will fail if it thinks that the address is more profitably represented as
933 // reg+imm, e.g. where imm = 0.
934 if (SelectAddressRegReg(N, Base, Index, DAG))
935 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If the operand is an addition, always emit this as [r+r], since this is
938 // better (for code size, and execution, as the memop does the add for free)
939 // than emitting an explicit add.
940 if (N.getOpcode() == ISD::ADD) {
941 Base = N.getOperand(0);
942 Index = N.getOperand(1);
943 return true;
944 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000946 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000947 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
948 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 Index = N;
950 return true;
951}
952
953/// SelectAddressRegImmShift - Returns true if the address N can be
954/// represented by a base register plus a signed 14-bit displacement
955/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000956bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
957 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000958 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000959 // FIXME dl should come from the parent load or store, not the address
960 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 // If this can be more profitably realized as r+r, fail.
962 if (SelectAddressRegReg(N, Disp, Base, DAG))
963 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 if (N.getOpcode() == ISD::ADD) {
966 short imm = 0;
967 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
970 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
971 } else {
972 Base = N.getOperand(0);
973 }
974 return true; // [r+i]
975 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
976 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000977 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 && "Cannot handle constant offsets yet!");
979 Disp = N.getOperand(1).getOperand(0); // The global address.
980 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
981 Disp.getOpcode() == ISD::TargetConstantPool ||
982 Disp.getOpcode() == ISD::TargetJumpTable);
983 Base = N.getOperand(0);
984 return true; // [&g+r]
985 }
986 } else if (N.getOpcode() == ISD::OR) {
987 short imm = 0;
988 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
989 // If this is an or of disjoint bitfields, we can codegen this as an add
990 // (for better address arithmetic) if the LHS and RHS of the OR are
991 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000992 APInt LHSKnownZero, LHSKnownOne;
993 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000994 APInt::getAllOnesValue(N.getOperand(0)
995 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000996 LHSKnownZero, LHSKnownOne);
997 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // If all of the bits are known zero on the LHS or RHS, the add won't
999 // carry.
1000 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 return true;
1003 }
1004 }
1005 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001006 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001007 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001008 // If this address fits entirely in a 14-bit sext immediate field, codegen
1009 // this as "d, 0"
1010 short Imm;
1011 if (isIntS16Immediate(CN, Imm)) {
1012 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001013 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1014 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001015 return true;
1016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001018 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001020 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1021 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001022
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001023 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1025 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1026 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001027 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001028 return true;
1029 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 }
1031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001032
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 Disp = DAG.getTargetConstant(0, getPointerTy());
1034 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1035 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1036 else
1037 Base = N;
1038 return true; // [r+0]
1039}
1040
1041
1042/// getPreIndexedAddressParts - returns true by value, base pointer and
1043/// offset pointer and addressing mode by reference if the node's address
1044/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001045bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1046 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001047 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001048 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001049 // Disabled by default for now.
1050 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001051
Dan Gohman475871a2008-07-27 21:46:04 +00001052 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001053 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1055 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001056 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001057
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001058 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001059 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001060 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 } else
1062 return false;
1063
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001064 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001065 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001066 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner0851b4f2006-11-15 19:55:13 +00001068 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattner0851b4f2006-11-15 19:55:13 +00001070 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001072 // reg + imm
1073 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1074 return false;
1075 } else {
1076 // reg + imm * 4.
1077 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1078 return false;
1079 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001080
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001082 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1083 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001085 LD->getExtensionType() == ISD::SEXTLOAD &&
1086 isa<ConstantSDNode>(Offset))
1087 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001088 }
1089
Chris Lattner4eab7142006-11-10 02:08:47 +00001090 AM = ISD::PRE_INC;
1091 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092}
1093
1094//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001095// LowerOperation implementation
1096//===----------------------------------------------------------------------===//
1097
Chris Lattner1e61e692010-11-15 02:46:57 +00001098/// GetLabelAccessInfo - Return true if we should reference labels using a
1099/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1100static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001101 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1102 HiOpFlags = PPCII::MO_HA16;
1103 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001104
Chris Lattner1e61e692010-11-15 02:46:57 +00001105 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1106 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001107 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001108 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001109 if (isPIC) {
1110 HiOpFlags |= PPCII::MO_PIC_FLAG;
1111 LoOpFlags |= PPCII::MO_PIC_FLAG;
1112 }
1113
1114 // If this is a reference to a global value that requires a non-lazy-ptr, make
1115 // sure that instruction lowering adds it.
1116 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1117 HiOpFlags |= PPCII::MO_NLP_FLAG;
1118 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001119
Chris Lattner6d2ff122010-11-15 03:13:19 +00001120 if (GV->hasHiddenVisibility()) {
1121 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1122 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1123 }
1124 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001125
Chris Lattner1e61e692010-11-15 02:46:57 +00001126 return isPIC;
1127}
1128
1129static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1130 SelectionDAG &DAG) {
1131 EVT PtrVT = HiPart.getValueType();
1132 SDValue Zero = DAG.getConstant(0, PtrVT);
1133 DebugLoc DL = HiPart.getDebugLoc();
1134
1135 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1136 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001137
Chris Lattner1e61e692010-11-15 02:46:57 +00001138 // With PIC, the first instruction is actually "GR+hi(&G)".
1139 if (isPIC)
1140 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1141 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142
Chris Lattner1e61e692010-11-15 02:46:57 +00001143 // Generate non-pic code that has direct accesses to the constant pool.
1144 // The address of the global is just (hi(&g)+lo(&g)).
1145 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1146}
1147
Scott Michelfdc40a02009-02-17 22:15:04 +00001148SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001149 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001150 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001151 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001152 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001153
Chris Lattner1e61e692010-11-15 02:46:57 +00001154 unsigned MOHiFlag, MOLoFlag;
1155 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1156 SDValue CPIHi =
1157 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1158 SDValue CPILo =
1159 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1160 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001161}
1162
Dan Gohmand858e902010-04-17 15:26:15 +00001163SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001164 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001165 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001166
Chris Lattner1e61e692010-11-15 02:46:57 +00001167 unsigned MOHiFlag, MOLoFlag;
1168 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1169 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1170 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1171 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001172}
1173
Dan Gohmand858e902010-04-17 15:26:15 +00001174SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1175 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001176 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001177
Dan Gohman46510a72010-04-15 01:51:59 +00001178 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001179
Chris Lattner1e61e692010-11-15 02:46:57 +00001180 unsigned MOHiFlag, MOLoFlag;
1181 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1182 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1183 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1184 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1185}
1186
1187SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1188 SelectionDAG &DAG) const {
1189 EVT PtrVT = Op.getValueType();
1190 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1191 DebugLoc DL = GSDN->getDebugLoc();
1192 const GlobalValue *GV = GSDN->getGlobal();
1193
Chris Lattner1e61e692010-11-15 02:46:57 +00001194 // 64-bit SVR4 ABI code is always position-independent.
1195 // The actual address of the GlobalValue is stored in the TOC.
1196 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1197 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1198 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1199 DAG.getRegister(PPC::X2, MVT::i64));
1200 }
1201
Chris Lattner6d2ff122010-11-15 03:13:19 +00001202 unsigned MOHiFlag, MOLoFlag;
1203 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001204
Chris Lattner6d2ff122010-11-15 03:13:19 +00001205 SDValue GAHi =
1206 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1207 SDValue GALo =
1208 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001209
Chris Lattner6d2ff122010-11-15 03:13:19 +00001210 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001211
Chris Lattner6d2ff122010-11-15 03:13:19 +00001212 // If the global reference is actually to a non-lazy-pointer, we have to do an
1213 // extra load to get the address of the global.
1214 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1215 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1216 false, false, 0);
1217 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001218}
1219
Dan Gohmand858e902010-04-17 15:26:15 +00001220SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001221 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001222 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001223
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 // If we're comparing for equality to zero, expose the fact that this is
1225 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1226 // fold the new nodes.
1227 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1228 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001229 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001230 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 if (VT.bitsLT(MVT::i32)) {
1232 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001233 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001234 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001235 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001236 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1237 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 DAG.getConstant(Log2b, MVT::i32));
1239 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001240 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001241 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001242 // optimized. FIXME: revisit this when we can custom lower all setcc
1243 // optimizations.
1244 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001245 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001247
Chris Lattner1a635d62006-04-14 06:01:58 +00001248 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001249 // by xor'ing the rhs with the lhs, which is faster than setting a
1250 // condition register, reading it back out, and masking the correct bit. The
1251 // normal approach here uses sub to do this instead of xor. Using xor exposes
1252 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001253 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001254 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001255 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001256 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001257 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001258 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 }
Dan Gohman475871a2008-07-27 21:46:04 +00001260 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001261}
1262
Dan Gohman475871a2008-07-27 21:46:04 +00001263SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001264 const PPCSubtarget &Subtarget) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00001265
Torok Edwinc23197a2009-07-14 16:55:14 +00001266 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001267 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001268}
1269
Dan Gohmand858e902010-04-17 15:26:15 +00001270SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1271 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001272 SDValue Chain = Op.getOperand(0);
1273 SDValue Trmp = Op.getOperand(1); // trampoline
1274 SDValue FPtr = Op.getOperand(2); // nested function
1275 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001276 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001277
Owen Andersone50ed302009-08-10 22:56:29 +00001278 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001280 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001281 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1282 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001283
Scott Michelfdc40a02009-02-17 22:15:04 +00001284 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001285 TargetLowering::ArgListEntry Entry;
1286
1287 Entry.Ty = IntPtrTy;
1288 Entry.Node = Trmp; Args.push_back(Entry);
1289
1290 // TrampSize == (isPPC64 ? 48 : 40);
1291 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001293 Args.push_back(Entry);
1294
1295 Entry.Node = FPtr; Args.push_back(Entry);
1296 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001297
Bill Wendling77959322008-09-17 00:30:57 +00001298 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1299 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001300 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001301 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001302 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001303 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001304 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001305
1306 SDValue Ops[] =
1307 { CallResult.first, CallResult.second };
1308
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001309 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001310}
1311
Dan Gohman475871a2008-07-27 21:46:04 +00001312SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001313 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001314 MachineFunction &MF = DAG.getMachineFunction();
1315 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1316
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001317 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001318
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001319 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001320 // vastart just stores the address of the VarArgsFrameIndex slot into the
1321 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001322 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001323 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001324 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001325 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1326 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001327 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001328 }
1329
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001330 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001331 // We suppose the given va_list is already allocated.
1332 //
1333 // typedef struct {
1334 // char gpr; /* index into the array of 8 GPRs
1335 // * stored in the register save area
1336 // * gpr=0 corresponds to r3,
1337 // * gpr=1 to r4, etc.
1338 // */
1339 // char fpr; /* index into the array of 8 FPRs
1340 // * stored in the register save area
1341 // * fpr=0 corresponds to f1,
1342 // * fpr=1 to f2, etc.
1343 // */
1344 // char *overflow_arg_area;
1345 // /* location on stack that holds
1346 // * the next overflow argument
1347 // */
1348 // char *reg_save_area;
1349 // /* where r3:r10 and f1:f8 (if saved)
1350 // * are stored
1351 // */
1352 // } va_list[1];
1353
1354
Dan Gohman1e93df62010-04-17 14:41:14 +00001355 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1356 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Nicolas Geoffray01119992007-04-03 13:59:52 +00001358
Owen Andersone50ed302009-08-10 22:56:29 +00001359 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001360
Dan Gohman1e93df62010-04-17 14:41:14 +00001361 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1362 PtrVT);
1363 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1364 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Duncan Sands83ec4b62008-06-06 12:08:01 +00001366 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001367 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001368
Duncan Sands83ec4b62008-06-06 12:08:01 +00001369 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001371
1372 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001373 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Dan Gohman69de1932008-02-06 22:27:42 +00001375 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
Nicolas Geoffray01119992007-04-03 13:59:52 +00001377 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001378 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001379 Op.getOperand(1),
1380 MachinePointerInfo(SV),
1381 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001382 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001383 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001384 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Nicolas Geoffray01119992007-04-03 13:59:52 +00001386 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001388 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1389 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001390 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001391 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001392 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Nicolas Geoffray01119992007-04-03 13:59:52 +00001394 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001396 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1397 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001398 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001399 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001400 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001401
1402 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001403 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1404 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001405 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001406
Chris Lattner1a635d62006-04-14 06:01:58 +00001407}
1408
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001409#include "PPCGenCallingConv.inc"
1410
Duncan Sands1e96bab2010-11-04 10:49:57 +00001411static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001412 CCValAssign::LocInfo &LocInfo,
1413 ISD::ArgFlagsTy &ArgFlags,
1414 CCState &State) {
1415 return true;
1416}
1417
Duncan Sands1e96bab2010-11-04 10:49:57 +00001418static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001419 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001420 CCValAssign::LocInfo &LocInfo,
1421 ISD::ArgFlagsTy &ArgFlags,
1422 CCState &State) {
1423 static const unsigned ArgRegs[] = {
1424 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1425 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1426 };
1427 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001428
Tilmann Schellerffd02002009-07-03 06:45:56 +00001429 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1430
1431 // Skip one register if the first unallocated register has an even register
1432 // number and there are still argument registers available which have not been
1433 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1434 // need to skip a register if RegNum is odd.
1435 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1436 State.AllocateReg(ArgRegs[RegNum]);
1437 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001438
Tilmann Schellerffd02002009-07-03 06:45:56 +00001439 // Always return false here, as this function only makes sure that the first
1440 // unallocated register has an odd register number and does not actually
1441 // allocate a register for the current argument.
1442 return false;
1443}
1444
Duncan Sands1e96bab2010-11-04 10:49:57 +00001445static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001446 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001447 CCValAssign::LocInfo &LocInfo,
1448 ISD::ArgFlagsTy &ArgFlags,
1449 CCState &State) {
1450 static const unsigned ArgRegs[] = {
1451 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1452 PPC::F8
1453 };
1454
1455 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001456
Tilmann Schellerffd02002009-07-03 06:45:56 +00001457 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1458
1459 // If there is only one Floating-point register left we need to put both f64
1460 // values of a split ppc_fp128 value on the stack.
1461 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1462 State.AllocateReg(ArgRegs[RegNum]);
1463 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001464
Tilmann Schellerffd02002009-07-03 06:45:56 +00001465 // Always return false here, as this function only makes sure that the two f64
1466 // values a ppc_fp128 value is split into are both passed in registers or both
1467 // passed on the stack and does not actually allocate a register for the
1468 // current argument.
1469 return false;
1470}
1471
Chris Lattner9f0bc652007-02-25 05:34:32 +00001472/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001473/// on Darwin.
1474static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001475 static const unsigned FPR[] = {
1476 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001477 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001478 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001479
Chris Lattner9f0bc652007-02-25 05:34:32 +00001480 return FPR;
1481}
1482
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001483/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1484/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001485static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001486 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001487 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001488 if (Flags.isByVal())
1489 ArgSize = Flags.getByValSize();
1490 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1491
1492 return ArgSize;
1493}
1494
Dan Gohman475871a2008-07-27 21:46:04 +00001495SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001496PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001497 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 const SmallVectorImpl<ISD::InputArg>
1499 &Ins,
1500 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001501 SmallVectorImpl<SDValue> &InVals)
1502 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001503 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1505 dl, DAG, InVals);
1506 } else {
1507 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1508 dl, DAG, InVals);
1509 }
1510}
1511
1512SDValue
1513PPCTargetLowering::LowerFormalArguments_SVR4(
1514 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001515 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 const SmallVectorImpl<ISD::InputArg>
1517 &Ins,
1518 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001519 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001521 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001522 // +-----------------------------------+
1523 // +--> | Back chain |
1524 // | +-----------------------------------+
1525 // | | Floating-point register save area |
1526 // | +-----------------------------------+
1527 // | | General register save area |
1528 // | +-----------------------------------+
1529 // | | CR save word |
1530 // | +-----------------------------------+
1531 // | | VRSAVE save word |
1532 // | +-----------------------------------+
1533 // | | Alignment padding |
1534 // | +-----------------------------------+
1535 // | | Vector register save area |
1536 // | +-----------------------------------+
1537 // | | Local variable space |
1538 // | +-----------------------------------+
1539 // | | Parameter list area |
1540 // | +-----------------------------------+
1541 // | | LR save word |
1542 // | +-----------------------------------+
1543 // SP--> +--- | Back chain |
1544 // +-----------------------------------+
1545 //
1546 // Specifications:
1547 // System V Application Binary Interface PowerPC Processor Supplement
1548 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001549
Tilmann Schellerffd02002009-07-03 06:45:56 +00001550 MachineFunction &MF = DAG.getMachineFunction();
1551 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001552 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001553
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001555 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001556 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001557 unsigned PtrByteSize = 4;
1558
1559 // Assign locations to all of the incoming arguments.
1560 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001561 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1562 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001563
1564 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001565 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001568
Tilmann Schellerffd02002009-07-03 06:45:56 +00001569 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1570 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571
Tilmann Schellerffd02002009-07-03 06:45:56 +00001572 // Arguments stored in registers.
1573 if (VA.isRegLoc()) {
1574 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001575 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001576
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001578 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001581 RC = PPC::GPRCRegisterClass;
1582 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001584 RC = PPC::F4RCRegisterClass;
1585 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001587 RC = PPC::F8RCRegisterClass;
1588 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 case MVT::v16i8:
1590 case MVT::v8i16:
1591 case MVT::v4i32:
1592 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001593 RC = PPC::VRRCRegisterClass;
1594 break;
1595 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001596
Tilmann Schellerffd02002009-07-03 06:45:56 +00001597 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001598 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001602 } else {
1603 // Argument stored in memory.
1604 assert(VA.isMemLoc());
1605
1606 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1607 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001608 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001609
1610 // Create load nodes to retrieve arguments from the stack.
1611 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001612 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1613 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001614 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001615 }
1616 }
1617
1618 // Assign locations to all of the incoming aggregate by value arguments.
1619 // Aggregates passed by value are stored in the local variable space of the
1620 // caller's stack frame, right above the parameter list area.
1621 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001622 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1623 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001624
1625 // Reserve stack space for the allocations in CCInfo.
1626 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1627
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001629
1630 // Area that is at least reserved in the caller of this function.
1631 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001632
Tilmann Schellerffd02002009-07-03 06:45:56 +00001633 // Set the size that is at least reserved in caller of this function. Tail
1634 // call optimized function's reserved stack space needs to be aligned so that
1635 // taking the difference between two stack areas will result in an aligned
1636 // stack.
1637 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1638
1639 MinReservedArea =
1640 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001641 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001643 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001644 getStackAlignment();
1645 unsigned AlignMask = TargetAlign-1;
1646 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001647
Tilmann Schellerffd02002009-07-03 06:45:56 +00001648 FI->setMinReservedArea(MinReservedArea);
1649
1650 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651
Tilmann Schellerffd02002009-07-03 06:45:56 +00001652 // If the function takes variable number of arguments, make a frame index for
1653 // the start of the first vararg value... for expansion of llvm.va_start.
1654 if (isVarArg) {
1655 static const unsigned GPArgRegs[] = {
1656 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1657 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1658 };
1659 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1660
1661 static const unsigned FPArgRegs[] = {
1662 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1663 PPC::F8
1664 };
1665 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1666
Dan Gohman1e93df62010-04-17 14:41:14 +00001667 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1668 NumGPArgRegs));
1669 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1670 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671
1672 // Make room for NumGPArgRegs and NumFPArgRegs.
1673 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675
Dan Gohman1e93df62010-04-17 14:41:14 +00001676 FuncInfo->setVarArgsStackOffset(
1677 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001678 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001679
Dan Gohman1e93df62010-04-17 14:41:14 +00001680 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1681 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001683 // The fixed integer arguments of a variadic function are stored to the
1684 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1685 // the result of va_next.
1686 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1687 // Get an existing live-in vreg, or add a new one.
1688 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1689 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001690 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001693 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1694 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695 MemOps.push_back(Store);
1696 // Increment the address by four for the next argument to store
1697 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1698 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1699 }
1700
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001701 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1702 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001703 // The double arguments are stored to the VarArgsFrameIndex
1704 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001705 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1706 // Get an existing live-in vreg, or add a new one.
1707 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1708 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001709 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001712 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1713 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001714 MemOps.push_back(Store);
1715 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717 PtrVT);
1718 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1719 }
1720 }
1721
1722 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001727}
1728
1729SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730PPCTargetLowering::LowerFormalArguments_Darwin(
1731 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001732 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 const SmallVectorImpl<ISD::InputArg>
1734 &Ins,
1735 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001736 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001737 // TODO: add description of PPC stack frame format, or at least some docs.
1738 //
1739 MachineFunction &MF = DAG.getMachineFunction();
1740 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001741 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001742
Owen Andersone50ed302009-08-10 22:56:29 +00001743 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001745 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001746 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001747 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001748
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001749 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001750 // Area that is at least reserved in caller of this function.
1751 unsigned MinReservedArea = ArgOffset;
1752
Chris Lattnerc91a4752006-06-26 22:48:35 +00001753 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001754 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1755 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1756 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001757 static const unsigned GPR_64[] = { // 64-bit registers.
1758 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1759 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1760 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001761
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001762 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001764 static const unsigned VR[] = {
1765 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1766 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1767 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001768
Owen Anderson718cb662007-09-07 04:06:50 +00001769 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001770 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001771 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001772
1773 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Chris Lattnerc91a4752006-06-26 22:48:35 +00001775 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001776
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001777 // In 32-bit non-varargs functions, the stack space for vectors is after the
1778 // stack space for non-vectors. We do not use this space unless we have
1779 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001780 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001781 // that out...for the pathological case, compute VecArgOffset as the
1782 // start of the vector parameter area. Computing VecArgOffset is the
1783 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001784 unsigned VecArgOffset = ArgOffset;
1785 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001787 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001788 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001789 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001791
Duncan Sands276dcbd2008-03-21 09:14:45 +00001792 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001793 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001794 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001795 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001796 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1797 VecArgOffset += ArgSize;
1798 continue;
1799 }
1800
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001802 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 case MVT::i32:
1804 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001805 VecArgOffset += isPPC64 ? 8 : 4;
1806 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 case MVT::i64: // PPC64
1808 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001809 VecArgOffset += 8;
1810 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 case MVT::v4f32:
1812 case MVT::v4i32:
1813 case MVT::v8i16:
1814 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001815 // Nothing to do, we're only looking at Nonvector args here.
1816 break;
1817 }
1818 }
1819 }
1820 // We've found where the vector parameter area in memory is. Skip the
1821 // first 12 parameters; these don't use that memory.
1822 VecArgOffset = ((VecArgOffset+15)/16)*16;
1823 VecArgOffset += 12*16;
1824
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001825 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001826 // entry to a function on PPC, the arguments start after the linkage area,
1827 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001828
Dan Gohman475871a2008-07-27 21:46:04 +00001829 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001830 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001833 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001834 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001835 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001836 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001838
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001839 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001840
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001841 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1843 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844 if (isVarArg || isPPC64) {
1845 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001847 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001848 PtrByteSize);
1849 } else nAltivecParamsAtEnd++;
1850 } else
1851 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001853 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001854 PtrByteSize);
1855
Dale Johannesen8419dd62008-03-07 20:27:40 +00001856 // FIXME the codegen can be much improved in some cases.
1857 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001858 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001859 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001860 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001861 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001862 // Objects of size 1 and 2 are right justified, everything else is
1863 // left justified. This means the memory address is adjusted forwards.
1864 if (ObjSize==1 || ObjSize==2) {
1865 CurArgOffset = CurArgOffset + (4 - ObjSize);
1866 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001867 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001868 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001869 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001871 if (ObjSize==1 || ObjSize==2) {
1872 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001873 unsigned VReg;
1874 if (isPPC64)
1875 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1876 else
1877 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001879 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001880 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001881 ObjSize==1 ? MVT::i8 : MVT::i16,
1882 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001883 MemOps.push_back(Store);
1884 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001885 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001886
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001887 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001888
Dale Johannesen7f96f392008-03-08 01:41:42 +00001889 continue;
1890 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001891 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1892 // Store whatever pieces of the object are in registers
1893 // to memory. ArgVal will be address of the beginning of
1894 // the object.
1895 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001896 unsigned VReg;
1897 if (isPPC64)
1898 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1899 else
1900 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00001901 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001902 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001904 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1905 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001906 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001907 MemOps.push_back(Store);
1908 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001909 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001910 } else {
1911 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1912 break;
1913 }
1914 }
1915 continue;
1916 }
1917
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001919 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001921 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001922 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001923 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001925 ++GPR_idx;
1926 } else {
1927 needsLoad = true;
1928 ArgSize = PtrByteSize;
1929 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001930 // All int arguments reserve stack space in the Darwin ABI.
1931 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001932 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001933 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001934 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001936 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001937 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001939
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001941 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001943 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001945 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001946 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001948 DAG.getValueType(ObjectVT));
1949
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001951 }
1952
Chris Lattnerc91a4752006-06-26 22:48:35 +00001953 ++GPR_idx;
1954 } else {
1955 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001956 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001957 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001958 // All int arguments reserve stack space in the Darwin ABI.
1959 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001960 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001961
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 case MVT::f32:
1963 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001964 // Every 4 bytes of argument space consumes one of the GPRs available for
1965 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001966 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001967 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001968 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001969 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001970 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001971 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001972 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001973
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00001975 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001976 else
Devang Patel68e6bee2011-02-21 23:21:26 +00001977 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001978
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001980 ++FPR_idx;
1981 } else {
1982 needsLoad = true;
1983 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001984
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001985 // All FP arguments reserve stack space in the Darwin ABI.
1986 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001987 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 case MVT::v4f32:
1989 case MVT::v4i32:
1990 case MVT::v8i16:
1991 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001992 // Note that vector arguments in registers don't reserve stack space,
1993 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001994 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001995 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001997 if (isVarArg) {
1998 while ((ArgOffset % 16) != 0) {
1999 ArgOffset += PtrByteSize;
2000 if (GPR_idx != Num_GPR_Regs)
2001 GPR_idx++;
2002 }
2003 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002004 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002005 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002006 ++VR_idx;
2007 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002008 if (!isVarArg && !isPPC64) {
2009 // Vectors go after all the nonvectors.
2010 CurArgOffset = VecArgOffset;
2011 VecArgOffset += 16;
2012 } else {
2013 // Vectors are aligned.
2014 ArgOffset = ((ArgOffset+15)/16)*16;
2015 CurArgOffset = ArgOffset;
2016 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002017 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002018 needsLoad = true;
2019 }
2020 break;
2021 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002022
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002023 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002024 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002025 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002026 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002028 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002029 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002030 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002031 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002033
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002035 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002036
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002037 // Set the size that is at least reserved in caller of this function. Tail
2038 // call optimized function's reserved stack space needs to be aligned so that
2039 // taking the difference between two stack areas will result in an aligned
2040 // stack.
2041 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2042 // Add the Altivec parameters at the end, if needed.
2043 if (nAltivecParamsAtEnd) {
2044 MinReservedArea = ((MinReservedArea+15)/16)*16;
2045 MinReservedArea += 16*nAltivecParamsAtEnd;
2046 }
2047 MinReservedArea =
2048 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002049 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2050 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002051 getStackAlignment();
2052 unsigned AlignMask = TargetAlign-1;
2053 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2054 FI->setMinReservedArea(MinReservedArea);
2055
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002056 // If the function takes variable number of arguments, make a frame index for
2057 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002058 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002059 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002060
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 FuncInfo->setVarArgsFrameIndex(
2062 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002063 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002064 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002065
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002066 // If this function is vararg, store any remaining integer argument regs
2067 // to their spots on the stack so that they may be loaded by deferencing the
2068 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002069 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002070 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002072 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002073 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002074 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002075 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002076
Dan Gohman98ca4f22009-08-05 01:29:28 +00002077 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002078 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2079 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002080 MemOps.push_back(Store);
2081 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002083 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002084 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002086
Dale Johannesen8419dd62008-03-07 20:27:40 +00002087 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002090
Dan Gohman98ca4f22009-08-05 01:29:28 +00002091 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002092}
2093
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002094/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002095/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002096static unsigned
2097CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2098 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002099 bool isVarArg,
2100 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 const SmallVectorImpl<ISD::OutputArg>
2102 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002103 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 unsigned &nAltivecParamsAtEnd) {
2105 // Count how many bytes are to be pushed on the stack, including the linkage
2106 // area, and parameter passing area. We start with 24/48 bytes, which is
2107 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002108 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002110 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2111
2112 // Add up all the space actually used.
2113 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2114 // they all go in registers, but we must reserve stack space for them for
2115 // possible use by the caller. In varargs or 64-bit calls, parameters are
2116 // assigned stack space in order, with padding so Altivec parameters are
2117 // 16-byte aligned.
2118 nAltivecParamsAtEnd = 0;
2119 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002121 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2124 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002125 if (!isVarArg && !isPPC64) {
2126 // Non-varargs Altivec parameters go after all the non-Altivec
2127 // parameters; handle those later so we know how much padding we need.
2128 nAltivecParamsAtEnd++;
2129 continue;
2130 }
2131 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2132 NumBytes = ((NumBytes+15)/16)*16;
2133 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002135 }
2136
2137 // Allow for Altivec parameters at the end, if needed.
2138 if (nAltivecParamsAtEnd) {
2139 NumBytes = ((NumBytes+15)/16)*16;
2140 NumBytes += 16*nAltivecParamsAtEnd;
2141 }
2142
2143 // The prolog code of the callee may store up to 8 GPR argument registers to
2144 // the stack, allowing va_start to index over them in memory if its varargs.
2145 // Because we cannot tell if this is needed on the caller side, we have to
2146 // conservatively assume that it is needed. As such, make sure we have at
2147 // least enough stack space for the caller to store the 8 GPRs.
2148 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002149 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150
2151 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002152 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002153 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002154 getStackAlignment();
2155 unsigned AlignMask = TargetAlign-1;
2156 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2157 }
2158
2159 return NumBytes;
2160}
2161
2162/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002163/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002164static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165 unsigned ParamSize) {
2166
Dale Johannesenb60d5192009-11-24 01:09:07 +00002167 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002168
2169 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2170 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2171 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2172 // Remember only if the new adjustement is bigger.
2173 if (SPDiff < FI->getTailCallSPDelta())
2174 FI->setTailCallSPDelta(SPDiff);
2175
2176 return SPDiff;
2177}
2178
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2180/// for tail call optimization. Targets which want to do tail call
2181/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002182bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002184 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002185 bool isVarArg,
2186 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002187 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002188 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002189 return false;
2190
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002191 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002193 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002194
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002196 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2198 // Functions containing by val parameters are not supported.
2199 for (unsigned i = 0; i != Ins.size(); i++) {
2200 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2201 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203
2204 // Non PIC/GOT tail calls are supported.
2205 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2206 return true;
2207
2208 // At the moment we can only do local tail calls (in same module, hidden
2209 // or protected) if we are generating PIC.
2210 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2211 return G->getGlobal()->hasHiddenVisibility()
2212 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213 }
2214
2215 return false;
2216}
2217
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002218/// isCallCompatibleAddress - Return the immediate to use if the specified
2219/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002220static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002221 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2222 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002223
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002224 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002225 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2226 (Addr << 6 >> 6) != Addr)
2227 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002228
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002229 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002230 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002231}
2232
Dan Gohman844731a2008-05-13 00:00:25 +00002233namespace {
2234
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002236 SDValue Arg;
2237 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 int FrameIdx;
2239
2240 TailCallArgumentInfo() : FrameIdx(0) {}
2241};
2242
Dan Gohman844731a2008-05-13 00:00:25 +00002243}
2244
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2246static void
2247StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002248 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002249 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002250 SmallVector<SDValue, 8> &MemOpChains,
2251 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002252 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002253 SDValue Arg = TailCallArgs[i].Arg;
2254 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002255 int FI = TailCallArgs[i].FrameIdx;
2256 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002257 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002258 MachinePointerInfo::getFixedStack(FI),
2259 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002260 }
2261}
2262
2263/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2264/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002265static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002266 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue Chain,
2268 SDValue OldRetAddr,
2269 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270 int SPDiff,
2271 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002272 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002273 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002274 if (SPDiff) {
2275 // Calculate the new stack slot for the return address.
2276 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002277 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002278 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002280 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002283 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002284 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002285 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002286
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002287 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2288 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002289 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002290 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002291 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002292 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002293 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002294 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2295 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002296 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002297 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002298 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002299 }
2300 return Chain;
2301}
2302
2303/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2304/// the position of the argument.
2305static void
2306CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002307 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2309 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002310 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002311 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002314 TailCallArgumentInfo Info;
2315 Info.Arg = Arg;
2316 Info.FrameIdxOp = FIN;
2317 Info.FrameIdx = FI;
2318 TailCallArguments.push_back(Info);
2319}
2320
2321/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2322/// stack slot. Returns the chain as result and the loaded frame pointers in
2323/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002324SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002325 int SPDiff,
2326 SDValue Chain,
2327 SDValue &LROpOut,
2328 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002329 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002330 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 if (SPDiff) {
2332 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002334 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002335 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002336 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002337 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002338
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002339 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2340 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002341 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002342 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002343 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002344 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002345 Chain = SDValue(FPOpOut.getNode(), 1);
2346 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 }
2348 return Chain;
2349}
2350
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002351/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002352/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002353/// specified by the specific parameter attribute. The copy will be passed as
2354/// a byval function parameter.
2355/// Sometimes what we are copying is the end of a larger object, the part that
2356/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002357static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002358CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002359 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002360 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002362 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002363 false, false, MachinePointerInfo(0),
2364 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002365}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002366
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2368/// tail calls.
2369static void
Dan Gohman475871a2008-07-27 21:46:04 +00002370LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2371 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002373 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002374 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002375 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002376 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 if (!isTailCall) {
2378 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002379 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002384 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 DAG.getConstant(ArgOffset, PtrVT));
2386 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002387 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2388 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 // Calculate and remember argument location.
2390 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2391 TailCallArguments);
2392}
2393
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002394static
2395void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2396 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2397 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2398 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2399 MachineFunction &MF = DAG.getMachineFunction();
2400
2401 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2402 // might overwrite each other in case of tail call optimization.
2403 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002404 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002405 InFlag = SDValue();
2406 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2407 MemOpChains2, dl);
2408 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002410 &MemOpChains2[0], MemOpChains2.size());
2411
2412 // Store the return address to the appropriate stack slot.
2413 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2414 isPPC64, isDarwinABI, dl);
2415
2416 // Emit callseq_end just before tailcall node.
2417 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2418 DAG.getIntPtrConstant(0, true), InFlag);
2419 InFlag = Chain.getValue(1);
2420}
2421
2422static
2423unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2424 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2425 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002426 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002427 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002428
Chris Lattnerb9082582010-11-14 23:42:06 +00002429 bool isPPC64 = PPCSubTarget.isPPC64();
2430 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2431
Owen Andersone50ed302009-08-10 22:56:29 +00002432 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002434 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002435
2436 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2437
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002438 bool needIndirectCall = true;
2439 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002440 // If this is an absolute destination address, use the munged value.
2441 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002442 needIndirectCall = false;
2443 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002444
Chris Lattnerb9082582010-11-14 23:42:06 +00002445 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2446 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2447 // Use indirect calls for ALL functions calls in JIT mode, since the
2448 // far-call stubs may be outside relocation limits for a BL instruction.
2449 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2450 unsigned OpFlags = 0;
2451 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002452 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2453 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002454 (G->getGlobal()->isDeclaration() ||
2455 G->getGlobal()->isWeakForLinker())) {
2456 // PC-relative references to external symbols should go through $stub,
2457 // unless we're building with the leopard linker or later, which
2458 // automatically synthesizes these stubs.
2459 OpFlags = PPCII::MO_DARWIN_STUB;
2460 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002461
Chris Lattnerb9082582010-11-14 23:42:06 +00002462 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2463 // every direct call is) turn it into a TargetGlobalAddress /
2464 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002465 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002466 Callee.getValueType(),
2467 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002468 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002469 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002470 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002471
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002472 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002473 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002474
Chris Lattnerb9082582010-11-14 23:42:06 +00002475 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002476 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2477 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002478 // PC-relative references to external symbols should go through $stub,
2479 // unless we're building with the leopard linker or later, which
2480 // automatically synthesizes these stubs.
2481 OpFlags = PPCII::MO_DARWIN_STUB;
2482 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002483
Chris Lattnerb9082582010-11-14 23:42:06 +00002484 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2485 OpFlags);
2486 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002487 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002488
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002489 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002490 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2491 // to do the call, we can't use PPCISD::CALL.
2492 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002493
2494 if (isSVR4ABI && isPPC64) {
2495 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2496 // entry point, but to the function descriptor (the function entry point
2497 // address is part of the function descriptor though).
2498 // The function descriptor is a three doubleword structure with the
2499 // following fields: function entry point, TOC base address and
2500 // environment pointer.
2501 // Thus for a call through a function pointer, the following actions need
2502 // to be performed:
2503 // 1. Save the TOC of the caller in the TOC save area of its stack
2504 // frame (this is done in LowerCall_Darwin()).
2505 // 2. Load the address of the function entry point from the function
2506 // descriptor.
2507 // 3. Load the TOC of the callee from the function descriptor into r2.
2508 // 4. Load the environment pointer from the function descriptor into
2509 // r11.
2510 // 5. Branch to the function entry point address.
2511 // 6. On return of the callee, the TOC of the caller needs to be
2512 // restored (this is done in FinishCall()).
2513 //
2514 // All those operations are flagged together to ensure that no other
2515 // operations can be scheduled in between. E.g. without flagging the
2516 // operations together, a TOC access in the caller could be scheduled
2517 // between the load of the callee TOC and the branch to the callee, which
2518 // results in the TOC access going through the TOC of the callee instead
2519 // of going through the TOC of the caller, which leads to incorrect code.
2520
2521 // Load the address of the function entry point from the function
2522 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002523 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002524 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2525 InFlag.getNode() ? 3 : 2);
2526 Chain = LoadFuncPtr.getValue(1);
2527 InFlag = LoadFuncPtr.getValue(2);
2528
2529 // Load environment pointer into r11.
2530 // Offset of the environment pointer within the function descriptor.
2531 SDValue PtrOff = DAG.getIntPtrConstant(16);
2532
2533 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2534 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2535 InFlag);
2536 Chain = LoadEnvPtr.getValue(1);
2537 InFlag = LoadEnvPtr.getValue(2);
2538
2539 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2540 InFlag);
2541 Chain = EnvVal.getValue(0);
2542 InFlag = EnvVal.getValue(1);
2543
2544 // Load TOC of the callee into r2. We are using a target-specific load
2545 // with r2 hard coded, because the result of a target-independent load
2546 // would never go directly into r2, since r2 is a reserved register (which
2547 // prevents the register allocator from allocating it), resulting in an
2548 // additional register being allocated and an unnecessary move instruction
2549 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002550 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002551 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2552 Callee, InFlag);
2553 Chain = LoadTOCPtr.getValue(0);
2554 InFlag = LoadTOCPtr.getValue(1);
2555
2556 MTCTROps[0] = Chain;
2557 MTCTROps[1] = LoadFuncPtr;
2558 MTCTROps[2] = InFlag;
2559 }
2560
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002561 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2562 2 + (InFlag.getNode() != 0));
2563 InFlag = Chain.getValue(1);
2564
2565 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002567 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002568 Ops.push_back(Chain);
2569 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2570 Callee.setNode(0);
2571 // Add CTR register as callee so a bctr can be emitted later.
2572 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002573 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002574 }
2575
2576 // If this is a direct call, pass the chain and the callee.
2577 if (Callee.getNode()) {
2578 Ops.push_back(Chain);
2579 Ops.push_back(Callee);
2580 }
2581 // If this is a tail call add stack pointer delta.
2582 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002584
2585 // Add argument registers to the end of the list so that they are known live
2586 // into the call.
2587 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2588 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2589 RegsToPass[i].second.getValueType()));
2590
2591 return CallOpc;
2592}
2593
Dan Gohman98ca4f22009-08-05 01:29:28 +00002594SDValue
2595PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002596 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002597 const SmallVectorImpl<ISD::InputArg> &Ins,
2598 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002599 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002600
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002601 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002602 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2603 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002604 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605
2606 // Copy all of the result registers out of their specified physreg.
2607 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2608 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002609 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002610 assert(VA.isRegLoc() && "Can only return in registers!");
2611 Chain = DAG.getCopyFromReg(Chain, dl,
2612 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002613 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002614 InFlag = Chain.getValue(2);
2615 }
2616
Dan Gohman98ca4f22009-08-05 01:29:28 +00002617 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002618}
2619
Dan Gohman98ca4f22009-08-05 01:29:28 +00002620SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002621PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2622 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623 SelectionDAG &DAG,
2624 SmallVector<std::pair<unsigned, SDValue>, 8>
2625 &RegsToPass,
2626 SDValue InFlag, SDValue Chain,
2627 SDValue &Callee,
2628 int SPDiff, unsigned NumBytes,
2629 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002630 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002631 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002632 SmallVector<SDValue, 8> Ops;
2633 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2634 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002635 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002636
2637 // When performing tail call optimization the callee pops its arguments off
2638 // the stack. Account for this here so these bytes can be pushed back on in
2639 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2640 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002641 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002642
2643 if (InFlag.getNode())
2644 Ops.push_back(InFlag);
2645
2646 // Emit tail call.
2647 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002648 // If this is the first return lowered for this function, add the regs
2649 // to the liveout set for the function.
2650 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2651 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002652 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2653 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2655 for (unsigned i = 0; i != RVLocs.size(); ++i)
2656 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2657 }
2658
2659 assert(((Callee.getOpcode() == ISD::Register &&
2660 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2661 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2662 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2663 isa<ConstantSDNode>(Callee)) &&
2664 "Expecting an global address, external symbol, absolute value or register");
2665
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002667 }
2668
2669 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2670 InFlag = Chain.getValue(1);
2671
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002672 // Add a NOP immediately after the branch instruction when using the 64-bit
2673 // SVR4 ABI. At link time, if caller and callee are in a different module and
2674 // thus have a different TOC, the call will be replaced with a call to a stub
2675 // function which saves the current TOC, loads the TOC of the callee and
2676 // branches to the callee. The NOP will be replaced with a load instruction
2677 // which restores the TOC of the caller from the TOC save slot of the current
2678 // stack frame. If caller and callee belong to the same module (and have the
2679 // same TOC), the NOP will remain unchanged.
2680 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002681 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002682 if (CallOpc == PPCISD::BCTRL_SVR4) {
2683 // This is a call through a function pointer.
2684 // Restore the caller TOC from the save area into R2.
2685 // See PrepareCall() for more information about calls through function
2686 // pointers in the 64-bit SVR4 ABI.
2687 // We are using a target-specific load with r2 hard coded, because the
2688 // result of a target-independent load would never go directly into r2,
2689 // since r2 is a reserved register (which prevents the register allocator
2690 // from allocating it), resulting in an additional register being
2691 // allocated and an unnecessary move instruction being generated.
2692 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2693 InFlag = Chain.getValue(1);
2694 } else {
2695 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002696 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002697 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002698 }
2699
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002700 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2701 DAG.getIntPtrConstant(BytesCalleePops, true),
2702 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002704 InFlag = Chain.getValue(1);
2705
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2707 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002708}
2709
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002711PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002712 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002713 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002715 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002716 const SmallVectorImpl<ISD::InputArg> &Ins,
2717 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002718 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002719 if (isTailCall)
2720 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2721 Ins, DAG);
2722
Chris Lattnerb9082582010-11-14 23:42:06 +00002723 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002724 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002725 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002727
2728 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2729 isTailCall, Outs, OutVals, Ins,
2730 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731}
2732
2733SDValue
2734PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002735 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736 bool isTailCall,
2737 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002738 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739 const SmallVectorImpl<ISD::InputArg> &Ins,
2740 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002741 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002743 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745 assert((CallConv == CallingConv::C ||
2746 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002747
Tilmann Schellerffd02002009-07-03 06:45:56 +00002748 unsigned PtrByteSize = 4;
2749
2750 MachineFunction &MF = DAG.getMachineFunction();
2751
2752 // Mark this function as potentially containing a function that contains a
2753 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2754 // and restoring the callers stack pointer in this functions epilog. This is
2755 // done because by tail calling the called function might overwrite the value
2756 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002757 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002758 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002759
Tilmann Schellerffd02002009-07-03 06:45:56 +00002760 // Count how many bytes are to be pushed on the stack, including the linkage
2761 // area, parameter list area and the part of the local variable space which
2762 // contains copies of aggregates which are passed by value.
2763
2764 // Assign locations to all of the outgoing arguments.
2765 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2767 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002768
2769 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002770 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002771
2772 if (isVarArg) {
2773 // Handle fixed and variable vector arguments differently.
2774 // Fixed vector arguments go into registers as long as registers are
2775 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002776 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002777
Tilmann Schellerffd02002009-07-03 06:45:56 +00002778 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002779 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002780 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002781 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002782
Dan Gohman98ca4f22009-08-05 01:29:28 +00002783 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002784 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2785 CCInfo);
2786 } else {
2787 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2788 ArgFlags, CCInfo);
2789 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002790
Tilmann Schellerffd02002009-07-03 06:45:56 +00002791 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002792#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002793 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002794 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002795#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002796 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002797 }
2798 }
2799 } else {
2800 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002802 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002803
Tilmann Schellerffd02002009-07-03 06:45:56 +00002804 // Assign locations to all of the outgoing aggregate by value arguments.
2805 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002806 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2807 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808
2809 // Reserve stack space for the allocations in CCInfo.
2810 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2811
Dan Gohman98ca4f22009-08-05 01:29:28 +00002812 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002813
2814 // Size of the linkage area, parameter list area and the part of the local
2815 // space variable where copies of aggregates which are passed by value are
2816 // stored.
2817 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002818
Tilmann Schellerffd02002009-07-03 06:45:56 +00002819 // Calculate by how many bytes the stack has to be adjusted in case of tail
2820 // call optimization.
2821 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2822
2823 // Adjust the stack pointer for the new arguments...
2824 // These operations are automatically eliminated by the prolog/epilog pass
2825 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2826 SDValue CallSeqStart = Chain;
2827
2828 // Load the return address and frame pointer so it can be moved somewhere else
2829 // later.
2830 SDValue LROp, FPOp;
2831 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2832 dl);
2833
2834 // Set up a copy of the stack pointer for use loading and storing any
2835 // arguments that may not fit in the registers available for argument
2836 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002837 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002838
Tilmann Schellerffd02002009-07-03 06:45:56 +00002839 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2840 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2841 SmallVector<SDValue, 8> MemOpChains;
2842
2843 // Walk the register/memloc assignments, inserting copies/loads.
2844 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2845 i != e;
2846 ++i) {
2847 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002848 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002850
Tilmann Schellerffd02002009-07-03 06:45:56 +00002851 if (Flags.isByVal()) {
2852 // Argument is an aggregate which is passed by value, thus we need to
2853 // create a copy of it in the local variable space of the current stack
2854 // frame (which is the stack frame of the caller) and pass the address of
2855 // this copy to the callee.
2856 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2857 CCValAssign &ByValVA = ByValArgLocs[j++];
2858 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002859
Tilmann Schellerffd02002009-07-03 06:45:56 +00002860 // Memory reserved in the local variable space of the callers stack frame.
2861 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002862
Tilmann Schellerffd02002009-07-03 06:45:56 +00002863 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2864 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002865
Tilmann Schellerffd02002009-07-03 06:45:56 +00002866 // Create a copy of the argument in the local area of the current
2867 // stack frame.
2868 SDValue MemcpyCall =
2869 CreateCopyOfByValArgument(Arg, PtrOff,
2870 CallSeqStart.getNode()->getOperand(0),
2871 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002872
Tilmann Schellerffd02002009-07-03 06:45:56 +00002873 // This must go outside the CALLSEQ_START..END.
2874 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2875 CallSeqStart.getNode()->getOperand(1));
2876 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2877 NewCallSeqStart.getNode());
2878 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002879
Tilmann Schellerffd02002009-07-03 06:45:56 +00002880 // Pass the address of the aggregate copy on the stack either in a
2881 // physical register or in the parameter list area of the current stack
2882 // frame to the callee.
2883 Arg = PtrOff;
2884 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002885
Tilmann Schellerffd02002009-07-03 06:45:56 +00002886 if (VA.isRegLoc()) {
2887 // Put argument in a physical register.
2888 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2889 } else {
2890 // Put argument in the parameter list area of the current stack frame.
2891 assert(VA.isMemLoc());
2892 unsigned LocMemOffset = VA.getLocMemOffset();
2893
2894 if (!isTailCall) {
2895 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2896 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2897
2898 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002899 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002900 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002901 } else {
2902 // Calculate and remember argument location.
2903 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2904 TailCallArguments);
2905 }
2906 }
2907 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002908
Tilmann Schellerffd02002009-07-03 06:45:56 +00002909 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002911 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002912
Eli Friedman4e3adfd2011-06-14 22:16:20 +00002913 // Set CR6 to true if this is a vararg call.
2914 if (isVarArg) {
2915 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
2916 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
2917 }
2918
Tilmann Schellerffd02002009-07-03 06:45:56 +00002919 // Build a sequence of copy-to-reg nodes chained together with token chain
2920 // and flag operands which copy the outgoing args into the appropriate regs.
2921 SDValue InFlag;
2922 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2923 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2924 RegsToPass[i].second, InFlag);
2925 InFlag = Chain.getValue(1);
2926 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002927
Chris Lattnerb9082582010-11-14 23:42:06 +00002928 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002929 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2930 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002931
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2933 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2934 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002935}
2936
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937SDValue
2938PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002939 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 bool isTailCall,
2941 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002942 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 const SmallVectorImpl<ISD::InputArg> &Ins,
2944 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002945 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946
2947 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002948
Owen Andersone50ed302009-08-10 22:56:29 +00002949 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002950 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002951 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002952
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 MachineFunction &MF = DAG.getMachineFunction();
2954
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 // Mark this function as potentially containing a function that contains a
2956 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2957 // and restoring the callers stack pointer in this functions epilog. This is
2958 // done because by tail calling the called function might overwrite the value
2959 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002960 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002961 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2962
2963 unsigned nAltivecParamsAtEnd = 0;
2964
Chris Lattnerabde4602006-05-16 22:56:08 +00002965 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002966 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002967 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002969 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00002970 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002971 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002972
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002973 // Calculate by how many bytes the stack has to be adjusted in case of tail
2974 // call optimization.
2975 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002976
Dan Gohman98ca4f22009-08-05 01:29:28 +00002977 // To protect arguments on the stack from being clobbered in a tail call,
2978 // force all the loads to happen before doing any other lowering.
2979 if (isTailCall)
2980 Chain = DAG.getStackArgumentTokenFactor(Chain);
2981
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002982 // Adjust the stack pointer for the new arguments...
2983 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002984 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002986
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002987 // Load the return address and frame pointer so it can be move somewhere else
2988 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2991 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002992
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002993 // Set up a copy of the stack pointer for use loading and storing any
2994 // arguments that may not fit in the registers available for argument
2995 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002996 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002997 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002998 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002999 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003001
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003002 // Figure out which arguments are going to go in registers, and which in
3003 // memory. Also, if this is a vararg function, floating point operations
3004 // must be stored to our stack, and loaded into integer regs as well, if
3005 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003006 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003007 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003008
Chris Lattnerc91a4752006-06-26 22:48:35 +00003009 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003010 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3011 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3012 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003013 static const unsigned GPR_64[] = { // 64-bit registers.
3014 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3015 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3016 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003017 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003018
Chris Lattner9a2a4972006-05-17 06:01:33 +00003019 static const unsigned VR[] = {
3020 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3021 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3022 };
Owen Anderson718cb662007-09-07 04:06:50 +00003023 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003024 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003025 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003026
Chris Lattnerc91a4752006-06-26 22:48:35 +00003027 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3028
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003029 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3031
Dan Gohman475871a2008-07-27 21:46:04 +00003032 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003033 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003034 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003035 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003036
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003037 // PtrOff will be used to store the current argument to the stack if a
3038 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003039 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003040
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003041 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003042
Dale Johannesen39355f92009-02-04 02:34:38 +00003043 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003044
3045 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003046 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003047 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3048 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003050 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003051
Dale Johannesen8419dd62008-03-07 20:27:40 +00003052 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003053 if (Flags.isByVal()) {
3054 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003055 if (Size==1 || Size==2) {
3056 // Very small objects are passed right-justified.
3057 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003059 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003060 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003061 MachinePointerInfo(), VT,
3062 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003063 MemOpChains.push_back(Load.getValue(1));
3064 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003065
3066 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003067 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003068 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003069 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003070 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003071 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003072 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003073 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003074 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003075 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003076 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3077 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003078 Chain = CallSeqStart = NewCallSeqStart;
3079 ArgOffset += PtrByteSize;
3080 }
3081 continue;
3082 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003083 // Copy entire object into memory. There are cases where gcc-generated
3084 // code assumes it is there, even if it could be put entirely into
3085 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003086 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003087 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003088 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003089 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003090 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003091 CallSeqStart.getNode()->getOperand(1));
3092 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003093 Chain = CallSeqStart = NewCallSeqStart;
3094 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003095 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003096 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003097 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003098 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003099 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3100 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003101 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003102 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003103 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003104 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003105 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003106 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003107 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003108 }
3109 }
3110 continue;
3111 }
3112
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003114 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 case MVT::i32:
3116 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003117 if (GPR_idx != NumGPRs) {
3118 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003119 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003120 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3121 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003122 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003123 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003125 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 case MVT::f32:
3127 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003128 if (FPR_idx != NumFPRs) {
3129 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3130
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003131 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003132 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3133 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003134 MemOpChains.push_back(Store);
3135
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003136 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003137 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003138 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3139 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003140 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003142 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003144 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003145 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003146 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3147 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003148 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003149 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003150 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003151 }
3152 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003153 // If we have any FPRs remaining, we may also have GPRs remaining.
3154 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3155 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003156 if (GPR_idx != NumGPRs)
3157 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3160 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003161 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003162 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003163 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3164 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003165 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003166 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003167 if (isPPC64)
3168 ArgOffset += 8;
3169 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003171 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 case MVT::v4f32:
3173 case MVT::v4i32:
3174 case MVT::v8i16:
3175 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003176 if (isVarArg) {
3177 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003178 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003179 // V registers; in fact gcc does this only for arguments that are
3180 // prototyped, not for those that match the ... We do it for all
3181 // arguments, seems to work.
3182 while (ArgOffset % 16 !=0) {
3183 ArgOffset += PtrByteSize;
3184 if (GPR_idx != NumGPRs)
3185 GPR_idx++;
3186 }
3187 // We could elide this store in the case where the object fits
3188 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003189 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003190 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003191 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3192 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003193 MemOpChains.push_back(Store);
3194 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003195 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003196 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003197 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003198 MemOpChains.push_back(Load.getValue(1));
3199 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3200 }
3201 ArgOffset += 16;
3202 for (unsigned i=0; i<16; i+=PtrByteSize) {
3203 if (GPR_idx == NumGPRs)
3204 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003205 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003206 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003207 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003208 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003209 MemOpChains.push_back(Load.getValue(1));
3210 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3211 }
3212 break;
3213 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003214
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003215 // Non-varargs Altivec params generally go in registers, but have
3216 // stack space allocated at the end.
3217 if (VR_idx != NumVRs) {
3218 // Doesn't have GPR space allocated.
3219 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3220 } else if (nAltivecParamsAtEnd==0) {
3221 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003222 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3223 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003224 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003225 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003226 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003227 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003228 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003229 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003230 // If all Altivec parameters fit in registers, as they usually do,
3231 // they get stack space following the non-Altivec parameters. We
3232 // don't track this here because nobody below needs it.
3233 // If there are more Altivec parameters than fit in registers emit
3234 // the stores here.
3235 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3236 unsigned j = 0;
3237 // Offset is aligned; skip 1st 12 params which go in V registers.
3238 ArgOffset = ((ArgOffset+15)/16)*16;
3239 ArgOffset += 12*16;
3240 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003241 SDValue Arg = OutVals[i];
3242 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3244 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003245 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003247 // We are emitting Altivec params in order.
3248 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3249 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003250 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003251 ArgOffset += 16;
3252 }
3253 }
3254 }
3255 }
3256
Chris Lattner9a2a4972006-05-17 06:01:33 +00003257 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003259 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003260
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003261 // Check if this is an indirect call (MTCTR/BCTRL).
3262 // See PrepareCall() for more information about calls through function
3263 // pointers in the 64-bit SVR4 ABI.
3264 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3265 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3266 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3267 !isBLACompatibleAddress(Callee, DAG)) {
3268 // Load r2 into a virtual register and store it to the TOC save area.
3269 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3270 // TOC save area offset.
3271 SDValue PtrOff = DAG.getIntPtrConstant(40);
3272 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003273 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003274 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003275 }
3276
Dale Johannesenf7b73042010-03-09 20:15:42 +00003277 // On Darwin, R12 must contain the address of an indirect callee. This does
3278 // not mean the MTCTR instruction must use R12; it's easier to model this as
3279 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003280 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003281 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3282 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3283 !isBLACompatibleAddress(Callee, DAG))
3284 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3285 PPC::R12), Callee));
3286
Chris Lattner9a2a4972006-05-17 06:01:33 +00003287 // Build a sequence of copy-to-reg nodes chained together with token chain
3288 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003289 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003290 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003292 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003293 InFlag = Chain.getValue(1);
3294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Chris Lattnerb9082582010-11-14 23:42:06 +00003296 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003297 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3298 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003299
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3301 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3302 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003303}
3304
Dan Gohman98ca4f22009-08-05 01:29:28 +00003305SDValue
3306PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003307 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003308 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003309 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003310 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003311
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003312 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003313 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3314 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003315 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003316
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003317 // If this is the first return lowered for this function, add the regs to the
3318 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003319 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003320 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003321 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003322 }
3323
Dan Gohman475871a2008-07-27 21:46:04 +00003324 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003325
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003326 // Copy the result values into the output registers.
3327 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3328 CCValAssign &VA = RVLocs[i];
3329 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003330 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003331 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003332 Flag = Chain.getValue(1);
3333 }
3334
Gabor Greifba36cb52008-08-28 21:40:38 +00003335 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003337 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003339}
3340
Dan Gohman475871a2008-07-27 21:46:04 +00003341SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003342 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003343 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003344 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003345
Jim Laskeyefc7e522006-12-04 22:04:42 +00003346 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003347 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003348
3349 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003350 bool isPPC64 = Subtarget.isPPC64();
3351 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003352 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003353
3354 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003355 SDValue Chain = Op.getOperand(0);
3356 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003357
Jim Laskeyefc7e522006-12-04 22:04:42 +00003358 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003359 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3360 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003361 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003362
Jim Laskeyefc7e522006-12-04 22:04:42 +00003363 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003364 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003365
Jim Laskeyefc7e522006-12-04 22:04:42 +00003366 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003367 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003368 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003369}
3370
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003371
3372
Dan Gohman475871a2008-07-27 21:46:04 +00003373SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003374PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003375 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003376 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003377 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003378 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003379
3380 // Get current frame pointer save index. The users of this index will be
3381 // primarily DYNALLOC instructions.
3382 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3383 int RASI = FI->getReturnAddrSaveIndex();
3384
3385 // If the frame pointer save index hasn't been defined yet.
3386 if (!RASI) {
3387 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003388 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003389 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003390 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003391 // Save the result.
3392 FI->setReturnAddrSaveIndex(RASI);
3393 }
3394 return DAG.getFrameIndex(RASI, PtrVT);
3395}
3396
Dan Gohman475871a2008-07-27 21:46:04 +00003397SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003398PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3399 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003400 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003401 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003402 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003403
3404 // Get current frame pointer save index. The users of this index will be
3405 // primarily DYNALLOC instructions.
3406 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3407 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003408
Jim Laskey2f616bf2006-11-16 22:43:37 +00003409 // If the frame pointer save index hasn't been defined yet.
3410 if (!FPSI) {
3411 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003412 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003413 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003414
Jim Laskey2f616bf2006-11-16 22:43:37 +00003415 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003416 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003417 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003418 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003419 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003420 return DAG.getFrameIndex(FPSI, PtrVT);
3421}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003422
Dan Gohman475871a2008-07-27 21:46:04 +00003423SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003424 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003425 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003426 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003427 SDValue Chain = Op.getOperand(0);
3428 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003429 DebugLoc dl = Op.getDebugLoc();
3430
Jim Laskey2f616bf2006-11-16 22:43:37 +00003431 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003432 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003433 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003434 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003435 DAG.getConstant(0, PtrVT), Size);
3436 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003437 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003438 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003439 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003441 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003442}
3443
Chris Lattner1a635d62006-04-14 06:01:58 +00003444/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3445/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003446SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003447 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003448 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3449 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003450 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003451
Chris Lattner1a635d62006-04-14 06:01:58 +00003452 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003453
Chris Lattner1a635d62006-04-14 06:01:58 +00003454 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003455 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003456
Owen Andersone50ed302009-08-10 22:56:29 +00003457 EVT ResVT = Op.getValueType();
3458 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003459 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3460 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003461 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003462
Chris Lattner1a635d62006-04-14 06:01:58 +00003463 // If the RHS of the comparison is a 0.0, we don't need to do the
3464 // subtraction at all.
3465 if (isFloatingPointZero(RHS))
3466 switch (CC) {
3467 default: break; // SETUO etc aren't handled by fsel.
3468 case ISD::SETULT:
3469 case ISD::SETLT:
3470 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003471 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003472 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3474 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003475 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003476 case ISD::SETUGT:
3477 case ISD::SETGT:
3478 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003479 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003480 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3482 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003483 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Dan Gohman475871a2008-07-27 21:46:04 +00003487 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003488 switch (CC) {
3489 default: break; // SETUO etc aren't handled by fsel.
3490 case ISD::SETULT:
3491 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003492 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3494 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003495 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003496 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003497 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003498 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3500 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003501 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003502 case ISD::SETUGT:
3503 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003504 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3506 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003507 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003508 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003509 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003510 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3512 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003513 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003514 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003515 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003516}
3517
Chris Lattner1f873002007-11-28 18:44:47 +00003518// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003519SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003520 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003521 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003522 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 if (Src.getValueType() == MVT::f32)
3524 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003525
Dan Gohman475871a2008-07-27 21:46:04 +00003526 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003528 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003530 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003531 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003533 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 case MVT::i64:
3535 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003536 break;
3537 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003538
Chris Lattner1a635d62006-04-14 06:01:58 +00003539 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003541
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003542 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003543 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3544 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003545
3546 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3547 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003549 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003550 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003551 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003552 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003553}
3554
Dan Gohmand858e902010-04-17 15:26:15 +00003555SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3556 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003557 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003558 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003560 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003561
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3565 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003566 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003568 return FP;
3569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003570
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003572 "Unhandled SINT_TO_FP type in custom expander!");
3573 // Since we only generate this in 64-bit mode, we can take advantage of
3574 // 64-bit registers. In particular, sign extend the input value into the
3575 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3576 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003577 MachineFunction &MF = DAG.getMachineFunction();
3578 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003579 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003580 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003581 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003582
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003584 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003585
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003587 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003588 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003589 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003590 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3591 SDValue Store =
3592 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3593 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003594 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003595 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3596 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003597
Chris Lattner1a635d62006-04-14 06:01:58 +00003598 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3600 if (Op.getValueType() == MVT::f32)
3601 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003602 return FP;
3603}
3604
Dan Gohmand858e902010-04-17 15:26:15 +00003605SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3606 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003607 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003608 /*
3609 The rounding mode is in bits 30:31 of FPSR, and has the following
3610 settings:
3611 00 Round to nearest
3612 01 Round to 0
3613 10 Round to +inf
3614 11 Round to -inf
3615
3616 FLT_ROUNDS, on the other hand, expects the following:
3617 -1 Undefined
3618 0 Round to 0
3619 1 Round to nearest
3620 2 Round to +inf
3621 3 Round to -inf
3622
3623 To perform the conversion, we do:
3624 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3625 */
3626
3627 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003628 EVT VT = Op.getValueType();
3629 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3630 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003631 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003632
3633 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003635 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003636 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003637
3638 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003639 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003640 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003641 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003642 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003643
3644 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003645 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003646 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003647 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003648 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003649
3650 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003651 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 DAG.getNode(ISD::AND, dl, MVT::i32,
3653 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003654 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 DAG.getNode(ISD::SRL, dl, MVT::i32,
3656 DAG.getNode(ISD::AND, dl, MVT::i32,
3657 DAG.getNode(ISD::XOR, dl, MVT::i32,
3658 CWD, DAG.getConstant(3, MVT::i32)),
3659 DAG.getConstant(3, MVT::i32)),
3660 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003661
Dan Gohman475871a2008-07-27 21:46:04 +00003662 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003664
Duncan Sands83ec4b62008-06-06 12:08:01 +00003665 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003666 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003667}
3668
Dan Gohmand858e902010-04-17 15:26:15 +00003669SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003670 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003671 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003672 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003673 assert(Op.getNumOperands() == 3 &&
3674 VT == Op.getOperand(1).getValueType() &&
3675 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003676
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003677 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003678 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003679 SDValue Lo = Op.getOperand(0);
3680 SDValue Hi = Op.getOperand(1);
3681 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003682 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003683
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003684 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003685 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003686 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3687 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3688 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3689 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003690 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003691 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3692 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3693 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003694 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003695 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003696}
3697
Dan Gohmand858e902010-04-17 15:26:15 +00003698SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003699 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003700 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003701 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003702 assert(Op.getNumOperands() == 3 &&
3703 VT == Op.getOperand(1).getValueType() &&
3704 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003705
Dan Gohman9ed06db2008-03-07 20:36:53 +00003706 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003707 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003708 SDValue Lo = Op.getOperand(0);
3709 SDValue Hi = Op.getOperand(1);
3710 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003711 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003712
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003713 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003714 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003715 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3716 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3717 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3718 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003719 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003720 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3721 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3722 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003723 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003724 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003725}
3726
Dan Gohmand858e902010-04-17 15:26:15 +00003727SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003728 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003729 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003730 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003731 assert(Op.getNumOperands() == 3 &&
3732 VT == Op.getOperand(1).getValueType() &&
3733 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003734
Dan Gohman9ed06db2008-03-07 20:36:53 +00003735 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003736 SDValue Lo = Op.getOperand(0);
3737 SDValue Hi = Op.getOperand(1);
3738 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003739 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003740
Dale Johannesenf5d97892009-02-04 01:48:28 +00003741 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003742 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003743 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3744 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3745 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3746 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003747 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003748 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3749 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3750 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003751 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003752 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003753 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003754}
3755
3756//===----------------------------------------------------------------------===//
3757// Vector related lowering.
3758//
3759
Chris Lattner4a998b92006-04-17 06:00:21 +00003760/// BuildSplatI - Build a canonical splati of Val with an element size of
3761/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003762static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003763 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003764 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003765
Owen Andersone50ed302009-08-10 22:56:29 +00003766 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003768 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003769
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003771
Chris Lattner70fa4932006-12-01 01:45:39 +00003772 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3773 if (Val == -1)
3774 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003775
Owen Andersone50ed302009-08-10 22:56:29 +00003776 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003777
Chris Lattner4a998b92006-04-17 06:00:21 +00003778 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003781 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003782 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3783 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003784 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003785}
3786
Chris Lattnere7c768e2006-04-18 03:24:30 +00003787/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003788/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003789static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003790 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 EVT DestVT = MVT::Other) {
3792 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003793 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003795}
3796
Chris Lattnere7c768e2006-04-18 03:24:30 +00003797/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3798/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003799static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003800 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 DebugLoc dl, EVT DestVT = MVT::Other) {
3802 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003803 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003805}
3806
3807
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003808/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3809/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003810static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003811 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003812 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003813 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3814 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003815
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003817 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003820 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003821}
3822
Chris Lattnerf1b47082006-04-14 05:19:18 +00003823// If this is a case we can't handle, return null and let the default
3824// expansion code take care of it. If we CAN select this case, and if it
3825// selects to a single instruction, return Op. Otherwise, if we can codegen
3826// this case more efficiently than a constant pool load, lower it to the
3827// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003828SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3829 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003830 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003831 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3832 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003833
Bob Wilson24e338e2009-03-02 23:24:16 +00003834 // Check if this is a splat of a constant value.
3835 APInt APSplatBits, APSplatUndef;
3836 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003837 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003838 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003839 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003840 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003841
Bob Wilsonf2950b02009-03-03 19:26:27 +00003842 unsigned SplatBits = APSplatBits.getZExtValue();
3843 unsigned SplatUndef = APSplatUndef.getZExtValue();
3844 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003845
Bob Wilsonf2950b02009-03-03 19:26:27 +00003846 // First, handle single instruction cases.
3847
3848 // All zeros?
3849 if (SplatBits == 0) {
3850 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3852 SDValue Z = DAG.getConstant(0, MVT::i32);
3853 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003854 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003855 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003856 return Op;
3857 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003858
Bob Wilsonf2950b02009-03-03 19:26:27 +00003859 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3860 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3861 (32-SplatBitSize));
3862 if (SextVal >= -16 && SextVal <= 15)
3863 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003864
3865
Bob Wilsonf2950b02009-03-03 19:26:27 +00003866 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003867
Bob Wilsonf2950b02009-03-03 19:26:27 +00003868 // If this value is in the range [-32,30] and is even, use:
3869 // tmp = VSPLTI[bhw], result = add tmp, tmp
3870 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003872 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003873 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003874 }
3875
3876 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3877 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3878 // for fneg/fabs.
3879 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3880 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003882
3883 // Make the VSLW intrinsic, computing 0x8000_0000.
3884 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3885 OnesV, DAG, dl);
3886
3887 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003889 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003890 }
3891
3892 // Check to see if this is a wide variety of vsplti*, binop self cases.
3893 static const signed char SplatCsts[] = {
3894 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3895 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3896 };
3897
3898 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3899 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3900 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3901 int i = SplatCsts[idx];
3902
3903 // Figure out what shift amount will be used by altivec if shifted by i in
3904 // this splat size.
3905 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3906
3907 // vsplti + shl self.
3908 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003910 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3911 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3912 Intrinsic::ppc_altivec_vslw
3913 };
3914 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003915 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003916 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003917
Bob Wilsonf2950b02009-03-03 19:26:27 +00003918 // vsplti + srl self.
3919 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003921 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3922 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3923 Intrinsic::ppc_altivec_vsrw
3924 };
3925 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003926 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003927 }
3928
Bob Wilsonf2950b02009-03-03 19:26:27 +00003929 // vsplti + sra self.
3930 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003932 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3933 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3934 Intrinsic::ppc_altivec_vsraw
3935 };
3936 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003937 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003938 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003939
Bob Wilsonf2950b02009-03-03 19:26:27 +00003940 // vsplti + rol self.
3941 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3942 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003944 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3945 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3946 Intrinsic::ppc_altivec_vrlw
3947 };
3948 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003949 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003951
Bob Wilsonf2950b02009-03-03 19:26:27 +00003952 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00003953 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003955 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003956 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003957 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00003958 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003960 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003961 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003962 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00003963 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003965 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3966 }
3967 }
3968
3969 // Three instruction sequences.
3970
3971 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3972 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3974 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003975 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003976 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003977 }
3978 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3979 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3981 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003982 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003983 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003984 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003985
Dan Gohman475871a2008-07-27 21:46:04 +00003986 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003987}
3988
Chris Lattner59138102006-04-17 05:28:54 +00003989/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3990/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003991static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003992 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003993 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003994 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003995 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003996 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003997
Chris Lattner59138102006-04-17 05:28:54 +00003998 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003999 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004000 OP_VMRGHW,
4001 OP_VMRGLW,
4002 OP_VSPLTISW0,
4003 OP_VSPLTISW1,
4004 OP_VSPLTISW2,
4005 OP_VSPLTISW3,
4006 OP_VSLDOI4,
4007 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004008 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004009 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004010
Chris Lattner59138102006-04-17 05:28:54 +00004011 if (OpNum == OP_COPY) {
4012 if (LHSID == (1*9+2)*9+3) return LHS;
4013 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4014 return RHS;
4015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004016
Dan Gohman475871a2008-07-27 21:46:04 +00004017 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004018 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4019 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004020
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004022 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004023 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004024 case OP_VMRGHW:
4025 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4026 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4027 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4028 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4029 break;
4030 case OP_VMRGLW:
4031 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4032 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4033 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4034 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4035 break;
4036 case OP_VSPLTISW0:
4037 for (unsigned i = 0; i != 16; ++i)
4038 ShufIdxs[i] = (i&3)+0;
4039 break;
4040 case OP_VSPLTISW1:
4041 for (unsigned i = 0; i != 16; ++i)
4042 ShufIdxs[i] = (i&3)+4;
4043 break;
4044 case OP_VSPLTISW2:
4045 for (unsigned i = 0; i != 16; ++i)
4046 ShufIdxs[i] = (i&3)+8;
4047 break;
4048 case OP_VSPLTISW3:
4049 for (unsigned i = 0; i != 16; ++i)
4050 ShufIdxs[i] = (i&3)+12;
4051 break;
4052 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004053 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004054 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004055 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004056 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004057 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004058 }
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004060 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4061 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004063 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004064}
4065
Chris Lattnerf1b47082006-04-14 05:19:18 +00004066/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4067/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4068/// return the code it can be lowered into. Worst case, it can always be
4069/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004070SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004071 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004072 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004073 SDValue V1 = Op.getOperand(0);
4074 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004076 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004077
Chris Lattnerf1b47082006-04-14 05:19:18 +00004078 // Cases that are handled by instructions that take permute immediates
4079 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4080 // selected by the instruction selector.
4081 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4083 PPC::isSplatShuffleMask(SVOp, 2) ||
4084 PPC::isSplatShuffleMask(SVOp, 4) ||
4085 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4086 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4087 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4088 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4089 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4090 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4091 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4092 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4093 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004094 return Op;
4095 }
4096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004097
Chris Lattnerf1b47082006-04-14 05:19:18 +00004098 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4099 // and produce a fixed permutation. If any of these match, do not lower to
4100 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4102 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4103 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4104 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4105 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4106 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4107 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4108 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4109 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004110 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004111
Chris Lattner59138102006-04-17 05:28:54 +00004112 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4113 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 SmallVector<int, 16> PermMask;
4115 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004116
Chris Lattner59138102006-04-17 05:28:54 +00004117 unsigned PFIndexes[4];
4118 bool isFourElementShuffle = true;
4119 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4120 unsigned EltNo = 8; // Start out undef.
4121 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004123 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004124
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004126 if ((ByteSource & 3) != j) {
4127 isFourElementShuffle = false;
4128 break;
4129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004130
Chris Lattner59138102006-04-17 05:28:54 +00004131 if (EltNo == 8) {
4132 EltNo = ByteSource/4;
4133 } else if (EltNo != ByteSource/4) {
4134 isFourElementShuffle = false;
4135 break;
4136 }
4137 }
4138 PFIndexes[i] = EltNo;
4139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004140
4141 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004142 // perfect shuffle vector to determine if it is cost effective to do this as
4143 // discrete instructions, or whether we should use a vperm.
4144 if (isFourElementShuffle) {
4145 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004146 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004147 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004148
Chris Lattner59138102006-04-17 05:28:54 +00004149 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4150 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004151
Chris Lattner59138102006-04-17 05:28:54 +00004152 // Determining when to avoid vperm is tricky. Many things affect the cost
4153 // of vperm, particularly how many times the perm mask needs to be computed.
4154 // For example, if the perm mask can be hoisted out of a loop or is already
4155 // used (perhaps because there are multiple permutes with the same shuffle
4156 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4157 // the loop requires an extra register.
4158 //
4159 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004160 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004161 // available, if this block is within a loop, we should avoid using vperm
4162 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004163 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004164 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattnerf1b47082006-04-14 05:19:18 +00004167 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4168 // vector that will get spilled to the constant pool.
4169 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004170
Chris Lattnerf1b47082006-04-14 05:19:18 +00004171 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4172 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004173 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004174 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004175
Dan Gohman475871a2008-07-27 21:46:04 +00004176 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4178 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004179
Chris Lattnerf1b47082006-04-14 05:19:18 +00004180 for (unsigned j = 0; j != BytesPerElement; ++j)
4181 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004184
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004186 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004187 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004188}
4189
Chris Lattner90564f22006-04-18 17:59:36 +00004190/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4191/// altivec comparison. If it is, return true and fill in Opc/isDot with
4192/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004193static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004194 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004195 unsigned IntrinsicID =
4196 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004197 CompareOpc = -1;
4198 isDot = false;
4199 switch (IntrinsicID) {
4200 default: return false;
4201 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004202 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4203 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4204 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4205 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4206 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4207 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4208 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4209 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4210 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4211 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4212 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4213 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4214 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004215
Chris Lattner1a635d62006-04-14 06:01:58 +00004216 // Normal Comparisons.
4217 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4218 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4219 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4220 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4221 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4222 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4223 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4224 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4225 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4226 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4227 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4228 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4229 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4230 }
Chris Lattner90564f22006-04-18 17:59:36 +00004231 return true;
4232}
4233
4234/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4235/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004236SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004237 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004238 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4239 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004240 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004241 int CompareOpc;
4242 bool isDot;
4243 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004244 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Chris Lattner90564f22006-04-18 17:59:36 +00004246 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004247 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004248 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004249 Op.getOperand(1), Op.getOperand(2),
4250 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004251 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
Chris Lattner1a635d62006-04-14 06:01:58 +00004254 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004255 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004256 Op.getOperand(2), // LHS
4257 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004259 };
Owen Andersone50ed302009-08-10 22:56:29 +00004260 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004261 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004262 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004263 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004264
Chris Lattner1a635d62006-04-14 06:01:58 +00004265 // Now that we have the comparison, emit a copy from the CR to a GPR.
4266 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4268 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004269 CompNode.getValue(1));
4270
Chris Lattner1a635d62006-04-14 06:01:58 +00004271 // Unpack the result based on how the target uses it.
4272 unsigned BitNo; // Bit # of CR6.
4273 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004274 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004275 default: // Can't happen, don't crash on invalid number though.
4276 case 0: // Return the value of the EQ bit of CR6.
4277 BitNo = 0; InvertBit = false;
4278 break;
4279 case 1: // Return the inverted value of the EQ bit of CR6.
4280 BitNo = 0; InvertBit = true;
4281 break;
4282 case 2: // Return the value of the LT bit of CR6.
4283 BitNo = 2; InvertBit = false;
4284 break;
4285 case 3: // Return the inverted value of the LT bit of CR6.
4286 BitNo = 2; InvertBit = true;
4287 break;
4288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004289
Chris Lattner1a635d62006-04-14 06:01:58 +00004290 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4292 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004293 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4295 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004296
Chris Lattner1a635d62006-04-14 06:01:58 +00004297 // If we are supposed to, toggle the bit.
4298 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4300 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004301 return Flags;
4302}
4303
Scott Michelfdc40a02009-02-17 22:15:04 +00004304SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004305 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004306 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004307 // Create a stack slot that is 16-byte aligned.
4308 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004309 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004310 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004311 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004312
Chris Lattner1a635d62006-04-14 06:01:58 +00004313 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004314 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004315 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004316 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004317 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004318 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004319 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004320}
4321
Dan Gohmand858e902010-04-17 15:26:15 +00004322SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004323 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004326
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4328 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004329
Dan Gohman475871a2008-07-27 21:46:04 +00004330 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004331 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004332
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004333 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004334 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4335 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4336 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004337
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004338 // Low parts multiplied together, generating 32-bit results (we ignore the
4339 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004340 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004342
Dan Gohman475871a2008-07-27 21:46:04 +00004343 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004345 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004346 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004347 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4349 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004351
Owen Anderson825b72b2009-08-11 20:47:22 +00004352 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004353
Chris Lattnercea2aa72006-04-18 04:28:57 +00004354 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004355 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004357 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Chris Lattner19a81522006-04-18 03:57:35 +00004359 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004360 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004362 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004363
Chris Lattner19a81522006-04-18 03:57:35 +00004364 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004365 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004367 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004368
Chris Lattner19a81522006-04-18 03:57:35 +00004369 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004371 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 Ops[i*2 ] = 2*i+1;
4373 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004374 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004376 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004377 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004378 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004379}
4380
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004381/// LowerOperation - Provide custom lowering hooks for some operations.
4382///
Dan Gohmand858e902010-04-17 15:26:15 +00004383SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004384 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004385 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004386 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004387 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004388 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004389 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004390 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004391 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004392 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004393 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004394 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004395
4396 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004397 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004398
Jim Laskeyefc7e522006-12-04 22:04:42 +00004399 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004400 case ISD::DYNAMIC_STACKALLOC:
4401 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004402
Chris Lattner1a635d62006-04-14 06:01:58 +00004403 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004404 case ISD::FP_TO_UINT:
4405 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004406 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004407 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004408 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004409
Chris Lattner1a635d62006-04-14 06:01:58 +00004410 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004411 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4412 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4413 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004414
Chris Lattner1a635d62006-04-14 06:01:58 +00004415 // Vector-related lowering.
4416 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4417 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4418 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4419 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004420 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004421
Chris Lattner3fc027d2007-12-08 06:59:59 +00004422 // Frame & Return address.
4423 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004424 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004425 }
Dan Gohman475871a2008-07-27 21:46:04 +00004426 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004427}
4428
Duncan Sands1607f052008-12-01 11:39:25 +00004429void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4430 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004431 SelectionDAG &DAG) const {
Dale Johannesen3484c092009-02-05 22:07:54 +00004432 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004433 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004434 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004435 assert(false && "Do not know how to custom type legalize this operation!");
4436 return;
4437 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 assert(N->getValueType(0) == MVT::ppcf128);
4439 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004440 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004442 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004443 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004445 DAG.getIntPtrConstant(1));
4446
4447 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4448 // of the long double, and puts FPSCR back the way it was. We do not
4449 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004450 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004451 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4452
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004454 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004455 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004456 MFFSreg = Result.getValue(0);
4457 InFlag = Result.getValue(1);
4458
4459 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004460 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004462 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004463 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004464 InFlag = Result.getValue(0);
4465
4466 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004467 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004469 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004470 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004471 InFlag = Result.getValue(0);
4472
4473 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004475 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004476 Ops[0] = Lo;
4477 Ops[1] = Hi;
4478 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004479 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004480 FPreg = Result.getValue(0);
4481 InFlag = Result.getValue(1);
4482
4483 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 NodeTys.push_back(MVT::f64);
4485 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004486 Ops[1] = MFFSreg;
4487 Ops[2] = FPreg;
4488 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004489 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004490 FPreg = Result.getValue(0);
4491
4492 // We know the low half is about to be thrown away, so just use something
4493 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004495 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004496 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004497 }
Duncan Sands1607f052008-12-01 11:39:25 +00004498 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004499 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004500 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004501 }
4502}
4503
4504
Chris Lattner1a635d62006-04-14 06:01:58 +00004505//===----------------------------------------------------------------------===//
4506// Other Lowering Code
4507//===----------------------------------------------------------------------===//
4508
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004509MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004510PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004511 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004512 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004513 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4514
4515 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4516 MachineFunction *F = BB->getParent();
4517 MachineFunction::iterator It = BB;
4518 ++It;
4519
4520 unsigned dest = MI->getOperand(0).getReg();
4521 unsigned ptrA = MI->getOperand(1).getReg();
4522 unsigned ptrB = MI->getOperand(2).getReg();
4523 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004524 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004525
4526 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4527 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4528 F->insert(It, loopMBB);
4529 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004530 exitMBB->splice(exitMBB->begin(), BB,
4531 llvm::next(MachineBasicBlock::iterator(MI)),
4532 BB->end());
4533 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004534
4535 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004536 unsigned TmpReg = (!BinOpcode) ? incr :
4537 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004538 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4539 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004540
4541 // thisMBB:
4542 // ...
4543 // fallthrough --> loopMBB
4544 BB->addSuccessor(loopMBB);
4545
4546 // loopMBB:
4547 // l[wd]arx dest, ptr
4548 // add r0, dest, incr
4549 // st[wd]cx. r0, ptr
4550 // bne- loopMBB
4551 // fallthrough --> exitMBB
4552 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004553 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004554 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004555 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004556 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4557 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004558 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004559 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004560 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004561 BB->addSuccessor(loopMBB);
4562 BB->addSuccessor(exitMBB);
4563
4564 // exitMBB:
4565 // ...
4566 BB = exitMBB;
4567 return BB;
4568}
4569
4570MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004571PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004572 MachineBasicBlock *BB,
4573 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004574 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004575 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004576 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4577 // In 64 bit mode we have to use 64 bits for addresses, even though the
4578 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4579 // registers without caring whether they're 32 or 64, but here we're
4580 // doing actual arithmetic on the addresses.
4581 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004582 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004583
4584 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4585 MachineFunction *F = BB->getParent();
4586 MachineFunction::iterator It = BB;
4587 ++It;
4588
4589 unsigned dest = MI->getOperand(0).getReg();
4590 unsigned ptrA = MI->getOperand(1).getReg();
4591 unsigned ptrB = MI->getOperand(2).getReg();
4592 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004593 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004594
4595 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4596 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4597 F->insert(It, loopMBB);
4598 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004599 exitMBB->splice(exitMBB->begin(), BB,
4600 llvm::next(MachineBasicBlock::iterator(MI)),
4601 BB->end());
4602 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004603
4604 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004605 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004606 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4607 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004608 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4609 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4610 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4611 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4612 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4613 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4614 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4615 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4616 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4617 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004618 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004619 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004620 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004621
4622 // thisMBB:
4623 // ...
4624 // fallthrough --> loopMBB
4625 BB->addSuccessor(loopMBB);
4626
4627 // The 4-byte load must be aligned, while a char or short may be
4628 // anywhere in the word. Hence all this nasty bookkeeping code.
4629 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4630 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004631 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004632 // rlwinm ptr, ptr1, 0, 0, 29
4633 // slw incr2, incr, shift
4634 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4635 // slw mask, mask2, shift
4636 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004637 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004638 // add tmp, tmpDest, incr2
4639 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004640 // and tmp3, tmp, mask
4641 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004642 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004643 // bne- loopMBB
4644 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004645 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004646 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004647 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004648 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004649 .addReg(ptrA).addReg(ptrB);
4650 } else {
4651 Ptr1Reg = ptrB;
4652 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004653 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004654 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004655 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004656 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4657 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004658 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004659 .addReg(Ptr1Reg).addImm(0).addImm(61);
4660 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004661 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004662 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004663 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004664 .addReg(incr).addReg(ShiftReg);
4665 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004666 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004667 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004668 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4669 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004670 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004671 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004672 .addReg(Mask2Reg).addReg(ShiftReg);
4673
4674 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004676 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004677 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004678 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004679 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004680 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004681 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004682 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004683 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004684 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004685 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004686 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004687 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004688 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004689 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004690 BB->addSuccessor(loopMBB);
4691 BB->addSuccessor(exitMBB);
4692
4693 // exitMBB:
4694 // ...
4695 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004696 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4697 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004698 return BB;
4699}
4700
4701MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004702PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004703 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004704 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004705
4706 // To "insert" these instructions we actually have to insert their
4707 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004708 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004709 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004710 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004711
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004712 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004713
4714 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4715 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4716 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4717 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4718 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4719
4720 // The incoming instruction knows the destination vreg to set, the
4721 // condition code register to branch on, the true/false values to
4722 // select between, and a branch opcode to use.
4723
4724 // thisMBB:
4725 // ...
4726 // TrueVal = ...
4727 // cmpTY ccX, r1, r2
4728 // bCC copy1MBB
4729 // fallthrough --> copy0MBB
4730 MachineBasicBlock *thisMBB = BB;
4731 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4732 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4733 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004734 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004735 F->insert(It, copy0MBB);
4736 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004737
4738 // Transfer the remainder of BB and its successor edges to sinkMBB.
4739 sinkMBB->splice(sinkMBB->begin(), BB,
4740 llvm::next(MachineBasicBlock::iterator(MI)),
4741 BB->end());
4742 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4743
Evan Cheng53301922008-07-12 02:23:19 +00004744 // Next, add the true and fallthrough blocks as its successors.
4745 BB->addSuccessor(copy0MBB);
4746 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004747
Dan Gohman14152b42010-07-06 20:24:04 +00004748 BuildMI(BB, dl, TII->get(PPC::BCC))
4749 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4750
Evan Cheng53301922008-07-12 02:23:19 +00004751 // copy0MBB:
4752 // %FalseValue = ...
4753 // # fallthrough to sinkMBB
4754 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004755
Evan Cheng53301922008-07-12 02:23:19 +00004756 // Update machine-CFG edges
4757 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004758
Evan Cheng53301922008-07-12 02:23:19 +00004759 // sinkMBB:
4760 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4761 // ...
4762 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004763 BuildMI(*BB, BB->begin(), dl,
4764 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004765 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4766 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4767 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4769 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4771 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004772 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4773 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4774 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4775 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004776
4777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4778 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4780 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004781 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4782 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4783 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4784 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004785
4786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4787 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4789 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4791 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4792 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4793 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004794
4795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4796 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4798 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4800 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4801 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4802 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004803
4804 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004805 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004806 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004807 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004808 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004809 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004810 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004811 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004812
4813 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4814 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4815 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4816 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004817 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4818 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4819 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4820 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004821
Dale Johannesen0e55f062008-08-29 18:29:46 +00004822 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4823 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4824 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4825 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4826 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4827 BB = EmitAtomicBinary(MI, BB, false, 0);
4828 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4829 BB = EmitAtomicBinary(MI, BB, true, 0);
4830
Evan Cheng53301922008-07-12 02:23:19 +00004831 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4832 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4833 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4834
4835 unsigned dest = MI->getOperand(0).getReg();
4836 unsigned ptrA = MI->getOperand(1).getReg();
4837 unsigned ptrB = MI->getOperand(2).getReg();
4838 unsigned oldval = MI->getOperand(3).getReg();
4839 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004840 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004841
Dale Johannesen65e39732008-08-25 18:53:26 +00004842 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4843 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4844 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004845 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004846 F->insert(It, loop1MBB);
4847 F->insert(It, loop2MBB);
4848 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004849 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004850 exitMBB->splice(exitMBB->begin(), BB,
4851 llvm::next(MachineBasicBlock::iterator(MI)),
4852 BB->end());
4853 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004854
4855 // thisMBB:
4856 // ...
4857 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004858 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004859
Dale Johannesen65e39732008-08-25 18:53:26 +00004860 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004861 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004862 // cmp[wd] dest, oldval
4863 // bne- midMBB
4864 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004865 // st[wd]cx. newval, ptr
4866 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004867 // b exitBB
4868 // midMBB:
4869 // st[wd]cx. dest, ptr
4870 // exitBB:
4871 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004872 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004873 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004874 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004875 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004876 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004877 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4878 BB->addSuccessor(loop2MBB);
4879 BB->addSuccessor(midMBB);
4880
4881 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004882 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004883 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004884 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004885 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004886 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004887 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004888 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004889
Dale Johannesen65e39732008-08-25 18:53:26 +00004890 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004891 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004892 .addReg(dest).addReg(ptrA).addReg(ptrB);
4893 BB->addSuccessor(exitMBB);
4894
Evan Cheng53301922008-07-12 02:23:19 +00004895 // exitMBB:
4896 // ...
4897 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004898 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4899 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4900 // We must use 64-bit registers for addresses when targeting 64-bit,
4901 // since we're actually doing arithmetic on them. Other registers
4902 // can be 32-bit.
4903 bool is64bit = PPCSubTarget.isPPC64();
4904 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4905
4906 unsigned dest = MI->getOperand(0).getReg();
4907 unsigned ptrA = MI->getOperand(1).getReg();
4908 unsigned ptrB = MI->getOperand(2).getReg();
4909 unsigned oldval = MI->getOperand(3).getReg();
4910 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004911 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004912
4913 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4914 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4915 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4916 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4917 F->insert(It, loop1MBB);
4918 F->insert(It, loop2MBB);
4919 F->insert(It, midMBB);
4920 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004921 exitMBB->splice(exitMBB->begin(), BB,
4922 llvm::next(MachineBasicBlock::iterator(MI)),
4923 BB->end());
4924 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004925
4926 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004927 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004928 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4929 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004930 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4931 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4932 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4933 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4934 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4935 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4936 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4937 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4938 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4939 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4940 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4941 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4942 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4943 unsigned Ptr1Reg;
4944 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004945 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004946 // thisMBB:
4947 // ...
4948 // fallthrough --> loopMBB
4949 BB->addSuccessor(loop1MBB);
4950
4951 // The 4-byte load must be aligned, while a char or short may be
4952 // anywhere in the word. Hence all this nasty bookkeeping code.
4953 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4954 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004955 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004956 // rlwinm ptr, ptr1, 0, 0, 29
4957 // slw newval2, newval, shift
4958 // slw oldval2, oldval,shift
4959 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4960 // slw mask, mask2, shift
4961 // and newval3, newval2, mask
4962 // and oldval3, oldval2, mask
4963 // loop1MBB:
4964 // lwarx tmpDest, ptr
4965 // and tmp, tmpDest, mask
4966 // cmpw tmp, oldval3
4967 // bne- midMBB
4968 // loop2MBB:
4969 // andc tmp2, tmpDest, mask
4970 // or tmp4, tmp2, newval3
4971 // stwcx. tmp4, ptr
4972 // bne- loop1MBB
4973 // b exitBB
4974 // midMBB:
4975 // stwcx. tmpDest, ptr
4976 // exitBB:
4977 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004978 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004979 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004980 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004981 .addReg(ptrA).addReg(ptrB);
4982 } else {
4983 Ptr1Reg = ptrB;
4984 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004985 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004986 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004987 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004988 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4989 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004990 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004991 .addReg(Ptr1Reg).addImm(0).addImm(61);
4992 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004993 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004994 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004996 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004997 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004998 .addReg(oldval).addReg(ShiftReg);
4999 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005000 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005001 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005002 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5003 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5004 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005005 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005007 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005008 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005009 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005010 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005011 .addReg(OldVal2Reg).addReg(MaskReg);
5012
5013 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005014 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005015 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005016 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5017 .addReg(TmpDestReg).addReg(MaskReg);
5018 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005019 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005020 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005021 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5022 BB->addSuccessor(loop2MBB);
5023 BB->addSuccessor(midMBB);
5024
5025 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005026 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5027 .addReg(TmpDestReg).addReg(MaskReg);
5028 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5029 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5030 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005031 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005032 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005033 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005034 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005035 BB->addSuccessor(loop1MBB);
5036 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005037
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005038 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005039 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005040 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005041 BB->addSuccessor(exitMBB);
5042
5043 // exitMBB:
5044 // ...
5045 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005046 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5047 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005048 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005049 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005050 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005051
Dan Gohman14152b42010-07-06 20:24:04 +00005052 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005053 return BB;
5054}
5055
Chris Lattner1a635d62006-04-14 06:01:58 +00005056//===----------------------------------------------------------------------===//
5057// Target Optimization Hooks
5058//===----------------------------------------------------------------------===//
5059
Duncan Sands25cf2272008-11-24 14:53:14 +00005060SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5061 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005062 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005063 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005064 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005065 switch (N->getOpcode()) {
5066 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005067 case PPCISD::SHL:
5068 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005069 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005070 return N->getOperand(0);
5071 }
5072 break;
5073 case PPCISD::SRL:
5074 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005075 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005076 return N->getOperand(0);
5077 }
5078 break;
5079 case PPCISD::SRA:
5080 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005081 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005082 C->isAllOnesValue()) // -1 >>s V -> -1.
5083 return N->getOperand(0);
5084 }
5085 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005086
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005087 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005088 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005089 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5090 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5091 // We allow the src/dst to be either f32/f64, but the intermediate
5092 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 if (N->getOperand(0).getValueType() == MVT::i64 &&
5094 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005095 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 if (Val.getValueType() == MVT::f32) {
5097 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005098 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005102 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005104 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 if (N->getValueType(0) == MVT::f32) {
5106 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005107 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005108 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005109 }
5110 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005112 // If the intermediate type is i32, we can avoid the load/store here
5113 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005114 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005115 }
5116 }
5117 break;
Chris Lattner51269842006-03-01 05:50:56 +00005118 case ISD::STORE:
5119 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5120 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005121 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005122 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 N->getOperand(1).getValueType() == MVT::i32 &&
5124 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005125 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 if (Val.getValueType() == MVT::f32) {
5127 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005128 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005129 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005131 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005132
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005134 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005135 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005136 return Val;
5137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005138
Chris Lattnerd9989382006-07-10 20:56:58 +00005139 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005140 if (cast<StoreSDNode>(N)->isUnindexed() &&
5141 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005142 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005143 (N->getOperand(1).getValueType() == MVT::i32 ||
5144 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005145 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005146 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 if (BSwapOp.getValueType() == MVT::i16)
5148 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005149
Dan Gohmanc76909a2009-09-25 20:36:54 +00005150 SDValue Ops[] = {
5151 N->getOperand(0), BSwapOp, N->getOperand(2),
5152 DAG.getValueType(N->getOperand(1).getValueType())
5153 };
5154 return
5155 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5156 Ops, array_lengthof(Ops),
5157 cast<StoreSDNode>(N)->getMemoryVT(),
5158 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005159 }
5160 break;
5161 case ISD::BSWAP:
5162 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005163 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005164 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005166 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005167 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005168 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005169 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005170 LD->getChain(), // Chain
5171 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005172 DAG.getValueType(N->getValueType(0)) // VT
5173 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005174 SDValue BSLoad =
5175 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5176 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5177 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005178
Scott Michelfdc40a02009-02-17 22:15:04 +00005179 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005180 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 if (N->getValueType(0) == MVT::i16)
5182 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005183
Chris Lattnerd9989382006-07-10 20:56:58 +00005184 // First, combine the bswap away. This makes the value produced by the
5185 // load dead.
5186 DCI.CombineTo(N, ResVal);
5187
5188 // Next, combine the load away, we give it a bogus result value but a real
5189 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005190 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005191
Chris Lattnerd9989382006-07-10 20:56:58 +00005192 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005193 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005194 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005195
Chris Lattner51269842006-03-01 05:50:56 +00005196 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005197 case PPCISD::VCMP: {
5198 // If a VCMPo node already exists with exactly the same operands as this
5199 // node, use its result instead of this node (VCMPo computes both a CR6 and
5200 // a normal output).
5201 //
5202 if (!N->getOperand(0).hasOneUse() &&
5203 !N->getOperand(1).hasOneUse() &&
5204 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005205
Chris Lattner4468c222006-03-31 06:02:07 +00005206 // Scan all of the users of the LHS, looking for VCMPo's that match.
5207 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Gabor Greifba36cb52008-08-28 21:40:38 +00005209 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005210 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5211 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005212 if (UI->getOpcode() == PPCISD::VCMPo &&
5213 UI->getOperand(1) == N->getOperand(1) &&
5214 UI->getOperand(2) == N->getOperand(2) &&
5215 UI->getOperand(0) == N->getOperand(0)) {
5216 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005217 break;
5218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005219
Chris Lattner00901202006-04-18 18:28:22 +00005220 // If there is no VCMPo node, or if the flag value has a single use, don't
5221 // transform this.
5222 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5223 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
5225 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005226 // chain, this transformation is more complex. Note that multiple things
5227 // could use the value result, which we should ignore.
5228 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005229 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005230 FlagUser == 0; ++UI) {
5231 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005232 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005233 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005234 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005235 FlagUser = User;
5236 break;
5237 }
5238 }
5239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005240
Chris Lattner00901202006-04-18 18:28:22 +00005241 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5242 // give up for right now.
5243 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005244 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005245 }
5246 break;
5247 }
Chris Lattner90564f22006-04-18 17:59:36 +00005248 case ISD::BR_CC: {
5249 // If this is a branch on an altivec predicate comparison, lower this so
5250 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5251 // lowering is done pre-legalize, because the legalizer lowers the predicate
5252 // compare down to code that is difficult to reassemble.
5253 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005254 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005255 int CompareOpc;
5256 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005257
Chris Lattner90564f22006-04-18 17:59:36 +00005258 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5259 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5260 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5261 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005262
Chris Lattner90564f22006-04-18 17:59:36 +00005263 // If this is a comparison against something other than 0/1, then we know
5264 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005265 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005266 if (Val != 0 && Val != 1) {
5267 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5268 return N->getOperand(0);
5269 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005271 N->getOperand(0), N->getOperand(4));
5272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005273
Chris Lattner90564f22006-04-18 17:59:36 +00005274 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Chris Lattner90564f22006-04-18 17:59:36 +00005276 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005277 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005278 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005279 LHS.getOperand(2), // LHS of compare
5280 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005282 };
Chris Lattner90564f22006-04-18 17:59:36 +00005283 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005284 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005285 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Chris Lattner90564f22006-04-18 17:59:36 +00005287 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005288 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005289 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005290 default: // Can't happen, don't crash on invalid number though.
5291 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005292 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005293 break;
5294 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005295 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005296 break;
5297 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005298 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005299 break;
5300 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005301 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005302 break;
5303 }
5304
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5306 DAG.getConstant(CompOpc, MVT::i32),
5307 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005308 N->getOperand(4), CompNode.getValue(1));
5309 }
5310 break;
5311 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Dan Gohman475871a2008-07-27 21:46:04 +00005314 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005315}
5316
Chris Lattner1a635d62006-04-14 06:01:58 +00005317//===----------------------------------------------------------------------===//
5318// Inline Assembly Support
5319//===----------------------------------------------------------------------===//
5320
Dan Gohman475871a2008-07-27 21:46:04 +00005321void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005322 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005323 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005324 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005325 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005326 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005327 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005328 switch (Op.getOpcode()) {
5329 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005330 case PPCISD::LBRX: {
5331 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005332 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005333 KnownZero = 0xFFFF0000;
5334 break;
5335 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005336 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005337 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005338 default: break;
5339 case Intrinsic::ppc_altivec_vcmpbfp_p:
5340 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5341 case Intrinsic::ppc_altivec_vcmpequb_p:
5342 case Intrinsic::ppc_altivec_vcmpequh_p:
5343 case Intrinsic::ppc_altivec_vcmpequw_p:
5344 case Intrinsic::ppc_altivec_vcmpgefp_p:
5345 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5346 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5347 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5348 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5349 case Intrinsic::ppc_altivec_vcmpgtub_p:
5350 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5351 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5352 KnownZero = ~1U; // All bits but the low one are known to be zero.
5353 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005354 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005355 }
5356 }
5357}
5358
5359
Chris Lattner4234f572007-03-25 02:14:49 +00005360/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005361/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005362PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005363PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5364 if (Constraint.size() == 1) {
5365 switch (Constraint[0]) {
5366 default: break;
5367 case 'b':
5368 case 'r':
5369 case 'f':
5370 case 'v':
5371 case 'y':
5372 return C_RegisterClass;
5373 }
5374 }
5375 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005376}
5377
John Thompson44ab89e2010-10-29 17:29:13 +00005378/// Examine constraint type and operand type and determine a weight value.
5379/// This object must already have been set up with the operand type
5380/// and the current alternative constraint selected.
5381TargetLowering::ConstraintWeight
5382PPCTargetLowering::getSingleConstraintMatchWeight(
5383 AsmOperandInfo &info, const char *constraint) const {
5384 ConstraintWeight weight = CW_Invalid;
5385 Value *CallOperandVal = info.CallOperandVal;
5386 // If we don't have a value, we can't do a match,
5387 // but allow it at the lowest weight.
5388 if (CallOperandVal == NULL)
5389 return CW_Default;
5390 const Type *type = CallOperandVal->getType();
5391 // Look at the constraint type.
5392 switch (*constraint) {
5393 default:
5394 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5395 break;
5396 case 'b':
5397 if (type->isIntegerTy())
5398 weight = CW_Register;
5399 break;
5400 case 'f':
5401 if (type->isFloatTy())
5402 weight = CW_Register;
5403 break;
5404 case 'd':
5405 if (type->isDoubleTy())
5406 weight = CW_Register;
5407 break;
5408 case 'v':
5409 if (type->isVectorTy())
5410 weight = CW_Register;
5411 break;
5412 case 'y':
5413 weight = CW_Register;
5414 break;
5415 }
5416 return weight;
5417}
5418
Scott Michelfdc40a02009-02-17 22:15:04 +00005419std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005420PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005421 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005422 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005423 // GCC RS6000 Constraint Letters
5424 switch (Constraint[0]) {
5425 case 'b': // R1-R31
5426 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005428 return std::make_pair(0U, PPC::G8RCRegisterClass);
5429 return std::make_pair(0U, PPC::GPRCRegisterClass);
5430 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005432 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005434 return std::make_pair(0U, PPC::F8RCRegisterClass);
5435 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005436 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005437 return std::make_pair(0U, PPC::VRRCRegisterClass);
5438 case 'y': // crrc
5439 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005440 }
5441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattner331d1bc2006-11-02 01:44:04 +00005443 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005444}
Chris Lattner763317d2006-02-07 00:47:13 +00005445
Chris Lattner331d1bc2006-11-02 01:44:04 +00005446
Chris Lattner48884cd2007-08-25 00:47:38 +00005447/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005448/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005449void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005450 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005451 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005452 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005453 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005454
Eric Christopher100c8332011-06-02 23:16:42 +00005455 // Only support length 1 constraints.
5456 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005457
Eric Christopher100c8332011-06-02 23:16:42 +00005458 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005459 switch (Letter) {
5460 default: break;
5461 case 'I':
5462 case 'J':
5463 case 'K':
5464 case 'L':
5465 case 'M':
5466 case 'N':
5467 case 'O':
5468 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005469 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005470 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005471 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005472 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005473 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005474 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005475 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005476 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005477 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005478 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5479 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005480 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005481 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005482 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005483 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005484 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005485 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005486 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005487 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005488 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005489 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005490 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005491 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005492 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005493 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005494 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005495 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005496 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005497 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005498 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005499 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005500 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005501 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005502 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005503 }
5504 break;
5505 }
5506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Gabor Greifba36cb52008-08-28 21:40:38 +00005508 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005509 Ops.push_back(Result);
5510 return;
5511 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005512
Chris Lattner763317d2006-02-07 00:47:13 +00005513 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005514 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005515}
Evan Chengc4c62572006-03-13 23:20:37 +00005516
Chris Lattnerc9addb72007-03-30 23:15:24 +00005517// isLegalAddressingMode - Return true if the addressing mode represented
5518// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005519bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005520 const Type *Ty) const {
5521 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005522
Chris Lattnerc9addb72007-03-30 23:15:24 +00005523 // PPC allows a sign-extended 16-bit immediate field.
5524 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5525 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005526
Chris Lattnerc9addb72007-03-30 23:15:24 +00005527 // No global is ever allowed as a base.
5528 if (AM.BaseGV)
5529 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005530
5531 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005532 switch (AM.Scale) {
5533 case 0: // "r+i" or just "i", depending on HasBaseReg.
5534 break;
5535 case 1:
5536 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5537 return false;
5538 // Otherwise we have r+r or r+i.
5539 break;
5540 case 2:
5541 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5542 return false;
5543 // Allow 2*r as r+r.
5544 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005545 default:
5546 // No other scales are supported.
5547 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005548 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005549
Chris Lattnerc9addb72007-03-30 23:15:24 +00005550 return true;
5551}
5552
Evan Chengc4c62572006-03-13 23:20:37 +00005553/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005554/// as the offset of the target addressing mode for load / store of the
5555/// given type.
5556bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005557 // PPC allows a sign-extended 16-bit immediate field.
5558 return (V > -(1 << 16) && V < (1 << 16)-1);
5559}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005560
5561bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005562 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005563}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005564
Dan Gohmand858e902010-04-17 15:26:15 +00005565SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5566 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005567 MachineFunction &MF = DAG.getMachineFunction();
5568 MachineFrameInfo *MFI = MF.getFrameInfo();
5569 MFI->setReturnAddressIsTaken(true);
5570
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005571 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005572 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005573
Dale Johannesen08673d22010-05-03 22:59:34 +00005574 // Make sure the function does not optimize away the store of the RA to
5575 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005576 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005577 FuncInfo->setLRStoreRequired();
5578 bool isPPC64 = PPCSubTarget.isPPC64();
5579 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5580
5581 if (Depth > 0) {
5582 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5583 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005584
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005585 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005586 isPPC64? MVT::i64 : MVT::i32);
5587 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5588 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5589 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005590 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005591 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005592
Chris Lattner3fc027d2007-12-08 06:59:59 +00005593 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005594 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005595 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005596 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005597}
5598
Dan Gohmand858e902010-04-17 15:26:15 +00005599SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5600 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005601 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005602 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005603
Owen Andersone50ed302009-08-10 22:56:29 +00005604 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005606
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005607 MachineFunction &MF = DAG.getMachineFunction();
5608 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005609 MFI->setFrameAddressIsTaken(true);
5610 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5611 MFI->getStackSize() &&
5612 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5613 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5614 (is31 ? PPC::R31 : PPC::R1);
5615 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5616 PtrVT);
5617 while (Depth--)
5618 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005619 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005620 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005621}
Dan Gohman54aeea32008-10-21 03:41:46 +00005622
5623bool
5624PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5625 // The PowerPC target isn't yet aware of offsets.
5626 return false;
5627}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005628
Evan Cheng42642d02010-04-01 20:10:42 +00005629/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005630/// and store operations as a result of memset, memcpy, and memmove
5631/// lowering. If DstAlign is zero that means it's safe to destination
5632/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5633/// means there isn't a need to check it against alignment requirement,
5634/// probably because the source does not need to be loaded. If
5635/// 'NonScalarIntSafe' is true, that means it's safe to return a
5636/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005637/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5638/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005639/// It returns EVT::Other if the type should be determined using generic
5640/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005641EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5642 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005643 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005644 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005645 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005646 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005648 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005650 }
5651}