blob: 163f71b81af845db75fdfea11d5a0a5f355c473a [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
44 case MipsISD::SelectCC : return "MipsISD::SelectCC";
45 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
46 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
47 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000048 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000049 case MipsISD::MAdd : return "MipsISD::MAdd";
50 case MipsISD::MAddu : return "MipsISD::MAddu";
51 case MipsISD::MSub : return "MipsISD::MSub";
52 case MipsISD::MSubu : return "MipsISD::MSubu";
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000053 case MipsISD::DivRem : return "MipsISD::DivRem";
54 case MipsISD::DivRemU : return "MipsISD::DivRemU";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000055 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056 }
57}
58
59MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000060MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000061 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000062 Subtarget = &TM.getSubtarget<MipsSubtarget>();
63
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000065 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000067
68 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000069 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
70 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000071
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000073 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000074 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000075 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
79 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
80 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000081
Eli Friedman6055a6a2009-07-17 04:07:24 +000082 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
84 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000085
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086 // Used by legalize types to correctly generate the setcc result.
87 // Without this, every float setcc comes with a AND/OR with the result,
88 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000089 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000091
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000092 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +000094 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
96 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
97 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
98 setOperationAction(ISD::SELECT, MVT::f32, Custom);
99 setOperationAction(ISD::SELECT, MVT::f64, Custom);
100 setOperationAction(ISD::SELECT, MVT::i32, Custom);
101 setOperationAction(ISD::SETCC, MVT::f32, Custom);
102 setOperationAction(ISD::SETCC, MVT::f64, Custom);
103 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
104 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
105 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000106 setOperationAction(ISD::VASTART, MVT::Other, Custom);
107
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000108
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000109 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
110 // with operands comming from setcc fp comparions. This is necessary since
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000111 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setOperationAction(ISD::AND, MVT::i32, Custom);
113 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000114
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000115 setOperationAction(ISD::SDIV, MVT::i32, Expand);
116 setOperationAction(ISD::SREM, MVT::i32, Expand);
117 setOperationAction(ISD::UDIV, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000120 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
122 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
123 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
124 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
125 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
126 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
127 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
128 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
129 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000130
131 if (!Subtarget->isMips32r2())
132 setOperationAction(ISD::ROTR, MVT::i32, Expand);
133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
136 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
137 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
139 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000140 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000142 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
144 setOperationAction(ISD::FPOW, MVT::f32, Expand);
145 setOperationAction(ISD::FLOG, MVT::f32, Expand);
146 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
148 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151
152 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
154 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
155 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000156
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000157 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000159
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000160 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000163 }
164
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000165 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000167
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000168 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000170
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000171 setTargetDAGCombine(ISD::ADDE);
172 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000173 setTargetDAGCombine(ISD::SDIVREM);
174 setTargetDAGCombine(ISD::UDIVREM);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000175
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000176 setStackPointerRegisterToSaveRestore(Mips::SP);
177 computeRegisterProperties();
178}
179
Owen Anderson825b72b2009-08-11 20:47:22 +0000180MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
181 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000182}
183
Bill Wendlingb4202b82009-07-01 18:50:55 +0000184/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000185unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
186 return 2;
187}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000188
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000189// SelectMadd -
190// Transforms a subgraph in CurDAG if the following pattern is found:
191// (addc multLo, Lo0), (adde multHi, Hi0),
192// where,
193// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000194// Lo0: initial value of Lo register
195// Hi0: initial value of Hi register
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000196// Return true if mattern matching was successful.
197static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000198 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000199 // for the matching to be successful.
200 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
201
202 if (ADDCNode->getOpcode() != ISD::ADDC)
203 return false;
204
205 SDValue MultHi = ADDENode->getOperand(0);
206 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000207 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000208 unsigned MultOpc = MultHi.getOpcode();
209
210 // MultHi and MultLo must be generated by the same node,
211 if (MultLo.getNode() != MultNode)
212 return false;
213
214 // and it must be a multiplication.
215 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
216 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000217
218 // MultLo amd MultHi must be the first and second output of MultNode
219 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000220 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
221 return false;
222
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000223 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000224 // of the values of MultNode, in which case MultNode will be removed in later
225 // phases.
226 // If there exist users other than ADDENode or ADDCNode, this function returns
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000227 // here, which will result in MultNode being mapped to a single MULT
228 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000229 // produced.
230 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
231 return false;
232
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000233 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000234 DebugLoc dl = ADDENode->getDebugLoc();
235
236 // create MipsMAdd(u) node
237 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000238
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000239 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
240 MVT::Glue,
241 MultNode->getOperand(0),// Factor 0
242 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000243 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000244 ADDENode->getOperand(1));// Hi0
245
246 // create CopyFromReg nodes
247 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
248 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000249 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000250 Mips::HI, MVT::i32,
251 CopyFromLo.getValue(2));
252
253 // replace uses of adde and addc here
254 if (!SDValue(ADDCNode, 0).use_empty())
255 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
256
257 if (!SDValue(ADDENode, 0).use_empty())
258 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
259
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000260 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000261}
262
263// SelectMsub -
264// Transforms a subgraph in CurDAG if the following pattern is found:
265// (addc Lo0, multLo), (sube Hi0, multHi),
266// where,
267// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000268// Lo0: initial value of Lo register
269// Hi0: initial value of Hi register
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000270// Return true if mattern matching was successful.
271static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000272 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000273 // for the matching to be successful.
274 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
275
276 if (SUBCNode->getOpcode() != ISD::SUBC)
277 return false;
278
279 SDValue MultHi = SUBENode->getOperand(1);
280 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000281 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000282 unsigned MultOpc = MultHi.getOpcode();
283
284 // MultHi and MultLo must be generated by the same node,
285 if (MultLo.getNode() != MultNode)
286 return false;
287
288 // and it must be a multiplication.
289 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
290 return false;
291
292 // MultLo amd MultHi must be the first and second output of MultNode
293 // respectively.
294 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
295 return false;
296
297 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
298 // of the values of MultNode, in which case MultNode will be removed in later
299 // phases.
300 // If there exist users other than SUBENode or SUBCNode, this function returns
301 // here, which will result in MultNode being mapped to a single MULT
302 // instruction node rather than a pair of MULT and MSUB instructions being
303 // produced.
304 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
305 return false;
306
307 SDValue Chain = CurDAG->getEntryNode();
308 DebugLoc dl = SUBENode->getDebugLoc();
309
310 // create MipsSub(u) node
311 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
312
313 SDValue MSub = CurDAG->getNode(MultOpc, dl,
314 MVT::Glue,
315 MultNode->getOperand(0),// Factor 0
316 MultNode->getOperand(1),// Factor 1
317 SUBCNode->getOperand(0),// Lo0
318 SUBENode->getOperand(0));// Hi0
319
320 // create CopyFromReg nodes
321 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
322 MSub);
323 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
324 Mips::HI, MVT::i32,
325 CopyFromLo.getValue(2));
326
327 // replace uses of sube and subc here
328 if (!SDValue(SUBCNode, 0).use_empty())
329 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
330
331 if (!SDValue(SUBENode, 0).use_empty())
332 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
333
334 return true;
335}
336
337static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
338 TargetLowering::DAGCombinerInfo &DCI,
339 const MipsSubtarget* Subtarget) {
340 if (DCI.isBeforeLegalize())
341 return SDValue();
342
343 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
344 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000345
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000346 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000347}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000348
349static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
350 TargetLowering::DAGCombinerInfo &DCI,
351 const MipsSubtarget* Subtarget) {
352 if (DCI.isBeforeLegalize())
353 return SDValue();
354
355 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
356 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000357
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000358 return SDValue();
359}
360
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000361static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
362 TargetLowering::DAGCombinerInfo &DCI,
363 const MipsSubtarget* Subtarget) {
364 if (DCI.isBeforeLegalizeOps())
365 return SDValue();
366
367 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
368 MipsISD::DivRemU;
369 DebugLoc dl = N->getDebugLoc();
370
371 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
372 N->getOperand(0), N->getOperand(1));
373 SDValue InChain = DAG.getEntryNode();
374 SDValue InGlue = DivRem;
375
376 // insert MFLO
377 if (N->hasAnyUseOfValue(0)) {
378 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
379 InGlue);
380 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
381 InChain = CopyFromLo.getValue(1);
382 InGlue = CopyFromLo.getValue(2);
383 }
384
385 // insert MFHI
386 if (N->hasAnyUseOfValue(1)) {
387 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
388 Mips::HI, MVT::i32, InGlue);
389 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
390 }
391
392 return SDValue();
393}
394
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000395SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000396 const {
397 SelectionDAG &DAG = DCI.DAG;
398 unsigned opc = N->getOpcode();
399
400 switch (opc) {
401 default: break;
402 case ISD::ADDE:
403 return PerformADDECombine(N, DAG, DCI, Subtarget);
404 case ISD::SUBE:
405 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000406 case ISD::SDIVREM:
407 case ISD::UDIVREM:
408 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000409 }
410
411 return SDValue();
412}
413
Dan Gohman475871a2008-07-27 21:46:04 +0000414SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000415LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000416{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000417 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000419 case ISD::AND: return LowerANDOR(Op, DAG);
420 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000421 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
422 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000423 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000424 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000425 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000426 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
427 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
428 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000429 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000430 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000431 case ISD::VASTART: return LowerVASTART(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000432 }
Dan Gohman475871a2008-07-27 21:46:04 +0000433 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000434}
435
436//===----------------------------------------------------------------------===//
437// Lower helper functions
438//===----------------------------------------------------------------------===//
439
440// AddLiveIn - This helper function adds the specified physical register to the
441// MachineFunction as a live in value. It also creates a corresponding
442// virtual register for it.
443static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000444AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000445{
446 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000447 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
448 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000449 return VReg;
450}
451
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000452// Get fp branch code (not opcode) from condition code.
453static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
454 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
455 return Mips::BRANCH_T;
456
457 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
458 return Mips::BRANCH_F;
459
460 return Mips::BRANCH_INVALID;
461}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000462
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000463static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
464 switch(BC) {
465 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000466 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000467 case Mips::BRANCH_T : return Mips::BC1T;
468 case Mips::BRANCH_F : return Mips::BC1F;
469 case Mips::BRANCH_TL : return Mips::BC1TL;
470 case Mips::BRANCH_FL : return Mips::BC1FL;
471 }
472}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000473
474static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
475 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000476 default: llvm_unreachable("Unknown fp condition code!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000477 case ISD::SETEQ:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000478 case ISD::SETOEQ: return Mips::FCOND_EQ;
479 case ISD::SETUNE: return Mips::FCOND_OGL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000480 case ISD::SETLT:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000481 case ISD::SETOLT: return Mips::FCOND_OLT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 case ISD::SETGT:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000483 case ISD::SETOGT: return Mips::FCOND_OGT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000484 case ISD::SETLE:
485 case ISD::SETOLE: return Mips::FCOND_OLE;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000486 case ISD::SETGE:
487 case ISD::SETOGE: return Mips::FCOND_OGE;
488 case ISD::SETULT: return Mips::FCOND_ULT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000489 case ISD::SETULE: return Mips::FCOND_ULE;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000490 case ISD::SETUGT: return Mips::FCOND_UGT;
491 case ISD::SETUGE: return Mips::FCOND_UGE;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000492 case ISD::SETUO: return Mips::FCOND_UN;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000493 case ISD::SETO: return Mips::FCOND_OR;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000494 case ISD::SETNE:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000495 case ISD::SETONE: return Mips::FCOND_NEQ;
496 case ISD::SETUEQ: return Mips::FCOND_UEQ;
497 }
498}
499
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000500MachineBasicBlock *
501MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000502 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
504 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000505 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000506
507 switch (MI->getOpcode()) {
508 default: assert(false && "Unexpected instr type to insert");
509 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000510 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000511 case Mips::Select_FCC_D32:
512 isFPCmp = true; // FALL THROUGH
513 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000514 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000515 case Mips::Select_CC_D32: {
516 // To "insert" a SELECT_CC instruction, we actually have to insert the
517 // diamond control-flow pattern. The incoming instruction knows the
518 // destination vreg to set, the condition code register to branch on, the
519 // true/false values to select between, and a branch opcode to use.
520 const BasicBlock *LLVM_BB = BB->getBasicBlock();
521 MachineFunction::iterator It = BB;
522 ++It;
523
524 // thisMBB:
525 // ...
526 // TrueVal = ...
527 // setcc r1, r2, r3
528 // bNE r1, r0, copy1MBB
529 // fallthrough --> copy0MBB
530 MachineBasicBlock *thisMBB = BB;
531 MachineFunction *F = BB->getParent();
532 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
533 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman14152b42010-07-06 20:24:04 +0000534 F->insert(It, copy0MBB);
535 F->insert(It, sinkMBB);
536
537 // Transfer the remainder of BB and its successor edges to sinkMBB.
538 sinkMBB->splice(sinkMBB->begin(), BB,
539 llvm::next(MachineBasicBlock::iterator(MI)),
540 BB->end());
541 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
542
543 // Next, add the true and fallthrough blocks as its successors.
544 BB->addSuccessor(copy0MBB);
545 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000546
547 // Emit the right instruction according to the type of the operands compared
548 if (isFPCmp) {
549 // Find the condiction code present in the setcc operation.
550 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
551 // Get the branch opcode from the branch code.
552 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000553 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000554 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000555 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000556 .addReg(Mips::ZERO).addMBB(sinkMBB);
557
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000558 // copy0MBB:
559 // %FalseValue = ...
560 // # fallthrough to sinkMBB
561 BB = copy0MBB;
562
563 // Update machine-CFG edges
564 BB->addSuccessor(sinkMBB);
565
566 // sinkMBB:
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000567 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000568 // ...
569 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +0000570 BuildMI(*BB, BB->begin(), dl,
571 TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000572 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
573 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000574
Dan Gohman14152b42010-07-06 20:24:04 +0000575 MI->eraseFromParent(); // The pseudo instruction is gone now.
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000576 return BB;
577 }
578 }
579}
580
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000581//===----------------------------------------------------------------------===//
582// Misc Lower Operation implementation
583//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000584
Dan Gohman475871a2008-07-27 21:46:04 +0000585SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000586LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000587{
588 if (!Subtarget->isMips1())
589 return Op;
590
591 MachineFunction &MF = DAG.getMachineFunction();
592 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
593
594 SDValue Chain = DAG.getEntryNode();
595 DebugLoc dl = Op.getDebugLoc();
596 SDValue Src = Op.getOperand(0);
597
598 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000600 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000602
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 SDValue Cst = DAG.getConstant(3, MVT::i32);
604 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
605 Cst = DAG.getConstant(2, MVT::i32);
606 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000607
608 SDValue InFlag(0, 0);
609 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
610
611 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000613 Src, CondReg.getValue(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000614 SDValue BitCvt = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000615 return BitCvt;
616}
617
618SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000619LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000620{
621 SDValue Chain = Op.getOperand(0);
622 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000623 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000624
625 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000627
628 // Subtract the dynamic size from the actual stack size to
629 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000631
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000632 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000633 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000634 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000635
636 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000637 // value and a chain
638 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000639 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000640}
641
642SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000643LowerANDOR(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000644{
645 SDValue LHS = Op.getOperand(0);
646 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000647 DebugLoc dl = Op.getDebugLoc();
648
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000649 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
650 return Op;
651
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 SDValue True = DAG.getConstant(1, MVT::i32);
653 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000654
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000655 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000656 LHS, True, False, LHS.getOperand(2));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000657 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000658 RHS, True, False, RHS.getOperand(2));
659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000661}
662
663SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000664LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000665{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000666 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000667 // the block to branch to if the condition is true.
668 SDValue Chain = Op.getOperand(0);
669 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000670 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000671
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000672 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000673 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000674
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000675 SDValue CondRes = Op.getOperand(1);
676 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000677 Mips::CondCode CC =
678 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000680
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000681 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000682 Dest, CondRes);
683}
684
685SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000686LowerSETCC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000687{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000688 // The operands to this are the left and right operands to compare (ops #0,
689 // and #1) and the condition code to compare them with (op #2) as a
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000690 // CondCodeSDNode.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000692 SDValue RHS = Op.getOperand(1);
693 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000694
695 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000696
697 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000699}
700
701SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000702LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000703{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704 SDValue Cond = Op.getOperand(0);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000705 SDValue True = Op.getOperand(1);
706 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000707 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000708
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709 // if the incomming condition comes from a integer compare, the select
710 // operation must be SelectCC or a conditional move if the subtarget
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000711 // supports it.
712 if (Cond.getOpcode() != MipsISD::FPCmp) {
713 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
714 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000715 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000716 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000717 }
718
719 // if the incomming condition comes from fpcmp, the select
720 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000721 SDValue CCNode = Cond.getOperand(2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000723 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000724}
725
Dan Gohmand858e902010-04-17 15:26:15 +0000726SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
727 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +0000728 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000729 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000730 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000731
Eli Friedmane2c74082009-08-03 02:22:28 +0000732 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000733 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000734
Chris Lattnerb71b9092009-08-13 06:28:06 +0000735 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736
Chris Lattnere3736f82009-08-13 05:41:27 +0000737 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000738 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
739 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000740 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000741 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
742 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000743 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +0000744 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000745 // %hi/%lo relocation
Devang Patel0d881da2010-07-06 22:08:15 +0000746 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000747 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000748 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
750 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000751
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000752 } else {
Devang Patel0d881da2010-07-06 22:08:15 +0000753 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000754 MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000755 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000756 DAG.getEntryNode(), GA, MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000757 false, false, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000758 // On functions and global targets not internal linked only
759 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000760 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000761 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
763 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000764 }
765
Torok Edwinc23197a2009-07-14 16:55:14 +0000766 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000767 return SDValue(0,0);
768}
769
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000770SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
771 SelectionDAG &DAG) const {
772 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
773 assert(false && "implement LowerBlockAddress for -static");
774 return SDValue(0, 0);
775 }
776 else {
777 // FIXME there isn't actually debug info here
778 DebugLoc dl = Op.getDebugLoc();
779 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
780 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
781 MipsII::MO_GOT);
782 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
783 MipsII::MO_ABS_HILO);
784 SDValue Load = DAG.getLoad(MVT::i32, dl,
785 DAG.getEntryNode(), BAGOTOffset,
786 MachinePointerInfo(), false, false, 0);
787 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
788 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
789 }
790}
791
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000792SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000793LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000794{
Torok Edwinc23197a2009-07-14 16:55:14 +0000795 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000796 return SDValue(); // Not reached
797}
798
799SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000800LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000801{
Dan Gohman475871a2008-07-27 21:46:04 +0000802 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000803 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000804 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000805 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000806 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
807 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000808
Owen Andersone50ed302009-08-10 22:56:29 +0000809 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000810 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000811
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000812 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
813
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000814 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000815 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000816 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000817 } else // Emit Load from Global Pointer
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000818 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
819 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000820 false, false, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
823 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000824
825 return ResNode;
826}
827
Dan Gohman475871a2008-07-27 21:46:04 +0000828SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000829LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000830{
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000832 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000833 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000834 // FIXME there isn't actually debug info here
835 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000836
837 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000838 // FIXME: we should reference the constant pool using small data sections,
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000839 // but the asm printer currently doens't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000840 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000841 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000842 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
844 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000845 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000846
847 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000848 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000849 N->getOffset(), MipsII::MO_ABS_HILO);
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
851 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
852 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000853 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000854 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000855 N->getOffset(), MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000856 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000857 CP, MachinePointerInfo::getConstantPool(),
858 false, false, 0);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000859 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
860 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
861 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000862
863 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000864}
865
Dan Gohmand858e902010-04-17 15:26:15 +0000866SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +0000867 MachineFunction &MF = DAG.getMachineFunction();
868 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
869
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000870 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +0000871 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
872 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000873
874 // vastart just stores the address of the VarArgsFrameIndex slot into the
875 // memory location argument.
876 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +0000877 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
878 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +0000879 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000880}
881
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000882//===----------------------------------------------------------------------===//
883// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000884//===----------------------------------------------------------------------===//
885
886#include "MipsGenCallingConv.inc"
887
888//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000889// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000890// Mips O32 ABI rules:
891// ---
892// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000893// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000894// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000895// f64 - Only passed in two aliased f32 registers if no int reg has been used
896// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000897// not used, it must be shadowed. If only A3 is avaiable, shadow it and
898// go to stack.
899//===----------------------------------------------------------------------===//
900
Duncan Sands1e96bab2010-11-04 10:49:57 +0000901static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000902 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000903 ISD::ArgFlagsTy ArgFlags, CCState &State) {
904
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000906
907 static const unsigned IntRegs[] = {
908 Mips::A0, Mips::A1, Mips::A2, Mips::A3
909 };
910 static const unsigned F32Regs[] = {
911 Mips::F12, Mips::F14
912 };
913 static const unsigned F64Regs[] = {
914 Mips::D6, Mips::D7
915 };
916
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000917 unsigned Reg = 0;
918 static bool IntRegUsed = false;
919
920 // This must be the first arg of the call if no regs have been allocated.
921 // Initialize IntRegUsed in that case.
922 if (IntRegs[State.getFirstUnallocated(IntRegs, IntRegsSize)] == Mips::A0 &&
923 F32Regs[State.getFirstUnallocated(F32Regs, FloatRegsSize)] == Mips::F12 &&
924 F64Regs[State.getFirstUnallocated(F64Regs, FloatRegsSize)] == Mips::D6)
925 IntRegUsed = false;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000926
927 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
929 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000930 if (ArgFlags.isSExt())
931 LocInfo = CCValAssign::SExt;
932 else if (ArgFlags.isZExt())
933 LocInfo = CCValAssign::ZExt;
934 else
935 LocInfo = CCValAssign::AExt;
936 }
937
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000938 if (ValVT == MVT::i32) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000939 Reg = State.AllocateReg(IntRegs, IntRegsSize);
940 IntRegUsed = true;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000941 } else if (ValVT == MVT::f32) {
942 // An int reg has to be marked allocated regardless of whether or not
943 // IntRegUsed is true.
944 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000945
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000946 if (IntRegUsed) {
947 if (Reg) // Int reg is available
948 LocVT = MVT::i32;
949 } else {
950 unsigned FReg = State.AllocateReg(F32Regs, FloatRegsSize);
951 if (FReg) // F32 reg is available
952 Reg = FReg;
953 else if (Reg) // No F32 regs are available, but an int reg is available.
954 LocVT = MVT::i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955 }
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000956 } else if (ValVT == MVT::f64) {
957 // Int regs have to be marked allocated regardless of whether or not
958 // IntRegUsed is true.
959 Reg = State.AllocateReg(IntRegs, IntRegsSize);
960 if (Reg == Mips::A1)
961 Reg = State.AllocateReg(IntRegs, IntRegsSize);
962 else if (Reg == Mips::A3)
963 Reg = 0;
964 State.AllocateReg(IntRegs, IntRegsSize);
965
966 // At this point, Reg is A0, A2 or 0, and all the unavailable integer regs
967 // are marked as allocated.
968 if (IntRegUsed) {
969 if (Reg)// if int reg is available
970 LocVT = MVT::i32;
971 } else {
972 unsigned FReg = State.AllocateReg(F64Regs, FloatRegsSize);
973 if (FReg) // F64 reg is available.
974 Reg = FReg;
975 else if (Reg) // No F64 regs are available, but an int reg is available.
976 LocVT = MVT::i32;
977 }
978 } else
979 assert(false && "cannot handle this ValVT");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000980
981 if (!Reg) {
982 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
983 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
984 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
985 } else
986 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
987
988 return false; // CC must always match
989}
990
Duncan Sands1e96bab2010-11-04 10:49:57 +0000991static bool CC_MipsO32_VarArgs(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000992 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000993 ISD::ArgFlagsTy ArgFlags, CCState &State) {
994
995 static const unsigned IntRegsSize=4;
996
997 static const unsigned IntRegs[] = {
998 Mips::A0, Mips::A1, Mips::A2, Mips::A3
999 };
1000
1001 // Promote i8 and i16
1002 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1003 LocVT = MVT::i32;
1004 if (ArgFlags.isSExt())
1005 LocInfo = CCValAssign::SExt;
1006 else if (ArgFlags.isZExt())
1007 LocInfo = CCValAssign::ZExt;
1008 else
1009 LocInfo = CCValAssign::AExt;
1010 }
1011
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001012 unsigned Reg;
1013
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001014 if (ValVT == MVT::i32 || ValVT == MVT::f32) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001015 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1016 LocVT = MVT::i32;
1017 } else if (ValVT == MVT::f64) {
1018 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1019 if (Reg == Mips::A1 || Reg == Mips::A3)
1020 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1021 State.AllocateReg(IntRegs, IntRegsSize);
1022 LocVT = MVT::i32;
1023 } else
1024 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001025
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001026 if (!Reg) {
1027 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1028 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
1029 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1030 } else
1031 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001032
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001033 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001034}
1035
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001036//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001037// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001038//===----------------------------------------------------------------------===//
1039
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001041/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001042/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001043SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001044MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001045 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001046 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001048 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001049 const SmallVectorImpl<ISD::InputArg> &Ins,
1050 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001051 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001052 // MIPs target does not yet support tail call optimization.
1053 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001055 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001056 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001057 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001058
1059 // Analyze operands of the call, assigning locations to each operand.
1060 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1062 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001063
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +00001064 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001065 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +00001066 if (Subtarget->isABI_O32()) {
Duncan Sands1e96bab2010-11-04 10:49:57 +00001067 int VTsize = MVT(MVT::i32).getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00001068 MFI->CreateFixedObject(VTsize, (VTsize*3), true);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001069 CCInfo.AnalyzeCallOperands(Outs,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001070 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001071 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001073
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001074 // Get a count of how many bytes are to be pushed on the stack.
1075 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +00001076 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001077
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001078 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001079 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1080 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001082 // First/LastArgStackLoc contains the first/last
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001083 // "at stack" argument location.
1084 int LastArgStackLoc = 0;
1085 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001086
1087 // Walk the register/memloc assignments, inserting copies/loads.
1088 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001089 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001090 CCValAssign &VA = ArgLocs[i];
1091
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001092 // Promote the value if needed.
1093 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001094 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001095 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001096 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001098 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001099 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001100 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001102 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001104 DAG.getConstant(1, getPointerTy()));
1105 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1106 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1107 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001108 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001109 }
1110 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001111 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001112 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001113 break;
1114 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001115 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001116 break;
1117 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001118 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001119 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001120 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001121
1122 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001123 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001124 if (VA.isRegLoc()) {
1125 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001126 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001127 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001128
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001129 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001130 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001131
Chris Lattnere0b12152008-03-17 06:57:02 +00001132 // Create the frame index object for this incoming parameter
1133 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001134 // 16 bytes which are alwayes reserved won't be overwritten
1135 // if O32 ABI is used. For EABI the first address is zero.
1136 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001137 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001138 LastArgStackLoc, true);
Chris Lattnere0b12152008-03-17 06:57:02 +00001139
Dan Gohman475871a2008-07-27 21:46:04 +00001140 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001141
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001143 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001144 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1145 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001146 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001147 }
1148
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001149 // Transform all store nodes into one single node because all store
1150 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001151 if (!MemOpChains.empty())
1152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001153 &MemOpChains[0], MemOpChains.size());
1154
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155 // Build a sequence of copy-to-reg nodes chained together with token
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001156 // chain and flag operands which copy the outgoing args into registers.
1157 // The InFlag in necessary since all emited instructions must be
1158 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001160 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001161 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001162 RegsToPass[i].second, InFlag);
1163 InFlag = Chain.getValue(1);
1164 }
1165
Bill Wendling056292f2008-09-16 21:48:12 +00001166 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001167 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1168 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001169 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001170 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1171 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001172 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +00001173 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001174 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001175 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +00001176
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001177 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001178 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001179 //
1180 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001181 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001183 Ops.push_back(Chain);
1184 Ops.push_back(Callee);
1185
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001186 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001187 // known live into the call.
1188 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1189 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1190 RegsToPass[i].second.getValueType()));
1191
Gabor Greifba36cb52008-08-28 21:40:38 +00001192 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001193 Ops.push_back(InFlag);
1194
Dale Johannesen33c960f2009-02-04 20:06:27 +00001195 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001196 InFlag = Chain.getValue(1);
1197
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001198 // Create a stack location to hold GP when PIC is used. This stack
1199 // location is used on function prologue to save GP and also after all
1200 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001201 if (IsPIC) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001202 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001203 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001204 int FI;
1205 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001206 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
1207 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001208 // Create the frame index only once. SPOffset here can be anything
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001209 // (this will be fixed on processFunctionBeforeFrameFinalized)
1210 if (MipsFI->getGPStackOffset() == -1) {
Evan Chenged2ae132010-07-03 00:40:23 +00001211 FI = MFI->CreateFixedObject(4, 0, true);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001212 MipsFI->setGPFI(FI);
1213 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001214 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001215 }
1216
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001217 // Reload GP value.
1218 FI = MipsFI->getGPFI();
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001219 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1220 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN,
1221 MachinePointerInfo::getFixedStack(FI),
David Greenef6fa1862010-02-15 16:56:10 +00001222 false, false, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001223 Chain = GPLoad.getValue(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +00001225 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +00001226 InFlag = Chain.getValue(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001227 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001228
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001229 // Create the CALLSEQ_END node.
1230 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1231 DAG.getIntPtrConstant(0, true), InFlag);
1232 InFlag = Chain.getValue(1);
1233
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001234 // Handle result values, copying them out of physregs into vregs that we
1235 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1237 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001238}
1239
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240/// LowerCallResult - Lower the result values of a call into the
1241/// appropriate copies out of appropriate physical registers.
1242SDValue
1243MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001244 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 const SmallVectorImpl<ISD::InputArg> &Ins,
1246 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001247 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001248
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001249 // Assign locations to each value returned by this call.
1250 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001251 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001252 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001253
Dan Gohman98ca4f22009-08-05 01:29:28 +00001254 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001255
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001256 // Copy all of the result registers out of their specified physreg.
1257 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001258 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001259 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001260 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001261 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001262 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001265}
1266
1267//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001269//===----------------------------------------------------------------------===//
1270
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001271/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001272/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273SDValue
1274MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001275 CallingConv::ID CallConv, bool isVarArg,
1276 const SmallVectorImpl<ISD::InputArg>
1277 &Ins,
1278 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001279 SmallVectorImpl<SDValue> &InVals)
1280 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00001282 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001283 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001284 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001285
1286 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Dan Gohman1e93df62010-04-17 14:41:14 +00001287 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001288
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001289 // Used with vargs to acumulate store chains.
1290 std::vector<SDValue> OutChains;
1291
1292 // Keep track of the last register used for arguments
1293 unsigned ArgRegEnd = 0;
1294
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001295 // Assign locations to all of the incoming arguments.
1296 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001297 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1298 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001299
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001300 if (Subtarget->isABI_O32())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001301 CCInfo.AnalyzeFormalArguments(Ins,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001302 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001303 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001305
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001307
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001308 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
1309
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001310 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001311 CCValAssign &VA = ArgLocs[i];
1312
1313 // Arguments stored on registers
1314 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001315 EVT RegVT = VA.getLocVT();
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001316 ArgRegEnd = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00001317 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001318
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001320 RC = Mips::CPURegsRegisterClass;
1321 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001322 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001324 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001325 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001326 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001327 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001328
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001329 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001330 // physical registers into virtual ones
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001331 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001333
1334 // If this is an 8 or 16-bit value, it has been passed promoted
1335 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001336 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001337 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00001338 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001339 if (VA.getLocInfo() == CCValAssign::SExt)
1340 Opcode = ISD::AssertSext;
1341 else if (VA.getLocInfo() == CCValAssign::ZExt)
1342 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00001343 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001344 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00001345 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001346 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001347 }
1348
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001349 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001350 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001351 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
1352 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001354 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001355 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Bruno Cardoso Lopesb1fce0a2011-01-18 19:38:25 +00001357 SDValue Pair = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, ArgValue2, ArgValue);
1358 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Pair);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001359 }
1360 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001363 } else { // VA.isRegLoc()
1364
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001365 // sanity check
1366 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001367
1368 // The last argument is not a register anymore
1369 ArgRegEnd = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001370
1371 // The stack pointer offset is relative to the caller stack frame.
1372 // Since the real stack size is unknown here, a negative SPOffset
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001373 // is used so there's a way to adjust these offsets when the stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001374 // size get known (on EliminateFrameIndex). A dummy SPOffset is
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001375 // used instead of a direct negative address (which is recorded to
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001376 // be used on emitPrologue) to avoid mis-calc of the first stack
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001377 // offset on PEI::calculateFrameObjectOffsets.
1378 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001379 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00001380 int FI = MFI->CreateFixedObject(ArgSize, 0, true);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001381 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1382 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001383
1384 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001386 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1387 MachinePointerInfo::getFixedStack(FI),
David Greenef6fa1862010-02-15 16:56:10 +00001388 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001389 }
1390 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001391
1392 // The mips ABIs for returning structs by value requires that we copy
1393 // the sret argument into $v0 for the return. Save the argument into
1394 // a virtual register so that we can access it from the return points.
1395 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1396 unsigned Reg = MipsFI->getSRetReturnReg();
1397 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001398 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001399 MipsFI->setSRetReturnReg(Reg);
1400 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001401 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001403 }
1404
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001405 // To meet ABI, when VARARGS are passed on registers, the registers
1406 // must have their values written to the caller stack frame. If the last
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001407 // argument was placed in the stack, there's no need to save any register.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001408 if ((isVarArg) && (Subtarget->isABI_O32() && ArgRegEnd)) {
1409 if (StackPtr.getNode() == 0)
1410 StackPtr = DAG.getRegister(StackReg, getPointerTy());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001411
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001412 // The last register argument that must be saved is Mips::A3
1413 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
1414 unsigned StackLoc = ArgLocs.size()-1;
1415
1416 for (++ArgRegEnd; ArgRegEnd <= Mips::A3; ++ArgRegEnd, ++StackLoc) {
1417 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
1418 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
1419
Evan Chenged2ae132010-07-03 00:40:23 +00001420 int FI = MFI->CreateFixedObject(4, 0, true);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001421 MipsFI->recordStoreVarArgsFI(FI, -(4+(StackLoc*4)));
1422 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00001423 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
1424 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001425 false, false, 0));
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001426
1427 // Record the frame index of the first variable argument
1428 // which is a value necessary to VASTART.
Dan Gohman1e93df62010-04-17 14:41:14 +00001429 if (!MipsFI->getVarArgsFrameIndex())
1430 MipsFI->setVarArgsFrameIndex(FI);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001431 }
1432 }
1433
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001434 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001435 // the size of Ins and InVals. This only happens when on varg functions
1436 if (!OutChains.empty()) {
1437 OutChains.push_back(Chain);
1438 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1439 &OutChains[0], OutChains.size());
1440 }
1441
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001443}
1444
1445//===----------------------------------------------------------------------===//
1446// Return Value Calling Convention Implementation
1447//===----------------------------------------------------------------------===//
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001453 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001454 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001456 // CCValAssign - represent the assignment of
1457 // the return value to a location
1458 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001459
1460 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1462 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001463
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 // Analize return values.
1465 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001466
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001467 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001468 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001469 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001470 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001471 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001472 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001473 }
1474
Dan Gohman475871a2008-07-27 21:46:04 +00001475 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001476
1477 // Copy the result values into the output registers.
1478 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1479 CCValAssign &VA = RVLocs[i];
1480 assert(VA.isRegLoc() && "Can only return in registers!");
1481
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001482 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001483 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001484
1485 // guarantee that all emitted copies are
1486 // stuck together, avoiding something bad
1487 Flag = Chain.getValue(1);
1488 }
1489
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001490 // The mips ABIs for returning structs by value requires that we copy
1491 // the sret argument into $v0 for the return. We saved the argument into
1492 // a virtual register in the entry block, so now we copy the value out
1493 // and into $v0.
1494 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1495 MachineFunction &MF = DAG.getMachineFunction();
1496 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1497 unsigned Reg = MipsFI->getSRetReturnReg();
1498
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001499 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001500 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001501 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001502
Dale Johannesena05dca42009-02-04 23:02:30 +00001503 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001504 Flag = Chain.getValue(1);
1505 }
1506
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001507 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001508 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001509 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001510 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001511 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001512 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001514}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001515
1516//===----------------------------------------------------------------------===//
1517// Mips Inline Assembly Support
1518//===----------------------------------------------------------------------===//
1519
1520/// getConstraintType - Given a constraint letter, return the type of
1521/// constraint it is for this target.
1522MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001523getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001524{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001525 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001526 // GCC config/mips/constraints.md
1527 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001528 // 'd' : An address register. Equivalent to r
1529 // unless generating MIPS16 code.
1530 // 'y' : Equivalent to r; retained for
1531 // backwards compatibility.
1532 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001533 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001534 switch (Constraint[0]) {
1535 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 case 'd':
1537 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001538 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001539 return C_RegisterClass;
1540 break;
1541 }
1542 }
1543 return TargetLowering::getConstraintType(Constraint);
1544}
1545
John Thompson44ab89e2010-10-29 17:29:13 +00001546/// Examine constraint type and operand type and determine a weight value.
1547/// This object must already have been set up with the operand type
1548/// and the current alternative constraint selected.
1549TargetLowering::ConstraintWeight
1550MipsTargetLowering::getSingleConstraintMatchWeight(
1551 AsmOperandInfo &info, const char *constraint) const {
1552 ConstraintWeight weight = CW_Invalid;
1553 Value *CallOperandVal = info.CallOperandVal;
1554 // If we don't have a value, we can't do a match,
1555 // but allow it at the lowest weight.
1556 if (CallOperandVal == NULL)
1557 return CW_Default;
1558 const Type *type = CallOperandVal->getType();
1559 // Look at the constraint type.
1560 switch (*constraint) {
1561 default:
1562 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
1563 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001564 case 'd':
1565 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00001566 if (type->isIntegerTy())
1567 weight = CW_Register;
1568 break;
1569 case 'f':
1570 if (type->isFloatTy())
1571 weight = CW_Register;
1572 break;
1573 }
1574 return weight;
1575}
1576
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001577/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1578/// return a list of registers that can be used to satisfy the constraint.
1579/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001580std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001581getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001582{
1583 if (Constraint.size() == 1) {
1584 switch (Constraint[0]) {
1585 case 'r':
1586 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001587 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001589 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001590 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001591 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1592 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001593 }
1594 }
1595 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1596}
1597
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001598/// Given a register class constraint, like 'r', if this corresponds directly
1599/// to an LLVM register class, return a register of 0 and the register class
1600/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001601std::vector<unsigned> MipsTargetLowering::
1602getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001603 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001604{
1605 if (Constraint.size() != 1)
1606 return std::vector<unsigned>();
1607
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001608 switch (Constraint[0]) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001609 default : break;
1610 case 'r':
1611 // GCC Mips Constraint Letters
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001612 case 'd':
1613 case 'y':
1614 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1615 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1616 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001617 Mips::T8, 0);
1618
1619 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001621 if (Subtarget->isSingleFloat())
1622 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1623 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1624 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1625 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1626 Mips::F30, Mips::F31, 0);
1627 else
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001628 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1629 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001630 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001631 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001632
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001633 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001634 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1636 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001637 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001638 }
1639 return std::vector<unsigned>();
1640}
Dan Gohman6520e202008-10-18 02:06:02 +00001641
1642bool
1643MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1644 // The Mips target isn't yet aware of offsets.
1645 return false;
1646}
Evan Chengeb2f9692009-10-27 19:56:55 +00001647
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001648bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1649 if (VT != MVT::f32 && VT != MVT::f64)
1650 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00001651 if (Imm.isNegZero())
1652 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001653 return Imm.isZero();
1654}