blob: 52aa8bb3eb860c6703dd684e6a8c15446b365fa0 [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000020#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/SSARegMap.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/Statistic.h"
26#include "llvm/Constants.h"
27#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000031#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000032#include <iostream>
Evan Cheng2ef88a02006-08-07 22:28:20 +000033#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000034#include <set>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000035using namespace llvm;
36
37namespace {
38
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000042 class AlphaDAGToDAGISel : public SelectionDAGISel {
43 AlphaTargetLowering AlphaLowering;
44
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000045 static const int64_t IMM_LOW = -32768;
46 static const int64_t IMM_HIGH = 32767;
47 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000048 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
49 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
50
51 static int64_t get_ldah16(int64_t x) {
52 int64_t y = x / IMM_MULT;
53 if (x % IMM_MULT > IMM_HIGH)
54 ++y;
55 return y;
56 }
57
58 static int64_t get_lda16(int64_t x) {
59 return x - get_ldah16(x) * IMM_MULT;
60 }
61
62 static uint64_t get_zapImm(uint64_t x) {
63 unsigned int build = 0;
64 for(int i = 0; i < 8; ++i)
65 {
66 if ((x & 0x00FF) == 0x00FF)
67 build |= 1 << i;
68 else if ((x & 0x00FF) != 0)
69 { build = 0; break; }
70 x >>= 8;
71 }
Andrew Lenharth5d423602006-01-02 21:15:53 +000072 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000073 }
74
Andrew Lenharthafe3f492006-04-03 03:18:59 +000075 static uint64_t getNearPower2(uint64_t x) {
76 if (!x) return 0;
77 unsigned at = CountLeadingZeros_64(x);
78 uint64_t complow = 1 << (63 - at);
79 uint64_t comphigh = 1 << (64 - at);
80 //std::cerr << x << ":" << complow << ":" << comphigh << "\n";
Andrew Lenharthf87e7932006-04-03 04:19:17 +000081 if (abs(complow - x) <= abs(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +000082 return complow;
83 else
84 return comphigh;
85 }
86
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000087 static bool isFPZ(SDOperand N) {
88 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
89 return (CN && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)));
90 }
91 static bool isFPZn(SDOperand N) {
92 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
93 return (CN && CN->isExactlyValue(-0.0));
94 }
95 static bool isFPZp(SDOperand N) {
96 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
97 return (CN && CN->isExactlyValue(+0.0));
98 }
99
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000100 public:
101 AlphaDAGToDAGISel(TargetMachine &TM)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000102 : SelectionDAGISel(AlphaLowering), AlphaLowering(TM)
103 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000104
105 /// getI64Imm - Return a target constant with the specified value, of type
106 /// i64.
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000107 inline SDOperand getI64Imm(int64_t Imm) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000108 return CurDAG->getTargetConstant(Imm, MVT::i64);
109 }
110
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000111 // Select - Convert the specified operand from a target-independent to a
112 // target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +0000113 SDNode *Select(SDOperand Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000114
115 /// InstructionSelectBasicBlock - This callback is invoked by
116 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
117 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
118
119 virtual const char *getPassName() const {
120 return "Alpha DAG->DAG Pattern Instruction Selection";
121 }
122
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000123 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
124 /// inline asm expressions.
125 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
126 char ConstraintCode,
127 std::vector<SDOperand> &OutOps,
128 SelectionDAG &DAG) {
129 SDOperand Op0;
130 switch (ConstraintCode) {
131 default: return true;
132 case 'm': // memory
Evan Cheng6da2f322006-08-26 01:07:58 +0000133 Op0 = Op;
134 AddToISelQueue(Op0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000135 break;
136 }
137
138 OutOps.push_back(Op0);
139 return false;
140 }
141
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000142// Include the pieces autogenerated from the target description.
143#include "AlphaGenDAGISel.inc"
144
145private:
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000146 SDOperand getGlobalBaseReg();
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000147 SDOperand getGlobalRetAddr();
Evan Cheng9ade2182006-08-26 05:34:46 +0000148 void SelectCALL(SDOperand Op);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000149
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000150 };
151}
152
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000153/// getGlobalBaseReg - Output the instructions required to put the
154/// GOT address into a register.
155///
156SDOperand AlphaDAGToDAGISel::getGlobalBaseReg() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000157 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
158 AlphaLowering.getVRegGP(),
159 MVT::i64);
160}
161
162/// getRASaveReg - Grab the return address
163///
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000164SDOperand AlphaDAGToDAGISel::getGlobalRetAddr() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000165 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
166 AlphaLowering.getVRegRA(),
167 MVT::i64);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000168}
169
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000170/// InstructionSelectBasicBlock - This callback is invoked by
171/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
172void AlphaDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
173 DEBUG(BB->dump());
174
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000175 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000176 DAG.setRoot(SelectRoot(DAG.getRoot()));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000177 DAG.RemoveDeadNodes();
178
179 // Emit machine code to BB.
180 ScheduleAndEmitDAG(DAG);
181}
182
183// Select - Convert the specified operand from a target-independent to a
184// target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +0000185SDNode *AlphaDAGToDAGISel::Select(SDOperand Op) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000186 SDNode *N = Op.Val;
187 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng34167212006-02-09 00:37:58 +0000188 N->getOpcode() < AlphaISD::FIRST_NUMBER) {
Evan Cheng64a752f2006-08-11 09:08:15 +0000189 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +0000190 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000191
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000192 switch (N->getOpcode()) {
193 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000194 case AlphaISD::CALL:
Evan Cheng9ade2182006-08-26 05:34:46 +0000195 SelectCALL(Op);
Evan Cheng64a752f2006-08-11 09:08:15 +0000196 return NULL;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000197
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000198 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000199 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng23329f52006-08-16 07:30:09 +0000200 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
201 CurDAG->getTargetFrameIndex(FI, MVT::i32),
Evan Cheng95514ba2006-08-26 08:00:10 +0000202 getI64Imm(0));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000203 }
Evan Cheng9ade2182006-08-26 05:34:46 +0000204 case AlphaISD::GlobalBaseReg: {
205 SDOperand Result = getGlobalBaseReg();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000206 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000207 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000208 }
209 case AlphaISD::GlobalRetAddr: {
210 SDOperand Result = getGlobalRetAddr();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000211 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000212 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000213 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000214
Andrew Lenharth53d89702005-12-25 01:34:27 +0000215 case AlphaISD::DivCall: {
216 SDOperand Chain = CurDAG->getEntryNode();
Evan Cheng6da2f322006-08-26 01:07:58 +0000217 SDOperand N0 = Op.getOperand(0);
218 SDOperand N1 = Op.getOperand(1);
219 SDOperand N2 = Op.getOperand(2);
220 AddToISelQueue(N0);
221 AddToISelQueue(N1);
222 AddToISelQueue(N2);
Evan Cheng34167212006-02-09 00:37:58 +0000223 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000224 SDOperand(0,0));
Evan Cheng34167212006-02-09 00:37:58 +0000225 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000226 Chain.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000227 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000228 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000229 SDNode *CNode =
230 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
231 Chain, Chain.getValue(1));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000232 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000233 SDOperand(CNode, 1));
Evan Cheng95514ba2006-08-26 08:00:10 +0000234 return CurDAG->SelectNodeTo(N, Alpha::BIS, MVT::i64, Chain, Chain);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000235 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000236
Andrew Lenharth739027e2006-01-16 21:22:38 +0000237 case ISD::READCYCLECOUNTER: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000238 SDOperand Chain = N->getOperand(0);
239 AddToISelQueue(Chain); //Select chain
Evan Cheng9ade2182006-08-26 05:34:46 +0000240 return CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other,
241 Chain);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000242 }
243
Andrew Lenharth50b37842005-11-22 04:20:06 +0000244 case ISD::Constant: {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000245 uint64_t uval = cast<ConstantSDNode>(N)->getValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000246
Evan Cheng34167212006-02-09 00:37:58 +0000247 if (uval == 0) {
Evan Cheng9ade2182006-08-26 05:34:46 +0000248 SDOperand Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
249 Alpha::R31, MVT::i64);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000250 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000251 return NULL;
Evan Cheng34167212006-02-09 00:37:58 +0000252 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000253
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000254 int64_t val = (int64_t)uval;
255 int32_t val32 = (int32_t)val;
256 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
257 val >= IMM_LOW + IMM_LOW * IMM_MULT)
258 break; //(LDAH (LDA))
259 if ((uval >> 32) == 0 && //empty upper bits
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000260 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
261 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000262 break; //(zext (LDAH (LDA)))
263 //Else use the constant pool
264 MachineConstantPool *CP = BB->getParent()->getConstantPool();
265 ConstantUInt *C =
266 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , uval);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000267 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
268 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
269 getGlobalBaseReg());
Evan Cheng23329f52006-08-16 07:30:09 +0000270 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000271 CPI, SDOperand(Tmp, 0), CurDAG->getEntryNode());
Andrew Lenharth50b37842005-11-22 04:20:06 +0000272 }
Chris Lattner08a90222006-01-29 06:25:22 +0000273 case ISD::TargetConstantFP: {
274 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
275 bool isDouble = N->getValueType(0) == MVT::f64;
276 MVT::ValueType T = isDouble ? MVT::f64 : MVT::f32;
277 if (CN->isExactlyValue(+0.0)) {
Evan Cheng23329f52006-08-16 07:30:09 +0000278 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
279 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000280 CurDAG->getRegister(Alpha::F31, T));
Chris Lattner08a90222006-01-29 06:25:22 +0000281 } else if ( CN->isExactlyValue(-0.0)) {
Evan Cheng23329f52006-08-16 07:30:09 +0000282 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
283 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000284 CurDAG->getRegister(Alpha::F31, T));
Chris Lattner08a90222006-01-29 06:25:22 +0000285 } else {
286 abort();
Andrew Lenharth50b37842005-11-22 04:20:06 +0000287 }
Chris Lattner08a90222006-01-29 06:25:22 +0000288 break;
289 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000290
291 case ISD::SETCC:
292 if (MVT::isFloatingPoint(N->getOperand(0).Val->getValueType(0))) {
293 unsigned Opc = Alpha::WTF;
294 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
295 bool rev = false;
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000296 bool isNE = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000297 switch(CC) {
Jim Laskeye37fe9b2006-07-11 17:58:07 +0000298 default: DEBUG(N->dump()); assert(0 && "Unknown FP comparison!");
Andrew Lenharthc8aba852006-06-13 20:34:47 +0000299 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ: Opc = Alpha::CMPTEQ; break;
300 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT: Opc = Alpha::CMPTLT; break;
301 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE: Opc = Alpha::CMPTLE; break;
302 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT: Opc = Alpha::CMPTLT; rev = true; break;
303 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE: Opc = Alpha::CMPTLE; rev = true; break;
304 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE: Opc = Alpha::CMPTEQ; isNE = true; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000305 };
Evan Cheng6da2f322006-08-26 01:07:58 +0000306 SDOperand tmp1 = N->getOperand(0);
307 SDOperand tmp2 = N->getOperand(1);
308 AddToISelQueue(tmp1);
309 AddToISelQueue(tmp2);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000310 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64,
311 rev?tmp2:tmp1,
312 rev?tmp1:tmp2);
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000313 if (isNE)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000314 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDOperand(cmp, 0),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000315 CurDAG->getRegister(Alpha::F31, MVT::f64));
316
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000317 SDOperand LD;
318 if (AlphaLowering.hasITOF()) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000319 LD = CurDAG->getNode(AlphaISD::FTOIT_, MVT::i64, SDOperand(cmp, 0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000320 } else {
321 int FrameIdx =
322 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
323 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000324 SDOperand ST =
325 SDOperand(CurDAG->getTargetNode(Alpha::STT, MVT::Other,
326 SDOperand(cmp, 0), FI,
327 CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
328 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDQ, MVT::i64, FI,
329 CurDAG->getRegister(Alpha::R31, MVT::i64),
330 ST), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000331 }
Evan Cheng9ade2182006-08-26 05:34:46 +0000332 return CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
333 CurDAG->getRegister(Alpha::R31, MVT::i64),
334 LD);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000335 }
336 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000337
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000338 case ISD::SELECT:
339 if (MVT::isFloatingPoint(N->getValueType(0)) &&
340 (N->getOperand(0).getOpcode() != ISD::SETCC ||
341 !MVT::isFloatingPoint(N->getOperand(0).getOperand(1).getValueType()))) {
342 //This should be the condition not covered by the Patterns
343 //FIXME: Don't have SelectCode die, but rather return something testable
344 // so that things like this can be caught in fall though code
345 //move int to fp
346 bool isDouble = N->getValueType(0) == MVT::f64;
Evan Cheng6da2f322006-08-26 01:07:58 +0000347 SDOperand LD;
348 SDOperand cond = N->getOperand(0);
349 SDOperand TV = N->getOperand(1);
350 SDOperand FV = N->getOperand(2);
351 AddToISelQueue(cond);
352 AddToISelQueue(TV);
353 AddToISelQueue(FV);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000354
355 if (AlphaLowering.hasITOF()) {
356 LD = CurDAG->getNode(AlphaISD::ITOFT_, MVT::f64, cond);
357 } else {
358 int FrameIdx =
359 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
360 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000361 SDOperand ST =
362 SDOperand(CurDAG->getTargetNode(Alpha::STQ, MVT::Other,
363 cond, FI, CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
364 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDT, MVT::f64, FI,
365 CurDAG->getRegister(Alpha::R31, MVT::i64),
366 ST), 0);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000367 }
Evan Cheng9ade2182006-08-26 05:34:46 +0000368 return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
369 MVT::f64, FV, TV, LD);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000370 }
371 break;
372
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000373 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000374 ConstantSDNode* SC = NULL;
375 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000376 if (N->getOperand(0).getOpcode() == ISD::SRL &&
377 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
378 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1))))
379 {
380 uint64_t sval = SC->getValue();
381 uint64_t mval = MC->getValue();
382 if (get_zapImm(mval)) //the result is a zap, let the autogened stuff deal
383 break;
384 // given mask X, and shift S, we want to see if there is any zap in the mask
385 // if we play around with the botton S bits
386 uint64_t dontcare = (~0ULL) >> (64 - sval);
387 uint64_t mask = mval << sval;
388
389 if (get_zapImm(mask | dontcare))
390 mask = mask | dontcare;
391
392 if (get_zapImm(mask)) {
Evan Cheng6da2f322006-08-26 01:07:58 +0000393 AddToISelQueue(N->getOperand(0).getOperand(0));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000394 SDOperand Z =
Evan Cheng6da2f322006-08-26 01:07:58 +0000395 SDOperand(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64,
396 N->getOperand(0).getOperand(0),
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000397 getI64Imm(get_zapImm(mask))), 0);
Evan Cheng9ade2182006-08-26 05:34:46 +0000398 return CurDAG->getTargetNode(Alpha::SRL, MVT::i64, Z,
399 getI64Imm(sval));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000400 }
401 }
402 break;
403 }
404
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000405 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000406
Evan Cheng9ade2182006-08-26 05:34:46 +0000407 return SelectCode(Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000408}
409
Evan Cheng9ade2182006-08-26 05:34:46 +0000410void AlphaDAGToDAGISel::SelectCALL(SDOperand Op) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000411 //TODO: add flag stuff to prevent nondeturministic breakage!
412
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000413 SDNode *N = Op.Val;
Evan Cheng6da2f322006-08-26 01:07:58 +0000414 SDOperand Chain = N->getOperand(0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000415 SDOperand Addr = N->getOperand(1);
Reid Spencer4490de02006-04-08 05:38:03 +0000416 SDOperand InFlag(0,0); // Null incoming flag value.
Evan Cheng6da2f322006-08-26 01:07:58 +0000417 AddToISelQueue(Chain);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000418
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000419 std::vector<SDOperand> CallOperands;
420 std::vector<MVT::ValueType> TypeOperands;
421
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000422 //grab the arguments
423 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000424 TypeOperands.push_back(N->getOperand(i).getValueType());
Evan Cheng6da2f322006-08-26 01:07:58 +0000425 AddToISelQueue(N->getOperand(i));
426 CallOperands.push_back(N->getOperand(i));
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000427 }
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000428 int count = N->getNumOperands() - 2;
429
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000430 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
431 Alpha::R19, Alpha::R20, Alpha::R21};
432 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
433 Alpha::F19, Alpha::F20, Alpha::F21};
434
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000435 for (int i = 6; i < count; ++i) {
436 unsigned Opc = Alpha::WTF;
437 if (MVT::isInteger(TypeOperands[i])) {
438 Opc = Alpha::STQ;
439 } else if (TypeOperands[i] == MVT::f32) {
440 Opc = Alpha::STS;
441 } else if (TypeOperands[i] == MVT::f64) {
442 Opc = Alpha::STT;
443 } else
444 assert(0 && "Unknown operand");
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000445 Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, CallOperands[i],
446 getI64Imm((i - 6) * 8),
447 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
448 Chain), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000449 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000450 for (int i = 0; i < std::min(6, count); ++i) {
451 if (MVT::isInteger(TypeOperands[i])) {
452 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
453 InFlag = Chain.getValue(1);
454 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
455 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
456 InFlag = Chain.getValue(1);
457 } else
458 assert(0 && "Unknown operand");
459 }
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000460
461 // Finally, once everything is in registers to pass to the call, emit the
462 // call itself.
Andrew Lenhartheececba2005-12-25 17:36:48 +0000463 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
464 SDOperand GOT = getGlobalBaseReg();
465 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
466 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000467 Chain = SDOperand(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
468 Addr.getOperand(0), Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000469 } else {
Evan Cheng6da2f322006-08-26 01:07:58 +0000470 AddToISelQueue(Addr);
Evan Cheng34167212006-02-09 00:37:58 +0000471 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000472 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000473 Chain = SDOperand(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
474 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000475 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000476 InFlag = Chain.getValue(1);
477
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000478 std::vector<SDOperand> CallResults;
479
480 switch (N->getValueType(0)) {
481 default: assert(0 && "Unexpected ret value!");
482 case MVT::Other: break;
483 case MVT::i64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000484 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000485 CallResults.push_back(Chain.getValue(0));
486 break;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000487 case MVT::f32:
Andrew Lenharth93526222005-12-01 01:53:10 +0000488 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000489 CallResults.push_back(Chain.getValue(0));
490 break;
491 case MVT::f64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000492 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000493 CallResults.push_back(Chain.getValue(0));
494 break;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000495 }
496
497 CallResults.push_back(Chain);
498 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000499 ReplaceUses(Op.getValue(i), CallResults[i]);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000500}
501
502
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000503/// createAlphaISelDag - This pass converts a legalized DAG into a
504/// Alpha-specific DAG, ready for instruction scheduling.
505///
506FunctionPass *llvm::createAlphaISelDag(TargetMachine &TM) {
507 return new AlphaDAGToDAGISel(TM);
508}