blob: 618e5c1c4dd5972001728be70c509213ae71e752 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCISelLowering.h"
15#include "PPCMachineFunctionInfo.h"
Bill Wendling87913bf2010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "PPCPredicates.h"
18#include "PPCTargetMachine.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofera0032722008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Constants.h"
31#include "llvm/Function.h"
32#include "llvm/Intrinsics.h"
33#include "llvm/Support/MathExtras.h"
34#include "llvm/Target/TargetOptions.h"
35#include "llvm/Support/CommandLine.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad5be6daf2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
Owen Andersonac9de032009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersonac9de032009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersonac9de032009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michel91099d62009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
59
Chris Lattnerc4c40a92009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling12759ce2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling87913bf2010-03-12 02:00:43 +000063
Bruno Cardoso Lopes0ff6eff2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerc4c40a92009-07-28 03:13:23 +000065}
66
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michel91099d62009-02-17 22:15:04 +000069
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 setPow2DivIsCheap();
Dale Johannesen493492f2008-07-31 18:13:12 +000071
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michel91099d62009-02-17 22:15:04 +000075
Chris Lattner95a58fa2010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
79
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080 // Set up the register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +000084
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson36e3a6e2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands082524c2008-01-23 20:39:46 +000088
Owen Anderson36e3a6e2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +000090
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
Dale Johannesen3d8578b2007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen472d15d2007-10-06 01:24:11 +0000106
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000122
Dan Gohman2f7b1982007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen436e3802008-01-18 19:55:37 +0000132
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000134
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 // If we're enabling GP optimizations, use hardware square root
136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 }
Scott Michel91099d62009-02-17 22:15:04 +0000140
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000143
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 // PowerPC does not have ROTR
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000155
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 // PowerPC does not have Select
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000161
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000168
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000173
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
182 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
183 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
184 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185
186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsone8cbca92009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsone8cbca92009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000207
Nate Begemanf46776e2008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling2c394b62008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling2c394b62008-09-17 00:30:57 +0000213
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000216
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000223
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231
232 // We want to custom lower some of our intrinsics.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000234
Dale Johannesen32100b22008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000248
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
250 // They also have instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesend87cf082009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000258
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 } else {
264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 }
267
268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman71619ec2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 } else {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 }
283
284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands92c43912008-06-06 12:08:01 +0000290
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands92c43912008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000294
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 // We promote all shuffles to v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands92c43912008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +0000312
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 // No other operations are legal.
Duncan Sands92c43912008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 }
334
335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000345
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +0000350
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000358
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 }
Scott Michel91099d62009-02-17 22:15:04 +0000364
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands8cf4a822008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michel91099d62009-02-17 22:15:04 +0000367
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
369 setStackPointerRegisterToSaveRestore(PPC::X1);
370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
373 setStackPointerRegisterToSaveRestore(PPC::R1);
374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michel91099d62009-02-17 22:15:04 +0000377
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
380 setTargetDAGCombine(ISD::STORE);
381 setTargetDAGCombine(ISD::BR_CC);
382 setTargetDAGCombine(ISD::BSWAP);
Scott Michel91099d62009-02-17 22:15:04 +0000383
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands37a3f472008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands37a3f472008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen92b33082008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000396 }
397
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen88945f82008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanb9305c02010-04-21 01:34:56 +0000404 const TargetMachine &TM = getTargetMachine();
Dale Johannesen88945f82008-02-28 22:31:51 +0000405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller386330d2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen88945f82008-02-28 22:31:51 +0000409 return 4;
410}
411
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Chengaf964df2008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000425 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +0000426 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
427 case PPCISD::LOAD: return "PPCISD::LOAD";
428 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Chengaf964df2008-07-12 02:23:19 +0000429 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
430 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
431 case PPCISD::SRL: return "PPCISD::SRL";
432 case PPCISD::SRA: return "PPCISD::SRA";
433 case PPCISD::SHL: return "PPCISD::SHL";
434 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
435 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller386330d2009-07-03 06:47:08 +0000436 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
437 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000438 case PPCISD::NOP: return "PPCISD::NOP";
Evan Chengaf964df2008-07-12 02:23:19 +0000439 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller386330d2009-07-03 06:47:08 +0000440 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
441 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Chengaf964df2008-07-12 02:23:19 +0000442 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
443 case PPCISD::MFCR: return "PPCISD::MFCR";
444 case PPCISD::VCMP: return "PPCISD::VCMP";
445 case PPCISD::VCMPo: return "PPCISD::VCMPo";
446 case PPCISD::LBRX: return "PPCISD::LBRX";
447 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Chengaf964df2008-07-12 02:23:19 +0000448 case PPCISD::LARX: return "PPCISD::LARX";
449 case PPCISD::STCX: return "PPCISD::STCX";
450 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
451 case PPCISD::MFFS: return "PPCISD::MFFS";
452 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
453 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
454 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
455 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Chengaf964df2008-07-12 02:23:19 +0000456 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 }
458}
459
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000460MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
461 return MVT::i32;
Scott Michel502151f2008-03-10 15:42:14 +0000462}
463
Bill Wendling045f2632009-07-01 18:50:55 +0000464/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000465unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
466 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
467 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
468 else
469 return 2;
470}
Scott Michel502151f2008-03-10 15:42:14 +0000471
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472//===----------------------------------------------------------------------===//
473// Node matching predicates, for use by the tblgen matching code.
474//===----------------------------------------------------------------------===//
475
476/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +0000477static bool isFloatingPointZero(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000479 return CFP->getValueAPF().isZero();
Gabor Greif1c80d112008-08-28 21:40:38 +0000480 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 // Maybe this has already been legalized into the constant pool?
482 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman36c56d02010-04-15 01:51:59 +0000483 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 }
486 return false;
487}
488
489/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
490/// true if Op is undef or if it matches the specified value.
Nate Begeman543d2142009-04-27 18:41:29 +0000491static bool isConstantOrUndef(int Op, int Val) {
492 return Op < 0 || Op == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493}
494
495/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
496/// VPKUHUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000497bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 if (!isUnary) {
499 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 return false;
502 } else {
503 for (unsigned i = 0; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000504 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
505 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 return false;
507 }
508 return true;
509}
510
511/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
512/// VPKUWUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000513bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 if (!isUnary) {
515 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 return false;
519 } else {
520 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
523 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
524 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 return false;
526 }
527 return true;
528}
529
530/// isVMerge - Common function, used to match vmrg* shuffles.
531///
Nate Begeman543d2142009-04-27 18:41:29 +0000532static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000534 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman543d2142009-04-27 18:41:29 +0000535 "PPC only supports shuffles by bytes!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
537 "Unsupported merge size!");
Scott Michel91099d62009-02-17 22:15:04 +0000538
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
540 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman543d2142009-04-27 18:41:29 +0000541 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 LHSStart+j+i*UnitSize) ||
Nate Begeman543d2142009-04-27 18:41:29 +0000543 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 RHSStart+j+i*UnitSize))
545 return false;
546 }
Nate Begeman543d2142009-04-27 18:41:29 +0000547 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548}
549
550/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
551/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000552bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
553 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 if (!isUnary)
555 return isVMerge(N, UnitSize, 8, 24);
556 return isVMerge(N, UnitSize, 8, 8);
557}
558
559/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
560/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000561bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
562 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 if (!isUnary)
564 return isVMerge(N, UnitSize, 0, 16);
565 return isVMerge(N, UnitSize, 0, 0);
566}
567
568
569/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
570/// amount, otherwise return -1.
571int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000572 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman543d2142009-04-27 18:41:29 +0000573 "PPC only supports shuffles by bytes!");
574
575 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
576
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 // Find the first non-undef value in the shuffle mask.
578 unsigned i;
Nate Begeman543d2142009-04-27 18:41:29 +0000579 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 /*search*/;
Scott Michel91099d62009-02-17 22:15:04 +0000581
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 if (i == 16) return -1; // all undef.
Scott Michel91099d62009-02-17 22:15:04 +0000583
Nate Begeman543d2142009-04-27 18:41:29 +0000584 // Otherwise, check to see if the rest of the elements are consecutively
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 // numbered from this value.
Nate Begeman543d2142009-04-27 18:41:29 +0000586 unsigned ShiftAmt = SVOp->getMaskElt(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 if (ShiftAmt < i) return -1;
588 ShiftAmt -= i;
589
590 if (!isUnary) {
Nate Begeman543d2142009-04-27 18:41:29 +0000591 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 return -1;
595 } else {
Nate Begeman543d2142009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 return -1;
600 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 return ShiftAmt;
602}
603
604/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
605/// specifies a splat of a single element that is suitable for input to
606/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman543d2142009-04-27 18:41:29 +0000607bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000608 assert(N->getValueType(0) == MVT::v16i8 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michel91099d62009-02-17 22:15:04 +0000610
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 // This is a splat operation if each element of the permute is the same, and
612 // if the value doesn't reference the second vector.
Nate Begeman543d2142009-04-27 18:41:29 +0000613 unsigned ElementBase = N->getMaskElt(0);
614
615 // FIXME: Handle UNDEF elements too!
616 if (ElementBase >= 16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000618
Nate Begeman543d2142009-04-27 18:41:29 +0000619 // Check that the indices are consecutive, in the case of a multi-byte element
620 // splatted with a v16i8 mask.
621 for (unsigned i = 1; i != EltSize; ++i)
622 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000624
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000626 if (N->getMaskElt(i) < 0) continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman543d2142009-04-27 18:41:29 +0000628 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 return false;
630 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 return true;
632}
633
Evan Chengc5912e32007-07-30 07:51:22 +0000634/// isAllNegativeZeroVector - Returns true if all elements of build_vector
635/// are -0.0.
636bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +0000637 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
638
639 APInt APVal, APUndef;
640 unsigned BitSize;
641 bool HasAnyUndefs;
642
Dale Johannesen48fd1e42009-11-13 01:45:18 +0000643 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman543d2142009-04-27 18:41:29 +0000644 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000645 return CFP->getValueAPF().isNegZero();
Nate Begeman543d2142009-04-27 18:41:29 +0000646
Evan Chengc5912e32007-07-30 07:51:22 +0000647 return false;
648}
649
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
651/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
652unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
654 assert(isSplatShuffleMask(SVOp, EltSize));
655 return SVOp->getMaskElt(0) / EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656}
657
658/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
659/// by using a vspltis[bhw] instruction of the specified element size, return
660/// the constant being splatted. The ByteSize field indicates the number of
661/// bytes of each element [124] -> [bhw].
Dan Gohman8181bd12008-07-27 21:46:04 +0000662SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
663 SDValue OpVal(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000664
665 // If ByteSize of the splat is bigger than the element size of the
666 // build_vector, then we have a case where we are checking for a splat where
667 // multiple elements of the buildvector are folded together into a single
668 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
669 unsigned EltSize = 16/N->getNumOperands();
670 if (EltSize < ByteSize) {
671 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman8181bd12008-07-27 21:46:04 +0000672 SDValue UniquedVals[4];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michel91099d62009-02-17 22:15:04 +0000674
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 // See if all of the elements in the buildvector agree across.
676 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
677 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
678 // If the element isn't a constant, bail fully out.
Dan Gohman8181bd12008-07-27 21:46:04 +0000679 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680
Scott Michel91099d62009-02-17 22:15:04 +0000681
Gabor Greif1c80d112008-08-28 21:40:38 +0000682 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
684 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000685 return SDValue(); // no match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 }
Scott Michel91099d62009-02-17 22:15:04 +0000687
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
689 // either constant or undef values that are identical for each chunk. See
690 // if these chunks can form into a larger vspltis*.
Scott Michel91099d62009-02-17 22:15:04 +0000691
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 // Check to see if all of the leading entries are either 0 or -1. If
693 // neither, then this won't fit into the immediate field.
694 bool LeadingZero = true;
695 bool LeadingOnes = true;
696 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000697 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michel91099d62009-02-17 22:15:04 +0000698
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
700 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
701 }
702 // Finally, check the least significant entry.
703 if (LeadingZero) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000704 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000706 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 if (Val < 16)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 }
710 if (LeadingOnes) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000711 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman40686732008-09-26 21:54:37 +0000713 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000715 return DAG.getTargetConstant(Val, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 }
Scott Michel91099d62009-02-17 22:15:04 +0000717
Dan Gohman8181bd12008-07-27 21:46:04 +0000718 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 }
Scott Michel91099d62009-02-17 22:15:04 +0000720
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 // Check to see if this buildvec has a single non-undef value in its elements.
722 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
723 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +0000724 if (OpVal.getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 OpVal = N->getOperand(i);
726 else if (OpVal != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000727 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 }
Scott Michel91099d62009-02-17 22:15:04 +0000729
Gabor Greif1c80d112008-08-28 21:40:38 +0000730 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michel91099d62009-02-17 22:15:04 +0000731
Eli Friedmanb0a47802009-05-24 02:03:36 +0000732 unsigned ValSizeInBytes = EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 uint64_t Value = 0;
734 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000735 Value = CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000737 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +0000738 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 }
740
741 // If the splat value is larger than the element value, then we can never do
742 // this splat. The only case that we could fit the replicated bits into our
743 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000744 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +0000745
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 // If the element value is larger than the splat value, cut it in half and
747 // check to see if the two halves are equal. Continue doing this until we
748 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
749 while (ValSizeInBytes > ByteSize) {
750 ValSizeInBytes >>= 1;
Scott Michel91099d62009-02-17 22:15:04 +0000751
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 // If the top half equals the bottom half, we're still ok.
753 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
754 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman8181bd12008-07-27 21:46:04 +0000755 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 }
757
758 // Properly sign extend the value.
759 int ShAmt = (4-ByteSize)*8;
760 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michel91099d62009-02-17 22:15:04 +0000761
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman8181bd12008-07-27 21:46:04 +0000763 if (MaskVal == 0) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764
765 // Finally, if this value fits in a 5 bit sext field, return it
766 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000768 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769}
770
771//===----------------------------------------------------------------------===//
772// Addressing Mode Selection
773//===----------------------------------------------------------------------===//
774
775/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
776/// or 64-bit immediate, and if the value can be accurately represented as a
777/// sign extension from a 16-bit value. If so, this returns true and the
778/// immediate.
779static bool isIntS16Immediate(SDNode *N, short &Imm) {
780 if (N->getOpcode() != ISD::Constant)
781 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000782
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000783 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000784 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000785 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000787 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788}
Dan Gohman8181bd12008-07-27 21:46:04 +0000789static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000790 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791}
792
793
794/// SelectAddressRegReg - Given the specified addressed, check to see if it
795/// can be represented as an indexed [r+r] operation. Returns false if it
796/// can be more efficiently represented with [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000797bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
798 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000799 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800 short imm = 0;
801 if (N.getOpcode() == ISD::ADD) {
802 if (isIntS16Immediate(N.getOperand(1), imm))
803 return false; // r+i
804 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
805 return false; // r+i
Scott Michel91099d62009-02-17 22:15:04 +0000806
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 Base = N.getOperand(0);
808 Index = N.getOperand(1);
809 return true;
810 } else if (N.getOpcode() == ISD::OR) {
811 if (isIntS16Immediate(N.getOperand(1), imm))
812 return false; // r+i can fold it if we can.
Scott Michel91099d62009-02-17 22:15:04 +0000813
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 // If this is an or of disjoint bitfields, we can codegen this as an add
815 // (for better address arithmetic) if the LHS and RHS of the OR are provably
816 // disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000817 APInt LHSKnownZero, LHSKnownOne;
818 APInt RHSKnownZero, RHSKnownOne;
819 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000820 APInt::getAllOnesValue(N.getOperand(0)
821 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000822 LHSKnownZero, LHSKnownOne);
Scott Michel91099d62009-02-17 22:15:04 +0000823
Dan Gohman63f4e462008-02-27 01:23:58 +0000824 if (LHSKnownZero.getBoolValue()) {
825 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000826 APInt::getAllOnesValue(N.getOperand(1)
827 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000828 RHSKnownZero, RHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 // If all of the bits are known zero on the LHS or RHS, the add won't
830 // carry.
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000831 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 Base = N.getOperand(0);
833 Index = N.getOperand(1);
834 return true;
835 }
836 }
837 }
Scott Michel91099d62009-02-17 22:15:04 +0000838
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 return false;
840}
841
842/// Returns true if the address N can be represented by a base register plus
843/// a signed 16-bit displacement [r+imm], and if it is not better
844/// represented as reg+reg.
Dan Gohman8181bd12008-07-27 21:46:04 +0000845bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000846 SDValue &Base,
847 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000848 // FIXME dl should come from parent load or store, not from address
849 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 // If this can be more profitably realized as r+r, fail.
851 if (SelectAddressRegReg(N, Disp, Base, DAG))
852 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000853
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 if (N.getOpcode() == ISD::ADD) {
855 short imm = 0;
856 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000857 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
859 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
860 } else {
861 Base = N.getOperand(0);
862 }
863 return true; // [r+i]
864 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
865 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000866 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 && "Cannot handle constant offsets yet!");
868 Disp = N.getOperand(1).getOperand(0); // The global address.
869 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
870 Disp.getOpcode() == ISD::TargetConstantPool ||
871 Disp.getOpcode() == ISD::TargetJumpTable);
872 Base = N.getOperand(0);
873 return true; // [&g+r]
874 }
875 } else if (N.getOpcode() == ISD::OR) {
876 short imm = 0;
877 if (isIntS16Immediate(N.getOperand(1), imm)) {
878 // If this is an or of disjoint bitfields, we can codegen this as an add
879 // (for better address arithmetic) if the LHS and RHS of the OR are
880 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000881 APInt LHSKnownZero, LHSKnownOne;
882 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000883 APInt::getAllOnesValue(N.getOperand(0)
884 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000885 LHSKnownZero, LHSKnownOne);
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000886
Dan Gohman63f4e462008-02-27 01:23:58 +0000887 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 // If all of the bits are known zero on the LHS or RHS, the add won't
889 // carry.
890 Base = N.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000891 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 return true;
893 }
894 }
895 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
896 // Loading from a constant address.
Scott Michel91099d62009-02-17 22:15:04 +0000897
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 // If this address fits entirely in a 16-bit sext immediate field, codegen
899 // this as "d, 0"
900 short Imm;
901 if (isIntS16Immediate(CN, Imm)) {
902 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
903 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
904 return true;
905 }
906
907 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000908 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000909 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
910 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +0000911
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 // Otherwise, break this down into an LIS + disp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000913 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +0000914
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000915 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
916 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman61fda0d2009-09-25 18:54:59 +0000917 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 return true;
919 }
920 }
Scott Michel91099d62009-02-17 22:15:04 +0000921
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 Disp = DAG.getTargetConstant(0, getPointerTy());
923 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
924 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
925 else
926 Base = N;
927 return true; // [r+0]
928}
929
930/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
931/// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
933 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000934 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 // Check to see if we can easily represent this as an [r+r] address. This
936 // will fail if it thinks that the address is more profitably represented as
937 // reg+imm, e.g. where imm = 0.
938 if (SelectAddressRegReg(N, Base, Index, DAG))
939 return true;
Scott Michel91099d62009-02-17 22:15:04 +0000940
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 // If the operand is an addition, always emit this as [r+r], since this is
942 // better (for code size, and execution, as the memop does the add for free)
943 // than emitting an explicit add.
944 if (N.getOpcode() == ISD::ADD) {
945 Base = N.getOperand(0);
946 Index = N.getOperand(1);
947 return true;
948 }
Scott Michel91099d62009-02-17 22:15:04 +0000949
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 // Otherwise, do it the hard way, using R0 as the base register.
951 Base = DAG.getRegister(PPC::R0, N.getValueType());
952 Index = N;
953 return true;
954}
955
956/// SelectAddressRegImmShift - Returns true if the address N can be
957/// represented by a base register plus a signed 14-bit displacement
958/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000959bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
960 SDValue &Base,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000961 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000962 // FIXME dl should come from the parent load or store, not the address
963 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 // If this can be more profitably realized as r+r, fail.
965 if (SelectAddressRegReg(N, Disp, Base, DAG))
966 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000967
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 if (N.getOpcode() == ISD::ADD) {
969 short imm = 0;
970 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000971 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
973 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
974 } else {
975 Base = N.getOperand(0);
976 }
977 return true; // [r+i]
978 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
979 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000980 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 && "Cannot handle constant offsets yet!");
982 Disp = N.getOperand(1).getOperand(0); // The global address.
983 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
984 Disp.getOpcode() == ISD::TargetConstantPool ||
985 Disp.getOpcode() == ISD::TargetJumpTable);
986 Base = N.getOperand(0);
987 return true; // [&g+r]
988 }
989 } else if (N.getOpcode() == ISD::OR) {
990 short imm = 0;
991 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
992 // If this is an or of disjoint bitfields, we can codegen this as an add
993 // (for better address arithmetic) if the LHS and RHS of the OR are
994 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000995 APInt LHSKnownZero, LHSKnownOne;
996 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000997 APInt::getAllOnesValue(N.getOperand(0)
998 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000999 LHSKnownZero, LHSKnownOne);
1000 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 // If all of the bits are known zero on the LHS or RHS, the add won't
1002 // carry.
1003 Base = N.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001004 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 return true;
1006 }
1007 }
1008 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1009 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001010 if ((CN->getZExtValue() & 3) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 // If this address fits entirely in a 14-bit sext immediate field, codegen
1012 // this as "d, 0"
1013 short Imm;
1014 if (isIntS16Immediate(CN, Imm)) {
1015 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1016 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1017 return true;
1018 }
Scott Michel91099d62009-02-17 22:15:04 +00001019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001021 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001022 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1023 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +00001024
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 // Otherwise, break this down into an LIS + disp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001026 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1027 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1028 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman61fda0d2009-09-25 18:54:59 +00001029 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 return true;
1031 }
1032 }
1033 }
Scott Michel91099d62009-02-17 22:15:04 +00001034
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 Disp = DAG.getTargetConstant(0, getPointerTy());
1036 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1037 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1038 else
1039 Base = N;
1040 return true; // [r+0]
1041}
1042
1043
1044/// getPreIndexedAddressParts - returns true by value, base pointer and
1045/// offset pointer and addressing mode by reference if the node's address
1046/// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001047bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1048 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +00001050 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 // Disabled by default for now.
1052 if (!EnablePPCPreinc) return false;
Scott Michel91099d62009-02-17 22:15:04 +00001053
Dan Gohman8181bd12008-07-27 21:46:04 +00001054 SDValue Ptr;
Owen Andersonac9de032009-08-10 22:56:29 +00001055 EVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1057 Ptr = LD->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001058 VT = LD->getMemoryVT();
Scott Michel91099d62009-02-17 22:15:04 +00001059
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1061 ST = ST;
1062 Ptr = ST->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001063 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 } else
1065 return false;
1066
1067 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands92c43912008-06-06 12:08:01 +00001068 if (VT.isVector())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001070
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 // TODO: Check reg+reg first.
Scott Michel91099d62009-02-17 22:15:04 +00001072
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001074 if (VT != MVT::i64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 // reg + imm
1076 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1077 return false;
1078 } else {
1079 // reg + imm * 4.
1080 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1081 return false;
1082 }
1083
1084 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1085 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1086 // sext i32 to i64 when addr mode is r+i.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001087 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 LD->getExtensionType() == ISD::SEXTLOAD &&
1089 isa<ConstantSDNode>(Offset))
1090 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001091 }
1092
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 AM = ISD::PRE_INC;
1094 return true;
1095}
1096
1097//===----------------------------------------------------------------------===//
1098// LowerOperation implementation
1099//===----------------------------------------------------------------------===//
1100
Scott Michel91099d62009-02-17 22:15:04 +00001101SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001102 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00001103 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +00001105 const Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001106 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1107 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001108 // FIXME there isn't really any debug info here
1109 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110
1111 const TargetMachine &TM = DAG.getTarget();
Scott Michel91099d62009-02-17 22:15:04 +00001112
Dale Johannesen175fdef2009-02-06 21:50:26 +00001113 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1114 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115
1116 // If this is a non-darwin platform, we don't support non-static relo models
1117 // yet.
1118 if (TM.getRelocationModel() == Reloc::Static ||
1119 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1120 // Generate non-pic code that has direct accesses to the constant pool.
1121 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001122 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123 }
Scott Michel91099d62009-02-17 22:15:04 +00001124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 if (TM.getRelocationModel() == Reloc::PIC_) {
1126 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001127 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001128 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001129 DebugLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 }
Scott Michel91099d62009-02-17 22:15:04 +00001131
Dale Johannesen175fdef2009-02-06 21:50:26 +00001132 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 return Lo;
1134}
1135
Dan Gohmandbb121b2010-04-17 15:26:15 +00001136SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00001137 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001139 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1140 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001141 // FIXME there isn't really any debug loc here
1142 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001143
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 const TargetMachine &TM = DAG.getTarget();
1145
Dale Johannesen175fdef2009-02-06 21:50:26 +00001146 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1147 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148
1149 // If this is a non-darwin platform, we don't support non-static relo models
1150 // yet.
1151 if (TM.getRelocationModel() == Reloc::Static ||
1152 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1153 // Generate non-pic code that has direct accesses to the constant pool.
1154 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001155 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 }
Scott Michel91099d62009-02-17 22:15:04 +00001157
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 if (TM.getRelocationModel() == Reloc::PIC_) {
1159 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001160 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001161 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001162 DebugLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 }
Scott Michel91099d62009-02-17 22:15:04 +00001164
Dale Johannesen175fdef2009-02-06 21:50:26 +00001165 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 return Lo;
1167}
1168
Scott Michel91099d62009-02-17 22:15:04 +00001169SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001170 SelectionDAG &DAG) const {
Edwin Törökbd448e32009-07-14 16:55:14 +00001171 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman8181bd12008-07-27 21:46:04 +00001172 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173}
1174
Dan Gohmandbb121b2010-04-17 15:26:15 +00001175SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1176 SelectionDAG &DAG) const {
Bob Wilsone8cbca92009-11-04 21:31:18 +00001177 EVT PtrVT = Op.getValueType();
1178 DebugLoc DL = Op.getDebugLoc();
1179
Dan Gohman36c56d02010-04-15 01:51:59 +00001180 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman885793b2009-11-20 23:18:13 +00001181 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilsone8cbca92009-11-04 21:31:18 +00001182 SDValue Zero = DAG.getConstant(0, PtrVT);
1183 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1184 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1185
1186 // If this is a non-darwin platform, we don't support non-static relo models
1187 // yet.
1188 const TargetMachine &TM = DAG.getTarget();
1189 if (TM.getRelocationModel() == Reloc::Static ||
1190 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1191 // Generate non-pic code that has direct accesses to globals.
1192 // The address of the global is just (hi(&g)+lo(&g)).
1193 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1194 }
1195
1196 if (TM.getRelocationModel() == Reloc::PIC_) {
1197 // With PIC, the first instruction is actually "GR+hi(&G)".
1198 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1199 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001200 DebugLoc(), PtrVT), Hi);
Bob Wilsone8cbca92009-11-04 21:31:18 +00001201 }
1202
1203 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1204}
1205
Scott Michel91099d62009-02-17 22:15:04 +00001206SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001207 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00001208 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001210 // FIXME there isn't really any debug info here
Dale Johannesenea996922009-02-04 20:06:27 +00001211 DebugLoc dl = GSDN->getDebugLoc();
Devang Patelde09e922010-07-06 22:08:15 +00001212 const GlobalValue *GV = GSDN->getGlobal();
1213 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, GSDN->getOffset());
1214 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001215
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216 const TargetMachine &TM = DAG.getTarget();
1217
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001218 // 64-bit SVR4 ABI code is always position-independent.
1219 // The actual address of the GlobalValue is stored in the TOC.
1220 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1221 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1222 DAG.getRegister(PPC::X2, MVT::i64));
1223 }
1224
Dale Johannesenea996922009-02-04 20:06:27 +00001225 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1226 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227
1228 // If this is a non-darwin platform, we don't support non-static relo models
1229 // yet.
1230 if (TM.getRelocationModel() == Reloc::Static ||
1231 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1232 // Generate non-pic code that has direct accesses to globals.
1233 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesenea996922009-02-04 20:06:27 +00001234 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 }
Scott Michel91099d62009-02-17 22:15:04 +00001236
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 if (TM.getRelocationModel() == Reloc::PIC_) {
1238 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesenea996922009-02-04 20:06:27 +00001239 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001240 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001241 DebugLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 }
Scott Michel91099d62009-02-17 22:15:04 +00001243
Dale Johannesenea996922009-02-04 20:06:27 +00001244 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michel91099d62009-02-17 22:15:04 +00001245
Daniel Dunbarb711cf02009-08-02 22:11:08 +00001246 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 return Lo;
Scott Michel91099d62009-02-17 22:15:04 +00001248
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 // If the global is weak or external, we have to go through the lazy
1250 // resolution stub.
Chris Lattner1450c4d2010-09-21 06:44:06 +00001251 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00001252 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253}
1254
Dan Gohmandbb121b2010-04-17 15:26:15 +00001255SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001257 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001258
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 // If we're comparing for equality to zero, expose the fact that this is
1260 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1261 // fold the new nodes.
1262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1263 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersonac9de032009-08-10 22:56:29 +00001264 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001265 SDValue Zext = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001266 if (VT.bitsLT(MVT::i32)) {
1267 VT = MVT::i32;
Dale Johannesen85fc0932009-02-04 01:48:28 +00001268 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00001269 }
Duncan Sands92c43912008-06-06 12:08:01 +00001270 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00001271 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1272 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001273 DAG.getConstant(Log2b, MVT::i32));
1274 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 }
Scott Michel91099d62009-02-17 22:15:04 +00001276 // Leave comparisons against 0 and -1 alone for now, since they're usually
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 // optimized. FIXME: revisit this when we can custom lower all setcc
1278 // optimizations.
1279 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman8181bd12008-07-27 21:46:04 +00001280 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281 }
Scott Michel91099d62009-02-17 22:15:04 +00001282
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283 // If we have an integer seteq/setne, turn it into a compare against zero
1284 // by xor'ing the rhs with the lhs, which is faster than setting a
1285 // condition register, reading it back out, and masking the correct bit. The
1286 // normal approach here uses sub to do this instead of xor. Using xor exposes
1287 // the result to other bit-twiddling opportunities.
Owen Andersonac9de032009-08-10 22:56:29 +00001288 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00001289 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001290 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00001291 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 Op.getOperand(1));
Dale Johannesen85fc0932009-02-04 01:48:28 +00001293 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001295 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296}
1297
Dan Gohman8181bd12008-07-27 21:46:04 +00001298SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001299 const PPCSubtarget &Subtarget) const {
Scott Michel91099d62009-02-17 22:15:04 +00001300
Edwin Törökbd448e32009-07-14 16:55:14 +00001301 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001302 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303}
1304
Dan Gohmandbb121b2010-04-17 15:26:15 +00001305SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1306 SelectionDAG &DAG) const {
Bill Wendling2c394b62008-09-17 00:30:57 +00001307 SDValue Chain = Op.getOperand(0);
1308 SDValue Trmp = Op.getOperand(1); // trampoline
1309 SDValue FPtr = Op.getOperand(2); // nested function
1310 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001311 DebugLoc dl = Op.getDebugLoc();
Bill Wendling2c394b62008-09-17 00:30:57 +00001312
Owen Andersonac9de032009-08-10 22:56:29 +00001313 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001314 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling2c394b62008-09-17 00:30:57 +00001315 const Type *IntPtrTy =
Owen Anderson35b47072009-08-13 21:58:54 +00001316 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1317 *DAG.getContext());
Bill Wendling2c394b62008-09-17 00:30:57 +00001318
Scott Michel91099d62009-02-17 22:15:04 +00001319 TargetLowering::ArgListTy Args;
Bill Wendling2c394b62008-09-17 00:30:57 +00001320 TargetLowering::ArgListEntry Entry;
1321
1322 Entry.Ty = IntPtrTy;
1323 Entry.Node = Trmp; Args.push_back(Entry);
1324
1325 // TrampSize == (isPPC64 ? 48 : 40);
1326 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001327 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling2c394b62008-09-17 00:30:57 +00001328 Args.push_back(Entry);
1329
1330 Entry.Node = FPtr; Args.push_back(Entry);
1331 Entry.Node = Nest; Args.push_back(Entry);
Scott Michel91099d62009-02-17 22:15:04 +00001332
Bill Wendling2c394b62008-09-17 00:30:57 +00001333 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1334 std::pair<SDValue, SDValue> CallResult =
Owen Anderson77f4eb52009-08-12 00:36:31 +00001335 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersona0167022009-07-09 17:57:24 +00001336 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman9178de12009-08-05 01:29:28 +00001337 /*isReturnValueUsed=*/true,
Bill Wendling2c394b62008-09-17 00:30:57 +00001338 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling1ca34452010-03-02 01:55:18 +00001339 Args, DAG, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001340
1341 SDValue Ops[] =
1342 { CallResult.first, CallResult.second };
1343
Dale Johannesen2bfdee32009-02-05 00:20:09 +00001344 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001345}
1346
Dan Gohman8181bd12008-07-27 21:46:04 +00001347SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001348 const PPCSubtarget &Subtarget) const {
Dan Gohmand80404c2010-04-17 14:41:14 +00001349 MachineFunction &MF = DAG.getMachineFunction();
1350 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1351
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001352 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001354 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 // vastart just stores the address of the VarArgsFrameIndex slot into the
1356 // memory location argument.
Owen Andersonac9de032009-08-10 22:56:29 +00001357 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmand80404c2010-04-17 14:41:14 +00001358 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001359 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnere42e5552010-09-21 18:41:36 +00001360 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1361 MachinePointerInfo(SV),
David Greeneb4f2ef62010-02-15 16:56:53 +00001362 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 }
1364
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001365 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366 // We suppose the given va_list is already allocated.
1367 //
1368 // typedef struct {
1369 // char gpr; /* index into the array of 8 GPRs
1370 // * stored in the register save area
1371 // * gpr=0 corresponds to r3,
1372 // * gpr=1 to r4, etc.
1373 // */
1374 // char fpr; /* index into the array of 8 FPRs
1375 // * stored in the register save area
1376 // * fpr=0 corresponds to f1,
1377 // * fpr=1 to f2, etc.
1378 // */
1379 // char *overflow_arg_area;
1380 // /* location on stack that holds
1381 // * the next overflow argument
1382 // */
1383 // char *reg_save_area;
1384 // /* where r3:r10 and f1:f8 (if saved)
1385 // * are stored
1386 // */
1387 // } va_list[1];
1388
1389
Dan Gohmand80404c2010-04-17 14:41:14 +00001390 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1391 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00001392
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393
Owen Andersonac9de032009-08-10 22:56:29 +00001394 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel91099d62009-02-17 22:15:04 +00001395
Dan Gohmand80404c2010-04-17 14:41:14 +00001396 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1397 PtrVT);
1398 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1399 PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001400
Duncan Sands92c43912008-06-06 12:08:01 +00001401 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman8181bd12008-07-27 21:46:04 +00001402 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001403
Duncan Sands92c43912008-06-06 12:08:01 +00001404 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001405 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001406
1407 uint64_t FPROffset = 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001408 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001409
Dan Gohman12a9c082008-02-06 22:27:42 +00001410 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michel91099d62009-02-17 22:15:04 +00001411
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 // Store first byte : number of int regs
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001413 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner0cedbb82010-09-21 17:42:31 +00001414 Op.getOperand(1),
1415 MachinePointerInfo(SV),
1416 MVT::i8, false, false, 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00001417 uint64_t nextOffset = FPROffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001418 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419 ConstFPROffset);
Scott Michel91099d62009-02-17 22:15:04 +00001420
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421 // Store second byte : number of float regs
Dan Gohman8181bd12008-07-27 21:46:04 +00001422 SDValue secondStore =
Chris Lattner0cedbb82010-09-21 17:42:31 +00001423 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1424 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greeneb4f2ef62010-02-15 16:56:53 +00001425 false, false, 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00001426 nextOffset += StackOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001427 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michel91099d62009-02-17 22:15:04 +00001428
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429 // Store second word : arguments given on stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001430 SDValue thirdStore =
Chris Lattnere42e5552010-09-21 18:41:36 +00001431 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1432 MachinePointerInfo(SV, nextOffset),
David Greeneb4f2ef62010-02-15 16:56:53 +00001433 false, false, 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00001434 nextOffset += FrameOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001435 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436
1437 // Store third word : arguments given in registers
Chris Lattnere42e5552010-09-21 18:41:36 +00001438 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1439 MachinePointerInfo(SV, nextOffset),
David Greeneb4f2ef62010-02-15 16:56:53 +00001440 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441
1442}
1443
1444#include "PPCGenCallingConv.inc"
1445
Owen Andersonac9de032009-08-10 22:56:29 +00001446static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001447 CCValAssign::LocInfo &LocInfo,
1448 ISD::ArgFlagsTy &ArgFlags,
1449 CCState &State) {
1450 return true;
1451}
1452
Owen Andersonac9de032009-08-10 22:56:29 +00001453static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1454 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001455 CCValAssign::LocInfo &LocInfo,
1456 ISD::ArgFlagsTy &ArgFlags,
1457 CCState &State) {
1458 static const unsigned ArgRegs[] = {
1459 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1460 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1461 };
1462 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1463
1464 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1465
1466 // Skip one register if the first unallocated register has an even register
1467 // number and there are still argument registers available which have not been
1468 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1469 // need to skip a register if RegNum is odd.
1470 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1471 State.AllocateReg(ArgRegs[RegNum]);
1472 }
1473
1474 // Always return false here, as this function only makes sure that the first
1475 // unallocated register has an odd register number and does not actually
1476 // allocate a register for the current argument.
1477 return false;
1478}
1479
Owen Andersonac9de032009-08-10 22:56:29 +00001480static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1481 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001482 CCValAssign::LocInfo &LocInfo,
1483 ISD::ArgFlagsTy &ArgFlags,
1484 CCState &State) {
1485 static const unsigned ArgRegs[] = {
1486 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1487 PPC::F8
1488 };
1489
1490 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1491
1492 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1493
1494 // If there is only one Floating-point register left we need to put both f64
1495 // values of a split ppc_fp128 value on the stack.
1496 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1497 State.AllocateReg(ArgRegs[RegNum]);
1498 }
1499
1500 // Always return false here, as this function only makes sure that the two f64
1501 // values a ppc_fp128 value is split into are both passed in registers or both
1502 // passed on the stack and does not actually allocate a register for the
1503 // current argument.
1504 return false;
1505}
1506
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001508/// on Darwin.
1509static const unsigned *GetFPR() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 static const unsigned FPR[] = {
1511 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001512 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 };
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001514
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 return FPR;
1516}
1517
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001518/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1519/// the stack.
Owen Andersonac9de032009-08-10 22:56:29 +00001520static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001521 unsigned PtrByteSize) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001522 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001523 if (Flags.isByVal())
1524 ArgSize = Flags.getByValSize();
1525 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1526
1527 return ArgSize;
1528}
1529
Dan Gohman8181bd12008-07-27 21:46:04 +00001530SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001531PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001532 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001533 const SmallVectorImpl<ISD::InputArg>
1534 &Ins,
1535 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001536 SmallVectorImpl<SDValue> &InVals)
1537 const {
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001538 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman9178de12009-08-05 01:29:28 +00001539 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1540 dl, DAG, InVals);
1541 } else {
1542 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1543 dl, DAG, InVals);
1544 }
1545}
1546
1547SDValue
1548PPCTargetLowering::LowerFormalArguments_SVR4(
1549 SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001550 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001551 const SmallVectorImpl<ISD::InputArg>
1552 &Ins,
1553 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001554 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00001555
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001556 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001557 // +-----------------------------------+
1558 // +--> | Back chain |
1559 // | +-----------------------------------+
1560 // | | Floating-point register save area |
1561 // | +-----------------------------------+
1562 // | | General register save area |
1563 // | +-----------------------------------+
1564 // | | CR save word |
1565 // | +-----------------------------------+
1566 // | | VRSAVE save word |
1567 // | +-----------------------------------+
1568 // | | Alignment padding |
1569 // | +-----------------------------------+
1570 // | | Vector register save area |
1571 // | +-----------------------------------+
1572 // | | Local variable space |
1573 // | +-----------------------------------+
1574 // | | Parameter list area |
1575 // | +-----------------------------------+
1576 // | | LR save word |
1577 // | +-----------------------------------+
1578 // SP--> +--- | Back chain |
1579 // +-----------------------------------+
1580 //
1581 // Specifications:
1582 // System V Application Binary Interface PowerPC Processor Supplement
1583 // AltiVec Technology Programming Interface Manual
1584
1585 MachineFunction &MF = DAG.getMachineFunction();
1586 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohmand80404c2010-04-17 14:41:14 +00001587 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001588
Owen Andersonac9de032009-08-10 22:56:29 +00001589 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001590 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohmanea8579c2010-02-08 20:27:50 +00001591 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001592 unsigned PtrByteSize = 4;
1593
1594 // Assign locations to all of the incoming arguments.
1595 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001596 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1597 *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001598
1599 // Reserve space for the linkage area on the stack.
1600 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1601
Dan Gohman9178de12009-08-05 01:29:28 +00001602 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001603
1604 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1605 CCValAssign &VA = ArgLocs[i];
1606
1607 // Arguments stored in registers.
1608 if (VA.isRegLoc()) {
1609 TargetRegisterClass *RC;
Owen Andersonac9de032009-08-10 22:56:29 +00001610 EVT ValVT = VA.getValVT();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001611
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001612 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001613 default:
Dan Gohman9178de12009-08-05 01:29:28 +00001614 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001615 case MVT::i32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001616 RC = PPC::GPRCRegisterClass;
1617 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001618 case MVT::f32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001619 RC = PPC::F4RCRegisterClass;
1620 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001621 case MVT::f64:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001622 RC = PPC::F8RCRegisterClass;
1623 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001624 case MVT::v16i8:
1625 case MVT::v8i16:
1626 case MVT::v4i32:
1627 case MVT::v4f32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001628 RC = PPC::VRRCRegisterClass;
1629 break;
1630 }
1631
1632 // Transform the arguments stored in physical registers into virtual ones.
1633 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman9178de12009-08-05 01:29:28 +00001634 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001635
Dan Gohman9178de12009-08-05 01:29:28 +00001636 InVals.push_back(ArgValue);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001637 } else {
1638 // Argument stored in memory.
1639 assert(VA.isMemLoc());
1640
1641 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1642 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng9ff54082010-07-03 00:40:23 +00001643 isImmutable);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001644
1645 // Create load nodes to retrieve arguments from the stack.
1646 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner1450c4d2010-09-21 06:44:06 +00001647 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1648 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00001649 false, false, 0));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001650 }
1651 }
1652
1653 // Assign locations to all of the incoming aggregate by value arguments.
1654 // Aggregates passed by value are stored in the local variable space of the
1655 // caller's stack frame, right above the parameter list area.
1656 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001657 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Anderson175b6542009-07-22 00:24:57 +00001658 ByValArgLocs, *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001659
1660 // Reserve stack space for the allocations in CCInfo.
1661 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1662
Dan Gohman9178de12009-08-05 01:29:28 +00001663 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001664
1665 // Area that is at least reserved in the caller of this function.
1666 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1667
1668 // Set the size that is at least reserved in caller of this function. Tail
1669 // call optimized function's reserved stack space needs to be aligned so that
1670 // taking the difference between two stack areas will result in an aligned
1671 // stack.
1672 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1673
1674 MinReservedArea =
1675 std::max(MinReservedArea,
1676 PPCFrameInfo::getMinCallFrameSize(false, false));
1677
1678 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1679 getStackAlignment();
1680 unsigned AlignMask = TargetAlign-1;
1681 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1682
1683 FI->setMinReservedArea(MinReservedArea);
1684
1685 SmallVector<SDValue, 8> MemOps;
1686
1687 // If the function takes variable number of arguments, make a frame index for
1688 // the start of the first vararg value... for expansion of llvm.va_start.
1689 if (isVarArg) {
1690 static const unsigned GPArgRegs[] = {
1691 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1692 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1693 };
1694 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1695
1696 static const unsigned FPArgRegs[] = {
1697 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1698 PPC::F8
1699 };
1700 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1701
Dan Gohmand80404c2010-04-17 14:41:14 +00001702 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1703 NumGPArgRegs));
1704 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1705 NumFPArgRegs));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001706
1707 // Make room for NumGPArgRegs and NumFPArgRegs.
1708 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001709 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001710
Dan Gohmand80404c2010-04-17 14:41:14 +00001711 FuncInfo->setVarArgsStackOffset(
1712 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng9ff54082010-07-03 00:40:23 +00001713 CCInfo.getNextStackOffset(), true));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001714
Dan Gohmand80404c2010-04-17 14:41:14 +00001715 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1716 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001717
1718 // The fixed integer arguments of a variadic function are
1719 // stored to the VarArgsFrameIndex on the stack.
1720 unsigned GPRIndex = 0;
Dan Gohmand80404c2010-04-17 14:41:14 +00001721 for (; GPRIndex != FuncInfo->getVarArgsNumGPR(); ++GPRIndex) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001722 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
Chris Lattnere42e5552010-09-21 18:41:36 +00001723 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00001724 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001725 MemOps.push_back(Store);
1726 // Increment the address by four for the next argument to store
1727 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1728 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1729 }
1730
1731 // If this function is vararg, store any remaining integer argument regs
1732 // to their spots on the stack so that they may be loaded by deferencing the
1733 // result of va_next.
1734 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1735 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1736
Dan Gohman9178de12009-08-05 01:29:28 +00001737 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattnere42e5552010-09-21 18:41:36 +00001738 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1739 MachinePointerInfo(), false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001740 MemOps.push_back(Store);
1741 // Increment the address by four for the next argument to store
1742 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1743 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1744 }
1745
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001746 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1747 // is set.
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001748
1749 // The double arguments are stored to the VarArgsFrameIndex
1750 // on the stack.
1751 unsigned FPRIndex = 0;
Dan Gohmand80404c2010-04-17 14:41:14 +00001752 for (FPRIndex = 0; FPRIndex != FuncInfo->getVarArgsNumFPR(); ++FPRIndex) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001753 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
Chris Lattnere42e5552010-09-21 18:41:36 +00001754 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00001755 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001756 MemOps.push_back(Store);
1757 // Increment the address by eight for the next argument to store
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001758 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001759 PtrVT);
1760 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1761 }
1762
1763 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1764 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1765
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001766 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattnere42e5552010-09-21 18:41:36 +00001767 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1768 MachinePointerInfo(), false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001769 MemOps.push_back(Store);
1770 // Increment the address by eight for the next argument to store
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001771 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001772 PtrVT);
1773 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1774 }
1775 }
1776
1777 if (!MemOps.empty())
Dan Gohman9178de12009-08-05 01:29:28 +00001778 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001779 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001780
Dan Gohman9178de12009-08-05 01:29:28 +00001781 return Chain;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001782}
1783
1784SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001785PPCTargetLowering::LowerFormalArguments_Darwin(
1786 SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001787 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001788 const SmallVectorImpl<ISD::InputArg>
1789 &Ins,
1790 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001791 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792 // TODO: add description of PPC stack frame format, or at least some docs.
1793 //
1794 MachineFunction &MF = DAG.getMachineFunction();
1795 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohmand80404c2010-04-17 14:41:14 +00001796 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001797
Owen Andersonac9de032009-08-10 22:56:29 +00001798 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001799 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001800 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohmanea8579c2010-02-08 20:27:50 +00001801 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1803
Tilmann Scheller386330d2009-07-03 06:47:08 +00001804 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001805 // Area that is at least reserved in caller of this function.
1806 unsigned MinReservedArea = ArgOffset;
1807
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001808 static const unsigned GPR_32[] = { // 32-bit registers.
1809 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1810 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1811 };
1812 static const unsigned GPR_64[] = { // 64-bit registers.
1813 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1814 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1815 };
Scott Michel91099d62009-02-17 22:15:04 +00001816
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001817 static const unsigned *FPR = GetFPR();
Scott Michel91099d62009-02-17 22:15:04 +00001818
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001819 static const unsigned VR[] = {
1820 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1821 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1822 };
1823
Owen Anderson1636de92007-09-07 04:06:50 +00001824 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller386330d2009-07-03 06:47:08 +00001825 const unsigned Num_FPR_Regs = 13;
Owen Anderson1636de92007-09-07 04:06:50 +00001826 const unsigned Num_VR_Regs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827
1828 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00001829
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michel91099d62009-02-17 22:15:04 +00001831
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001832 // In 32-bit non-varargs functions, the stack space for vectors is after the
1833 // stack space for non-vectors. We do not use this space unless we have
1834 // too many vectors to fit in registers, something that only occurs in
Scott Michel91099d62009-02-17 22:15:04 +00001835 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001836 // that out...for the pathological case, compute VecArgOffset as the
1837 // start of the vector parameter area. Computing VecArgOffset is the
1838 // entire point of the following loop.
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001839 unsigned VecArgOffset = ArgOffset;
1840 if (!isVarArg && !isPPC64) {
Dan Gohman9178de12009-08-05 01:29:28 +00001841 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001842 ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001843 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001844 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman9178de12009-08-05 01:29:28 +00001845 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001846
Duncan Sandsc93fae32008-03-21 09:14:45 +00001847 if (Flags.isByVal()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001848 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001849 ObjSize = Flags.getByValSize();
Scott Michel91099d62009-02-17 22:15:04 +00001850 unsigned ArgSize =
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001851 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1852 VecArgOffset += ArgSize;
1853 continue;
1854 }
1855
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001856 switch(ObjectVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001857 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001858 case MVT::i32:
1859 case MVT::f32:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001860 VecArgOffset += isPPC64 ? 8 : 4;
1861 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001862 case MVT::i64: // PPC64
1863 case MVT::f64:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001864 VecArgOffset += 8;
1865 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001866 case MVT::v4f32:
1867 case MVT::v4i32:
1868 case MVT::v8i16:
1869 case MVT::v16i8:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001870 // Nothing to do, we're only looking at Nonvector args here.
1871 break;
1872 }
1873 }
1874 }
1875 // We've found where the vector parameter area in memory is. Skip the
1876 // first 12 parameters; these don't use that memory.
1877 VecArgOffset = ((VecArgOffset+15)/16)*16;
1878 VecArgOffset += 12*16;
1879
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 // Add DAG nodes to load the arguments or copy them out of registers. On
1881 // entry to a function on PPC, the arguments start after the linkage area,
1882 // although the first ones are often in registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883
Dan Gohman8181bd12008-07-27 21:46:04 +00001884 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001885 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman9178de12009-08-05 01:29:28 +00001886 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001887 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888 bool needsLoad = false;
Owen Andersonac9de032009-08-10 22:56:29 +00001889 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001890 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891 unsigned ArgSize = ObjSize;
Dan Gohman9178de12009-08-05 01:29:28 +00001892 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001893
1894 unsigned CurArgOffset = ArgOffset;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001895
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001896 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001897 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1898 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001899 if (isVarArg || isPPC64) {
1900 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman9178de12009-08-05 01:29:28 +00001901 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman705e3f72008-09-13 01:54:27 +00001902 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001903 PtrByteSize);
1904 } else nAltivecParamsAtEnd++;
1905 } else
1906 // Calculate min reserved area.
Dan Gohman9178de12009-08-05 01:29:28 +00001907 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman705e3f72008-09-13 01:54:27 +00001908 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001909 PtrByteSize);
1910
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001911 // FIXME the codegen can be much improved in some cases.
1912 // We do not have to keep everything in memory.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001913 if (Flags.isByVal()) {
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001914 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001915 ObjSize = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001916 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001917 // Objects of size 1 and 2 are right justified, everything else is
1918 // left justified. This means the memory address is adjusted forwards.
1919 if (ObjSize==1 || ObjSize==2) {
1920 CurArgOffset = CurArgOffset + (4 - ObjSize);
1921 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001922 // The value of the object is its address.
Evan Cheng9ff54082010-07-03 00:40:23 +00001923 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman8181bd12008-07-27 21:46:04 +00001924 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001925 InVals.push_back(FIN);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001926 if (ObjSize==1 || ObjSize==2) {
1927 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001928 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman9178de12009-08-05 01:29:28 +00001929 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001930 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattner0cedbb82010-09-21 17:42:31 +00001931 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00001932 ObjSize==1 ? MVT::i8 : MVT::i16,
1933 false, false, 0);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001934 MemOps.push_back(Store);
1935 ++GPR_idx;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001936 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001937
1938 ArgOffset += PtrByteSize;
1939
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001940 continue;
1941 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001942 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1943 // Store whatever pieces of the object are in registers
1944 // to memory. ArgVal will be address of the beginning of
1945 // the object.
1946 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001947 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng9ff54082010-07-03 00:40:23 +00001948 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman8181bd12008-07-27 21:46:04 +00001949 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001950 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattnere42e5552010-09-21 18:41:36 +00001951 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1952 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00001953 false, false, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001954 MemOps.push_back(Store);
1955 ++GPR_idx;
Tilmann Scheller386330d2009-07-03 06:47:08 +00001956 ArgOffset += PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001957 } else {
1958 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1959 break;
1960 }
1961 }
1962 continue;
1963 }
1964
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001965 switch (ObjectVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001966 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001967 case MVT::i32:
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001968 if (!isPPC64) {
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001969 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001970 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001971 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001972 ++GPR_idx;
1973 } else {
1974 needsLoad = true;
1975 ArgSize = PtrByteSize;
1976 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001977 // All int arguments reserve stack space in the Darwin ABI.
1978 ArgOffset += PtrByteSize;
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001979 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 }
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001981 // FALLTHROUGH
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001982 case MVT::i64: // PPC64
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001984 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001985 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001986
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001987 if (ObjectVT == MVT::i32) {
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001988 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001989 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001990 if (Flags.isSExt())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001991 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001992 DAG.getValueType(ObjectVT));
Duncan Sandsc93fae32008-03-21 09:14:45 +00001993 else if (Flags.isZExt())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001994 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001995 DAG.getValueType(ObjectVT));
1996
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001997 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001998 }
1999
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002000 ++GPR_idx;
2001 } else {
2002 needsLoad = true;
Evan Cheng42ede2f2008-07-24 08:17:07 +00002003 ArgSize = PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002004 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00002005 // All int arguments reserve stack space in the Darwin ABI.
2006 ArgOffset += 8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 break;
Scott Michel91099d62009-02-17 22:15:04 +00002008
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002009 case MVT::f32:
2010 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011 // Every 4 bytes of argument space consumes one of the GPRs available for
2012 // argument passing.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002013 if (GPR_idx != Num_GPR_Regs) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 ++GPR_idx;
2015 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
2016 ++GPR_idx;
2017 }
2018 if (FPR_idx != Num_FPR_Regs) {
2019 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002020
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002021 if (ObjectVT == MVT::f32)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002022 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002024 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2025
Dan Gohman9178de12009-08-05 01:29:28 +00002026 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002027 ++FPR_idx;
2028 } else {
2029 needsLoad = true;
2030 }
Scott Michel91099d62009-02-17 22:15:04 +00002031
Tilmann Scheller386330d2009-07-03 06:47:08 +00002032 // All FP arguments reserve stack space in the Darwin ABI.
2033 ArgOffset += isPPC64 ? 8 : ObjSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002035 case MVT::v4f32:
2036 case MVT::v4i32:
2037 case MVT::v8i16:
2038 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002039 // Note that vector arguments in registers don't reserve stack space,
2040 // except in varargs functions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 if (VR_idx != Num_VR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002042 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman9178de12009-08-05 01:29:28 +00002043 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002044 if (isVarArg) {
2045 while ((ArgOffset % 16) != 0) {
2046 ArgOffset += PtrByteSize;
2047 if (GPR_idx != Num_GPR_Regs)
2048 GPR_idx++;
2049 }
2050 ArgOffset += 16;
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002051 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002052 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 ++VR_idx;
2054 } else {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002055 if (!isVarArg && !isPPC64) {
2056 // Vectors go after all the nonvectors.
2057 CurArgOffset = VecArgOffset;
2058 VecArgOffset += 16;
2059 } else {
2060 // Vectors are aligned.
2061 ArgOffset = ((ArgOffset+15)/16)*16;
2062 CurArgOffset = ArgOffset;
2063 ArgOffset += 16;
Dale Johannesen896870b2008-03-12 00:49:20 +00002064 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 needsLoad = true;
2066 }
2067 break;
2068 }
Scott Michel91099d62009-02-17 22:15:04 +00002069
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 // We need to load the argument to a virtual register if we determined above
Chris Lattner60069452008-02-13 07:35:30 +00002071 // that we ran out of physical registers of the appropriate type.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 if (needsLoad) {
Chris Lattner60069452008-02-13 07:35:30 +00002073 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002074 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng9ff54082010-07-03 00:40:23 +00002075 isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00002076 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner1450c4d2010-09-21 06:44:06 +00002077 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00002078 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 }
Scott Michel91099d62009-02-17 22:15:04 +00002080
Dan Gohman9178de12009-08-05 01:29:28 +00002081 InVals.push_back(ArgVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002083
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002084 // Set the size that is at least reserved in caller of this function. Tail
2085 // call optimized function's reserved stack space needs to be aligned so that
2086 // taking the difference between two stack areas will result in an aligned
2087 // stack.
2088 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2089 // Add the Altivec parameters at the end, if needed.
2090 if (nAltivecParamsAtEnd) {
2091 MinReservedArea = ((MinReservedArea+15)/16)*16;
2092 MinReservedArea += 16*nAltivecParamsAtEnd;
2093 }
2094 MinReservedArea =
2095 std::max(MinReservedArea,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002096 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002097 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2098 getStackAlignment();
2099 unsigned AlignMask = TargetAlign-1;
2100 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2101 FI->setMinReservedArea(MinReservedArea);
2102
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 // If the function takes variable number of arguments, make a frame index for
2104 // the start of the first vararg value... for expansion of llvm.va_start.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 if (isVarArg) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002106 int Depth = ArgOffset;
Scott Michel91099d62009-02-17 22:15:04 +00002107
Dan Gohmand80404c2010-04-17 14:41:14 +00002108 FuncInfo->setVarArgsFrameIndex(
2109 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng9ff54082010-07-03 00:40:23 +00002110 Depth, true));
Dan Gohmand80404c2010-04-17 14:41:14 +00002111 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00002112
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 // If this function is vararg, store any remaining integer argument regs
2114 // to their spots on the stack so that they may be loaded by deferencing the
2115 // result of va_next.
2116 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2117 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002118
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 if (isPPC64)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002120 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002122 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123
Dan Gohman9178de12009-08-05 01:29:28 +00002124 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattnere42e5552010-09-21 18:41:36 +00002125 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2126 MachinePointerInfo(), false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 MemOps.push_back(Store);
2128 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00002129 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002130 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 }
Scott Michel91099d62009-02-17 22:15:04 +00002133
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002134 if (!MemOps.empty())
Dan Gohman9178de12009-08-05 01:29:28 +00002135 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002136 MVT::Other, &MemOps[0], MemOps.size());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002137
Dan Gohman9178de12009-08-05 01:29:28 +00002138 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139}
2140
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002141/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller386330d2009-07-03 06:47:08 +00002142/// linkage area for the Darwin ABI.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002143static unsigned
2144CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2145 bool isPPC64,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002146 bool isVarArg,
2147 unsigned CC,
Dan Gohman9178de12009-08-05 01:29:28 +00002148 const SmallVectorImpl<ISD::OutputArg>
2149 &Outs,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002150 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002151 unsigned &nAltivecParamsAtEnd) {
2152 // Count how many bytes are to be pushed on the stack, including the linkage
2153 // area, and parameter passing area. We start with 24/48 bytes, which is
2154 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller386330d2009-07-03 06:47:08 +00002155 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman9178de12009-08-05 01:29:28 +00002156 unsigned NumOps = Outs.size();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002157 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2158
2159 // Add up all the space actually used.
2160 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2161 // they all go in registers, but we must reserve stack space for them for
2162 // possible use by the caller. In varargs or 64-bit calls, parameters are
2163 // assigned stack space in order, with padding so Altivec parameters are
2164 // 16-byte aligned.
2165 nAltivecParamsAtEnd = 0;
2166 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002167 SDValue Arg = OutVals[i];
Dan Gohman9178de12009-08-05 01:29:28 +00002168 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002169 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002170 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002171 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2172 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002173 if (!isVarArg && !isPPC64) {
2174 // Non-varargs Altivec parameters go after all the non-Altivec
2175 // parameters; handle those later so we know how much padding we need.
2176 nAltivecParamsAtEnd++;
2177 continue;
2178 }
2179 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2180 NumBytes = ((NumBytes+15)/16)*16;
2181 }
Dan Gohman9178de12009-08-05 01:29:28 +00002182 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002183 }
2184
2185 // Allow for Altivec parameters at the end, if needed.
2186 if (nAltivecParamsAtEnd) {
2187 NumBytes = ((NumBytes+15)/16)*16;
2188 NumBytes += 16*nAltivecParamsAtEnd;
2189 }
2190
2191 // The prolog code of the callee may store up to 8 GPR argument registers to
2192 // the stack, allowing va_start to index over them in memory if its varargs.
2193 // Because we cannot tell if this is needed on the caller side, we have to
2194 // conservatively assume that it is needed. As such, make sure we have at
2195 // least enough stack space for the caller to store the 8 GPRs.
2196 NumBytes = std::max(NumBytes,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002197 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002198
2199 // Tail call needs the stack to be aligned.
Dan Gohmanea8579c2010-02-08 20:27:50 +00002200 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002201 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2202 getStackAlignment();
2203 unsigned AlignMask = TargetAlign-1;
2204 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2205 }
2206
2207 return NumBytes;
2208}
2209
2210/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2211/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00002212static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002213 unsigned ParamSize) {
2214
Dale Johannesenb21c0db2009-11-24 01:09:07 +00002215 if (!isTailCall) return 0;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002216
2217 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2218 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2219 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2220 // Remember only if the new adjustement is bigger.
2221 if (SPDiff < FI->getTailCallSPDelta())
2222 FI->setTailCallSPDelta(SPDiff);
2223
2224 return SPDiff;
2225}
2226
Dan Gohman9178de12009-08-05 01:29:28 +00002227/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2228/// for tail call optimization. Targets which want to do tail call
2229/// optimization should implement this function.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002230bool
Dan Gohman9178de12009-08-05 01:29:28 +00002231PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002232 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +00002233 bool isVarArg,
2234 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002235 SelectionDAG& DAG) const {
Dan Gohmanea8579c2010-02-08 20:27:50 +00002236 if (!GuaranteedTailCallOpt)
Evan Cheng54bf84c12010-01-29 23:05:56 +00002237 return false;
2238
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002239 // Variable argument functions are not supported.
Dan Gohman9178de12009-08-05 01:29:28 +00002240 if (isVarArg)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002241 return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002242
Dan Gohman9178de12009-08-05 01:29:28 +00002243 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel5838baa2009-09-02 08:44:58 +00002244 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman9178de12009-08-05 01:29:28 +00002245 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2246 // Functions containing by val parameters are not supported.
2247 for (unsigned i = 0; i != Ins.size(); i++) {
2248 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2249 if (Flags.isByVal()) return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002250 }
Dan Gohman9178de12009-08-05 01:29:28 +00002251
2252 // Non PIC/GOT tail calls are supported.
2253 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2254 return true;
2255
2256 // At the moment we can only do local tail calls (in same module, hidden
2257 // or protected) if we are generating PIC.
2258 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2259 return G->getGlobal()->hasHiddenVisibility()
2260 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002261 }
2262
2263 return false;
2264}
2265
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266/// isCallCompatibleAddress - Return the immediate to use if the specified
2267/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00002268static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2270 if (!C) return 0;
Scott Michel91099d62009-02-17 22:15:04 +00002271
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002272 int Addr = C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002273 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2274 (Addr << 6 >> 6) != Addr)
2275 return 0; // Top 6 bits have to be sext of immediate.
Scott Michel91099d62009-02-17 22:15:04 +00002276
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002277 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greif1c80d112008-08-28 21:40:38 +00002278 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279}
2280
Dan Gohman089efff2008-05-13 00:00:25 +00002281namespace {
2282
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002283struct TailCallArgumentInfo {
Dan Gohman8181bd12008-07-27 21:46:04 +00002284 SDValue Arg;
2285 SDValue FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002286 int FrameIdx;
2287
2288 TailCallArgumentInfo() : FrameIdx(0) {}
2289};
2290
Dan Gohman089efff2008-05-13 00:00:25 +00002291}
2292
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002293/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2294static void
2295StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng174e2cf2009-10-18 18:16:27 +00002296 SDValue Chain,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002297 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesenea996922009-02-04 20:06:27 +00002298 SmallVector<SDValue, 8> &MemOpChains,
2299 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002300 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002301 SDValue Arg = TailCallArgs[i].Arg;
2302 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002303 int FI = TailCallArgs[i].FrameIdx;
2304 // Store relative to framepointer.
Dale Johannesenea996922009-02-04 20:06:27 +00002305 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner1450c4d2010-09-21 06:44:06 +00002306 MachinePointerInfo::getFixedStack(FI),
2307 false, false, 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002308 }
2309}
2310
2311/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2312/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman8181bd12008-07-27 21:46:04 +00002313static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002314 MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00002315 SDValue Chain,
2316 SDValue OldRetAddr,
2317 SDValue OldFP,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002318 int SPDiff,
2319 bool isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002320 bool isDarwinABI,
Dale Johannesenea996922009-02-04 20:06:27 +00002321 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002322 if (SPDiff) {
2323 // Calculate the new stack slot for the return address.
2324 int SlotSize = isPPC64 ? 8 : 4;
2325 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002326 isDarwinABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002327 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng9ff54082010-07-03 00:40:23 +00002328 NewRetAddrLoc, true);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002329 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002330 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesenea996922009-02-04 20:06:27 +00002331 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner1450c4d2010-09-21 06:44:06 +00002332 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greeneb4f2ef62010-02-15 16:56:53 +00002333 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002334
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002335 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2336 // slot as the FP is never overwritten.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002337 if (isDarwinABI) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002338 int NewFPLoc =
Tilmann Scheller386330d2009-07-03 06:47:08 +00002339 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene6424ab92009-11-12 20:49:22 +00002340 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng9ff54082010-07-03 00:40:23 +00002341 true);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002342 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2343 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner1450c4d2010-09-21 06:44:06 +00002344 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greeneb4f2ef62010-02-15 16:56:53 +00002345 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002346 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002347 }
2348 return Chain;
2349}
2350
2351/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2352/// the position of the argument.
2353static void
2354CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman8181bd12008-07-27 21:46:04 +00002355 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002356 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2357 int Offset = ArgOffset + SPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00002358 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng9ff54082010-07-03 00:40:23 +00002359 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002360 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002361 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002362 TailCallArgumentInfo Info;
2363 Info.Arg = Arg;
2364 Info.FrameIdxOp = FIN;
2365 Info.FrameIdx = FI;
2366 TailCallArguments.push_back(Info);
2367}
2368
2369/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2370/// stack slot. Returns the chain as result and the loaded frame pointers in
2371/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman8181bd12008-07-27 21:46:04 +00002372SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesenea996922009-02-04 20:06:27 +00002373 int SPDiff,
2374 SDValue Chain,
2375 SDValue &LROpOut,
2376 SDValue &FPOpOut,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002377 bool isDarwinABI,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002378 DebugLoc dl) const {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002379 if (SPDiff) {
2380 // Load the LR and FP stack slot for later adjusting.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002381 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002382 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner1450c4d2010-09-21 06:44:06 +00002383 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00002384 false, false, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002385 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002386
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002387 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2388 // slot as the FP is never overwritten.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002389 if (isDarwinABI) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002390 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner1450c4d2010-09-21 06:44:06 +00002391 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00002392 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002393 Chain = SDValue(FPOpOut.getNode(), 1);
2394 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002395 }
2396 return Chain;
2397}
2398
Dale Johannesen8be83a72008-03-04 23:17:14 +00002399/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michel91099d62009-02-17 22:15:04 +00002400/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen8be83a72008-03-04 23:17:14 +00002401/// specified by the specific parameter attribute. The copy will be passed as
2402/// a byval function parameter.
2403/// Sometimes what we are copying is the end of a larger object, the part that
2404/// does not fit in registers.
Scott Michel91099d62009-02-17 22:15:04 +00002405static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00002406CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00002407 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002408 DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002409 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesene234ef92009-02-04 01:17:06 +00002410 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnerc5159382010-09-21 05:40:29 +00002411 false, false, MachinePointerInfo(0),
2412 MachinePointerInfo(0));
Dale Johannesen8be83a72008-03-04 23:17:14 +00002413}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002414
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002415/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2416/// tail calls.
2417static void
Dan Gohman8181bd12008-07-27 21:46:04 +00002418LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2419 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002420 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00002421 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattnere42e5552010-09-21 18:41:36 +00002422 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesenea996922009-02-04 20:06:27 +00002423 DebugLoc dl) {
Owen Andersonac9de032009-08-10 22:56:29 +00002424 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002425 if (!isTailCall) {
2426 if (isVector) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002427 SDValue StackPtr;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002428 if (isPPC64)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002429 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002430 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002431 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesenea996922009-02-04 20:06:27 +00002432 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002433 DAG.getConstant(ArgOffset, PtrVT));
2434 }
Chris Lattnere42e5552010-09-21 18:41:36 +00002435 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2436 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002437 // Calculate and remember argument location.
2438 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2439 TailCallArguments);
2440}
2441
Tilmann Scheller386330d2009-07-03 06:47:08 +00002442static
2443void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2444 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2445 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2446 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2447 MachineFunction &MF = DAG.getMachineFunction();
2448
2449 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2450 // might overwrite each other in case of tail call optimization.
2451 SmallVector<SDValue, 8> MemOpChains2;
2452 // Do not flag preceeding copytoreg stuff together with the following stuff.
2453 InFlag = SDValue();
2454 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2455 MemOpChains2, dl);
2456 if (!MemOpChains2.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002457 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002458 &MemOpChains2[0], MemOpChains2.size());
2459
2460 // Store the return address to the appropriate stack slot.
2461 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2462 isPPC64, isDarwinABI, dl);
2463
2464 // Emit callseq_end just before tailcall node.
2465 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2466 DAG.getIntPtrConstant(0, true), InFlag);
2467 InFlag = Chain.getValue(1);
2468}
2469
2470static
2471unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2472 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2473 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersonac9de032009-08-10 22:56:29 +00002474 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002475 bool isPPC64, bool isSVR4ABI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002476 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002477 NodeTys.push_back(MVT::Other); // Returns a chain
2478 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002479
2480 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2481
Edwin Török94d1f902010-08-04 20:47:44 +00002482 bool needIndirectCall = true;
2483 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002484 // If this is an absolute destination address, use the munged value.
2485 Callee = SDValue(Dest, 0);
Edwin Török94d1f902010-08-04 20:47:44 +00002486 needIndirectCall = false;
2487 }
2488 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2489 // Use indirect calls for ALL functions calls in JIT mode, since the
2490 // far-call stubs may be outside relocation limits for a BL instruction.
2491 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2492 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2493 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2494 // node so that legalize doesn't hack it.
2495 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2496 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2497 Callee.getValueType());
2498 needIndirectCall = false;
2499 }
2500 }
2501 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
2502 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
2503 Callee.getValueType());
2504 needIndirectCall = false;
2505 }
2506 if (needIndirectCall) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002507 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2508 // to do the call, we can't use PPCISD::CALL.
2509 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002510
2511 if (isSVR4ABI && isPPC64) {
2512 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2513 // entry point, but to the function descriptor (the function entry point
2514 // address is part of the function descriptor though).
2515 // The function descriptor is a three doubleword structure with the
2516 // following fields: function entry point, TOC base address and
2517 // environment pointer.
2518 // Thus for a call through a function pointer, the following actions need
2519 // to be performed:
2520 // 1. Save the TOC of the caller in the TOC save area of its stack
2521 // frame (this is done in LowerCall_Darwin()).
2522 // 2. Load the address of the function entry point from the function
2523 // descriptor.
2524 // 3. Load the TOC of the callee from the function descriptor into r2.
2525 // 4. Load the environment pointer from the function descriptor into
2526 // r11.
2527 // 5. Branch to the function entry point address.
2528 // 6. On return of the callee, the TOC of the caller needs to be
2529 // restored (this is done in FinishCall()).
2530 //
2531 // All those operations are flagged together to ensure that no other
2532 // operations can be scheduled in between. E.g. without flagging the
2533 // operations together, a TOC access in the caller could be scheduled
2534 // between the load of the callee TOC and the branch to the callee, which
2535 // results in the TOC access going through the TOC of the callee instead
2536 // of going through the TOC of the caller, which leads to incorrect code.
2537
2538 // Load the address of the function entry point from the function
2539 // descriptor.
2540 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Flag);
2541 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2542 InFlag.getNode() ? 3 : 2);
2543 Chain = LoadFuncPtr.getValue(1);
2544 InFlag = LoadFuncPtr.getValue(2);
2545
2546 // Load environment pointer into r11.
2547 // Offset of the environment pointer within the function descriptor.
2548 SDValue PtrOff = DAG.getIntPtrConstant(16);
2549
2550 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2551 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2552 InFlag);
2553 Chain = LoadEnvPtr.getValue(1);
2554 InFlag = LoadEnvPtr.getValue(2);
2555
2556 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2557 InFlag);
2558 Chain = EnvVal.getValue(0);
2559 InFlag = EnvVal.getValue(1);
2560
2561 // Load TOC of the callee into r2. We are using a target-specific load
2562 // with r2 hard coded, because the result of a target-independent load
2563 // would never go directly into r2, since r2 is a reserved register (which
2564 // prevents the register allocator from allocating it), resulting in an
2565 // additional register being allocated and an unnecessary move instruction
2566 // being generated.
2567 VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2568 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2569 Callee, InFlag);
2570 Chain = LoadTOCPtr.getValue(0);
2571 InFlag = LoadTOCPtr.getValue(1);
2572
2573 MTCTROps[0] = Chain;
2574 MTCTROps[1] = LoadFuncPtr;
2575 MTCTROps[2] = InFlag;
2576 }
2577
Tilmann Scheller386330d2009-07-03 06:47:08 +00002578 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2579 2 + (InFlag.getNode() != 0));
2580 InFlag = Chain.getValue(1);
2581
2582 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002583 NodeTys.push_back(MVT::Other);
2584 NodeTys.push_back(MVT::Flag);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002585 Ops.push_back(Chain);
2586 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2587 Callee.setNode(0);
2588 // Add CTR register as callee so a bctr can be emitted later.
2589 if (isTailCall)
2590 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2591 }
2592
2593 // If this is a direct call, pass the chain and the callee.
2594 if (Callee.getNode()) {
2595 Ops.push_back(Chain);
2596 Ops.push_back(Callee);
2597 }
2598 // If this is a tail call add stack pointer delta.
2599 if (isTailCall)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002600 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002601
2602 // Add argument registers to the end of the list so that they are known live
2603 // into the call.
2604 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2605 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2606 RegsToPass[i].second.getValueType()));
2607
2608 return CallOpc;
2609}
2610
Dan Gohman9178de12009-08-05 01:29:28 +00002611SDValue
2612PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002613 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002614 const SmallVectorImpl<ISD::InputArg> &Ins,
2615 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002616 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00002617
Tilmann Scheller386330d2009-07-03 06:47:08 +00002618 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002619 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2620 RVLocs, *DAG.getContext());
2621 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002622
2623 // Copy all of the result registers out of their specified physreg.
2624 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2625 CCValAssign &VA = RVLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00002626 EVT VT = VA.getValVT();
Tilmann Scheller386330d2009-07-03 06:47:08 +00002627 assert(VA.isRegLoc() && "Can only return in registers!");
2628 Chain = DAG.getCopyFromReg(Chain, dl,
2629 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00002630 InVals.push_back(Chain.getValue(0));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002631 InFlag = Chain.getValue(2);
2632 }
2633
Dan Gohman9178de12009-08-05 01:29:28 +00002634 return Chain;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002635}
2636
Dan Gohman9178de12009-08-05 01:29:28 +00002637SDValue
Sandeep Patel5838baa2009-09-02 08:44:58 +00002638PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2639 bool isTailCall, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002640 SelectionDAG &DAG,
2641 SmallVector<std::pair<unsigned, SDValue>, 8>
2642 &RegsToPass,
2643 SDValue InFlag, SDValue Chain,
2644 SDValue &Callee,
2645 int SPDiff, unsigned NumBytes,
2646 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002647 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersonac9de032009-08-10 22:56:29 +00002648 std::vector<EVT> NodeTys;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002649 SmallVector<SDValue, 8> Ops;
2650 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2651 isTailCall, RegsToPass, Ops, NodeTys,
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002652 PPCSubTarget.isPPC64(),
Dan Gohman9178de12009-08-05 01:29:28 +00002653 PPCSubTarget.isSVR4ABI());
Tilmann Scheller386330d2009-07-03 06:47:08 +00002654
2655 // When performing tail call optimization the callee pops its arguments off
2656 // the stack. Account for this here so these bytes can be pushed back on in
2657 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2658 int BytesCalleePops =
Dan Gohmanea8579c2010-02-08 20:27:50 +00002659 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002660
2661 if (InFlag.getNode())
2662 Ops.push_back(InFlag);
2663
2664 // Emit tail call.
2665 if (isTailCall) {
Dan Gohman9178de12009-08-05 01:29:28 +00002666 // If this is the first return lowered for this function, add the regs
2667 // to the liveout set for the function.
2668 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2669 SmallVector<CCValAssign, 16> RVLocs;
2670 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2671 *DAG.getContext());
2672 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2673 for (unsigned i = 0; i != RVLocs.size(); ++i)
2674 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2675 }
2676
2677 assert(((Callee.getOpcode() == ISD::Register &&
2678 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2679 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2680 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2681 isa<ConstantSDNode>(Callee)) &&
2682 "Expecting an global address, external symbol, absolute value or register");
2683
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002684 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller386330d2009-07-03 06:47:08 +00002685 }
2686
2687 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2688 InFlag = Chain.getValue(1);
2689
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002690 // Add a NOP immediately after the branch instruction when using the 64-bit
2691 // SVR4 ABI. At link time, if caller and callee are in a different module and
2692 // thus have a different TOC, the call will be replaced with a call to a stub
2693 // function which saves the current TOC, loads the TOC of the callee and
2694 // branches to the callee. The NOP will be replaced with a load instruction
2695 // which restores the TOC of the caller from the TOC save slot of the current
2696 // stack frame. If caller and callee belong to the same module (and have the
2697 // same TOC), the NOP will remain unchanged.
2698 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002699 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2700 if (CallOpc == PPCISD::BCTRL_SVR4) {
2701 // This is a call through a function pointer.
2702 // Restore the caller TOC from the save area into R2.
2703 // See PrepareCall() for more information about calls through function
2704 // pointers in the 64-bit SVR4 ABI.
2705 // We are using a target-specific load with r2 hard coded, because the
2706 // result of a target-independent load would never go directly into r2,
2707 // since r2 is a reserved register (which prevents the register allocator
2708 // from allocating it), resulting in an additional register being
2709 // allocated and an unnecessary move instruction being generated.
2710 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2711 InFlag = Chain.getValue(1);
2712 } else {
2713 // Otherwise insert NOP.
2714 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2715 }
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002716 }
2717
Tilmann Scheller386330d2009-07-03 06:47:08 +00002718 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2719 DAG.getIntPtrConstant(BytesCalleePops, true),
2720 InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00002721 if (!Ins.empty())
Tilmann Scheller386330d2009-07-03 06:47:08 +00002722 InFlag = Chain.getValue(1);
2723
Dan Gohman9178de12009-08-05 01:29:28 +00002724 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2725 Ins, dl, DAG, InVals);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002726}
2727
Dan Gohman9178de12009-08-05 01:29:28 +00002728SDValue
Evan Chengff116f92010-02-02 23:55:14 +00002729PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002730 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00002731 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00002732 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002733 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman9178de12009-08-05 01:29:28 +00002734 const SmallVectorImpl<ISD::InputArg> &Ins,
2735 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002736 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng6b6ed592010-01-27 00:07:07 +00002737 if (isTailCall)
2738 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2739 Ins, DAG);
2740
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002741 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman9178de12009-08-05 01:29:28 +00002742 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002743 isTailCall, Outs, OutVals, Ins,
Dan Gohman9178de12009-08-05 01:29:28 +00002744 dl, DAG, InVals);
2745 } else {
2746 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002747 isTailCall, Outs, OutVals, Ins,
Dan Gohman9178de12009-08-05 01:29:28 +00002748 dl, DAG, InVals);
2749 }
2750}
2751
2752SDValue
2753PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002754 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002755 bool isTailCall,
2756 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002757 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman9178de12009-08-05 01:29:28 +00002758 const SmallVectorImpl<ISD::InputArg> &Ins,
2759 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002760 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00002761 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002762 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman9178de12009-08-05 01:29:28 +00002763
Dan Gohman9178de12009-08-05 01:29:28 +00002764 assert((CallConv == CallingConv::C ||
2765 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002766
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002767 unsigned PtrByteSize = 4;
2768
2769 MachineFunction &MF = DAG.getMachineFunction();
2770
2771 // Mark this function as potentially containing a function that contains a
2772 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2773 // and restoring the callers stack pointer in this functions epilog. This is
2774 // done because by tail calling the called function might overwrite the value
2775 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohmanea8579c2010-02-08 20:27:50 +00002776 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002777 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2778
2779 // Count how many bytes are to be pushed on the stack, including the linkage
2780 // area, parameter list area and the part of the local variable space which
2781 // contains copies of aggregates which are passed by value.
2782
2783 // Assign locations to all of the outgoing arguments.
2784 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002785 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2786 ArgLocs, *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002787
2788 // Reserve space for the linkage area on the stack.
2789 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2790
2791 if (isVarArg) {
2792 // Handle fixed and variable vector arguments differently.
2793 // Fixed vector arguments go into registers as long as registers are
2794 // available. Variable vector arguments always go into memory.
Dan Gohman9178de12009-08-05 01:29:28 +00002795 unsigned NumArgs = Outs.size();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002796
2797 for (unsigned i = 0; i != NumArgs; ++i) {
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002798 EVT ArgVT = Outs[i].VT;
Dan Gohman9178de12009-08-05 01:29:28 +00002799 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002800 bool Result;
2801
Dan Gohman9178de12009-08-05 01:29:28 +00002802 if (Outs[i].IsFixed) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002803 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2804 CCInfo);
2805 } else {
2806 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2807 ArgFlags, CCInfo);
2808 }
2809
2810 if (Result) {
Edwin Török4d9756a2009-07-08 20:53:28 +00002811#ifndef NDEBUG
Chris Lattner397f4562009-08-23 06:03:38 +00002812 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersonac9de032009-08-10 22:56:29 +00002813 << ArgVT.getEVTString() << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +00002814#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002815 llvm_unreachable(0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002816 }
2817 }
2818 } else {
2819 // All arguments are treated the same.
Dan Gohman9178de12009-08-05 01:29:28 +00002820 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002821 }
2822
2823 // Assign locations to all of the outgoing aggregate by value arguments.
2824 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002825 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Anderson175b6542009-07-22 00:24:57 +00002826 *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002827
2828 // Reserve stack space for the allocations in CCInfo.
2829 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2830
Dan Gohman9178de12009-08-05 01:29:28 +00002831 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002832
2833 // Size of the linkage area, parameter list area and the part of the local
2834 // space variable where copies of aggregates which are passed by value are
2835 // stored.
2836 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2837
2838 // Calculate by how many bytes the stack has to be adjusted in case of tail
2839 // call optimization.
2840 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2841
2842 // Adjust the stack pointer for the new arguments...
2843 // These operations are automatically eliminated by the prolog/epilog pass
2844 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2845 SDValue CallSeqStart = Chain;
2846
2847 // Load the return address and frame pointer so it can be moved somewhere else
2848 // later.
2849 SDValue LROp, FPOp;
2850 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2851 dl);
2852
2853 // Set up a copy of the stack pointer for use loading and storing any
2854 // arguments that may not fit in the registers available for argument
2855 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002856 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002857
2858 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2859 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2860 SmallVector<SDValue, 8> MemOpChains;
2861
2862 // Walk the register/memloc assignments, inserting copies/loads.
2863 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2864 i != e;
2865 ++i) {
2866 CCValAssign &VA = ArgLocs[i];
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002867 SDValue Arg = OutVals[i];
Dan Gohman9178de12009-08-05 01:29:28 +00002868 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002869
2870 if (Flags.isByVal()) {
2871 // Argument is an aggregate which is passed by value, thus we need to
2872 // create a copy of it in the local variable space of the current stack
2873 // frame (which is the stack frame of the caller) and pass the address of
2874 // this copy to the callee.
2875 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2876 CCValAssign &ByValVA = ByValArgLocs[j++];
2877 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2878
2879 // Memory reserved in the local variable space of the callers stack frame.
2880 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2881
2882 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2883 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2884
2885 // Create a copy of the argument in the local area of the current
2886 // stack frame.
2887 SDValue MemcpyCall =
2888 CreateCopyOfByValArgument(Arg, PtrOff,
2889 CallSeqStart.getNode()->getOperand(0),
2890 Flags, DAG, dl);
2891
2892 // This must go outside the CALLSEQ_START..END.
2893 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2894 CallSeqStart.getNode()->getOperand(1));
2895 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2896 NewCallSeqStart.getNode());
2897 Chain = CallSeqStart = NewCallSeqStart;
2898
2899 // Pass the address of the aggregate copy on the stack either in a
2900 // physical register or in the parameter list area of the current stack
2901 // frame to the callee.
2902 Arg = PtrOff;
2903 }
2904
2905 if (VA.isRegLoc()) {
2906 // Put argument in a physical register.
2907 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2908 } else {
2909 // Put argument in the parameter list area of the current stack frame.
2910 assert(VA.isMemLoc());
2911 unsigned LocMemOffset = VA.getLocMemOffset();
2912
2913 if (!isTailCall) {
2914 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2915 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2916
2917 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnere42e5552010-09-21 18:41:36 +00002918 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00002919 false, false, 0));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002920 } else {
2921 // Calculate and remember argument location.
2922 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2923 TailCallArguments);
2924 }
2925 }
2926 }
2927
2928 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002929 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002930 &MemOpChains[0], MemOpChains.size());
2931
2932 // Build a sequence of copy-to-reg nodes chained together with token chain
2933 // and flag operands which copy the outgoing args into the appropriate regs.
2934 SDValue InFlag;
2935 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2936 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2937 RegsToPass[i].second, InFlag);
2938 InFlag = Chain.getValue(1);
2939 }
2940
2941 // Set CR6 to true if this is a vararg call.
2942 if (isVarArg) {
Dan Gohman61fda0d2009-09-25 18:54:59 +00002943 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002944 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2945 InFlag = Chain.getValue(1);
2946 }
2947
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002948 if (isTailCall) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002949 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2950 false, TailCallArguments);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002951 }
2952
Dan Gohman9178de12009-08-05 01:29:28 +00002953 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2954 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2955 Ins, InVals);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002956}
2957
Dan Gohman9178de12009-08-05 01:29:28 +00002958SDValue
2959PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002960 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002961 bool isTailCall,
2962 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002963 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman9178de12009-08-05 01:29:28 +00002964 const SmallVectorImpl<ISD::InputArg> &Ins,
2965 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002966 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00002967
2968 unsigned NumOps = Outs.size();
Scott Michel91099d62009-02-17 22:15:04 +00002969
Owen Andersonac9de032009-08-10 22:56:29 +00002970 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002971 bool isPPC64 = PtrVT == MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002972 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00002973
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002974 MachineFunction &MF = DAG.getMachineFunction();
2975
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002976 // Mark this function as potentially containing a function that contains a
2977 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2978 // and restoring the callers stack pointer in this functions epilog. This is
2979 // done because by tail calling the called function might overwrite the value
2980 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohmanea8579c2010-02-08 20:27:50 +00002981 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002982 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2983
2984 unsigned nAltivecParamsAtEnd = 0;
2985
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 // Count how many bytes are to be pushed on the stack, including the linkage
2987 // area, and parameter passing area. We start with 24/48 bytes, which is
2988 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002989 unsigned NumBytes =
Dan Gohman9178de12009-08-05 01:29:28 +00002990 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00002991 Outs, OutVals,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002992 nAltivecParamsAtEnd);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002993
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002994 // Calculate by how many bytes the stack has to be adjusted in case of tail
2995 // call optimization.
2996 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michel91099d62009-02-17 22:15:04 +00002997
Dan Gohman9178de12009-08-05 01:29:28 +00002998 // To protect arguments on the stack from being clobbered in a tail call,
2999 // force all the loads to happen before doing any other lowering.
3000 if (isTailCall)
3001 Chain = DAG.getStackArgumentTokenFactor(Chain);
3002
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003 // Adjust the stack pointer for the new arguments...
3004 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnerfe5d4022008-10-11 22:08:30 +00003005 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman8181bd12008-07-27 21:46:04 +00003006 SDValue CallSeqStart = Chain;
Scott Michel91099d62009-02-17 22:15:04 +00003007
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003008 // Load the return address and frame pointer so it can be move somewhere else
3009 // later.
Dan Gohman8181bd12008-07-27 21:46:04 +00003010 SDValue LROp, FPOp;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00003011 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3012 dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003013
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014 // Set up a copy of the stack pointer for use loading and storing any
3015 // arguments that may not fit in the registers available for argument
3016 // passing.
Dan Gohman8181bd12008-07-27 21:46:04 +00003017 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003018 if (isPPC64)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003019 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003020 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003021 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00003022
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023 // Figure out which arguments are going to go in registers, and which in
3024 // memory. Also, if this is a vararg function, floating point operations
3025 // must be stored to our stack, and loaded into integer regs as well, if
3026 // any integer regs are available for argument passing.
Tilmann Scheller386330d2009-07-03 06:47:08 +00003027 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003028 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00003029
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030 static const unsigned GPR_32[] = { // 32-bit registers.
3031 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3032 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3033 };
3034 static const unsigned GPR_64[] = { // 64-bit registers.
3035 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3036 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3037 };
Tilmann Scheller72cf2812009-08-15 11:54:46 +00003038 static const unsigned *FPR = GetFPR();
Scott Michel91099d62009-02-17 22:15:04 +00003039
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040 static const unsigned VR[] = {
3041 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3042 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3043 };
Owen Anderson1636de92007-09-07 04:06:50 +00003044 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller386330d2009-07-03 06:47:08 +00003045 const unsigned NumFPRs = 13;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00003046 const unsigned NumVRs = array_lengthof(VR);
Scott Michel91099d62009-02-17 22:15:04 +00003047
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3049
Tilmann Scheller386330d2009-07-03 06:47:08 +00003050 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003051 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3052
Dan Gohman8181bd12008-07-27 21:46:04 +00003053 SmallVector<SDValue, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00003055 SDValue Arg = OutVals[i];
Dan Gohman9178de12009-08-05 01:29:28 +00003056 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057
3058 // PtrOff will be used to store the current argument to the stack if a
3059 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00003060 SDValue PtrOff;
Scott Michel91099d62009-02-17 22:15:04 +00003061
Tilmann Scheller386330d2009-07-03 06:47:08 +00003062 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003064 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003065
3066 // On PPC64, promote integers to 64-bit values.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003067 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00003068 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3069 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003070 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00003072
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003073 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sandsc93fae32008-03-21 09:14:45 +00003074 if (Flags.isByVal()) {
3075 unsigned Size = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003076 if (Size==1 || Size==2) {
3077 // Very small objects are passed right-justified.
3078 // Everything else is passed left-justified.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003079 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003080 if (GPR_idx != NumGPRs) {
Evan Cheng0284a602010-07-07 22:15:37 +00003081 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, dl, Chain, Arg,
Chris Lattnerd303da62010-09-21 17:04:51 +00003082 MachinePointerInfo(), VT,
3083 false, false, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003084 MemOpChains.push_back(Load.getValue(1));
3085 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003086
3087 ArgOffset += PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003088 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00003089 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003090 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman8181bd12008-07-27 21:46:04 +00003091 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michel91099d62009-02-17 22:15:04 +00003092 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00003093 Flags, DAG, dl);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003094 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00003095 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00003096 CallSeqStart.getNode()->getOperand(1));
Gabor Greife9f7f582008-08-31 15:37:04 +00003097 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3098 NewCallSeqStart.getNode());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003099 Chain = CallSeqStart = NewCallSeqStart;
3100 ArgOffset += PtrByteSize;
3101 }
3102 continue;
3103 }
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003104 // Copy entire object into memory. There are cases where gcc-generated
3105 // code assumes it is there, even if it could be put entirely into
3106 // registers. (This is not what the doc says.)
Dan Gohman8181bd12008-07-27 21:46:04 +00003107 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michel91099d62009-02-17 22:15:04 +00003108 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00003109 Flags, DAG, dl);
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003110 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00003111 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00003112 CallSeqStart.getNode()->getOperand(1));
3113 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003114 Chain = CallSeqStart = NewCallSeqStart;
3115 // And copy the pieces of it that fit into registers.
Dale Johannesen8be83a72008-03-04 23:17:14 +00003116 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003117 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003118 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen8be83a72008-03-04 23:17:14 +00003119 if (GPR_idx != NumGPRs) {
Chris Lattner1450c4d2010-09-21 06:44:06 +00003120 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3121 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003122 false, false, 0);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00003123 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen8be83a72008-03-04 23:17:14 +00003124 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003125 ArgOffset += PtrByteSize;
Dale Johannesen8be83a72008-03-04 23:17:14 +00003126 } else {
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003127 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003128 break;
Dale Johannesen8be83a72008-03-04 23:17:14 +00003129 }
3130 }
3131 continue;
3132 }
3133
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003134 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003135 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003136 case MVT::i32:
3137 case MVT::i64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003138 if (GPR_idx != NumGPRs) {
3139 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3140 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003141 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3142 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003143 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003144 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00003145 ArgOffset += PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003146 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003147 case MVT::f32:
3148 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003149 if (FPR_idx != NumFPRs) {
3150 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3151
3152 if (isVarArg) {
Chris Lattnere42e5552010-09-21 18:41:36 +00003153 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3154 MachinePointerInfo(), false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003155 MemOpChains.push_back(Store);
3156
3157 // Float varargs are always shadowed in available integer registers
3158 if (GPR_idx != NumGPRs) {
Chris Lattner1450c4d2010-09-21 06:44:06 +00003159 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3160 MachinePointerInfo(), false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003162 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003163 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003164 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman8181bd12008-07-27 21:46:04 +00003165 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003166 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner1450c4d2010-09-21 06:44:06 +00003167 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3168 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003169 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003170 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003171 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003172 }
3173 } else {
3174 // If we have any FPRs remaining, we may also have GPRs remaining.
3175 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3176 // GPRs.
Tilmann Scheller386330d2009-07-03 06:47:08 +00003177 if (GPR_idx != NumGPRs)
3178 ++GPR_idx;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003179 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller386330d2009-07-03 06:47:08 +00003180 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3181 ++GPR_idx;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003182 }
3183 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003184 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3185 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003186 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003187 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00003188 if (isPPC64)
3189 ArgOffset += 8;
3190 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003191 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003193 case MVT::v4f32:
3194 case MVT::v4i32:
3195 case MVT::v8i16:
3196 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003197 if (isVarArg) {
3198 // These go aligned on the stack, or in the corresponding R registers
Scott Michel91099d62009-02-17 22:15:04 +00003199 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003200 // V registers; in fact gcc does this only for arguments that are
3201 // prototyped, not for those that match the ... We do it for all
3202 // arguments, seems to work.
3203 while (ArgOffset % 16 !=0) {
3204 ArgOffset += PtrByteSize;
3205 if (GPR_idx != NumGPRs)
3206 GPR_idx++;
3207 }
3208 // We could elide this store in the case where the object fits
3209 // entirely in R registers. Maybe later.
Scott Michel91099d62009-02-17 22:15:04 +00003210 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003211 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattnere42e5552010-09-21 18:41:36 +00003212 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3213 MachinePointerInfo(), false, false, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003214 MemOpChains.push_back(Store);
3215 if (VR_idx != NumVRs) {
Chris Lattner1450c4d2010-09-21 06:44:06 +00003216 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3217 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003218 false, false, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003219 MemOpChains.push_back(Load.getValue(1));
3220 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3221 }
3222 ArgOffset += 16;
3223 for (unsigned i=0; i<16; i+=PtrByteSize) {
3224 if (GPR_idx == NumGPRs)
3225 break;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003226 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003227 DAG.getConstant(i, PtrVT));
Chris Lattner1450c4d2010-09-21 06:44:06 +00003228 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003229 false, false, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003230 MemOpChains.push_back(Load.getValue(1));
3231 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3232 }
3233 break;
3234 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003235
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003236 // Non-varargs Altivec params generally go in registers, but have
3237 // stack space allocated at the end.
3238 if (VR_idx != NumVRs) {
3239 // Doesn't have GPR space allocated.
3240 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3241 } else if (nAltivecParamsAtEnd==0) {
3242 // We are emitting Altivec params in order.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003243 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3244 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003245 TailCallArguments, dl);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003246 ArgOffset += 16;
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003247 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003248 break;
3249 }
3250 }
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003251 // If all Altivec parameters fit in registers, as they usually do,
3252 // they get stack space following the non-Altivec parameters. We
3253 // don't track this here because nobody below needs it.
3254 // If there are more Altivec parameters than fit in registers emit
3255 // the stores here.
3256 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3257 unsigned j = 0;
3258 // Offset is aligned; skip 1st 12 params which go in V registers.
3259 ArgOffset = ((ArgOffset+15)/16)*16;
3260 ArgOffset += 12*16;
3261 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00003262 SDValue Arg = OutVals[i];
3263 EVT ArgType = Outs[i].VT;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003264 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3265 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003266 if (++j > NumVRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003267 SDValue PtrOff;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003268 // We are emitting Altivec params in order.
3269 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3270 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003271 TailCallArguments, dl);
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003272 ArgOffset += 16;
3273 }
3274 }
3275 }
3276 }
3277
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003278 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003279 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003280 &MemOpChains[0], MemOpChains.size());
Scott Michel91099d62009-02-17 22:15:04 +00003281
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00003282 // Check if this is an indirect call (MTCTR/BCTRL).
3283 // See PrepareCall() for more information about calls through function
3284 // pointers in the 64-bit SVR4 ABI.
3285 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3286 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3287 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3288 !isBLACompatibleAddress(Callee, DAG)) {
3289 // Load r2 into a virtual register and store it to the TOC save area.
3290 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3291 // TOC save area offset.
3292 SDValue PtrOff = DAG.getIntPtrConstant(40);
3293 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnere42e5552010-09-21 18:41:36 +00003294 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003295 false, false, 0);
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00003296 }
3297
Dale Johannesena9e94802010-03-09 20:15:42 +00003298 // On Darwin, R12 must contain the address of an indirect callee. This does
3299 // not mean the MTCTR instruction must use R12; it's easier to model this as
3300 // an extra parameter, so do that.
3301 if (!isTailCall &&
3302 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3303 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3304 !isBLACompatibleAddress(Callee, DAG))
3305 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3306 PPC::R12), Callee));
3307
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003308 // Build a sequence of copy-to-reg nodes chained together with token chain
3309 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00003310 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003311 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00003312 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003313 RegsToPass[i].second, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003314 InFlag = Chain.getValue(1);
3315 }
Scott Michel91099d62009-02-17 22:15:04 +00003316
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003317 if (isTailCall) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00003318 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3319 FPOp, true, TailCallArguments);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003320 }
3321
Dan Gohman9178de12009-08-05 01:29:28 +00003322 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3323 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3324 Ins, InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003325}
3326
Dan Gohman9178de12009-08-05 01:29:28 +00003327SDValue
3328PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00003329 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00003330 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00003331 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003332 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman9178de12009-08-05 01:29:28 +00003333
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003334 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00003335 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3336 RVLocs, *DAG.getContext());
3337 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michel91099d62009-02-17 22:15:04 +00003338
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003339 // If this is the first return lowered for this function, add the regs to the
3340 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00003341 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003342 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00003343 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344 }
3345
Dan Gohman8181bd12008-07-27 21:46:04 +00003346 SDValue Flag;
Scott Michel91099d62009-02-17 22:15:04 +00003347
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003348 // Copy the result values into the output registers.
3349 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3350 CCValAssign &VA = RVLocs[i];
3351 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michel91099d62009-02-17 22:15:04 +00003352 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00003353 OutVals[i], Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003354 Flag = Chain.getValue(1);
3355 }
3356
Gabor Greif1c80d112008-08-28 21:40:38 +00003357 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003358 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003359 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003360 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003361}
3362
Dan Gohman8181bd12008-07-27 21:46:04 +00003363SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003364 const PPCSubtarget &Subtarget) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003365 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003366 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00003367
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003368 // Get the corect type for pointers.
Owen Andersonac9de032009-08-10 22:56:29 +00003369 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003370
3371 // Construct the stack pointer operand.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003372 bool isPPC64 = Subtarget.isPPC64();
3373 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003374 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003375
3376 // Get the operands for the STACKRESTORE.
Dan Gohman8181bd12008-07-27 21:46:04 +00003377 SDValue Chain = Op.getOperand(0);
3378 SDValue SaveSP = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003379
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003380 // Load the old link SP.
Chris Lattner1450c4d2010-09-21 06:44:06 +00003381 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3382 MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003383 false, false, 0);
Scott Michel91099d62009-02-17 22:15:04 +00003384
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003385 // Restore the stack pointer.
Dale Johannesenea996922009-02-04 20:06:27 +00003386 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michel91099d62009-02-17 22:15:04 +00003387
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003388 // Store the old link SP.
Chris Lattnere42e5552010-09-21 18:41:36 +00003389 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003390 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003391}
3392
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003393
3394
Dan Gohman8181bd12008-07-27 21:46:04 +00003395SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003396PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003397 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003398 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller386330d2009-07-03 06:47:08 +00003399 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersonac9de032009-08-10 22:56:29 +00003400 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003401
3402 // Get current frame pointer save index. The users of this index will be
3403 // primarily DYNALLOC instructions.
3404 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3405 int RASI = FI->getReturnAddrSaveIndex();
3406
3407 // If the frame pointer save index hasn't been defined yet.
3408 if (!RASI) {
3409 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003410 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003411 // Allocate the frame index for frame pointer save area.
Evan Cheng9ff54082010-07-03 00:40:23 +00003412 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003413 // Save the result.
3414 FI->setReturnAddrSaveIndex(RASI);
3415 }
3416 return DAG.getFrameIndex(RASI, PtrVT);
3417}
3418
Dan Gohman8181bd12008-07-27 21:46:04 +00003419SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003420PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3421 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003422 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller386330d2009-07-03 06:47:08 +00003423 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersonac9de032009-08-10 22:56:29 +00003424 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003425
3426 // Get current frame pointer save index. The users of this index will be
3427 // primarily DYNALLOC instructions.
3428 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3429 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003430
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003431 // If the frame pointer save index hasn't been defined yet.
3432 if (!FPSI) {
3433 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003434 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00003435 isDarwinABI);
Scott Michel91099d62009-02-17 22:15:04 +00003436
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003437 // Allocate the frame index for frame pointer save area.
Evan Cheng9ff54082010-07-03 00:40:23 +00003438 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003439 // Save the result.
Scott Michel91099d62009-02-17 22:15:04 +00003440 FI->setFramePointerSaveIndex(FPSI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003441 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003442 return DAG.getFrameIndex(FPSI, PtrVT);
3443}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003444
Dan Gohman8181bd12008-07-27 21:46:04 +00003445SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003446 SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003447 const PPCSubtarget &Subtarget) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003448 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00003449 SDValue Chain = Op.getOperand(0);
3450 SDValue Size = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003451 DebugLoc dl = Op.getDebugLoc();
3452
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003453 // Get the corect type for pointers.
Owen Andersonac9de032009-08-10 22:56:29 +00003454 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003455 // Negate the size.
Dale Johannesen175fdef2009-02-06 21:50:26 +00003456 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003457 DAG.getConstant(0, PtrVT), Size);
3458 // Construct a node for the frame pointer save index.
Dan Gohman8181bd12008-07-27 21:46:04 +00003459 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003460 // Build a DYNALLOC node.
Dan Gohman8181bd12008-07-27 21:46:04 +00003461 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003462 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003463 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003464}
3465
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3467/// possible.
Dan Gohmandbb121b2010-04-17 15:26:15 +00003468SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003469 // Not FP? Not a fsel.
Duncan Sands92c43912008-06-06 12:08:01 +00003470 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3471 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman51c4ad02009-05-28 04:31:08 +00003472 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003473
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003474 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michel91099d62009-02-17 22:15:04 +00003475
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003476 // Cannot handle SETEQ/SETNE.
Eli Friedman51c4ad02009-05-28 04:31:08 +00003477 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003478
Owen Andersonac9de032009-08-10 22:56:29 +00003479 EVT ResVT = Op.getValueType();
3480 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003481 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3482 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003483 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00003484
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003485 // If the RHS of the comparison is a 0.0, we don't need to do the
3486 // subtraction at all.
3487 if (isFloatingPointZero(RHS))
3488 switch (CC) {
3489 default: break; // SETUO etc aren't handled by fsel.
3490 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003491 case ISD::SETLT:
3492 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003493 case ISD::SETOGE:
3494 case ISD::SETGE:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003495 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3496 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003497 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003498 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003499 case ISD::SETGT:
3500 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003501 case ISD::SETOLE:
3502 case ISD::SETLE:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003503 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3504 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003505 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003506 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003507 }
Scott Michel91099d62009-02-17 22:15:04 +00003508
Dan Gohman8181bd12008-07-27 21:46:04 +00003509 SDValue Cmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003510 switch (CC) {
3511 default: break; // SETUO etc aren't handled by fsel.
3512 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003513 case ISD::SETLT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003514 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003515 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3516 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003517 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003518 case ISD::SETOGE:
3519 case ISD::SETGE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003520 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003521 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3522 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003523 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003524 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003525 case ISD::SETGT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003526 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003527 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3528 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003529 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003530 case ISD::SETOLE:
3531 case ISD::SETLE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003532 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003533 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3534 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003535 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003536 }
Eli Friedman51c4ad02009-05-28 04:31:08 +00003537 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003538}
3539
Chris Lattner28771092007-11-28 18:44:47 +00003540// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesend87cf082009-06-04 20:53:52 +00003541SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003542 DebugLoc dl) const {
Duncan Sands92c43912008-06-06 12:08:01 +00003543 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman8181bd12008-07-27 21:46:04 +00003544 SDValue Src = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003545 if (Src.getValueType() == MVT::f32)
3546 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands62353c62008-07-19 16:26:02 +00003547
Dan Gohman8181bd12008-07-27 21:46:04 +00003548 SDValue Tmp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003549 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003550 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003551 case MVT::i32:
Dale Johannesend87cf082009-06-04 20:53:52 +00003552 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3553 PPCISD::FCTIDZ,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003554 dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003555 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003556 case MVT::i64:
3557 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003558 break;
3559 }
Duncan Sands62353c62008-07-19 16:26:02 +00003560
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003561 // Convert the FP value to an int value through memory.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003562 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sands62353c62008-07-19 16:26:02 +00003563
Chris Lattnera216bee2007-10-15 20:14:52 +00003564 // Emit a store to the stack slot.
Chris Lattnere42e5552010-09-21 18:41:36 +00003565 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3566 MachinePointerInfo(), false, false, 0);
Chris Lattnera216bee2007-10-15 20:14:52 +00003567
3568 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3569 // add in a bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003570 if (Op.getValueType() == MVT::i32)
Dale Johannesenea996922009-02-04 20:06:27 +00003571 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattnera216bee2007-10-15 20:14:52 +00003572 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattner1450c4d2010-09-21 06:44:06 +00003573 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003574 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575}
3576
Dan Gohmandbb121b2010-04-17 15:26:15 +00003577SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3578 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003579 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8b232ff2008-03-11 01:59:03 +00003580 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003581 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman8181bd12008-07-27 21:46:04 +00003582 return SDValue();
Dan Gohman8b232ff2008-03-11 01:59:03 +00003583
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003584 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michel91099d62009-02-17 22:15:04 +00003585 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003586 MVT::f64, Op.getOperand(0));
3587 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3588 if (Op.getValueType() == MVT::f32)
Scott Michel91099d62009-02-17 22:15:04 +00003589 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003590 MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003591 return FP;
3592 }
Scott Michel91099d62009-02-17 22:15:04 +00003593
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003594 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003595 "Unhandled SINT_TO_FP type in custom expander!");
3596 // Since we only generate this in 64-bit mode, we can take advantage of
3597 // 64-bit registers. In particular, sign extend the input value into the
3598 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3599 // then lfd it and fcfid it.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003600 MachineFunction &MF = DAG.getMachineFunction();
3601 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene6424ab92009-11-12 20:49:22 +00003602 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersonac9de032009-08-10 22:56:29 +00003603 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00003604 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00003605
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003606 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003607 Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00003608
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003609 // STD the extended value into the stack slot.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003610 MachineMemOperand *MMO =
Chris Lattner1450c4d2010-09-21 06:44:06 +00003611 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattnerb1605b12010-09-21 04:39:43 +00003612 MachineMemOperand::MOStore, 8, 8);
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003613 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3614 SDValue Store =
3615 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3616 Ops, 4, MVT::i64, MMO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003617 // Load the value as a double.
Chris Lattner1450c4d2010-09-21 06:44:06 +00003618 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3619 false, false, 0);
Scott Michel91099d62009-02-17 22:15:04 +00003620
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003621 // FCFID it and return it.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003622 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3623 if (Op.getValueType() == MVT::f32)
3624 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003625 return FP;
3626}
3627
Dan Gohmandbb121b2010-04-17 15:26:15 +00003628SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3629 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003630 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen436e3802008-01-18 19:55:37 +00003631 /*
3632 The rounding mode is in bits 30:31 of FPSR, and has the following
3633 settings:
3634 00 Round to nearest
3635 01 Round to 0
3636 10 Round to +inf
3637 11 Round to -inf
3638
3639 FLT_ROUNDS, on the other hand, expects the following:
3640 -1 Undefined
3641 0 Round to 0
3642 1 Round to nearest
3643 2 Round to +inf
3644 3 Round to -inf
3645
3646 To perform the conversion, we do:
3647 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3648 */
3649
3650 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersonac9de032009-08-10 22:56:29 +00003651 EVT VT = Op.getValueType();
3652 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3653 std::vector<EVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +00003654 SDValue MFFSreg, InFlag;
Dale Johannesen436e3802008-01-18 19:55:37 +00003655
3656 // Save FP Control Word to register
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003657 NodeTys.push_back(MVT::f64); // return register
3658 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesenea996922009-02-04 20:06:27 +00003659 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003660
3661 // Save FP register to stack slot
David Greene6424ab92009-11-12 20:49:22 +00003662 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00003663 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00003664 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattnere42e5552010-09-21 18:41:36 +00003665 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003666
3667 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00003668 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00003669 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner1450c4d2010-09-21 06:44:06 +00003670 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00003671 false, false, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003672
3673 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00003674 SDValue CWD1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003675 DAG.getNode(ISD::AND, dl, MVT::i32,
3676 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman8181bd12008-07-27 21:46:04 +00003677 SDValue CWD2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003678 DAG.getNode(ISD::SRL, dl, MVT::i32,
3679 DAG.getNode(ISD::AND, dl, MVT::i32,
3680 DAG.getNode(ISD::XOR, dl, MVT::i32,
3681 CWD, DAG.getConstant(3, MVT::i32)),
3682 DAG.getConstant(3, MVT::i32)),
3683 DAG.getConstant(1, MVT::i32));
Dale Johannesen436e3802008-01-18 19:55:37 +00003684
Dan Gohman8181bd12008-07-27 21:46:04 +00003685 SDValue RetVal =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003686 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen436e3802008-01-18 19:55:37 +00003687
Duncan Sands92c43912008-06-06 12:08:01 +00003688 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenea996922009-02-04 20:06:27 +00003689 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen436e3802008-01-18 19:55:37 +00003690}
3691
Dan Gohmandbb121b2010-04-17 15:26:15 +00003692SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00003693 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00003694 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003695 DebugLoc dl = Op.getDebugLoc();
Dan Gohman71619ec2008-03-07 20:36:53 +00003696 assert(Op.getNumOperands() == 3 &&
3697 VT == Op.getOperand(1).getValueType() &&
3698 "Unexpected SHL!");
Scott Michel91099d62009-02-17 22:15:04 +00003699
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003700 // Expand into a bunch of logical ops. Note that these ops
3701 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003702 SDValue Lo = Op.getOperand(0);
3703 SDValue Hi = Op.getOperand(1);
3704 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003705 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003706
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003707 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003708 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003709 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3710 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3711 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3712 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003713 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003714 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3715 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3716 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003717 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003718 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003719}
3720
Dan Gohmandbb121b2010-04-17 15:26:15 +00003721SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00003722 EVT VT = Op.getValueType();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003723 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003724 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003725 assert(Op.getNumOperands() == 3 &&
3726 VT == Op.getOperand(1).getValueType() &&
3727 "Unexpected SRL!");
Scott Michel91099d62009-02-17 22:15:04 +00003728
Dan Gohman71619ec2008-03-07 20:36:53 +00003729 // Expand into a bunch of logical ops. Note that these ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003730 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003731 SDValue Lo = Op.getOperand(0);
3732 SDValue Hi = Op.getOperand(1);
3733 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003734 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003735
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003736 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003737 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003738 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3739 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3740 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3741 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003742 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003743 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3744 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3745 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003746 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003747 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003748}
3749
Dan Gohmandbb121b2010-04-17 15:26:15 +00003750SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003751 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00003752 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00003753 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003754 assert(Op.getNumOperands() == 3 &&
3755 VT == Op.getOperand(1).getValueType() &&
3756 "Unexpected SRA!");
Scott Michel91099d62009-02-17 22:15:04 +00003757
Dan Gohman71619ec2008-03-07 20:36:53 +00003758 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman8181bd12008-07-27 21:46:04 +00003759 SDValue Lo = Op.getOperand(0);
3760 SDValue Hi = Op.getOperand(1);
3761 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003762 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003763
Dale Johannesen85fc0932009-02-04 01:48:28 +00003764 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003765 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen85fc0932009-02-04 01:48:28 +00003766 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3767 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3768 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3769 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003770 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen85fc0932009-02-04 01:48:28 +00003771 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3772 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3773 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sandsbf54b432008-10-30 19:28:32 +00003774 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman8181bd12008-07-27 21:46:04 +00003775 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003776 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003777}
3778
3779//===----------------------------------------------------------------------===//
3780// Vector related lowering.
3781//
3782
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003783/// BuildSplatI - Build a canonical splati of Val with an element size of
3784/// SplatSize. Cast the result to VT.
Owen Andersonac9de032009-08-10 22:56:29 +00003785static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesen913ba762009-02-06 01:31:28 +00003786 SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003787 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
3788
Owen Andersonac9de032009-08-10 22:56:29 +00003789 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003790 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003791 };
3792
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003793 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003794
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003795 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3796 if (Val == -1)
3797 SplatSize = 1;
Scott Michel91099d62009-02-17 22:15:04 +00003798
Owen Andersonac9de032009-08-10 22:56:29 +00003799 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003800
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003801 // Build a canonical splat for this value.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003802 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003803 SmallVector<SDValue, 8> Ops;
Duncan Sands92c43912008-06-06 12:08:01 +00003804 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Cheng907a2d22009-02-25 22:49:59 +00003805 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3806 &Ops[0], Ops.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00003807 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003808}
3809
3810/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
3811/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003812static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesen913ba762009-02-06 01:31:28 +00003813 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003814 EVT DestVT = MVT::Other) {
3815 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003816 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003817 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003818}
3819
3820/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3821/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003822static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen913ba762009-02-06 01:31:28 +00003823 SDValue Op2, SelectionDAG &DAG,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003824 DebugLoc dl, EVT DestVT = MVT::Other) {
3825 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003826 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003827 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003828}
3829
3830
3831/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3832/// amount. The result has the specified value type.
Dan Gohman8181bd12008-07-27 21:46:04 +00003833static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersonac9de032009-08-10 22:56:29 +00003834 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003835 // Force LHS/RHS to be the right type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003836 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3837 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003838
Nate Begeman543d2142009-04-27 18:41:29 +00003839 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003840 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003841 Ops[i] = i + Amt;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003842 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesen913ba762009-02-06 01:31:28 +00003843 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003844}
3845
3846// If this is a case we can't handle, return null and let the default
3847// expansion code take care of it. If we CAN select this case, and if it
3848// selects to a single instruction, return Op. Otherwise, if we can codegen
3849// this case more efficiently than a constant pool load, lower it to the
3850// sequence of ops that should be used.
Dan Gohmandbb121b2010-04-17 15:26:15 +00003851SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3852 SelectionDAG &DAG) const {
Dale Johannesen913ba762009-02-06 01:31:28 +00003853 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003854 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3855 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michel0f73ff62009-02-25 03:12:50 +00003856
Bob Wilsone6539682009-03-02 23:24:16 +00003857 // Check if this is a splat of a constant value.
3858 APInt APSplatBits, APSplatUndef;
3859 unsigned SplatBitSize;
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003860 bool HasAnyUndefs;
Bob Wilson8fd69972009-03-03 19:26:27 +00003861 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen48fd1e42009-11-13 01:45:18 +00003862 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson8fd69972009-03-03 19:26:27 +00003863 return SDValue();
Evan Cheng907a2d22009-02-25 22:49:59 +00003864
Bob Wilson8fd69972009-03-03 19:26:27 +00003865 unsigned SplatBits = APSplatBits.getZExtValue();
3866 unsigned SplatUndef = APSplatUndef.getZExtValue();
3867 unsigned SplatSize = SplatBitSize / 8;
Scott Michel91099d62009-02-17 22:15:04 +00003868
Bob Wilson8fd69972009-03-03 19:26:27 +00003869 // First, handle single instruction cases.
3870
3871 // All zeros?
3872 if (SplatBits == 0) {
3873 // Canonicalize all zero vectors to be v4i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003874 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3875 SDValue Z = DAG.getConstant(0, MVT::i32);
3876 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilson8fd69972009-03-03 19:26:27 +00003877 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003878 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003879 return Op;
3880 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003881
Bob Wilson8fd69972009-03-03 19:26:27 +00003882 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3883 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3884 (32-SplatBitSize));
3885 if (SextVal >= -16 && SextVal <= 15)
3886 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00003887
3888
Bob Wilson8fd69972009-03-03 19:26:27 +00003889 // Two instruction sequences.
Scott Michel91099d62009-02-17 22:15:04 +00003890
Bob Wilson8fd69972009-03-03 19:26:27 +00003891 // If this value is in the range [-32,30] and is even, use:
3892 // tmp = VSPLTI[bhw], result = add tmp, tmp
3893 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003894 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003895 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3896 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3897 }
3898
3899 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3900 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3901 // for fneg/fabs.
3902 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3903 // Make -1 and vspltisw -1:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003904 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003905
3906 // Make the VSLW intrinsic, computing 0x8000_0000.
3907 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3908 OnesV, DAG, dl);
3909
3910 // xor by OnesV to invert it.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003911 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilson8fd69972009-03-03 19:26:27 +00003912 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3913 }
3914
3915 // Check to see if this is a wide variety of vsplti*, binop self cases.
3916 static const signed char SplatCsts[] = {
3917 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3918 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3919 };
3920
3921 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3922 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3923 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3924 int i = SplatCsts[idx];
3925
3926 // Figure out what shift amount will be used by altivec if shifted by i in
3927 // this splat size.
3928 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3929
3930 // vsplti + shl self.
3931 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003932 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003933 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3934 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3935 Intrinsic::ppc_altivec_vslw
3936 };
3937 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003938 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003939 }
Scott Michel91099d62009-02-17 22:15:04 +00003940
Bob Wilson8fd69972009-03-03 19:26:27 +00003941 // vsplti + srl self.
3942 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003943 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003944 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3945 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3946 Intrinsic::ppc_altivec_vsrw
3947 };
3948 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003949 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003950 }
3951
Bob Wilson8fd69972009-03-03 19:26:27 +00003952 // vsplti + sra self.
3953 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003954 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003955 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3956 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3957 Intrinsic::ppc_altivec_vsraw
3958 };
3959 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3960 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003961 }
Scott Michel91099d62009-02-17 22:15:04 +00003962
Bob Wilson8fd69972009-03-03 19:26:27 +00003963 // vsplti + rol self.
3964 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3965 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003966 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003967 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3968 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3969 Intrinsic::ppc_altivec_vrlw
3970 };
3971 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3972 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3973 }
Scott Michel91099d62009-02-17 22:15:04 +00003974
Bob Wilson8fd69972009-03-03 19:26:27 +00003975 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedman42146442010-08-02 00:18:19 +00003976 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003977 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003978 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003979 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003980 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedman42146442010-08-02 00:18:19 +00003981 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003982 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003983 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003984 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003985 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedman42146442010-08-02 00:18:19 +00003986 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003987 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003988 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3989 }
3990 }
3991
3992 // Three instruction sequences.
3993
3994 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3995 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003996 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3997 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003998 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3999 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
4000 }
4001 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4002 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004003 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4004 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00004005 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
4006 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004007 }
Scott Michel91099d62009-02-17 22:15:04 +00004008
Dan Gohman8181bd12008-07-27 21:46:04 +00004009 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004010}
4011
4012/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4013/// the specified operations to build the shuffle.
Dan Gohman8181bd12008-07-27 21:46:04 +00004014static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michel91099d62009-02-17 22:15:04 +00004015 SDValue RHS, SelectionDAG &DAG,
Dale Johannesen913ba762009-02-06 01:31:28 +00004016 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004017 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling2c394b62008-09-17 00:30:57 +00004018 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004019 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michel91099d62009-02-17 22:15:04 +00004020
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004021 enum {
4022 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4023 OP_VMRGHW,
4024 OP_VMRGLW,
4025 OP_VSPLTISW0,
4026 OP_VSPLTISW1,
4027 OP_VSPLTISW2,
4028 OP_VSPLTISW3,
4029 OP_VSLDOI4,
4030 OP_VSLDOI8,
4031 OP_VSLDOI12
4032 };
Scott Michel91099d62009-02-17 22:15:04 +00004033
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004034 if (OpNum == OP_COPY) {
4035 if (LHSID == (1*9+2)*9+3) return LHS;
4036 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4037 return RHS;
4038 }
Scott Michel91099d62009-02-17 22:15:04 +00004039
Dan Gohman8181bd12008-07-27 21:46:04 +00004040 SDValue OpLHS, OpRHS;
Dale Johannesen913ba762009-02-06 01:31:28 +00004041 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4042 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00004043
Nate Begeman543d2142009-04-27 18:41:29 +00004044 int ShufIdxs[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004045 switch (OpNum) {
Edwin Törökbd448e32009-07-14 16:55:14 +00004046 default: llvm_unreachable("Unknown i32 permute!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004047 case OP_VMRGHW:
4048 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4049 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4050 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4051 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4052 break;
4053 case OP_VMRGLW:
4054 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4055 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4056 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4057 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4058 break;
4059 case OP_VSPLTISW0:
4060 for (unsigned i = 0; i != 16; ++i)
4061 ShufIdxs[i] = (i&3)+0;
4062 break;
4063 case OP_VSPLTISW1:
4064 for (unsigned i = 0; i != 16; ++i)
4065 ShufIdxs[i] = (i&3)+4;
4066 break;
4067 case OP_VSPLTISW2:
4068 for (unsigned i = 0; i != 16; ++i)
4069 ShufIdxs[i] = (i&3)+8;
4070 break;
4071 case OP_VSPLTISW3:
4072 for (unsigned i = 0; i != 16; ++i)
4073 ShufIdxs[i] = (i&3)+12;
4074 break;
4075 case OP_VSLDOI4:
Dale Johannesen913ba762009-02-06 01:31:28 +00004076 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004077 case OP_VSLDOI8:
Dale Johannesen913ba762009-02-06 01:31:28 +00004078 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004079 case OP_VSLDOI12:
Dale Johannesen913ba762009-02-06 01:31:28 +00004080 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004081 }
Owen Andersonac9de032009-08-10 22:56:29 +00004082 EVT VT = OpLHS.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004083 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
4084 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
4085 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman543d2142009-04-27 18:41:29 +00004086 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004087}
4088
4089/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4090/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4091/// return the code it can be lowered into. Worst case, it can always be
4092/// lowered into a vperm.
Scott Michel91099d62009-02-17 22:15:04 +00004093SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004094 SelectionDAG &DAG) const {
Dale Johannesen913ba762009-02-06 01:31:28 +00004095 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004096 SDValue V1 = Op.getOperand(0);
4097 SDValue V2 = Op.getOperand(1);
Nate Begeman543d2142009-04-27 18:41:29 +00004098 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersonac9de032009-08-10 22:56:29 +00004099 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00004100
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004101 // Cases that are handled by instructions that take permute immediates
4102 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4103 // selected by the instruction selector.
4104 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman543d2142009-04-27 18:41:29 +00004105 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4106 PPC::isSplatShuffleMask(SVOp, 2) ||
4107 PPC::isSplatShuffleMask(SVOp, 4) ||
4108 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4109 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4110 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4111 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4112 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4113 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4114 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4115 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4116 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004117 return Op;
4118 }
4119 }
Scott Michel91099d62009-02-17 22:15:04 +00004120
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004121 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4122 // and produce a fixed permutation. If any of these match, do not lower to
4123 // VPERM.
Nate Begeman543d2142009-04-27 18:41:29 +00004124 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4125 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4126 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4127 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4128 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4129 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4130 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4131 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4132 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004133 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00004134
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004135 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4136 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman543d2142009-04-27 18:41:29 +00004137 SmallVector<int, 16> PermMask;
4138 SVOp->getMask(PermMask);
4139
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004140 unsigned PFIndexes[4];
4141 bool isFourElementShuffle = true;
4142 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4143 unsigned EltNo = 8; // Start out undef.
4144 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman543d2142009-04-27 18:41:29 +00004145 if (PermMask[i*4+j] < 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004146 continue; // Undef, ignore it.
Scott Michel91099d62009-02-17 22:15:04 +00004147
Nate Begeman543d2142009-04-27 18:41:29 +00004148 unsigned ByteSource = PermMask[i*4+j];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004149 if ((ByteSource & 3) != j) {
4150 isFourElementShuffle = false;
4151 break;
4152 }
Scott Michel91099d62009-02-17 22:15:04 +00004153
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004154 if (EltNo == 8) {
4155 EltNo = ByteSource/4;
4156 } else if (EltNo != ByteSource/4) {
4157 isFourElementShuffle = false;
4158 break;
4159 }
4160 }
4161 PFIndexes[i] = EltNo;
4162 }
Scott Michel91099d62009-02-17 22:15:04 +00004163
4164 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004165 // perfect shuffle vector to determine if it is cost effective to do this as
4166 // discrete instructions, or whether we should use a vperm.
4167 if (isFourElementShuffle) {
4168 // Compute the index in the perfect shuffle table.
Scott Michel91099d62009-02-17 22:15:04 +00004169 unsigned PFTableIndex =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004170 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michel91099d62009-02-17 22:15:04 +00004171
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004172 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4173 unsigned Cost = (PFEntry >> 30);
Scott Michel91099d62009-02-17 22:15:04 +00004174
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004175 // Determining when to avoid vperm is tricky. Many things affect the cost
4176 // of vperm, particularly how many times the perm mask needs to be computed.
4177 // For example, if the perm mask can be hoisted out of a loop or is already
4178 // used (perhaps because there are multiple permutes with the same shuffle
4179 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4180 // the loop requires an extra register.
4181 //
4182 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michel91099d62009-02-17 22:15:04 +00004183 // generated in 3 or fewer operations. When we have loop information
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004184 // available, if this block is within a loop, we should avoid using vperm
4185 // for 3-operation perms and use a constant pool load instead.
Scott Michel91099d62009-02-17 22:15:04 +00004186 if (Cost < 3)
Dale Johannesen913ba762009-02-06 01:31:28 +00004187 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004188 }
Scott Michel91099d62009-02-17 22:15:04 +00004189
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004190 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4191 // vector that will get spilled to the constant pool.
4192 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel91099d62009-02-17 22:15:04 +00004193
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004194 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4195 // that it is in input element units, not in bytes. Convert now.
Owen Andersonac9de032009-08-10 22:56:29 +00004196 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00004197 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel91099d62009-02-17 22:15:04 +00004198
Dan Gohman8181bd12008-07-27 21:46:04 +00004199 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00004200 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4201 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michel91099d62009-02-17 22:15:04 +00004202
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004203 for (unsigned j = 0; j != BytesPerElement; ++j)
4204 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004205 MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004206 }
Scott Michel91099d62009-02-17 22:15:04 +00004207
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004208 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00004209 &ResultMask[0], ResultMask.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00004210 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004211}
4212
4213/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4214/// altivec comparison. If it is, return true and fill in Opc/isDot with
4215/// information about the intrinsic.
Dan Gohman8181bd12008-07-27 21:46:04 +00004216static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004217 bool &isDot) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004218 unsigned IntrinsicID =
4219 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004220 CompareOpc = -1;
4221 isDot = false;
4222 switch (IntrinsicID) {
4223 default: return false;
4224 // Comparison predicates.
4225 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4226 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4227 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4228 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4229 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4230 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4231 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4232 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4233 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4234 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4235 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4236 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4237 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michel91099d62009-02-17 22:15:04 +00004238
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004239 // Normal Comparisons.
4240 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4241 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4242 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4243 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4244 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4245 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4246 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4247 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4248 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4249 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4250 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4251 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4252 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4253 }
4254 return true;
4255}
4256
4257/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4258/// lower, do it, otherwise return null.
Scott Michel91099d62009-02-17 22:15:04 +00004259SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004260 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004261 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4262 // opcode number of the comparison.
Dale Johannesen8a423f72009-02-05 22:07:54 +00004263 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004264 int CompareOpc;
4265 bool isDot;
4266 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman8181bd12008-07-27 21:46:04 +00004267 return SDValue(); // Don't custom lower most intrinsics.
Scott Michel91099d62009-02-17 22:15:04 +00004268
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004269 // If this is a non-dot comparison, make the VCMP node and we are done.
4270 if (!isDot) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004271 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner3f354622010-03-14 22:44:11 +00004272 Op.getOperand(1), Op.getOperand(2),
4273 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen8a423f72009-02-05 22:07:54 +00004274 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004275 }
Scott Michel91099d62009-02-17 22:15:04 +00004276
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004277 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman8181bd12008-07-27 21:46:04 +00004278 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004279 Op.getOperand(2), // LHS
4280 Op.getOperand(3), // RHS
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004281 DAG.getConstant(CompareOpc, MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004282 };
Owen Andersonac9de032009-08-10 22:56:29 +00004283 std::vector<EVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004284 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004285 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00004286 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00004287
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004288 // Now that we have the comparison, emit a copy from the CR to a GPR.
4289 // This is flagged to the above dot comparison.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004290 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4291 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michel91099d62009-02-17 22:15:04 +00004292 CompNode.getValue(1));
4293
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004294 // Unpack the result based on how the target uses it.
4295 unsigned BitNo; // Bit # of CR6.
4296 bool InvertBit; // Invert result?
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004297 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004298 default: // Can't happen, don't crash on invalid number though.
4299 case 0: // Return the value of the EQ bit of CR6.
4300 BitNo = 0; InvertBit = false;
4301 break;
4302 case 1: // Return the inverted value of the EQ bit of CR6.
4303 BitNo = 0; InvertBit = true;
4304 break;
4305 case 2: // Return the value of the LT bit of CR6.
4306 BitNo = 2; InvertBit = false;
4307 break;
4308 case 3: // Return the inverted value of the LT bit of CR6.
4309 BitNo = 2; InvertBit = true;
4310 break;
4311 }
Scott Michel91099d62009-02-17 22:15:04 +00004312
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004313 // Shift the bit into the low position.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004314 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4315 DAG.getConstant(8-(3-BitNo), MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004316 // Isolate the bit.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004317 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4318 DAG.getConstant(1, MVT::i32));
Scott Michel91099d62009-02-17 22:15:04 +00004319
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004320 // If we are supposed to, toggle the bit.
4321 if (InvertBit)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004322 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4323 DAG.getConstant(1, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004324 return Flags;
4325}
4326
Scott Michel91099d62009-02-17 22:15:04 +00004327SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004328 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004329 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004330 // Create a stack slot that is 16-byte aligned.
4331 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene6424ab92009-11-12 20:49:22 +00004332 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen140fb442010-05-03 22:59:34 +00004333 EVT PtrVT = getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00004334 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00004335
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004336 // Store the input value into Value#0 of the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00004337 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattnere42e5552010-09-21 18:41:36 +00004338 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00004339 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004340 // Load it out.
Chris Lattner1450c4d2010-09-21 06:44:06 +00004341 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greeneb4f2ef62010-02-15 16:56:53 +00004342 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004343}
4344
Dan Gohmandbb121b2010-04-17 15:26:15 +00004345SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen913ba762009-02-06 01:31:28 +00004346 DebugLoc dl = Op.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004347 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004348 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004349
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004350 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4351 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michel91099d62009-02-17 22:15:04 +00004352
Dan Gohman8181bd12008-07-27 21:46:04 +00004353 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen913ba762009-02-06 01:31:28 +00004354 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00004355
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004356 // Shrinkify inputs to v8i16.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004357 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4358 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4359 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michel91099d62009-02-17 22:15:04 +00004360
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004361 // Low parts multiplied together, generating 32-bit results (we ignore the
4362 // top parts).
Dan Gohman8181bd12008-07-27 21:46:04 +00004363 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004364 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +00004365
Dan Gohman8181bd12008-07-27 21:46:04 +00004366 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004367 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004368 // Shift the high parts up 16 bits.
Scott Michel91099d62009-02-17 22:15:04 +00004369 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen913ba762009-02-06 01:31:28 +00004370 Neg16, DAG, dl);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004371 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4372 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004373 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004374
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004375 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004376
4377 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen913ba762009-02-06 01:31:28 +00004378 LHS, RHS, Zero, DAG, dl);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004379 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004380 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004381
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004382 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00004383 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004384 LHS, RHS, DAG, dl, MVT::v8i16);
4385 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michel91099d62009-02-17 22:15:04 +00004386
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004387 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00004388 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004389 LHS, RHS, DAG, dl, MVT::v8i16);
4390 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michel91099d62009-02-17 22:15:04 +00004391
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004392 // Merge the results together.
Nate Begeman543d2142009-04-27 18:41:29 +00004393 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004394 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004395 Ops[i*2 ] = 2*i+1;
4396 Ops[i*2+1] = 2*i+1+16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004397 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004398 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004399 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00004400 llvm_unreachable("Unknown mul to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004401 }
4402}
4403
4404/// LowerOperation - Provide custom lowering hooks for some operations.
4405///
Dan Gohmandbb121b2010-04-17 15:26:15 +00004406SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004407 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00004408 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004409 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsone8cbca92009-11-04 21:31:18 +00004410 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004411 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4412 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
4413 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
4414 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling2c394b62008-09-17 00:30:57 +00004415 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00004416 case ISD::VASTART:
Dan Gohmand80404c2010-04-17 14:41:14 +00004417 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michel91099d62009-02-17 22:15:04 +00004418
4419 case ISD::VAARG:
Dan Gohmand80404c2010-04-17 14:41:14 +00004420 return LowerVAARG(Op, DAG, PPCSubTarget);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004421
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004422 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
4423 case ISD::DYNAMIC_STACKALLOC:
4424 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng4df1f9d2008-04-19 01:30:48 +00004425
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004426 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesend87cf082009-06-04 20:53:52 +00004427 case ISD::FP_TO_UINT:
4428 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen8a423f72009-02-05 22:07:54 +00004429 Op.getDebugLoc());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004430 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00004431 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004432
4433 // Lower 64-bit shifts.
4434 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4435 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4436 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
4437
4438 // Vector-related lowering.
4439 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4440 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4441 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4442 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4443 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00004444
Chris Lattnerf8b93372007-12-08 06:59:59 +00004445 // Frame & Return address.
4446 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004447 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
4448 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004449 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004450}
4451
Duncan Sands7d9834b2008-12-01 11:39:25 +00004452void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4453 SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004454 SelectionDAG &DAG) const {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004455 DebugLoc dl = N->getDebugLoc();
Chris Lattner28771092007-11-28 18:44:47 +00004456 switch (N->getOpcode()) {
Duncan Sandsff258b12008-10-28 15:00:32 +00004457 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00004458 assert(false && "Do not know how to custom type legalize this operation!");
4459 return;
4460 case ISD::FP_ROUND_INREG: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004461 assert(N->getValueType(0) == MVT::ppcf128);
4462 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michel91099d62009-02-17 22:15:04 +00004463 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004464 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00004465 DAG.getIntPtrConstant(0));
Dale Johannesen8a423f72009-02-05 22:07:54 +00004466 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004467 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00004468 DAG.getIntPtrConstant(1));
4469
4470 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4471 // of the long double, and puts FPSCR back the way it was. We do not
4472 // actually model FPSCR.
Owen Andersonac9de032009-08-10 22:56:29 +00004473 std::vector<EVT> NodeTys;
Duncan Sands7d9834b2008-12-01 11:39:25 +00004474 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4475
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004476 NodeTys.push_back(MVT::f64); // Return register
4477 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen8a423f72009-02-05 22:07:54 +00004478 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004479 MFFSreg = Result.getValue(0);
4480 InFlag = Result.getValue(1);
4481
4482 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004483 NodeTys.push_back(MVT::Flag); // Returns a flag
4484 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004485 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004486 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004487 InFlag = Result.getValue(0);
4488
4489 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004490 NodeTys.push_back(MVT::Flag); // Returns a flag
4491 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004492 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004493 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004494 InFlag = Result.getValue(0);
4495
4496 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004497 NodeTys.push_back(MVT::f64); // result of add
4498 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands7d9834b2008-12-01 11:39:25 +00004499 Ops[0] = Lo;
4500 Ops[1] = Hi;
4501 Ops[2] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004502 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004503 FPreg = Result.getValue(0);
4504 InFlag = Result.getValue(1);
4505
4506 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004507 NodeTys.push_back(MVT::f64);
4508 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004509 Ops[1] = MFFSreg;
4510 Ops[2] = FPreg;
4511 Ops[3] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004512 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004513 FPreg = Result.getValue(0);
4514
4515 // We know the low half is about to be thrown away, so just use something
4516 // convenient.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004517 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen8a423f72009-02-05 22:07:54 +00004518 FPreg, FPreg));
Duncan Sands7d9834b2008-12-01 11:39:25 +00004519 return;
Duncan Sands62353c62008-07-19 16:26:02 +00004520 }
Duncan Sands7d9834b2008-12-01 11:39:25 +00004521 case ISD::FP_TO_SINT:
Dale Johannesend87cf082009-06-04 20:53:52 +00004522 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands7d9834b2008-12-01 11:39:25 +00004523 return;
Chris Lattner28771092007-11-28 18:44:47 +00004524 }
4525}
4526
4527
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004528//===----------------------------------------------------------------------===//
4529// Other Lowering Code
4530//===----------------------------------------------------------------------===//
4531
4532MachineBasicBlock *
Dale Johannesene91a2d62008-08-25 22:34:37 +00004533PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman96d60922009-02-07 16:15:20 +00004534 bool is64bit, unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004535 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesene91a2d62008-08-25 22:34:37 +00004536 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4537
4538 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4539 MachineFunction *F = BB->getParent();
4540 MachineFunction::iterator It = BB;
4541 ++It;
4542
4543 unsigned dest = MI->getOperand(0).getReg();
4544 unsigned ptrA = MI->getOperand(1).getReg();
4545 unsigned ptrB = MI->getOperand(2).getReg();
4546 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004547 DebugLoc dl = MI->getDebugLoc();
Dale Johannesene91a2d62008-08-25 22:34:37 +00004548
4549 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4550 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4551 F->insert(It, loopMBB);
4552 F->insert(It, exitMBB);
Dan Gohman3dd527d2010-07-06 20:24:04 +00004553 exitMBB->splice(exitMBB->begin(), BB,
4554 llvm::next(MachineBasicBlock::iterator(MI)),
4555 BB->end());
4556 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004557
4558 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004559 unsigned TmpReg = (!BinOpcode) ? incr :
4560 RegInfo.createVirtualRegister(
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004561 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4562 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004563
4564 // thisMBB:
4565 // ...
4566 // fallthrough --> loopMBB
4567 BB->addSuccessor(loopMBB);
4568
4569 // loopMBB:
4570 // l[wd]arx dest, ptr
4571 // add r0, dest, incr
4572 // st[wd]cx. r0, ptr
4573 // bne- loopMBB
4574 // fallthrough --> exitMBB
4575 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004576 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesene91a2d62008-08-25 22:34:37 +00004577 .addReg(ptrA).addReg(ptrB);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004578 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004579 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4580 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesene91a2d62008-08-25 22:34:37 +00004581 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004582 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00004583 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004584 BB->addSuccessor(loopMBB);
4585 BB->addSuccessor(exitMBB);
4586
4587 // exitMBB:
4588 // ...
4589 BB = exitMBB;
4590 return BB;
4591}
4592
4593MachineBasicBlock *
Scott Michel91099d62009-02-17 22:15:04 +00004594PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004595 MachineBasicBlock *BB,
4596 bool is8bit, // operation
Dan Gohman96d60922009-02-07 16:15:20 +00004597 unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004598 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004599 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4600 // In 64 bit mode we have to use 64 bits for addresses, even though the
4601 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4602 // registers without caring whether they're 32 or 64, but here we're
4603 // doing actual arithmetic on the addresses.
4604 bool is64bit = PPCSubTarget.isPPC64();
4605
4606 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4607 MachineFunction *F = BB->getParent();
4608 MachineFunction::iterator It = BB;
4609 ++It;
4610
4611 unsigned dest = MI->getOperand(0).getReg();
4612 unsigned ptrA = MI->getOperand(1).getReg();
4613 unsigned ptrB = MI->getOperand(2).getReg();
4614 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004615 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004616
4617 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4618 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4619 F->insert(It, loopMBB);
4620 F->insert(It, exitMBB);
Dan Gohman3dd527d2010-07-06 20:24:04 +00004621 exitMBB->splice(exitMBB->begin(), BB,
4622 llvm::next(MachineBasicBlock::iterator(MI)),
4623 BB->end());
4624 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004625
4626 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004627 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004628 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4629 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004630 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4631 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4632 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4633 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4634 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4635 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4636 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4637 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4638 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4639 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004640 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004641 unsigned Ptr1Reg;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004642 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004643
4644 // thisMBB:
4645 // ...
4646 // fallthrough --> loopMBB
4647 BB->addSuccessor(loopMBB);
4648
4649 // The 4-byte load must be aligned, while a char or short may be
4650 // anywhere in the word. Hence all this nasty bookkeeping code.
4651 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4652 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004653 // xori shift, shift1, 24 [16]
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004654 // rlwinm ptr, ptr1, 0, 0, 29
4655 // slw incr2, incr, shift
4656 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4657 // slw mask, mask2, shift
4658 // loopMBB:
Dale Johannesen99b74922008-08-30 00:08:53 +00004659 // lwarx tmpDest, ptr
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004660 // add tmp, tmpDest, incr2
4661 // andc tmp2, tmpDest, mask
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004662 // and tmp3, tmp, mask
4663 // or tmp4, tmp3, tmp2
Dale Johannesen99b74922008-08-30 00:08:53 +00004664 // stwcx. tmp4, ptr
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004665 // bne- loopMBB
4666 // fallthrough --> exitMBB
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004667 // srw dest, tmpDest, shift
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004668
4669 if (ptrA!=PPC::R0) {
4670 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004671 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004672 .addReg(ptrA).addReg(ptrB);
4673 } else {
4674 Ptr1Reg = ptrB;
4675 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004676 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004677 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004678 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004679 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4680 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004681 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004682 .addReg(Ptr1Reg).addImm(0).addImm(61);
4683 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004684 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004685 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004686 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004687 .addReg(incr).addReg(ShiftReg);
4688 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004689 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004690 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004691 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4692 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004693 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004694 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004695 .addReg(Mask2Reg).addReg(ShiftReg);
4696
4697 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004698 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004699 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004700 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004701 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004702 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004703 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004704 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004705 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004706 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004707 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004708 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004709 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004710 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004711 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00004712 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004713 BB->addSuccessor(loopMBB);
4714 BB->addSuccessor(exitMBB);
4715
4716 // exitMBB:
4717 // ...
4718 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004719 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004720 return BB;
4721}
4722
4723MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00004724PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00004725 MachineBasicBlock *BB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004726 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chengaf964df2008-07-12 02:23:19 +00004727
4728 // To "insert" these instructions we actually have to insert their
4729 // control-flow patterns.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004730 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00004731 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004732 ++It;
Evan Chengaf964df2008-07-12 02:23:19 +00004733
Dan Gohman221a4372008-07-07 23:14:23 +00004734 MachineFunction *F = BB->getParent();
Evan Chengaf964df2008-07-12 02:23:19 +00004735
4736 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4737 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4738 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4739 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4740 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4741
4742 // The incoming instruction knows the destination vreg to set, the
4743 // condition code register to branch on, the true/false values to
4744 // select between, and a branch opcode to use.
4745
4746 // thisMBB:
4747 // ...
4748 // TrueVal = ...
4749 // cmpTY ccX, r1, r2
4750 // bCC copy1MBB
4751 // fallthrough --> copy0MBB
4752 MachineBasicBlock *thisMBB = BB;
4753 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4754 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4755 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004756 DebugLoc dl = MI->getDebugLoc();
Evan Chengaf964df2008-07-12 02:23:19 +00004757 F->insert(It, copy0MBB);
4758 F->insert(It, sinkMBB);
Dan Gohman3dd527d2010-07-06 20:24:04 +00004759
4760 // Transfer the remainder of BB and its successor edges to sinkMBB.
4761 sinkMBB->splice(sinkMBB->begin(), BB,
4762 llvm::next(MachineBasicBlock::iterator(MI)),
4763 BB->end());
4764 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4765
Evan Chengaf964df2008-07-12 02:23:19 +00004766 // Next, add the true and fallthrough blocks as its successors.
4767 BB->addSuccessor(copy0MBB);
4768 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004769
Dan Gohman3dd527d2010-07-06 20:24:04 +00004770 BuildMI(BB, dl, TII->get(PPC::BCC))
4771 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4772
Evan Chengaf964df2008-07-12 02:23:19 +00004773 // copy0MBB:
4774 // %FalseValue = ...
4775 // # fallthrough to sinkMBB
4776 BB = copy0MBB;
Scott Michel91099d62009-02-17 22:15:04 +00004777
Evan Chengaf964df2008-07-12 02:23:19 +00004778 // Update machine-CFG edges
4779 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004780
Evan Chengaf964df2008-07-12 02:23:19 +00004781 // sinkMBB:
4782 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4783 // ...
4784 BB = sinkMBB;
Dan Gohman3dd527d2010-07-06 20:24:04 +00004785 BuildMI(*BB, BB->begin(), dl,
4786 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Chengaf964df2008-07-12 02:23:19 +00004787 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4788 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4789 }
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4791 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4792 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4793 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004794 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4795 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4796 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4797 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004798
4799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4800 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4801 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4802 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004803 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4804 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4805 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4806 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004807
4808 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4809 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4810 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4811 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004812 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4813 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4814 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4815 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004816
4817 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4818 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4819 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4820 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004821 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4822 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4823 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4824 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004825
4826 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004827 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004828 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004829 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004830 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004831 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004832 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004833 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004834
4835 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4836 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4837 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4838 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004839 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4840 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4841 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4842 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004843
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004844 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4845 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4846 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4847 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4848 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4849 BB = EmitAtomicBinary(MI, BB, false, 0);
4850 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4851 BB = EmitAtomicBinary(MI, BB, true, 0);
4852
Evan Chengaf964df2008-07-12 02:23:19 +00004853 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4854 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4855 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4856
4857 unsigned dest = MI->getOperand(0).getReg();
4858 unsigned ptrA = MI->getOperand(1).getReg();
4859 unsigned ptrB = MI->getOperand(2).getReg();
4860 unsigned oldval = MI->getOperand(3).getReg();
4861 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004862 DebugLoc dl = MI->getDebugLoc();
Evan Chengaf964df2008-07-12 02:23:19 +00004863
Dale Johannesen85af4c92008-08-25 18:53:26 +00004864 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4865 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4866 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chengaf964df2008-07-12 02:23:19 +00004867 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004868 F->insert(It, loop1MBB);
4869 F->insert(It, loop2MBB);
4870 F->insert(It, midMBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004871 F->insert(It, exitMBB);
Dan Gohman3dd527d2010-07-06 20:24:04 +00004872 exitMBB->splice(exitMBB->begin(), BB,
4873 llvm::next(MachineBasicBlock::iterator(MI)),
4874 BB->end());
4875 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Chengaf964df2008-07-12 02:23:19 +00004876
4877 // thisMBB:
4878 // ...
4879 // fallthrough --> loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004880 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004881
Dale Johannesen85af4c92008-08-25 18:53:26 +00004882 // loop1MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004883 // l[wd]arx dest, ptr
Dale Johannesen85af4c92008-08-25 18:53:26 +00004884 // cmp[wd] dest, oldval
4885 // bne- midMBB
4886 // loop2MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004887 // st[wd]cx. newval, ptr
4888 // bne- loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004889 // b exitBB
4890 // midMBB:
4891 // st[wd]cx. dest, ptr
4892 // exitBB:
4893 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004894 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Chengaf964df2008-07-12 02:23:19 +00004895 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004896 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Chengaf964df2008-07-12 02:23:19 +00004897 .addReg(oldval).addReg(dest);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004898 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004899 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4900 BB->addSuccessor(loop2MBB);
4901 BB->addSuccessor(midMBB);
4902
4903 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004904 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Chengaf964df2008-07-12 02:23:19 +00004905 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004906 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004907 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004908 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004909 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004910 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004911
Dale Johannesen85af4c92008-08-25 18:53:26 +00004912 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004913 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004914 .addReg(dest).addReg(ptrA).addReg(ptrB);
4915 BB->addSuccessor(exitMBB);
4916
Evan Chengaf964df2008-07-12 02:23:19 +00004917 // exitMBB:
4918 // ...
4919 BB = exitMBB;
Dale Johannesen99b74922008-08-30 00:08:53 +00004920 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4921 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4922 // We must use 64-bit registers for addresses when targeting 64-bit,
4923 // since we're actually doing arithmetic on them. Other registers
4924 // can be 32-bit.
4925 bool is64bit = PPCSubTarget.isPPC64();
4926 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4927
4928 unsigned dest = MI->getOperand(0).getReg();
4929 unsigned ptrA = MI->getOperand(1).getReg();
4930 unsigned ptrB = MI->getOperand(2).getReg();
4931 unsigned oldval = MI->getOperand(3).getReg();
4932 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004933 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen99b74922008-08-30 00:08:53 +00004934
4935 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4936 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4937 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4938 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4939 F->insert(It, loop1MBB);
4940 F->insert(It, loop2MBB);
4941 F->insert(It, midMBB);
4942 F->insert(It, exitMBB);
Dan Gohman3dd527d2010-07-06 20:24:04 +00004943 exitMBB->splice(exitMBB->begin(), BB,
4944 llvm::next(MachineBasicBlock::iterator(MI)),
4945 BB->end());
4946 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen99b74922008-08-30 00:08:53 +00004947
4948 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004949 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004950 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4951 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen99b74922008-08-30 00:08:53 +00004952 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4953 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4954 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4955 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4956 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4957 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4958 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4959 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4960 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4961 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4962 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4963 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4964 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4965 unsigned Ptr1Reg;
4966 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4967 // thisMBB:
4968 // ...
4969 // fallthrough --> loopMBB
4970 BB->addSuccessor(loop1MBB);
4971
4972 // The 4-byte load must be aligned, while a char or short may be
4973 // anywhere in the word. Hence all this nasty bookkeeping code.
4974 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4975 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004976 // xori shift, shift1, 24 [16]
Dale Johannesen99b74922008-08-30 00:08:53 +00004977 // rlwinm ptr, ptr1, 0, 0, 29
4978 // slw newval2, newval, shift
4979 // slw oldval2, oldval,shift
4980 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4981 // slw mask, mask2, shift
4982 // and newval3, newval2, mask
4983 // and oldval3, oldval2, mask
4984 // loop1MBB:
4985 // lwarx tmpDest, ptr
4986 // and tmp, tmpDest, mask
4987 // cmpw tmp, oldval3
4988 // bne- midMBB
4989 // loop2MBB:
4990 // andc tmp2, tmpDest, mask
4991 // or tmp4, tmp2, newval3
4992 // stwcx. tmp4, ptr
4993 // bne- loop1MBB
4994 // b exitBB
4995 // midMBB:
4996 // stwcx. tmpDest, ptr
4997 // exitBB:
4998 // srw dest, tmpDest, shift
4999 if (ptrA!=PPC::R0) {
5000 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005001 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005002 .addReg(ptrA).addReg(ptrB);
5003 } else {
5004 Ptr1Reg = ptrB;
5005 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005007 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005008 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005009 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5010 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005011 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005012 .addReg(Ptr1Reg).addImm(0).addImm(61);
5013 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005014 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005015 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005016 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005017 .addReg(newval).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005018 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005019 .addReg(oldval).addReg(ShiftReg);
5020 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005021 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen99b74922008-08-30 00:08:53 +00005022 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005023 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5024 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5025 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen99b74922008-08-30 00:08:53 +00005026 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005027 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005028 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005029 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005030 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005031 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005032 .addReg(OldVal2Reg).addReg(MaskReg);
5033
5034 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005035 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005036 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005037 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5038 .addReg(TmpDestReg).addReg(MaskReg);
5039 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen99b74922008-08-30 00:08:53 +00005040 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005041 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00005042 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5043 BB->addSuccessor(loop2MBB);
5044 BB->addSuccessor(midMBB);
5045
5046 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005047 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5048 .addReg(TmpDestReg).addReg(MaskReg);
5049 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5050 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5051 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005052 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005053 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00005054 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005055 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen99b74922008-08-30 00:08:53 +00005056 BB->addSuccessor(loop1MBB);
5057 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00005058
Dale Johannesen99b74922008-08-30 00:08:53 +00005059 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005060 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005061 .addReg(PPC::R0).addReg(PtrReg);
5062 BB->addSuccessor(exitMBB);
5063
5064 // exitMBB:
5065 // ...
5066 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005067 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesen99b74922008-08-30 00:08:53 +00005068 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00005069 llvm_unreachable("Unexpected instr type to insert");
Evan Chengaf964df2008-07-12 02:23:19 +00005070 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005071
Dan Gohman3dd527d2010-07-06 20:24:04 +00005072 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005073 return BB;
5074}
5075
5076//===----------------------------------------------------------------------===//
5077// Target Optimization Hooks
5078//===----------------------------------------------------------------------===//
5079
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005080SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5081 DAGCombinerInfo &DCI) const {
Dan Gohmanb9305c02010-04-21 01:34:56 +00005082 const TargetMachine &TM = getTargetMachine();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005083 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen8a423f72009-02-05 22:07:54 +00005084 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005085 switch (N->getOpcode()) {
5086 default: break;
5087 case PPCISD::SHL:
5088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanbcc946d2010-06-18 14:22:04 +00005089 if (C->isNullValue()) // 0 << V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005090 return N->getOperand(0);
5091 }
5092 break;
5093 case PPCISD::SRL:
5094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanbcc946d2010-06-18 14:22:04 +00005095 if (C->isNullValue()) // 0 >>u V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005096 return N->getOperand(0);
5097 }
5098 break;
5099 case PPCISD::SRA:
5100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanbcc946d2010-06-18 14:22:04 +00005101 if (C->isNullValue() || // 0 >>s V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005102 C->isAllOnesValue()) // -1 >>s V -> -1.
5103 return N->getOperand(0);
5104 }
5105 break;
Scott Michel91099d62009-02-17 22:15:04 +00005106
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005107 case ISD::SINT_TO_FP:
5108 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
5109 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5110 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5111 // We allow the src/dst to be either f32/f64, but the intermediate
5112 // type must be i64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005113 if (N->getOperand(0).getValueType() == MVT::i64 &&
5114 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005115 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005116 if (Val.getValueType() == MVT::f32) {
5117 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005118 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005119 }
Scott Michel91099d62009-02-17 22:15:04 +00005120
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005121 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005122 DCI.AddToWorklist(Val.getNode());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005123 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005124 DCI.AddToWorklist(Val.getNode());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005125 if (N->getValueType(0) == MVT::f32) {
5126 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner5872a362008-01-17 07:00:52 +00005127 DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00005128 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005129 }
5130 return Val;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005131 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005132 // If the intermediate type is i32, we can avoid the load/store here
5133 // too.
5134 }
5135 }
5136 }
5137 break;
5138 case ISD::STORE:
5139 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5140 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerdf7a4ae2008-01-18 16:54:56 +00005141 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005142 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005143 N->getOperand(1).getValueType() == MVT::i32 &&
5144 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005145 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005146 if (Val.getValueType() == MVT::f32) {
5147 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005148 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005149 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005150 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005151 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005152
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005153 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005154 N->getOperand(2), N->getOperand(3));
Gabor Greif1c80d112008-08-28 21:40:38 +00005155 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005156 return Val;
5157 }
Scott Michel91099d62009-02-17 22:15:04 +00005158
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005159 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman06d17532009-09-25 00:57:30 +00005160 if (cast<StoreSDNode>(N)->isUnindexed() &&
5161 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greif1c80d112008-08-28 21:40:38 +00005162 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005163 (N->getOperand(1).getValueType() == MVT::i32 ||
5164 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005165 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005166 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005167 if (BSwapOp.getValueType() == MVT::i16)
5168 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005169
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00005170 SDValue Ops[] = {
5171 N->getOperand(0), BSwapOp, N->getOperand(2),
5172 DAG.getValueType(N->getOperand(1).getValueType())
5173 };
5174 return
5175 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5176 Ops, array_lengthof(Ops),
5177 cast<StoreSDNode>(N)->getMemoryVT(),
5178 cast<StoreSDNode>(N)->getMemOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005179 }
5180 break;
5181 case ISD::BSWAP:
5182 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greif1c80d112008-08-28 21:40:38 +00005183 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005184 N->getOperand(0).hasOneUse() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005185 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005186 SDValue Load = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005187 LoadSDNode *LD = cast<LoadSDNode>(Load);
5188 // Create the byte-swapping load.
Dan Gohman8181bd12008-07-27 21:46:04 +00005189 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005190 LD->getChain(), // Chain
5191 LD->getBasePtr(), // Ptr
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005192 DAG.getValueType(N->getValueType(0)) // VT
5193 };
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00005194 SDValue BSLoad =
5195 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5196 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5197 LD->getMemoryVT(), LD->getMemOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005198
Scott Michel91099d62009-02-17 22:15:04 +00005199 // If this is an i16 load, insert the truncate.
Dan Gohman8181bd12008-07-27 21:46:04 +00005200 SDValue ResVal = BSLoad;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005201 if (N->getValueType(0) == MVT::i16)
5202 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michel91099d62009-02-17 22:15:04 +00005203
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005204 // First, combine the bswap away. This makes the value produced by the
5205 // load dead.
5206 DCI.CombineTo(N, ResVal);
5207
5208 // Next, combine the load away, we give it a bogus result value but a real
5209 // chain result. The result value is dead because the bswap is dead.
Gabor Greif1c80d112008-08-28 21:40:38 +00005210 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michel91099d62009-02-17 22:15:04 +00005211
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005212 // Return N so it doesn't get rechecked!
Dan Gohman8181bd12008-07-27 21:46:04 +00005213 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005214 }
Scott Michel91099d62009-02-17 22:15:04 +00005215
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005216 break;
5217 case PPCISD::VCMP: {
5218 // If a VCMPo node already exists with exactly the same operands as this
5219 // node, use its result instead of this node (VCMPo computes both a CR6 and
5220 // a normal output).
5221 //
5222 if (!N->getOperand(0).hasOneUse() &&
5223 !N->getOperand(1).hasOneUse() &&
5224 !N->getOperand(2).hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00005225
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005226 // Scan all of the users of the LHS, looking for VCMPo's that match.
5227 SDNode *VCMPoNode = 0;
Scott Michel91099d62009-02-17 22:15:04 +00005228
Gabor Greif1c80d112008-08-28 21:40:38 +00005229 SDNode *LHSN = N->getOperand(0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005230 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5231 UI != E; ++UI)
Dan Gohman0c97f1d2008-07-27 20:43:25 +00005232 if (UI->getOpcode() == PPCISD::VCMPo &&
5233 UI->getOperand(1) == N->getOperand(1) &&
5234 UI->getOperand(2) == N->getOperand(2) &&
5235 UI->getOperand(0) == N->getOperand(0)) {
5236 VCMPoNode = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005237 break;
5238 }
Scott Michel91099d62009-02-17 22:15:04 +00005239
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005240 // If there is no VCMPo node, or if the flag value has a single use, don't
5241 // transform this.
5242 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5243 break;
Scott Michel91099d62009-02-17 22:15:04 +00005244
5245 // Look at the (necessarily single) use of the flag value. If it has a
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005246 // chain, this transformation is more complex. Note that multiple things
5247 // could use the value result, which we should ignore.
5248 SDNode *FlagUser = 0;
Scott Michel91099d62009-02-17 22:15:04 +00005249 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005250 FlagUser == 0; ++UI) {
5251 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman0c97f1d2008-07-27 20:43:25 +00005252 SDNode *User = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005253 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005254 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005255 FlagUser = User;
5256 break;
5257 }
5258 }
5259 }
Scott Michel91099d62009-02-17 22:15:04 +00005260
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005261 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5262 // give up for right now.
5263 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman8181bd12008-07-27 21:46:04 +00005264 return SDValue(VCMPoNode, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265 }
5266 break;
5267 }
5268 case ISD::BR_CC: {
5269 // If this is a branch on an altivec predicate comparison, lower this so
5270 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5271 // lowering is done pre-legalize, because the legalizer lowers the predicate
5272 // compare down to code that is difficult to reassemble.
5273 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman8181bd12008-07-27 21:46:04 +00005274 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005275 int CompareOpc;
5276 bool isDot;
Scott Michel91099d62009-02-17 22:15:04 +00005277
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005278 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5279 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5280 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5281 assert(isDot && "Can't compare against a vector result!");
Scott Michel91099d62009-02-17 22:15:04 +00005282
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005283 // If this is a comparison against something other than 0/1, then we know
5284 // that the condition is never/always true.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005285 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005286 if (Val != 0 && Val != 1) {
5287 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5288 return N->getOperand(0);
5289 // Always !=, turn it into an unconditional branch.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005290 return DAG.getNode(ISD::BR, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005291 N->getOperand(0), N->getOperand(4));
5292 }
Scott Michel91099d62009-02-17 22:15:04 +00005293
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005294 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michel91099d62009-02-17 22:15:04 +00005295
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005296 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersonac9de032009-08-10 22:56:29 +00005297 std::vector<EVT> VTs;
Dan Gohman8181bd12008-07-27 21:46:04 +00005298 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005299 LHS.getOperand(2), // LHS of compare
5300 LHS.getOperand(3), // RHS of compare
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005301 DAG.getConstant(CompareOpc, MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005302 };
5303 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005304 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00005305 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00005306
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005307 // Unpack the result based on how the target uses it.
5308 PPC::Predicate CompOpc;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005309 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005310 default: // Can't happen, don't crash on invalid number though.
5311 case 0: // Branch on the value of the EQ bit of CR6.
5312 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
5313 break;
5314 case 1: // Branch on the inverted value of the EQ bit of CR6.
5315 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
5316 break;
5317 case 2: // Branch on the value of the LT bit of CR6.
5318 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
5319 break;
5320 case 3: // Branch on the inverted value of the LT bit of CR6.
5321 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
5322 break;
5323 }
5324
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005325 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5326 DAG.getConstant(CompOpc, MVT::i32),
5327 DAG.getRegister(PPC::CR6, MVT::i32),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005328 N->getOperand(4), CompNode.getValue(1));
5329 }
5330 break;
5331 }
5332 }
Scott Michel91099d62009-02-17 22:15:04 +00005333
Dan Gohman8181bd12008-07-27 21:46:04 +00005334 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005335}
5336
5337//===----------------------------------------------------------------------===//
5338// Inline Assembly Support
5339//===----------------------------------------------------------------------===//
5340
Dan Gohman8181bd12008-07-27 21:46:04 +00005341void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00005342 const APInt &Mask,
Scott Michel91099d62009-02-17 22:15:04 +00005343 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00005344 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005345 const SelectionDAG &DAG,
5346 unsigned Depth) const {
Dan Gohman229fa052008-02-13 00:35:47 +00005347 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005348 switch (Op.getOpcode()) {
5349 default: break;
5350 case PPCISD::LBRX: {
5351 // lhbrx is known to have the top bits cleared out.
Dan Gohman49545c72009-09-27 23:17:47 +00005352 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005353 KnownZero = 0xFFFF0000;
5354 break;
5355 }
5356 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005357 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005358 default: break;
5359 case Intrinsic::ppc_altivec_vcmpbfp_p:
5360 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5361 case Intrinsic::ppc_altivec_vcmpequb_p:
5362 case Intrinsic::ppc_altivec_vcmpequh_p:
5363 case Intrinsic::ppc_altivec_vcmpequw_p:
5364 case Intrinsic::ppc_altivec_vcmpgefp_p:
5365 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5366 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5367 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5368 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5369 case Intrinsic::ppc_altivec_vcmpgtub_p:
5370 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5371 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5372 KnownZero = ~1U; // All bits but the low one are known to be zero.
5373 break;
Scott Michel91099d62009-02-17 22:15:04 +00005374 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005375 }
5376 }
5377}
5378
5379
5380/// getConstraintType - Given a constraint, return the type of
5381/// constraint it is for this target.
Scott Michel91099d62009-02-17 22:15:04 +00005382PPCTargetLowering::ConstraintType
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005383PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5384 if (Constraint.size() == 1) {
5385 switch (Constraint[0]) {
5386 default: break;
5387 case 'b':
5388 case 'r':
5389 case 'f':
5390 case 'v':
5391 case 'y':
5392 return C_RegisterClass;
5393 }
5394 }
5395 return TargetLowering::getConstraintType(Constraint);
5396}
5397
Scott Michel91099d62009-02-17 22:15:04 +00005398std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005399PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00005400 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005401 if (Constraint.size() == 1) {
5402 // GCC RS6000 Constraint Letters
5403 switch (Constraint[0]) {
5404 case 'b': // R1-R31
5405 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005406 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005407 return std::make_pair(0U, PPC::G8RCRegisterClass);
5408 return std::make_pair(0U, PPC::GPRCRegisterClass);
5409 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005410 if (VT == MVT::f32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005411 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005412 else if (VT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005413 return std::make_pair(0U, PPC::F8RCRegisterClass);
5414 break;
Scott Michel91099d62009-02-17 22:15:04 +00005415 case 'v':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005416 return std::make_pair(0U, PPC::VRRCRegisterClass);
5417 case 'y': // crrc
5418 return std::make_pair(0U, PPC::CRRCRegisterClass);
5419 }
5420 }
Scott Michel91099d62009-02-17 22:15:04 +00005421
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005422 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5423}
5424
5425
Chris Lattnera531abc2007-08-25 00:47:38 +00005426/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesena7ba9cd2010-06-25 21:55:36 +00005427/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00005428void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5429 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00005430 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00005431 SDValue Result(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005432 switch (Letter) {
5433 default: break;
5434 case 'I':
5435 case 'J':
5436 case 'K':
5437 case 'L':
5438 case 'M':
5439 case 'N':
5440 case 'O':
5441 case 'P': {
5442 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnera531abc2007-08-25 00:47:38 +00005443 if (!CST) return; // Must be an immediate to match.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005444 unsigned Value = CST->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005445 switch (Letter) {
Edwin Törökbd448e32009-07-14 16:55:14 +00005446 default: llvm_unreachable("Unknown constraint letter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005447 case 'I': // "I" is a signed 16-bit constant.
5448 if ((short)Value == (int)Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00005449 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005450 break;
5451 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5452 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
5453 if ((short)Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005454 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005455 break;
5456 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
5457 if ((Value >> 16) == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005458 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005459 break;
5460 case 'M': // "M" is a constant that is greater than 31.
5461 if (Value > 31)
Chris Lattnera531abc2007-08-25 00:47:38 +00005462 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005463 break;
5464 case 'N': // "N" is a positive constant that is an exact power of two.
5465 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnera531abc2007-08-25 00:47:38 +00005466 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005467 break;
Scott Michel91099d62009-02-17 22:15:04 +00005468 case 'O': // "O" is the constant zero.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005469 if (Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005470 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005471 break;
5472 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
5473 if ((short)-Value == (int)-Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00005474 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005475 break;
5476 }
5477 break;
5478 }
5479 }
Scott Michel91099d62009-02-17 22:15:04 +00005480
Gabor Greif1c80d112008-08-28 21:40:38 +00005481 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00005482 Ops.push_back(Result);
5483 return;
5484 }
Scott Michel91099d62009-02-17 22:15:04 +00005485
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005486 // Handle standard constraint letters.
Dale Johannesena7ba9cd2010-06-25 21:55:36 +00005487 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005488}
5489
5490// isLegalAddressingMode - Return true if the addressing mode represented
5491// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00005492bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005493 const Type *Ty) const {
5494 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michel91099d62009-02-17 22:15:04 +00005495
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005496 // PPC allows a sign-extended 16-bit immediate field.
5497 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5498 return false;
Scott Michel91099d62009-02-17 22:15:04 +00005499
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005500 // No global is ever allowed as a base.
5501 if (AM.BaseGV)
5502 return false;
Scott Michel91099d62009-02-17 22:15:04 +00005503
5504 // PPC only support r+r,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005505 switch (AM.Scale) {
5506 case 0: // "r+i" or just "i", depending on HasBaseReg.
5507 break;
5508 case 1:
5509 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5510 return false;
5511 // Otherwise we have r+r or r+i.
5512 break;
5513 case 2:
5514 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5515 return false;
5516 // Allow 2*r as r+r.
5517 break;
5518 default:
5519 // No other scales are supported.
5520 return false;
5521 }
Scott Michel91099d62009-02-17 22:15:04 +00005522
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005523 return true;
5524}
5525
5526/// isLegalAddressImmediate - Return true if the integer value can be used
5527/// as the offset of the target addressing mode for load / store of the
5528/// given type.
5529bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
5530 // PPC allows a sign-extended 16-bit immediate field.
5531 return (V > -(1 << 16) && V < (1 << 16)-1);
5532}
5533
5534bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel91099d62009-02-17 22:15:04 +00005535 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005536}
5537
Dan Gohmandbb121b2010-04-17 15:26:15 +00005538SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5539 SelectionDAG &DAG) const {
Evan Cheng32d1bb92010-05-22 01:47:14 +00005540 MachineFunction &MF = DAG.getMachineFunction();
5541 MachineFrameInfo *MFI = MF.getFrameInfo();
5542 MFI->setReturnAddressIsTaken(true);
5543
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005544 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen140fb442010-05-03 22:59:34 +00005545 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf8b93372007-12-08 06:59:59 +00005546
Dale Johannesen140fb442010-05-03 22:59:34 +00005547 // Make sure the function does not optimize away the store of the RA to
5548 // the stack.
Chris Lattnerf8b93372007-12-08 06:59:59 +00005549 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen140fb442010-05-03 22:59:34 +00005550 FuncInfo->setLRStoreRequired();
5551 bool isPPC64 = PPCSubTarget.isPPC64();
5552 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5553
5554 if (Depth > 0) {
5555 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5556 SDValue Offset =
5557
5558 DAG.getConstant(PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI),
5559 isPPC64? MVT::i64 : MVT::i32);
5560 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5561 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5562 FrameAddr, Offset),
Chris Lattner1450c4d2010-09-21 06:44:06 +00005563 MachinePointerInfo(), false, false, 0);
Dale Johannesen140fb442010-05-03 22:59:34 +00005564 }
Chris Lattnerf8b93372007-12-08 06:59:59 +00005565
Chris Lattnerf8b93372007-12-08 06:59:59 +00005566 // Just load the return address off the stack.
Dan Gohman8181bd12008-07-27 21:46:04 +00005567 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen140fb442010-05-03 22:59:34 +00005568 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner1450c4d2010-09-21 06:44:06 +00005569 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattnerf8b93372007-12-08 06:59:59 +00005570}
5571
Dan Gohmandbb121b2010-04-17 15:26:15 +00005572SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5573 SelectionDAG &DAG) const {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00005574 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen140fb442010-05-03 22:59:34 +00005575 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +00005576
Owen Andersonac9de032009-08-10 22:56:29 +00005577 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005578 bool isPPC64 = PtrVT == MVT::i64;
Scott Michel91099d62009-02-17 22:15:04 +00005579
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005580 MachineFunction &MF = DAG.getMachineFunction();
5581 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen140fb442010-05-03 22:59:34 +00005582 MFI->setFrameAddressIsTaken(true);
5583 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5584 MFI->getStackSize() &&
5585 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5586 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5587 (is31 ? PPC::R31 : PPC::R1);
5588 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5589 PtrVT);
5590 while (Depth--)
5591 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattner1450c4d2010-09-21 06:44:06 +00005592 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen140fb442010-05-03 22:59:34 +00005593 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005594}
Dan Gohman4a369df2008-10-21 03:41:46 +00005595
5596bool
5597PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5598 // The PowerPC target isn't yet aware of offsets.
5599 return false;
5600}
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005601
Evan Chengbd550f62010-04-01 20:10:42 +00005602/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng52ff54e2010-04-02 19:36:14 +00005603/// and store operations as a result of memset, memcpy, and memmove
5604/// lowering. If DstAlign is zero that means it's safe to destination
5605/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5606/// means there isn't a need to check it against alignment requirement,
5607/// probably because the source does not need to be loaded. If
5608/// 'NonScalarIntSafe' is true, that means it's safe to return a
5609/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Cheng63716482010-04-08 07:37:57 +00005610/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5611/// constant so it does not need to be loaded.
Dan Gohman73ef7112010-04-16 20:11:05 +00005612/// It returns EVT::Other if the type should be determined using generic
5613/// target-independent logic.
Evan Cheng0b592c02010-04-01 06:04:33 +00005614EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5615 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng52ff54e2010-04-02 19:36:14 +00005616 bool NonScalarIntSafe,
Evan Cheng63716482010-04-08 07:37:57 +00005617 bool MemcpyStrSrc,
Dan Gohman73ef7112010-04-16 20:11:05 +00005618 MachineFunction &MF) const {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005619 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005620 return MVT::i64;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005621 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005622 return MVT::i32;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005623 }
5624}