blob: 19eff10f4d0dce60ee1009ab2c36b1cde300ed6e [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnerddae4bd2007-01-08 23:04:05 +000038#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000039#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000040#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000041#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000042using namespace llvm;
43
Chris Lattnercd3245a2006-12-19 22:41:21 +000044STATISTIC(NodesCombined , "Number of dag nodes combined");
45STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
46STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
47
Nate Begeman1d4d4142005-09-01 00:19:25 +000048namespace {
Chris Lattner938ab022007-01-16 04:55:25 +000049#ifndef NDEBUG
50 static cl::opt<bool>
51 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
52 cl::desc("Pop up a window to show dags before the first "
53 "dag combine pass"));
54 static cl::opt<bool>
55 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
56 cl::desc("Pop up a window to show dags before the second "
57 "dag combine pass"));
58#else
59 static const bool ViewDAGCombine1 = false;
60 static const bool ViewDAGCombine2 = false;
61#endif
62
Jim Laskey71382342006-10-07 23:37:56 +000063 static cl::opt<bool>
64 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000065 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000066
Jim Laskey07a27092006-10-18 19:08:31 +000067 static cl::opt<bool>
68 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
69 cl::desc("Include global information in alias analysis"));
70
Jim Laskeybc588b82006-10-05 15:07:25 +000071//------------------------------ DAGCombiner ---------------------------------//
72
Jim Laskey71382342006-10-07 23:37:56 +000073 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000074 SelectionDAG &DAG;
75 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000076 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000077
78 // Worklist of all of the nodes that need to be simplified.
79 std::vector<SDNode*> WorkList;
80
Jim Laskeyc7c3f112006-10-16 20:52:31 +000081 // AA - Used for DAG load/store alias analysis.
82 AliasAnalysis &AA;
83
Nate Begeman1d4d4142005-09-01 00:19:25 +000084 /// AddUsersToWorkList - When an instruction is simplified, add all users of
85 /// the instruction to the work lists because they might get more simplified
86 /// now.
87 ///
88 void AddUsersToWorkList(SDNode *N) {
89 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000090 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000091 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000092 }
93
94 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000095 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000096 void removeFromWorkList(SDNode *N) {
97 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
98 WorkList.end());
99 }
100
Chris Lattner24664722006-03-01 04:53:38 +0000101 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +0000102 /// AddToWorkList - Add to the work list making sure it's instance is at the
103 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +0000104 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000105 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +0000106 WorkList.push_back(N);
107 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000108
Jim Laskey274062c2006-10-13 23:32:28 +0000109 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
110 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000111 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +0000112 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000113 DOUT << "\nReplacing.1 "; DEBUG(N->dump());
114 DOUT << "\nWith: "; DEBUG(To[0].Val->dump(&DAG));
115 DOUT << " and " << NumTo-1 << " other values\n";
Chris Lattner01a22022005-10-10 22:04:48 +0000116 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000117 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000118
Jim Laskey274062c2006-10-13 23:32:28 +0000119 if (AddTo) {
120 // Push the new nodes and any users onto the worklist
121 for (unsigned i = 0, e = NumTo; i != e; ++i) {
122 AddToWorkList(To[i].Val);
123 AddUsersToWorkList(To[i].Val);
124 }
Chris Lattner01a22022005-10-10 22:04:48 +0000125 }
126
Jim Laskey6ff23e52006-10-04 16:53:27 +0000127 // Nodes can be reintroduced into the worklist. Make sure we do not
128 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000129 removeFromWorkList(N);
130 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
131 removeFromWorkList(NowDead[i]);
132
133 // Finally, since the node is now dead, remove it from the graph.
134 DAG.DeleteNode(N);
135 return SDOperand(N, 0);
136 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000137
Jim Laskey274062c2006-10-13 23:32:28 +0000138 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
139 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000140 }
141
Jim Laskey274062c2006-10-13 23:32:28 +0000142 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
143 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000144 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000145 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000146 }
147 private:
148
Chris Lattner012f2412006-02-17 21:58:01 +0000149 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000150 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000151 /// propagation. If so, return true.
152 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000153 TargetLowering::TargetLoweringOpt TLO(DAG);
154 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000155 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
156 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
157 return false;
158
159 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000160 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000161
162 // Replace the old value with the new one.
163 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000164 DOUT << "\nReplacing.2 "; DEBUG(TLO.Old.Val->dump());
165 DOUT << "\nWith: "; DEBUG(TLO.New.Val->dump(&DAG));
166 DOUT << '\n';
Chris Lattner012f2412006-02-17 21:58:01 +0000167
168 std::vector<SDNode*> NowDead;
169 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
170
Chris Lattner7d20d392006-02-20 06:51:04 +0000171 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000172 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000173 AddUsersToWorkList(TLO.New.Val);
174
175 // Nodes can end up on the worklist more than once. Make sure we do
176 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000177 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
178 removeFromWorkList(NowDead[i]);
179
Chris Lattner7d20d392006-02-20 06:51:04 +0000180 // Finally, if the node is now dead, remove it from the graph. The node
181 // may not be dead if the replacement process recursively simplified to
182 // something else needing this node.
183 if (TLO.Old.Val->use_empty()) {
184 removeFromWorkList(TLO.Old.Val);
185 DAG.DeleteNode(TLO.Old.Val);
186 }
Chris Lattner012f2412006-02-17 21:58:01 +0000187 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000188 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000189
Chris Lattner448f2192006-11-11 00:39:41 +0000190 bool CombineToPreIndexedLoadStore(SDNode *N);
191 bool CombineToPostIndexedLoadStore(SDNode *N);
192
193
Nate Begeman1d4d4142005-09-01 00:19:25 +0000194 /// visit - call the node-specific routine that knows how to fold each
195 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000196 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000197
198 // Visitation implementation - Implement dag node combining for different
199 // node types. The semantics are as follows:
200 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000201 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000202 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000203 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000204 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000205 SDOperand visitTokenFactor(SDNode *N);
206 SDOperand visitADD(SDNode *N);
207 SDOperand visitSUB(SDNode *N);
Chris Lattner91153682007-03-04 20:03:15 +0000208 SDOperand visitADDC(SDNode *N);
209 SDOperand visitADDE(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000210 SDOperand visitMUL(SDNode *N);
211 SDOperand visitSDIV(SDNode *N);
212 SDOperand visitUDIV(SDNode *N);
213 SDOperand visitSREM(SDNode *N);
214 SDOperand visitUREM(SDNode *N);
215 SDOperand visitMULHU(SDNode *N);
216 SDOperand visitMULHS(SDNode *N);
217 SDOperand visitAND(SDNode *N);
218 SDOperand visitOR(SDNode *N);
219 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000220 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000221 SDOperand visitSHL(SDNode *N);
222 SDOperand visitSRA(SDNode *N);
223 SDOperand visitSRL(SDNode *N);
224 SDOperand visitCTLZ(SDNode *N);
225 SDOperand visitCTTZ(SDNode *N);
226 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000227 SDOperand visitSELECT(SDNode *N);
228 SDOperand visitSELECT_CC(SDNode *N);
229 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000230 SDOperand visitSIGN_EXTEND(SDNode *N);
231 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000232 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000233 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
234 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000235 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000236 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000237 SDOperand visitFADD(SDNode *N);
238 SDOperand visitFSUB(SDNode *N);
239 SDOperand visitFMUL(SDNode *N);
240 SDOperand visitFDIV(SDNode *N);
241 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000242 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000243 SDOperand visitSINT_TO_FP(SDNode *N);
244 SDOperand visitUINT_TO_FP(SDNode *N);
245 SDOperand visitFP_TO_SINT(SDNode *N);
246 SDOperand visitFP_TO_UINT(SDNode *N);
247 SDOperand visitFP_ROUND(SDNode *N);
248 SDOperand visitFP_ROUND_INREG(SDNode *N);
249 SDOperand visitFP_EXTEND(SDNode *N);
250 SDOperand visitFNEG(SDNode *N);
251 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000252 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000253 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000254 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000255 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000256 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
257 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000258 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000259 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000260 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000261
Evan Cheng44f1f092006-04-20 08:56:16 +0000262 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000263 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
264
Chris Lattner40c62d52005-10-18 06:04:22 +0000265 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000266 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000267 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
268 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
Chris Lattner1eba01e2007-04-11 06:50:51 +0000269 SDOperand N3, ISD::CondCode CC,
270 bool NotExtCompare = false);
Nate Begeman452d7be2005-09-16 00:54:12 +0000271 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000272 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000273 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000274 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000275 SDOperand BuildUDIV(SDNode *N);
276 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Evan Chengc88138f2007-03-22 01:54:19 +0000277 SDOperand ReduceLoadWidth(SDNode *N);
Jim Laskey279f0532006-09-25 16:29:54 +0000278
Jim Laskey6ff23e52006-10-04 16:53:27 +0000279 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
280 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000281 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000282 SmallVector<SDOperand, 8> &Aliases);
283
Jim Laskey096c22e2006-10-18 12:29:57 +0000284 /// isAlias - Return true if there is any possibility that the two addresses
285 /// overlap.
286 bool isAlias(SDOperand Ptr1, int64_t Size1,
287 const Value *SrcValue1, int SrcValueOffset1,
288 SDOperand Ptr2, int64_t Size2,
Jeff Cohend41b30d2006-11-05 19:31:28 +0000289 const Value *SrcValue2, int SrcValueOffset2);
Jim Laskey096c22e2006-10-18 12:29:57 +0000290
Jim Laskey7ca56af2006-10-11 13:47:09 +0000291 /// FindAliasInfo - Extracts the relevant alias information from the memory
292 /// node. Returns true if the operand was a load.
293 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000294 SDOperand &Ptr, int64_t &Size,
295 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000296
Jim Laskey279f0532006-09-25 16:29:54 +0000297 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000298 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000299 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
300
Nate Begeman1d4d4142005-09-01 00:19:25 +0000301public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000302 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
303 : DAG(D),
304 TLI(D.getTargetLoweringInfo()),
305 AfterLegalize(false),
306 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000307
308 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000309 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000310 };
311}
312
Chris Lattner24664722006-03-01 04:53:38 +0000313//===----------------------------------------------------------------------===//
314// TargetLowering::DAGCombinerInfo implementation
315//===----------------------------------------------------------------------===//
316
317void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
318 ((DAGCombiner*)DC)->AddToWorkList(N);
319}
320
321SDOperand TargetLowering::DAGCombinerInfo::
322CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000323 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000324}
325
326SDOperand TargetLowering::DAGCombinerInfo::
327CombineTo(SDNode *N, SDOperand Res) {
328 return ((DAGCombiner*)DC)->CombineTo(N, Res);
329}
330
331
332SDOperand TargetLowering::DAGCombinerInfo::
333CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
334 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
335}
336
337
338
339
340//===----------------------------------------------------------------------===//
341
342
Nate Begeman4ebd8052005-09-01 23:24:04 +0000343// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
344// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000345// Also, set the incoming LHS, RHS, and CC references to the appropriate
346// nodes based on the type of node we are checking. This simplifies life a
347// bit for the callers.
348static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
349 SDOperand &CC) {
350 if (N.getOpcode() == ISD::SETCC) {
351 LHS = N.getOperand(0);
352 RHS = N.getOperand(1);
353 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000354 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000355 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000356 if (N.getOpcode() == ISD::SELECT_CC &&
357 N.getOperand(2).getOpcode() == ISD::Constant &&
358 N.getOperand(3).getOpcode() == ISD::Constant &&
359 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000360 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
361 LHS = N.getOperand(0);
362 RHS = N.getOperand(1);
363 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000364 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000365 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000366 return false;
367}
368
Nate Begeman99801192005-09-07 23:25:52 +0000369// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
370// one use. If this is true, it allows the users to invert the operation for
371// free when it is profitable to do so.
372static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000373 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000374 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000375 return true;
376 return false;
377}
378
Nate Begemancd4d58c2006-02-03 06:46:56 +0000379SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
380 MVT::ValueType VT = N0.getValueType();
381 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
382 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
383 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
384 if (isa<ConstantSDNode>(N1)) {
385 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000386 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000387 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
388 } else if (N0.hasOneUse()) {
389 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000390 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000391 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
392 }
393 }
394 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
395 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
396 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
397 if (isa<ConstantSDNode>(N0)) {
398 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000399 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000400 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
401 } else if (N1.hasOneUse()) {
402 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000403 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000404 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
405 }
406 }
407 return SDOperand();
408}
409
Nate Begeman4ebd8052005-09-01 23:24:04 +0000410void DAGCombiner::Run(bool RunningAfterLegalize) {
411 // set the instance variable, so that the various visit routines may use it.
412 AfterLegalize = RunningAfterLegalize;
413
Nate Begeman646d7e22005-09-02 21:18:40 +0000414 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000415 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
416 E = DAG.allnodes_end(); I != E; ++I)
417 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000418
Chris Lattner95038592005-10-05 06:35:28 +0000419 // Create a dummy node (which is not added to allnodes), that adds a reference
420 // to the root node, preventing it from being deleted, and tracking any
421 // changes of the root.
422 HandleSDNode Dummy(DAG.getRoot());
423
Jim Laskey26f7fa72006-10-17 19:33:52 +0000424 // The root of the dag may dangle to deleted nodes until the dag combiner is
425 // done. Set it to null to avoid confusion.
426 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000427
428 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
429 TargetLowering::DAGCombinerInfo
Evan Chengfa1eb272007-02-08 22:13:59 +0000430 DagCombineInfo(DAG, !RunningAfterLegalize, false, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000431
Nate Begeman1d4d4142005-09-01 00:19:25 +0000432 // while the worklist isn't empty, inspect the node on the end of it and
433 // try and combine it.
434 while (!WorkList.empty()) {
435 SDNode *N = WorkList.back();
436 WorkList.pop_back();
437
438 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000439 // N is deleted from the DAG, since they too may now be dead or may have a
440 // reduced number of uses, allowing other xforms.
441 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000442 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000443 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000444
Chris Lattner95038592005-10-05 06:35:28 +0000445 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000446 continue;
447 }
448
Nate Begeman83e75ec2005-09-06 04:43:02 +0000449 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000450
451 // If nothing happened, try a target-specific DAG combine.
452 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000453 assert(N->getOpcode() != ISD::DELETED_NODE &&
454 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000455 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
456 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
457 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
458 }
459
Nate Begeman83e75ec2005-09-06 04:43:02 +0000460 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000461 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000462 // If we get back the same node we passed in, rather than a new node or
463 // zero, we know that the node must have defined multiple values and
464 // CombineTo was used. Since CombineTo takes care of the worklist
465 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000466 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000467 assert(N->getOpcode() != ISD::DELETED_NODE &&
468 RV.Val->getOpcode() != ISD::DELETED_NODE &&
469 "Node was deleted but visit returned new node!");
470
Bill Wendling832171c2006-12-07 20:04:42 +0000471 DOUT << "\nReplacing.3 "; DEBUG(N->dump());
472 DOUT << "\nWith: "; DEBUG(RV.Val->dump(&DAG));
473 DOUT << '\n';
Chris Lattner01a22022005-10-10 22:04:48 +0000474 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000475 if (N->getNumValues() == RV.Val->getNumValues())
476 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
477 else {
478 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
479 SDOperand OpV = RV;
480 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
481 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000482
483 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000484 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000485 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000486
Jim Laskey6ff23e52006-10-04 16:53:27 +0000487 // Nodes can be reintroduced into the worklist. Make sure we do not
488 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000489 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000490 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
491 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000492
493 // Finally, since the node is now dead, remove it from the graph.
494 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000495 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000496 }
497 }
Chris Lattner95038592005-10-05 06:35:28 +0000498
499 // If the root changed (e.g. it was a dead load, update the root).
500 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000501}
502
Nate Begeman83e75ec2005-09-06 04:43:02 +0000503SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000504 switch(N->getOpcode()) {
505 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000506 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000507 case ISD::ADD: return visitADD(N);
508 case ISD::SUB: return visitSUB(N);
Chris Lattner91153682007-03-04 20:03:15 +0000509 case ISD::ADDC: return visitADDC(N);
510 case ISD::ADDE: return visitADDE(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000511 case ISD::MUL: return visitMUL(N);
512 case ISD::SDIV: return visitSDIV(N);
513 case ISD::UDIV: return visitUDIV(N);
514 case ISD::SREM: return visitSREM(N);
515 case ISD::UREM: return visitUREM(N);
516 case ISD::MULHU: return visitMULHU(N);
517 case ISD::MULHS: return visitMULHS(N);
518 case ISD::AND: return visitAND(N);
519 case ISD::OR: return visitOR(N);
520 case ISD::XOR: return visitXOR(N);
521 case ISD::SHL: return visitSHL(N);
522 case ISD::SRA: return visitSRA(N);
523 case ISD::SRL: return visitSRL(N);
524 case ISD::CTLZ: return visitCTLZ(N);
525 case ISD::CTTZ: return visitCTTZ(N);
526 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000527 case ISD::SELECT: return visitSELECT(N);
528 case ISD::SELECT_CC: return visitSELECT_CC(N);
529 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000530 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
531 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000532 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000533 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
534 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000535 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000536 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000537 case ISD::FADD: return visitFADD(N);
538 case ISD::FSUB: return visitFSUB(N);
539 case ISD::FMUL: return visitFMUL(N);
540 case ISD::FDIV: return visitFDIV(N);
541 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000542 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000543 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
544 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
545 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
546 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
547 case ISD::FP_ROUND: return visitFP_ROUND(N);
548 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
549 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
550 case ISD::FNEG: return visitFNEG(N);
551 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000552 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000553 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000554 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000555 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000556 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
557 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000558 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000559 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000560 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000561 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
562 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
563 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
564 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
565 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
566 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
567 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
568 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000569 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000570 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000571}
572
Chris Lattner6270f682006-10-08 22:57:01 +0000573/// getInputChainForNode - Given a node, return its input chain if it has one,
574/// otherwise return a null sd operand.
575static SDOperand getInputChainForNode(SDNode *N) {
576 if (unsigned NumOps = N->getNumOperands()) {
577 if (N->getOperand(0).getValueType() == MVT::Other)
578 return N->getOperand(0);
579 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
580 return N->getOperand(NumOps-1);
581 for (unsigned i = 1; i < NumOps-1; ++i)
582 if (N->getOperand(i).getValueType() == MVT::Other)
583 return N->getOperand(i);
584 }
585 return SDOperand(0, 0);
586}
587
Nate Begeman83e75ec2005-09-06 04:43:02 +0000588SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000589 // If N has two operands, where one has an input chain equal to the other,
590 // the 'other' chain is redundant.
591 if (N->getNumOperands() == 2) {
592 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
593 return N->getOperand(0);
594 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
595 return N->getOperand(1);
596 }
597
598
Jim Laskey6ff23e52006-10-04 16:53:27 +0000599 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000600 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000601 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000602
603 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000604 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000605
Jim Laskey71382342006-10-07 23:37:56 +0000606 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000607 // encountered.
608 for (unsigned i = 0; i < TFs.size(); ++i) {
609 SDNode *TF = TFs[i];
610
Jim Laskey6ff23e52006-10-04 16:53:27 +0000611 // Check each of the operands.
612 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
613 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000614
Jim Laskey6ff23e52006-10-04 16:53:27 +0000615 switch (Op.getOpcode()) {
616 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000617 // Entry tokens don't need to be added to the list. They are
618 // rededundant.
619 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000620 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000621
Jim Laskey6ff23e52006-10-04 16:53:27 +0000622 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000623 if ((CombinerAA || Op.hasOneUse()) &&
624 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000625 // Queue up for processing.
626 TFs.push_back(Op.Val);
627 // Clean up in case the token factor is removed.
628 AddToWorkList(Op.Val);
629 Changed = true;
630 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000631 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000632 // Fall thru
633
634 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000635 // Only add if not there prior.
636 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
637 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000638 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000639 }
640 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000641 }
642
643 SDOperand Result;
644
645 // If we've change things around then replace token factor.
646 if (Changed) {
647 if (Ops.size() == 0) {
648 // The entry token is the only possible outcome.
649 Result = DAG.getEntryNode();
650 } else {
651 // New and improved token factor.
652 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000653 }
Jim Laskey274062c2006-10-13 23:32:28 +0000654
655 // Don't add users to work list.
656 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000657 }
Jim Laskey279f0532006-09-25 16:29:54 +0000658
Jim Laskey6ff23e52006-10-04 16:53:27 +0000659 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000660}
661
Evan Cheng42d7ccf2007-01-19 17:51:44 +0000662static
663SDOperand combineShlAddConstant(SDOperand N0, SDOperand N1, SelectionDAG &DAG) {
664 MVT::ValueType VT = N0.getValueType();
665 SDOperand N00 = N0.getOperand(0);
666 SDOperand N01 = N0.getOperand(1);
667 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N01);
668 if (N01C && N00.getOpcode() == ISD::ADD && N00.Val->hasOneUse() &&
669 isa<ConstantSDNode>(N00.getOperand(1))) {
670 N0 = DAG.getNode(ISD::ADD, VT,
671 DAG.getNode(ISD::SHL, VT, N00.getOperand(0), N01),
672 DAG.getNode(ISD::SHL, VT, N00.getOperand(1), N01));
673 return DAG.getNode(ISD::ADD, VT, N0, N1);
674 }
675 return SDOperand();
676}
677
Nate Begeman83e75ec2005-09-06 04:43:02 +0000678SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000679 SDOperand N0 = N->getOperand(0);
680 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000681 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
682 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000683 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000684
685 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000686 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000687 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000688 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000689 if (N0C && !N1C)
690 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000691 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000692 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000693 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000694 // fold ((c1-A)+c2) -> (c1+c2)-A
695 if (N1C && N0.getOpcode() == ISD::SUB)
696 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
697 return DAG.getNode(ISD::SUB, VT,
698 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
699 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000700 // reassociate add
701 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
702 if (RADD.Val != 0)
703 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000704 // fold ((0-A) + B) -> B-A
705 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
706 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000707 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000708 // fold (A + (0-B)) -> A-B
709 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
710 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000711 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000712 // fold (A+(B-A)) -> B
713 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000714 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000715
Evan Cheng860771d2006-03-01 01:09:54 +0000716 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000717 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000718
719 // fold (a+b) -> (a|b) iff a and b share no bits.
720 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
721 uint64_t LHSZero, LHSOne;
722 uint64_t RHSZero, RHSOne;
723 uint64_t Mask = MVT::getIntVTBitMask(VT);
724 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
725 if (LHSZero) {
726 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
727
728 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
729 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
730 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
731 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
732 return DAG.getNode(ISD::OR, VT, N0, N1);
733 }
734 }
Evan Cheng3ef554d2006-11-06 08:14:30 +0000735
Evan Cheng42d7ccf2007-01-19 17:51:44 +0000736 // fold (add (shl (add x, c1), c2), ) -> (add (add (shl x, c2), c1<<c2), )
737 if (N0.getOpcode() == ISD::SHL && N0.Val->hasOneUse()) {
738 SDOperand Result = combineShlAddConstant(N0, N1, DAG);
739 if (Result.Val) return Result;
740 }
741 if (N1.getOpcode() == ISD::SHL && N1.Val->hasOneUse()) {
742 SDOperand Result = combineShlAddConstant(N1, N0, DAG);
743 if (Result.Val) return Result;
744 }
745
Nate Begeman83e75ec2005-09-06 04:43:02 +0000746 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000747}
748
Chris Lattner91153682007-03-04 20:03:15 +0000749SDOperand DAGCombiner::visitADDC(SDNode *N) {
750 SDOperand N0 = N->getOperand(0);
751 SDOperand N1 = N->getOperand(1);
752 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
753 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
754 MVT::ValueType VT = N0.getValueType();
755
756 // If the flag result is dead, turn this into an ADD.
757 if (N->hasNUsesOfValue(0, 1))
758 return CombineTo(N, DAG.getNode(ISD::ADD, VT, N1, N0),
Chris Lattnerb6541762007-03-04 20:40:38 +0000759 DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
Chris Lattner91153682007-03-04 20:03:15 +0000760
761 // canonicalize constant to RHS.
Chris Lattnerbcf24842007-03-04 20:08:45 +0000762 if (N0C && !N1C) {
763 SDOperand Ops[] = { N1, N0 };
764 return DAG.getNode(ISD::ADDC, N->getVTList(), Ops, 2);
765 }
Chris Lattner91153682007-03-04 20:03:15 +0000766
Chris Lattnerb6541762007-03-04 20:40:38 +0000767 // fold (addc x, 0) -> x + no carry out
768 if (N1C && N1C->isNullValue())
769 return CombineTo(N, N0, DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
770
771 // fold (addc a, b) -> (or a, b), CARRY_FALSE iff a and b share no bits.
772 uint64_t LHSZero, LHSOne;
773 uint64_t RHSZero, RHSOne;
774 uint64_t Mask = MVT::getIntVTBitMask(VT);
775 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
776 if (LHSZero) {
777 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
778
779 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
780 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
781 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
782 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
783 return CombineTo(N, DAG.getNode(ISD::OR, VT, N0, N1),
784 DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
785 }
Chris Lattner91153682007-03-04 20:03:15 +0000786
787 return SDOperand();
788}
789
790SDOperand DAGCombiner::visitADDE(SDNode *N) {
791 SDOperand N0 = N->getOperand(0);
792 SDOperand N1 = N->getOperand(1);
Chris Lattnerb6541762007-03-04 20:40:38 +0000793 SDOperand CarryIn = N->getOperand(2);
Chris Lattner91153682007-03-04 20:03:15 +0000794 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
795 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Chris Lattnerbcf24842007-03-04 20:08:45 +0000796 //MVT::ValueType VT = N0.getValueType();
Chris Lattner91153682007-03-04 20:03:15 +0000797
798 // canonicalize constant to RHS
Chris Lattnerbcf24842007-03-04 20:08:45 +0000799 if (N0C && !N1C) {
Chris Lattnerb6541762007-03-04 20:40:38 +0000800 SDOperand Ops[] = { N1, N0, CarryIn };
Chris Lattnerbcf24842007-03-04 20:08:45 +0000801 return DAG.getNode(ISD::ADDE, N->getVTList(), Ops, 3);
802 }
Chris Lattner91153682007-03-04 20:03:15 +0000803
Chris Lattnerb6541762007-03-04 20:40:38 +0000804 // fold (adde x, y, false) -> (addc x, y)
805 if (CarryIn.getOpcode() == ISD::CARRY_FALSE) {
806 SDOperand Ops[] = { N1, N0 };
807 return DAG.getNode(ISD::ADDC, N->getVTList(), Ops, 2);
808 }
Chris Lattner91153682007-03-04 20:03:15 +0000809
810 return SDOperand();
811}
812
813
814
Nate Begeman83e75ec2005-09-06 04:43:02 +0000815SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000816 SDOperand N0 = N->getOperand(0);
817 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000818 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
819 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000820 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000821
Chris Lattner854077d2005-10-17 01:07:11 +0000822 // fold (sub x, x) -> 0
823 if (N0 == N1)
824 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000825 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000826 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000827 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000828 // fold (sub x, c) -> (add x, -c)
829 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000830 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000831 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000832 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000833 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000834 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000835 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000836 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000837 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000838}
839
Nate Begeman83e75ec2005-09-06 04:43:02 +0000840SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000841 SDOperand N0 = N->getOperand(0);
842 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000843 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
844 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000845 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000846
847 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000848 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000849 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000850 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000851 if (N0C && !N1C)
852 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000853 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000854 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000855 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000856 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000857 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000858 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000859 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000860 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000861 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000862 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000863 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000864 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
865 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
866 // FIXME: If the input is something that is easily negated (e.g. a
867 // single-use add), we should put the negate there.
868 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
869 DAG.getNode(ISD::SHL, VT, N0,
870 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
871 TLI.getShiftAmountTy())));
872 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000873
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000874 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
875 if (N1C && N0.getOpcode() == ISD::SHL &&
876 isa<ConstantSDNode>(N0.getOperand(1))) {
877 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000878 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000879 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
880 }
881
882 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
883 // use.
884 {
885 SDOperand Sh(0,0), Y(0,0);
886 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
887 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
888 N0.Val->hasOneUse()) {
889 Sh = N0; Y = N1;
890 } else if (N1.getOpcode() == ISD::SHL &&
891 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
892 Sh = N1; Y = N0;
893 }
894 if (Sh.Val) {
895 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
896 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
897 }
898 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000899 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
900 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
901 isa<ConstantSDNode>(N0.getOperand(1))) {
902 return DAG.getNode(ISD::ADD, VT,
903 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
904 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
905 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000906
Nate Begemancd4d58c2006-02-03 06:46:56 +0000907 // reassociate mul
908 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
909 if (RMUL.Val != 0)
910 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000911 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000912}
913
Nate Begeman83e75ec2005-09-06 04:43:02 +0000914SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000915 SDOperand N0 = N->getOperand(0);
916 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000917 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
918 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000919 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000920
921 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000922 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000923 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000924 // fold (sdiv X, 1) -> X
925 if (N1C && N1C->getSignExtended() == 1LL)
926 return N0;
927 // fold (sdiv X, -1) -> 0-X
928 if (N1C && N1C->isAllOnesValue())
929 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000930 // If we know the sign bits of both operands are zero, strength reduce to a
931 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
932 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000933 if (TLI.MaskedValueIsZero(N1, SignBit) &&
934 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000935 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000936 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000937 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000938 (isPowerOf2_64(N1C->getSignExtended()) ||
939 isPowerOf2_64(-N1C->getSignExtended()))) {
940 // If dividing by powers of two is cheap, then don't perform the following
941 // fold.
942 if (TLI.isPow2DivCheap())
943 return SDOperand();
944 int64_t pow2 = N1C->getSignExtended();
945 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000946 unsigned lg2 = Log2_64(abs2);
947 // Splat the sign bit into the register
948 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000949 DAG.getConstant(MVT::getSizeInBits(VT)-1,
950 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000951 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000952 // Add (N0 < 0) ? abs2 - 1 : 0;
953 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
954 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000955 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000956 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000957 AddToWorkList(SRL.Val);
958 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000959 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
960 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000961 // If we're dividing by a positive value, we're done. Otherwise, we must
962 // negate the result.
963 if (pow2 > 0)
964 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000965 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000966 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
967 }
Nate Begeman69575232005-10-20 02:15:44 +0000968 // if integer divide is expensive and we satisfy the requirements, emit an
969 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000970 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000971 !TLI.isIntDivCheap()) {
972 SDOperand Op = BuildSDIV(N);
973 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000974 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000975 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000976}
977
Nate Begeman83e75ec2005-09-06 04:43:02 +0000978SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000979 SDOperand N0 = N->getOperand(0);
980 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000981 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
982 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000983 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000984
985 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000986 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000987 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000988 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000989 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000990 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000991 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000992 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000993 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
994 if (N1.getOpcode() == ISD::SHL) {
995 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
996 if (isPowerOf2_64(SHC->getValue())) {
997 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000998 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
999 DAG.getConstant(Log2_64(SHC->getValue()),
1000 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +00001001 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001002 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +00001003 }
1004 }
1005 }
Nate Begeman69575232005-10-20 02:15:44 +00001006 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +00001007 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
1008 SDOperand Op = BuildUDIV(N);
1009 if (Op.Val) return Op;
1010 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001011 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001012}
1013
Nate Begeman83e75ec2005-09-06 04:43:02 +00001014SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001015 SDOperand N0 = N->getOperand(0);
1016 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001017 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1018 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001019 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001020
1021 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001022 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001023 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001024 // If we know the sign bits of both operands are zero, strength reduce to a
1025 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
1026 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001027 if (TLI.MaskedValueIsZero(N1, SignBit) &&
1028 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +00001029 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +00001030
1031 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1032 // the remainder operation.
1033 if (N1C && !N1C->isNullValue()) {
1034 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
1035 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1036 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1037 AddToWorkList(Div.Val);
1038 AddToWorkList(Mul.Val);
1039 return Sub;
1040 }
1041
Nate Begeman83e75ec2005-09-06 04:43:02 +00001042 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001043}
1044
Nate Begeman83e75ec2005-09-06 04:43:02 +00001045SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001046 SDOperand N0 = N->getOperand(0);
1047 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001048 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1049 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001050 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001051
1052 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001053 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001054 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001055 // fold (urem x, pow2) -> (and x, pow2-1)
1056 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +00001057 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +00001058 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
1059 if (N1.getOpcode() == ISD::SHL) {
1060 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1061 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +00001062 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001063 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001064 return DAG.getNode(ISD::AND, VT, N0, Add);
1065 }
1066 }
1067 }
Chris Lattner26d29902006-10-12 20:58:32 +00001068
1069 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1070 // the remainder operation.
1071 if (N1C && !N1C->isNullValue()) {
1072 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
1073 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1074 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1075 AddToWorkList(Div.Val);
1076 AddToWorkList(Mul.Val);
1077 return Sub;
1078 }
1079
Nate Begeman83e75ec2005-09-06 04:43:02 +00001080 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001081}
1082
Nate Begeman83e75ec2005-09-06 04:43:02 +00001083SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001084 SDOperand N0 = N->getOperand(0);
1085 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001086 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001087
1088 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001089 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001090 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001091 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001092 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001093 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
1094 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001095 TLI.getShiftAmountTy()));
1096 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001097}
1098
Nate Begeman83e75ec2005-09-06 04:43:02 +00001099SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001100 SDOperand N0 = N->getOperand(0);
1101 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001102 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001103
1104 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001105 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001106 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001107 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001108 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001109 return DAG.getConstant(0, N0.getValueType());
1110 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001111}
1112
Chris Lattner35e5c142006-05-05 05:51:50 +00001113/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1114/// two operands of the same opcode, try to simplify it.
1115SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1116 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1117 MVT::ValueType VT = N0.getValueType();
1118 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1119
Chris Lattner540121f2006-05-05 06:31:05 +00001120 // For each of OP in AND/OR/XOR:
1121 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1122 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1123 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001124 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001125 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001126 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001127 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1128 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1129 N0.getOperand(0).getValueType(),
1130 N0.getOperand(0), N1.getOperand(0));
1131 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001132 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001133 }
1134
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001135 // For each of OP in SHL/SRL/SRA/AND...
1136 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1137 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1138 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001139 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001140 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001141 N0.getOperand(1) == N1.getOperand(1)) {
1142 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1143 N0.getOperand(0).getValueType(),
1144 N0.getOperand(0), N1.getOperand(0));
1145 AddToWorkList(ORNode.Val);
1146 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1147 }
1148
1149 return SDOperand();
1150}
1151
Nate Begeman83e75ec2005-09-06 04:43:02 +00001152SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001153 SDOperand N0 = N->getOperand(0);
1154 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001155 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001156 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1157 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001158 MVT::ValueType VT = N1.getValueType();
1159
1160 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001161 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001162 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001163 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001164 if (N0C && !N1C)
1165 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001166 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001167 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001168 return N0;
1169 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001170 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001171 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001172 // reassociate and
1173 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1174 if (RAND.Val != 0)
1175 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001176 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001177 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001178 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001179 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001180 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001181 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1182 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001183 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001184 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001185 ~N1C->getValue() & InMask)) {
1186 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1187 N0.getOperand(0));
1188
1189 // Replace uses of the AND with uses of the Zero extend node.
1190 CombineTo(N, Zext);
1191
Chris Lattner3603cd62006-02-02 07:17:31 +00001192 // We actually want to replace all uses of the any_extend with the
1193 // zero_extend, to avoid duplicating things. This will later cause this
1194 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001195 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001196 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001197 }
1198 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001199 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1200 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1201 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1202 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1203
1204 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1205 MVT::isInteger(LL.getValueType())) {
1206 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1207 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1208 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001209 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001210 return DAG.getSetCC(VT, ORNode, LR, Op1);
1211 }
1212 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1213 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1214 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001215 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001216 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1217 }
1218 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1219 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1220 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001221 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001222 return DAG.getSetCC(VT, ORNode, LR, Op1);
1223 }
1224 }
1225 // canonicalize equivalent to ll == rl
1226 if (LL == RR && LR == RL) {
1227 Op1 = ISD::getSetCCSwappedOperands(Op1);
1228 std::swap(RL, RR);
1229 }
1230 if (LL == RL && LR == RR) {
1231 bool isInteger = MVT::isInteger(LL.getValueType());
1232 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1233 if (Result != ISD::SETCC_INVALID)
1234 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1235 }
1236 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001237
1238 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1239 if (N0.getOpcode() == N1.getOpcode()) {
1240 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1241 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001242 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001243
Nate Begemande996292006-02-03 22:24:05 +00001244 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1245 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001246 if (!MVT::isVector(VT) &&
1247 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001248 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001249 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Cheng83060c52007-03-07 08:07:03 +00001250 if (ISD::isEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001251 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001252 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001253 // If we zero all the possible extended bits, then we can turn this into
1254 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001255 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001256 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001257 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1258 LN0->getBasePtr(), LN0->getSrcValue(),
1259 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001260 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001261 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001262 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001263 }
1264 }
1265 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Cheng83060c52007-03-07 08:07:03 +00001266 if (ISD::isSEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
1267 N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001268 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001269 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001270 // If we zero all the possible extended bits, then we can turn this into
1271 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001272 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001273 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001274 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1275 LN0->getBasePtr(), LN0->getSrcValue(),
1276 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001277 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001278 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001279 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001280 }
1281 }
Chris Lattner15045b62006-02-28 06:35:35 +00001282
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001283 // fold (and (load x), 255) -> (zextload x, i8)
1284 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001285 if (N1C && N0.getOpcode() == ISD::LOAD) {
1286 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1287 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
Evan Cheng83060c52007-03-07 08:07:03 +00001288 LN0->getAddressingMode() == ISD::UNINDEXED &&
Evan Cheng466685d2006-10-09 20:57:25 +00001289 N0.hasOneUse()) {
1290 MVT::ValueType EVT, LoadedVT;
1291 if (N1C->getValue() == 255)
1292 EVT = MVT::i8;
1293 else if (N1C->getValue() == 65535)
1294 EVT = MVT::i16;
1295 else if (N1C->getValue() == ~0U)
1296 EVT = MVT::i32;
1297 else
1298 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001299
Evan Cheng2e49f092006-10-11 07:10:22 +00001300 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001301 if (EVT != MVT::Other && LoadedVT > EVT &&
1302 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1303 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1304 // For big endian targets, we need to add an offset to the pointer to
1305 // load the correct bytes. For little endian systems, we merely need to
1306 // read fewer bytes from the same pointer.
1307 unsigned PtrOff =
1308 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1309 SDOperand NewPtr = LN0->getBasePtr();
1310 if (!TLI.isLittleEndian())
1311 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1312 DAG.getConstant(PtrOff, PtrType));
1313 AddToWorkList(NewPtr.Val);
1314 SDOperand Load =
1315 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
1316 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
1317 AddToWorkList(N);
1318 CombineTo(N0.Val, Load, Load.getValue(1));
1319 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1320 }
Chris Lattner15045b62006-02-28 06:35:35 +00001321 }
1322 }
1323
Nate Begeman83e75ec2005-09-06 04:43:02 +00001324 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001325}
1326
Nate Begeman83e75ec2005-09-06 04:43:02 +00001327SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001328 SDOperand N0 = N->getOperand(0);
1329 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001330 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001331 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1332 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001333 MVT::ValueType VT = N1.getValueType();
1334 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001335
1336 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001337 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001338 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001339 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001340 if (N0C && !N1C)
1341 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001342 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001343 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001344 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001345 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001346 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001347 return N1;
1348 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001349 if (N1C &&
1350 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001351 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001352 // reassociate or
1353 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1354 if (ROR.Val != 0)
1355 return ROR;
1356 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1357 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001358 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001359 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1360 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1361 N1),
1362 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001363 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001364 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1365 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1366 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1367 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1368
1369 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1370 MVT::isInteger(LL.getValueType())) {
1371 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1372 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1373 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1374 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1375 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001376 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001377 return DAG.getSetCC(VT, ORNode, LR, Op1);
1378 }
1379 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1380 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1381 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1382 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1383 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001384 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001385 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1386 }
1387 }
1388 // canonicalize equivalent to ll == rl
1389 if (LL == RR && LR == RL) {
1390 Op1 = ISD::getSetCCSwappedOperands(Op1);
1391 std::swap(RL, RR);
1392 }
1393 if (LL == RL && LR == RR) {
1394 bool isInteger = MVT::isInteger(LL.getValueType());
1395 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1396 if (Result != ISD::SETCC_INVALID)
1397 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1398 }
1399 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001400
1401 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1402 if (N0.getOpcode() == N1.getOpcode()) {
1403 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1404 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001405 }
Chris Lattner516b9622006-09-14 20:50:57 +00001406
Chris Lattner1ec72732006-09-14 21:11:37 +00001407 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1408 if (N0.getOpcode() == ISD::AND &&
1409 N1.getOpcode() == ISD::AND &&
1410 N0.getOperand(1).getOpcode() == ISD::Constant &&
1411 N1.getOperand(1).getOpcode() == ISD::Constant &&
1412 // Don't increase # computations.
1413 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1414 // We can only do this xform if we know that bits from X that are set in C2
1415 // but not in C1 are already zero. Likewise for Y.
1416 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1417 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1418
1419 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1420 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1421 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1422 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1423 }
1424 }
1425
1426
Chris Lattner516b9622006-09-14 20:50:57 +00001427 // See if this is some rotate idiom.
1428 if (SDNode *Rot = MatchRotate(N0, N1))
1429 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001430
Nate Begeman83e75ec2005-09-06 04:43:02 +00001431 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001432}
1433
Chris Lattner516b9622006-09-14 20:50:57 +00001434
1435/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1436static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1437 if (Op.getOpcode() == ISD::AND) {
Reid Spencer3ed469c2006-11-02 20:25:50 +00001438 if (isa<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001439 Mask = Op.getOperand(1);
1440 Op = Op.getOperand(0);
1441 } else {
1442 return false;
1443 }
1444 }
1445
1446 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1447 Shift = Op;
1448 return true;
1449 }
1450 return false;
1451}
1452
1453
1454// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1455// idioms for rotate, and if the target supports rotation instructions, generate
1456// a rot[lr].
1457SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1458 // Must be a legal type. Expanded an promoted things won't work with rotates.
1459 MVT::ValueType VT = LHS.getValueType();
1460 if (!TLI.isTypeLegal(VT)) return 0;
1461
1462 // The target must have at least one rotate flavor.
1463 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1464 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1465 if (!HasROTL && !HasROTR) return 0;
1466
1467 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1468 SDOperand LHSShift; // The shift.
1469 SDOperand LHSMask; // AND value if any.
1470 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1471 return 0; // Not part of a rotate.
1472
1473 SDOperand RHSShift; // The shift.
1474 SDOperand RHSMask; // AND value if any.
1475 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1476 return 0; // Not part of a rotate.
1477
1478 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1479 return 0; // Not shifting the same value.
1480
1481 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1482 return 0; // Shifts must disagree.
1483
1484 // Canonicalize shl to left side in a shl/srl pair.
1485 if (RHSShift.getOpcode() == ISD::SHL) {
1486 std::swap(LHS, RHS);
1487 std::swap(LHSShift, RHSShift);
1488 std::swap(LHSMask , RHSMask );
1489 }
1490
1491 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Scott Michelc9dc1142007-04-02 21:36:32 +00001492 SDOperand LHSShiftArg = LHSShift.getOperand(0);
1493 SDOperand LHSShiftAmt = LHSShift.getOperand(1);
1494 SDOperand RHSShiftAmt = RHSShift.getOperand(1);
Chris Lattner516b9622006-09-14 20:50:57 +00001495
1496 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1497 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
Scott Michelc9dc1142007-04-02 21:36:32 +00001498 if (LHSShiftAmt.getOpcode() == ISD::Constant &&
1499 RHSShiftAmt.getOpcode() == ISD::Constant) {
1500 uint64_t LShVal = cast<ConstantSDNode>(LHSShiftAmt)->getValue();
1501 uint64_t RShVal = cast<ConstantSDNode>(RHSShiftAmt)->getValue();
Chris Lattner516b9622006-09-14 20:50:57 +00001502 if ((LShVal + RShVal) != OpSizeInBits)
1503 return 0;
1504
1505 SDOperand Rot;
1506 if (HasROTL)
Scott Michelc9dc1142007-04-02 21:36:32 +00001507 Rot = DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt);
Chris Lattner516b9622006-09-14 20:50:57 +00001508 else
Scott Michelc9dc1142007-04-02 21:36:32 +00001509 Rot = DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt);
Chris Lattner516b9622006-09-14 20:50:57 +00001510
1511 // If there is an AND of either shifted operand, apply it to the result.
1512 if (LHSMask.Val || RHSMask.Val) {
1513 uint64_t Mask = MVT::getIntVTBitMask(VT);
1514
1515 if (LHSMask.Val) {
1516 uint64_t RHSBits = (1ULL << LShVal)-1;
1517 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1518 }
1519 if (RHSMask.Val) {
1520 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1521 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1522 }
1523
1524 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1525 }
1526
1527 return Rot.Val;
1528 }
1529
1530 // If there is a mask here, and we have a variable shift, we can't be sure
1531 // that we're masking out the right stuff.
1532 if (LHSMask.Val || RHSMask.Val)
1533 return 0;
1534
1535 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1536 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
Scott Michelc9dc1142007-04-02 21:36:32 +00001537 if (RHSShiftAmt.getOpcode() == ISD::SUB &&
1538 LHSShiftAmt == RHSShiftAmt.getOperand(1)) {
Chris Lattner516b9622006-09-14 20:50:57 +00001539 if (ConstantSDNode *SUBC =
Scott Michelc9dc1142007-04-02 21:36:32 +00001540 dyn_cast<ConstantSDNode>(RHSShiftAmt.getOperand(0))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001541 if (SUBC->getValue() == OpSizeInBits)
1542 if (HasROTL)
Scott Michelc9dc1142007-04-02 21:36:32 +00001543 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
Chris Lattner516b9622006-09-14 20:50:57 +00001544 else
Scott Michelc9dc1142007-04-02 21:36:32 +00001545 return DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt).Val;
Chris Lattner516b9622006-09-14 20:50:57 +00001546 }
1547 }
1548
1549 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1550 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
Scott Michelc9dc1142007-04-02 21:36:32 +00001551 if (LHSShiftAmt.getOpcode() == ISD::SUB &&
1552 RHSShiftAmt == LHSShiftAmt.getOperand(1)) {
Chris Lattner516b9622006-09-14 20:50:57 +00001553 if (ConstantSDNode *SUBC =
Scott Michelc9dc1142007-04-02 21:36:32 +00001554 dyn_cast<ConstantSDNode>(LHSShiftAmt.getOperand(0))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001555 if (SUBC->getValue() == OpSizeInBits)
1556 if (HasROTL)
Scott Michelc9dc1142007-04-02 21:36:32 +00001557 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
Chris Lattner516b9622006-09-14 20:50:57 +00001558 else
Scott Michelc9dc1142007-04-02 21:36:32 +00001559 return DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt).Val;
1560 }
1561 }
1562
1563 // Look for sign/zext/any-extended cases:
1564 if ((LHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
1565 || LHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
1566 || LHSShiftAmt.getOpcode() == ISD::ANY_EXTEND) &&
1567 (RHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
1568 || RHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
1569 || RHSShiftAmt.getOpcode() == ISD::ANY_EXTEND)) {
1570 SDOperand LExtOp0 = LHSShiftAmt.getOperand(0);
1571 SDOperand RExtOp0 = RHSShiftAmt.getOperand(0);
1572 if (RExtOp0.getOpcode() == ISD::SUB &&
1573 RExtOp0.getOperand(1) == LExtOp0) {
1574 // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
1575 // (rotr x, y)
1576 // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
1577 // (rotl x, (sub 32, y))
1578 if (ConstantSDNode *SUBC = cast<ConstantSDNode>(RExtOp0.getOperand(0))) {
1579 if (SUBC->getValue() == OpSizeInBits) {
1580 if (HasROTL)
1581 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
1582 else
1583 return DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt).Val;
1584 }
1585 }
1586 } else if (LExtOp0.getOpcode() == ISD::SUB &&
1587 RExtOp0 == LExtOp0.getOperand(1)) {
1588 // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext r))) ->
1589 // (rotl x, y)
1590 // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext r))) ->
1591 // (rotr x, (sub 32, y))
1592 if (ConstantSDNode *SUBC = cast<ConstantSDNode>(LExtOp0.getOperand(0))) {
1593 if (SUBC->getValue() == OpSizeInBits) {
1594 if (HasROTL)
1595 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, RHSShiftAmt).Val;
1596 else
1597 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
1598 }
1599 }
Chris Lattner516b9622006-09-14 20:50:57 +00001600 }
1601 }
1602
1603 return 0;
1604}
1605
1606
Nate Begeman83e75ec2005-09-06 04:43:02 +00001607SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001608 SDOperand N0 = N->getOperand(0);
1609 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001610 SDOperand LHS, RHS, CC;
1611 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1612 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001613 MVT::ValueType VT = N0.getValueType();
1614
1615 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001616 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001617 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001618 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001619 if (N0C && !N1C)
1620 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001621 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001622 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001623 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001624 // reassociate xor
1625 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1626 if (RXOR.Val != 0)
1627 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001628 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001629 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1630 bool isInt = MVT::isInteger(LHS.getValueType());
1631 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1632 isInt);
1633 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001634 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001635 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001636 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001637 assert(0 && "Unhandled SetCC Equivalent!");
1638 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001639 }
Nate Begeman99801192005-09-07 23:25:52 +00001640 // fold !(x or y) -> (!x and !y) iff x or y are setcc
Chris Lattner734c91d2006-11-10 21:37:15 +00001641 if (N1C && N1C->getValue() == 1 && VT == MVT::i1 &&
Nate Begeman99801192005-09-07 23:25:52 +00001642 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001643 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001644 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1645 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001646 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1647 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001648 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001649 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001650 }
1651 }
Nate Begeman99801192005-09-07 23:25:52 +00001652 // fold !(x or y) -> (!x and !y) iff x or y are constants
1653 if (N1C && N1C->isAllOnesValue() &&
1654 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001655 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001656 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1657 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001658 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1659 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001660 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001661 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001662 }
1663 }
Nate Begeman223df222005-09-08 20:18:10 +00001664 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1665 if (N1C && N0.getOpcode() == ISD::XOR) {
1666 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1667 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1668 if (N00C)
1669 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1670 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1671 if (N01C)
1672 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1673 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1674 }
1675 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001676 if (N0 == N1) {
1677 if (!MVT::isVector(VT)) {
1678 return DAG.getConstant(0, VT);
1679 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1680 // Produce a vector of zeros.
1681 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1682 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001683 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001684 }
1685 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001686
1687 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1688 if (N0.getOpcode() == N1.getOpcode()) {
1689 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1690 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001691 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001692
Chris Lattner3e104b12006-04-08 04:15:24 +00001693 // Simplify the expression using non-local knowledge.
1694 if (!MVT::isVector(VT) &&
1695 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001696 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001697
Nate Begeman83e75ec2005-09-06 04:43:02 +00001698 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001699}
1700
Nate Begeman83e75ec2005-09-06 04:43:02 +00001701SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001702 SDOperand N0 = N->getOperand(0);
1703 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001704 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1705 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001706 MVT::ValueType VT = N0.getValueType();
1707 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1708
1709 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001710 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001711 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001712 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001713 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001714 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001715 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001716 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001717 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001718 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001719 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001720 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001721 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001722 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001723 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001724 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001725 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001726 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001727 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001728 N0.getOperand(1).getOpcode() == ISD::Constant) {
1729 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001730 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001731 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001732 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001733 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001734 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001735 }
1736 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1737 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001738 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001739 N0.getOperand(1).getOpcode() == ISD::Constant) {
1740 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001741 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001742 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1743 DAG.getConstant(~0ULL << c1, VT));
1744 if (c2 > c1)
1745 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001746 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001747 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001748 return DAG.getNode(ISD::SRL, VT, Mask,
1749 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001750 }
1751 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001752 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001753 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001754 DAG.getConstant(~0ULL << N1C->getValue(), VT));
1755 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001756}
1757
Nate Begeman83e75ec2005-09-06 04:43:02 +00001758SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001759 SDOperand N0 = N->getOperand(0);
1760 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001761 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1762 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001763 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001764
1765 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001766 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001767 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001768 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001769 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001770 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001771 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001772 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001773 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001774 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001775 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001776 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001777 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001778 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001779 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001780 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1781 // sext_inreg.
1782 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1783 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1784 MVT::ValueType EVT;
1785 switch (LowBits) {
1786 default: EVT = MVT::Other; break;
1787 case 1: EVT = MVT::i1; break;
1788 case 8: EVT = MVT::i8; break;
1789 case 16: EVT = MVT::i16; break;
1790 case 32: EVT = MVT::i32; break;
1791 }
1792 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1793 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1794 DAG.getValueType(EVT));
1795 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001796
1797 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1798 if (N1C && N0.getOpcode() == ISD::SRA) {
1799 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1800 unsigned Sum = N1C->getValue() + C1->getValue();
1801 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1802 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1803 DAG.getConstant(Sum, N1C->getValueType(0)));
1804 }
1805 }
1806
Chris Lattnera8504462006-05-08 20:51:54 +00001807 // Simplify, based on bits shifted out of the LHS.
1808 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1809 return SDOperand(N, 0);
1810
1811
Nate Begeman1d4d4142005-09-01 00:19:25 +00001812 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001813 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001814 return DAG.getNode(ISD::SRL, VT, N0, N1);
1815 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001816}
1817
Nate Begeman83e75ec2005-09-06 04:43:02 +00001818SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001819 SDOperand N0 = N->getOperand(0);
1820 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001821 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1822 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001823 MVT::ValueType VT = N0.getValueType();
1824 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1825
1826 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001827 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001828 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001829 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001830 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001831 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001832 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001833 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001834 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001835 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001836 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001837 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001838 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001839 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001840 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001841 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001842 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001843 N0.getOperand(1).getOpcode() == ISD::Constant) {
1844 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001845 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001846 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001847 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001848 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001849 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001850 }
Chris Lattner350bec02006-04-02 06:11:11 +00001851
Chris Lattner06afe072006-05-05 22:53:17 +00001852 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1853 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1854 // Shifting in all undef bits?
1855 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1856 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1857 return DAG.getNode(ISD::UNDEF, VT);
1858
1859 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1860 AddToWorkList(SmallShift.Val);
1861 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1862 }
1863
Chris Lattner3657ffe2006-10-12 20:23:19 +00001864 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1865 // bit, which is unmodified by sra.
1866 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1867 if (N0.getOpcode() == ISD::SRA)
1868 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1869 }
1870
Chris Lattner350bec02006-04-02 06:11:11 +00001871 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1872 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1873 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1874 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1875 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1876
1877 // If any of the input bits are KnownOne, then the input couldn't be all
1878 // zeros, thus the result of the srl will always be zero.
1879 if (KnownOne) return DAG.getConstant(0, VT);
1880
1881 // If all of the bits input the to ctlz node are known to be zero, then
1882 // the result of the ctlz is "32" and the result of the shift is one.
1883 uint64_t UnknownBits = ~KnownZero & Mask;
1884 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1885
1886 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1887 if ((UnknownBits & (UnknownBits-1)) == 0) {
1888 // Okay, we know that only that the single bit specified by UnknownBits
1889 // could be set on input to the CTLZ node. If this bit is set, the SRL
1890 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1891 // to an SRL,XOR pair, which is likely to simplify more.
1892 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1893 SDOperand Op = N0.getOperand(0);
1894 if (ShAmt) {
1895 Op = DAG.getNode(ISD::SRL, VT, Op,
1896 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1897 AddToWorkList(Op.Val);
1898 }
1899 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1900 }
1901 }
1902
Nate Begeman83e75ec2005-09-06 04:43:02 +00001903 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001904}
1905
Nate Begeman83e75ec2005-09-06 04:43:02 +00001906SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001907 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001908 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001909
1910 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001911 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001912 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001913 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001914}
1915
Nate Begeman83e75ec2005-09-06 04:43:02 +00001916SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001917 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001918 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001919
1920 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001921 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001922 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001923 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001924}
1925
Nate Begeman83e75ec2005-09-06 04:43:02 +00001926SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001927 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001928 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001929
1930 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001931 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001932 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001933 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001934}
1935
Nate Begeman452d7be2005-09-16 00:54:12 +00001936SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1937 SDOperand N0 = N->getOperand(0);
1938 SDOperand N1 = N->getOperand(1);
1939 SDOperand N2 = N->getOperand(2);
1940 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1941 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1942 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1943 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001944
Nate Begeman452d7be2005-09-16 00:54:12 +00001945 // fold select C, X, X -> X
1946 if (N1 == N2)
1947 return N1;
1948 // fold select true, X, Y -> X
1949 if (N0C && !N0C->isNullValue())
1950 return N1;
1951 // fold select false, X, Y -> Y
1952 if (N0C && N0C->isNullValue())
1953 return N2;
1954 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001955 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001956 return DAG.getNode(ISD::OR, VT, N0, N2);
1957 // fold select C, 0, X -> ~C & X
1958 // FIXME: this should check for C type == X type, not i1?
1959 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1960 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001961 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001962 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1963 }
1964 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001965 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001966 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001967 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001968 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1969 }
1970 // fold select C, X, 0 -> C & X
1971 // FIXME: this should check for C type == X type, not i1?
1972 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1973 return DAG.getNode(ISD::AND, VT, N0, N1);
1974 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1975 if (MVT::i1 == VT && N0 == N1)
1976 return DAG.getNode(ISD::OR, VT, N0, N2);
1977 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1978 if (MVT::i1 == VT && N0 == N2)
1979 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001980
Chris Lattner40c62d52005-10-18 06:04:22 +00001981 // If we can fold this based on the true/false value, do so.
1982 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001983 return SDOperand(N, 0); // Don't revisit N.
1984
Nate Begeman44728a72005-09-19 22:34:01 +00001985 // fold selects based on a setcc into other things, such as min/max/abs
1986 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001987 // FIXME:
1988 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1989 // having to say they don't support SELECT_CC on every type the DAG knows
1990 // about, since there is no way to mark an opcode illegal at all value types
1991 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1992 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1993 N1, N2, N0.getOperand(2));
1994 else
1995 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001996 return SDOperand();
1997}
1998
1999SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00002000 SDOperand N0 = N->getOperand(0);
2001 SDOperand N1 = N->getOperand(1);
2002 SDOperand N2 = N->getOperand(2);
2003 SDOperand N3 = N->getOperand(3);
2004 SDOperand N4 = N->getOperand(4);
Nate Begeman44728a72005-09-19 22:34:01 +00002005 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
2006
Nate Begeman44728a72005-09-19 22:34:01 +00002007 // fold select_cc lhs, rhs, x, x, cc -> x
2008 if (N2 == N3)
2009 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00002010
Chris Lattner5f42a242006-09-20 06:19:26 +00002011 // Determine if the condition we're dealing with is constant
2012 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002013 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00002014
2015 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
2016 if (SCCC->getValue())
2017 return N2; // cond always true -> true val
2018 else
2019 return N3; // cond always false -> false val
2020 }
2021
2022 // Fold to a simpler select_cc
2023 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
2024 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
2025 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
2026 SCC.getOperand(2));
2027
Chris Lattner40c62d52005-10-18 06:04:22 +00002028 // If we can fold this based on the true/false value, do so.
2029 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00002030 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00002031
Nate Begeman44728a72005-09-19 22:34:01 +00002032 // fold select_cc into other things, such as min/max/abs
2033 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00002034}
2035
2036SDOperand DAGCombiner::visitSETCC(SDNode *N) {
2037 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
2038 cast<CondCodeSDNode>(N->getOperand(2))->get());
2039}
2040
Nate Begeman83e75ec2005-09-06 04:43:02 +00002041SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002042 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002043 MVT::ValueType VT = N->getValueType(0);
2044
Nate Begeman1d4d4142005-09-01 00:19:25 +00002045 // fold (sext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002046 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002047 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00002048
Nate Begeman1d4d4142005-09-01 00:19:25 +00002049 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002050 // fold (sext (aext x)) -> (sext x)
2051 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002052 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00002053
Evan Chengc88138f2007-03-22 01:54:19 +00002054 // fold (sext (truncate (load x))) -> (sext (smaller load x))
2055 // fold (sext (truncate (srl (load x), c))) -> (sext (smaller load (x+c/n)))
Chris Lattner22558872007-02-26 03:13:59 +00002056 if (N0.getOpcode() == ISD::TRUNCATE) {
Evan Chengc88138f2007-03-22 01:54:19 +00002057 SDOperand NarrowLoad = ReduceLoadWidth(N0.Val);
Evan Cheng0b063de2007-03-23 02:16:52 +00002058 if (NarrowLoad.Val) {
2059 if (NarrowLoad.Val != N0.Val)
2060 CombineTo(N0.Val, NarrowLoad);
2061 return DAG.getNode(ISD::SIGN_EXTEND, VT, NarrowLoad);
2062 }
Evan Chengc88138f2007-03-22 01:54:19 +00002063 }
2064
2065 // See if the value being truncated is already sign extended. If so, just
2066 // eliminate the trunc/sext pair.
2067 if (N0.getOpcode() == ISD::TRUNCATE) {
Chris Lattner6007b842006-09-21 06:00:20 +00002068 SDOperand Op = N0.getOperand(0);
Chris Lattner22558872007-02-26 03:13:59 +00002069 unsigned OpBits = MVT::getSizeInBits(Op.getValueType());
2070 unsigned MidBits = MVT::getSizeInBits(N0.getValueType());
2071 unsigned DestBits = MVT::getSizeInBits(VT);
2072 unsigned NumSignBits = TLI.ComputeNumSignBits(Op);
2073
2074 if (OpBits == DestBits) {
2075 // Op is i32, Mid is i8, and Dest is i32. If Op has more than 24 sign
2076 // bits, it is already ready.
2077 if (NumSignBits > DestBits-MidBits)
2078 return Op;
2079 } else if (OpBits < DestBits) {
2080 // Op is i32, Mid is i8, and Dest is i64. If Op has more than 24 sign
2081 // bits, just sext from i32.
2082 if (NumSignBits > OpBits-MidBits)
2083 return DAG.getNode(ISD::SIGN_EXTEND, VT, Op);
2084 } else {
2085 // Op is i64, Mid is i8, and Dest is i32. If Op has more than 56 sign
2086 // bits, just truncate to i32.
2087 if (NumSignBits > OpBits-MidBits)
2088 return DAG.getNode(ISD::TRUNCATE, VT, Op);
Chris Lattner6007b842006-09-21 06:00:20 +00002089 }
Chris Lattner22558872007-02-26 03:13:59 +00002090
2091 // fold (sext (truncate x)) -> (sextinreg x).
2092 if (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
2093 N0.getValueType())) {
2094 if (Op.getValueType() < VT)
2095 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2096 else if (Op.getValueType() > VT)
2097 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2098 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
2099 DAG.getValueType(N0.getValueType()));
2100 }
Chris Lattner6007b842006-09-21 06:00:20 +00002101 }
Chris Lattner310b5782006-05-06 23:06:26 +00002102
Evan Cheng110dec22005-12-14 02:19:23 +00002103 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002104 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002105 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00002106 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2107 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2108 LN0->getBasePtr(), LN0->getSrcValue(),
2109 LN0->getSrcValueOffset(),
Nate Begeman3df4d522005-10-12 20:40:40 +00002110 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002111 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00002112 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2113 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002114 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002115 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002116
2117 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
2118 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002119 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) &&
2120 ISD::isUNINDEXEDLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002121 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002122 MVT::ValueType EVT = LN0->getLoadedVT();
Jim Laskeyf6c4ccf2006-12-15 21:38:30 +00002123 if (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT)) {
2124 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2125 LN0->getBasePtr(), LN0->getSrcValue(),
2126 LN0->getSrcValueOffset(), EVT);
2127 CombineTo(N, ExtLoad);
2128 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2129 ExtLoad.getValue(1));
2130 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2131 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002132 }
2133
Chris Lattner20a35c32007-04-11 05:32:27 +00002134 // sext(setcc x,y,cc) -> select_cc x, y, -1, 0, cc
2135 if (N0.getOpcode() == ISD::SETCC) {
2136 SDOperand SCC =
Chris Lattner1eba01e2007-04-11 06:50:51 +00002137 SimplifySelectCC(N0.getOperand(0), N0.getOperand(1),
2138 DAG.getConstant(~0ULL, VT), DAG.getConstant(0, VT),
2139 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
2140 if (SCC.Val) return SCC;
Chris Lattner20a35c32007-04-11 05:32:27 +00002141 }
2142
Nate Begeman83e75ec2005-09-06 04:43:02 +00002143 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002144}
2145
Nate Begeman83e75ec2005-09-06 04:43:02 +00002146SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002147 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002148 MVT::ValueType VT = N->getValueType(0);
2149
Nate Begeman1d4d4142005-09-01 00:19:25 +00002150 // fold (zext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002151 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002152 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002153 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002154 // fold (zext (aext x)) -> (zext x)
2155 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002156 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00002157
Evan Chengc88138f2007-03-22 01:54:19 +00002158 // fold (zext (truncate (load x))) -> (zext (smaller load x))
2159 // fold (zext (truncate (srl (load x), c))) -> (zext (small load (x+c/n)))
Dale Johannesen2041a0e2007-03-30 21:38:07 +00002160 if (N0.getOpcode() == ISD::TRUNCATE) {
Evan Chengc88138f2007-03-22 01:54:19 +00002161 SDOperand NarrowLoad = ReduceLoadWidth(N0.Val);
Evan Cheng0b063de2007-03-23 02:16:52 +00002162 if (NarrowLoad.Val) {
2163 if (NarrowLoad.Val != N0.Val)
2164 CombineTo(N0.Val, NarrowLoad);
2165 return DAG.getNode(ISD::ZERO_EXTEND, VT, NarrowLoad);
2166 }
Evan Chengc88138f2007-03-22 01:54:19 +00002167 }
2168
Chris Lattner6007b842006-09-21 06:00:20 +00002169 // fold (zext (truncate x)) -> (and x, mask)
2170 if (N0.getOpcode() == ISD::TRUNCATE &&
2171 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
2172 SDOperand Op = N0.getOperand(0);
2173 if (Op.getValueType() < VT) {
2174 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2175 } else if (Op.getValueType() > VT) {
2176 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2177 }
2178 return DAG.getZeroExtendInReg(Op, N0.getValueType());
2179 }
2180
Chris Lattner111c2282006-09-21 06:14:31 +00002181 // fold (zext (and (trunc x), cst)) -> (and x, cst).
2182 if (N0.getOpcode() == ISD::AND &&
2183 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2184 N0.getOperand(1).getOpcode() == ISD::Constant) {
2185 SDOperand X = N0.getOperand(0).getOperand(0);
2186 if (X.getValueType() < VT) {
2187 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2188 } else if (X.getValueType() > VT) {
2189 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2190 }
2191 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2192 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2193 }
2194
Evan Cheng110dec22005-12-14 02:19:23 +00002195 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002196 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002197 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002198 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2199 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2200 LN0->getBasePtr(), LN0->getSrcValue(),
2201 LN0->getSrcValueOffset(),
Evan Cheng110dec22005-12-14 02:19:23 +00002202 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002203 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00002204 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2205 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002206 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002207 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002208
2209 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2210 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002211 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) &&
2212 ISD::isUNINDEXEDLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002213 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002214 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002215 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2216 LN0->getBasePtr(), LN0->getSrcValue(),
2217 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002218 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002219 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2220 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002221 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002222 }
Chris Lattner20a35c32007-04-11 05:32:27 +00002223
2224 // zext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
2225 if (N0.getOpcode() == ISD::SETCC) {
2226 SDOperand SCC =
2227 SimplifySelectCC(N0.getOperand(0), N0.getOperand(1),
2228 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
Chris Lattner1eba01e2007-04-11 06:50:51 +00002229 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
2230 if (SCC.Val) return SCC;
Chris Lattner20a35c32007-04-11 05:32:27 +00002231 }
2232
Nate Begeman83e75ec2005-09-06 04:43:02 +00002233 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002234}
2235
Chris Lattner5ffc0662006-05-05 05:58:59 +00002236SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2237 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002238 MVT::ValueType VT = N->getValueType(0);
2239
2240 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002241 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002242 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2243 // fold (aext (aext x)) -> (aext x)
2244 // fold (aext (zext x)) -> (zext x)
2245 // fold (aext (sext x)) -> (sext x)
2246 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2247 N0.getOpcode() == ISD::ZERO_EXTEND ||
2248 N0.getOpcode() == ISD::SIGN_EXTEND)
2249 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2250
Evan Chengc88138f2007-03-22 01:54:19 +00002251 // fold (aext (truncate (load x))) -> (aext (smaller load x))
2252 // fold (aext (truncate (srl (load x), c))) -> (aext (small load (x+c/n)))
2253 if (N0.getOpcode() == ISD::TRUNCATE) {
2254 SDOperand NarrowLoad = ReduceLoadWidth(N0.Val);
Evan Cheng0b063de2007-03-23 02:16:52 +00002255 if (NarrowLoad.Val) {
2256 if (NarrowLoad.Val != N0.Val)
2257 CombineTo(N0.Val, NarrowLoad);
2258 return DAG.getNode(ISD::ANY_EXTEND, VT, NarrowLoad);
2259 }
Evan Chengc88138f2007-03-22 01:54:19 +00002260 }
2261
Chris Lattner84750582006-09-20 06:29:17 +00002262 // fold (aext (truncate x))
2263 if (N0.getOpcode() == ISD::TRUNCATE) {
2264 SDOperand TruncOp = N0.getOperand(0);
2265 if (TruncOp.getValueType() == VT)
2266 return TruncOp; // x iff x size == zext size.
2267 if (TruncOp.getValueType() > VT)
2268 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2269 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2270 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002271
2272 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2273 if (N0.getOpcode() == ISD::AND &&
2274 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2275 N0.getOperand(1).getOpcode() == ISD::Constant) {
2276 SDOperand X = N0.getOperand(0).getOperand(0);
2277 if (X.getValueType() < VT) {
2278 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2279 } else if (X.getValueType() > VT) {
2280 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2281 }
2282 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2283 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2284 }
2285
Chris Lattner5ffc0662006-05-05 05:58:59 +00002286 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002287 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002288 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002289 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2290 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2291 LN0->getBasePtr(), LN0->getSrcValue(),
2292 LN0->getSrcValueOffset(),
Chris Lattner5ffc0662006-05-05 05:58:59 +00002293 N0.getValueType());
2294 CombineTo(N, ExtLoad);
2295 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2296 ExtLoad.getValue(1));
2297 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2298 }
2299
2300 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2301 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2302 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002303 if (N0.getOpcode() == ISD::LOAD &&
2304 !ISD::isNON_EXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
Evan Cheng466685d2006-10-09 20:57:25 +00002305 N0.hasOneUse()) {
2306 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002307 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002308 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2309 LN0->getChain(), LN0->getBasePtr(),
2310 LN0->getSrcValue(),
2311 LN0->getSrcValueOffset(), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002312 CombineTo(N, ExtLoad);
2313 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2314 ExtLoad.getValue(1));
2315 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2316 }
Chris Lattner20a35c32007-04-11 05:32:27 +00002317
2318 // aext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
2319 if (N0.getOpcode() == ISD::SETCC) {
2320 SDOperand SCC =
Chris Lattner1eba01e2007-04-11 06:50:51 +00002321 SimplifySelectCC(N0.getOperand(0), N0.getOperand(1),
2322 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
Chris Lattnerc24bbad2007-04-11 16:51:53 +00002323 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
Chris Lattner1eba01e2007-04-11 06:50:51 +00002324 if (SCC.Val)
Chris Lattnerc56a81d2007-04-11 06:43:25 +00002325 return SCC;
Chris Lattner20a35c32007-04-11 05:32:27 +00002326 }
2327
Chris Lattner5ffc0662006-05-05 05:58:59 +00002328 return SDOperand();
2329}
2330
Evan Chengc88138f2007-03-22 01:54:19 +00002331/// ReduceLoadWidth - If the result of a wider load is shifted to right of N
2332/// bits and then truncated to a narrower type and where N is a multiple
2333/// of number of bits of the narrower type, transform it to a narrower load
2334/// from address + N / num of bits of new type. If the result is to be
2335/// extended, also fold the extension to form a extending load.
2336SDOperand DAGCombiner::ReduceLoadWidth(SDNode *N) {
2337 unsigned Opc = N->getOpcode();
2338 ISD::LoadExtType ExtType = ISD::NON_EXTLOAD;
2339 SDOperand N0 = N->getOperand(0);
2340 MVT::ValueType VT = N->getValueType(0);
2341 MVT::ValueType EVT = N->getValueType(0);
2342
Evan Chenge177e302007-03-23 22:13:36 +00002343 // Special case: SIGN_EXTEND_INREG is basically truncating to EVT then
2344 // extended to VT.
Evan Chengc88138f2007-03-22 01:54:19 +00002345 if (Opc == ISD::SIGN_EXTEND_INREG) {
2346 ExtType = ISD::SEXTLOAD;
2347 EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Evan Chenge177e302007-03-23 22:13:36 +00002348 if (AfterLegalize && !TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))
2349 return SDOperand();
Evan Chengc88138f2007-03-22 01:54:19 +00002350 }
2351
2352 unsigned EVTBits = MVT::getSizeInBits(EVT);
2353 unsigned ShAmt = 0;
Evan Chengb37b80c2007-03-23 20:55:21 +00002354 bool CombineSRL = false;
Evan Chengc88138f2007-03-22 01:54:19 +00002355 if (N0.getOpcode() == ISD::SRL && N0.hasOneUse()) {
2356 if (ConstantSDNode *N01 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2357 ShAmt = N01->getValue();
2358 // Is the shift amount a multiple of size of VT?
2359 if ((ShAmt & (EVTBits-1)) == 0) {
2360 N0 = N0.getOperand(0);
2361 if (MVT::getSizeInBits(N0.getValueType()) <= EVTBits)
2362 return SDOperand();
Evan Chengb37b80c2007-03-23 20:55:21 +00002363 CombineSRL = true;
Evan Chengc88138f2007-03-22 01:54:19 +00002364 }
2365 }
2366 }
2367
2368 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
2369 // Do not allow folding to i1 here. i1 is implicitly stored in memory in
2370 // zero extended form: by shrinking the load, we lose track of the fact
2371 // that it is already zero extended.
2372 // FIXME: This should be reevaluated.
2373 VT != MVT::i1) {
2374 assert(MVT::getSizeInBits(N0.getValueType()) > EVTBits &&
2375 "Cannot truncate to larger type!");
2376 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2377 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Evan Chengdae54ce2007-03-24 00:02:43 +00002378 // For big endian targets, we need to adjust the offset to the pointer to
2379 // load the correct bytes.
2380 if (!TLI.isLittleEndian())
2381 ShAmt = MVT::getSizeInBits(N0.getValueType()) - ShAmt - EVTBits;
2382 uint64_t PtrOff = ShAmt / 8;
Evan Chengc88138f2007-03-22 01:54:19 +00002383 SDOperand NewPtr = DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
2384 DAG.getConstant(PtrOff, PtrType));
2385 AddToWorkList(NewPtr.Val);
2386 SDOperand Load = (ExtType == ISD::NON_EXTLOAD)
2387 ? DAG.getLoad(VT, LN0->getChain(), NewPtr,
2388 LN0->getSrcValue(), LN0->getSrcValueOffset())
2389 : DAG.getExtLoad(ExtType, VT, LN0->getChain(), NewPtr,
2390 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
2391 AddToWorkList(N);
Evan Chengb37b80c2007-03-23 20:55:21 +00002392 if (CombineSRL) {
2393 std::vector<SDNode*> NowDead;
2394 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), Load.getValue(1), NowDead);
2395 CombineTo(N->getOperand(0).Val, Load);
2396 } else
2397 CombineTo(N0.Val, Load, Load.getValue(1));
Evan Cheng15213b72007-03-26 07:12:51 +00002398 if (ShAmt) {
2399 if (Opc == ISD::SIGN_EXTEND_INREG)
2400 return DAG.getNode(Opc, VT, Load, N->getOperand(1));
2401 else
2402 return DAG.getNode(Opc, VT, Load);
2403 }
Evan Chengc88138f2007-03-22 01:54:19 +00002404 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2405 }
2406
2407 return SDOperand();
2408}
2409
Chris Lattner5ffc0662006-05-05 05:58:59 +00002410
Nate Begeman83e75ec2005-09-06 04:43:02 +00002411SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002412 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002413 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002414 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002415 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002416 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002417
Nate Begeman1d4d4142005-09-01 00:19:25 +00002418 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002419 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002420 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002421
Chris Lattner541a24f2006-05-06 22:43:44 +00002422 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002423 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2424 return N0;
2425
Nate Begeman646d7e22005-09-02 21:18:40 +00002426 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2427 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2428 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002429 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002430 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002431
Chris Lattner95a5e052007-04-17 19:03:21 +00002432 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is known zero.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002433 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002434 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002435
Chris Lattner95a5e052007-04-17 19:03:21 +00002436 // fold operands of sext_in_reg based on knowledge that the top bits are not
2437 // demanded.
2438 if (SimplifyDemandedBits(SDOperand(N, 0)))
2439 return SDOperand(N, 0);
2440
Evan Chengc88138f2007-03-22 01:54:19 +00002441 // fold (sext_in_reg (load x)) -> (smaller sextload x)
2442 // fold (sext_in_reg (srl (load x), c)) -> (smaller sextload (x+c/evtbits))
2443 SDOperand NarrowLoad = ReduceLoadWidth(N);
2444 if (NarrowLoad.Val)
2445 return NarrowLoad;
2446
Chris Lattner4b37e872006-05-08 21:18:59 +00002447 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2448 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2449 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2450 if (N0.getOpcode() == ISD::SRL) {
2451 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2452 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2453 // We can turn this into an SRA iff the input to the SRL is already sign
2454 // extended enough.
2455 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2456 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2457 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2458 }
2459 }
Evan Chengc88138f2007-03-22 01:54:19 +00002460
Nate Begemanded49632005-10-13 03:11:28 +00002461 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002462 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng83060c52007-03-07 08:07:03 +00002463 ISD::isUNINDEXEDLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002464 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002465 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002466 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2467 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2468 LN0->getBasePtr(), LN0->getSrcValue(),
2469 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002470 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002471 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002472 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002473 }
2474 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Cheng83060c52007-03-07 08:07:03 +00002475 if (ISD::isZEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
2476 N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002477 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002478 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002479 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2480 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2481 LN0->getBasePtr(), LN0->getSrcValue(),
2482 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002483 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002484 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002485 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002486 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002487 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002488}
2489
Nate Begeman83e75ec2005-09-06 04:43:02 +00002490SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002491 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002492 MVT::ValueType VT = N->getValueType(0);
2493
2494 // noop truncate
2495 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002496 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002497 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002498 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002499 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002500 // fold (truncate (truncate x)) -> (truncate x)
2501 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002502 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002503 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002504 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2505 N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002506 if (N0.getOperand(0).getValueType() < VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002507 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002508 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002509 else if (N0.getOperand(0).getValueType() > VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002510 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002511 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002512 else
2513 // if the source and dest are the same type, we can drop both the extend
2514 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002515 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002516 }
Evan Cheng007b69e2007-03-21 20:14:05 +00002517
Nate Begeman3df4d522005-10-12 20:40:40 +00002518 // fold (truncate (load x)) -> (smaller load x)
Evan Cheng007b69e2007-03-21 20:14:05 +00002519 // fold (truncate (srl (load x), c)) -> (smaller load (x+c/evtbits))
Evan Chengc88138f2007-03-22 01:54:19 +00002520 return ReduceLoadWidth(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002521}
2522
Chris Lattner94683772005-12-23 05:30:37 +00002523SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2524 SDOperand N0 = N->getOperand(0);
2525 MVT::ValueType VT = N->getValueType(0);
2526
2527 // If the input is a constant, let getNode() fold it.
2528 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2529 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2530 if (Res.Val != N) return Res;
2531 }
2532
Chris Lattnerc8547d82005-12-23 05:37:50 +00002533 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2534 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002535
Chris Lattner57104102005-12-23 05:44:41 +00002536 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002537 // FIXME: These xforms need to know that the resultant load doesn't need a
2538 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002539 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2540 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2541 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
2542 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002543 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002544 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2545 Load.getValue(1));
2546 return Load;
2547 }
2548
Chris Lattner94683772005-12-23 05:30:37 +00002549 return SDOperand();
2550}
2551
Chris Lattner6258fb22006-04-02 02:53:43 +00002552SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2553 SDOperand N0 = N->getOperand(0);
2554 MVT::ValueType VT = N->getValueType(0);
2555
2556 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2557 // First check to see if this is all constant.
2558 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2559 VT == MVT::Vector) {
2560 bool isSimple = true;
2561 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2562 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2563 N0.getOperand(i).getOpcode() != ISD::Constant &&
2564 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2565 isSimple = false;
2566 break;
2567 }
2568
Chris Lattner97c20732006-04-03 17:29:28 +00002569 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2570 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002571 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2572 }
2573 }
2574
2575 return SDOperand();
2576}
2577
2578/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2579/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2580/// destination element value type.
2581SDOperand DAGCombiner::
2582ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2583 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2584
2585 // If this is already the right type, we're done.
2586 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2587
2588 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2589 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2590
2591 // If this is a conversion of N elements of one type to N elements of another
2592 // type, convert each element. This handles FP<->INT cases.
2593 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002594 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002595 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002596 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002597 AddToWorkList(Ops.back().Val);
2598 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002599 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2600 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002601 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002602 }
2603
2604 // Otherwise, we're growing or shrinking the elements. To avoid having to
2605 // handle annoying details of growing/shrinking FP values, we convert them to
2606 // int first.
2607 if (MVT::isFloatingPoint(SrcEltVT)) {
2608 // Convert the input float vector to a int vector where the elements are the
2609 // same sizes.
2610 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2611 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2612 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2613 SrcEltVT = IntVT;
2614 }
2615
2616 // Now we know the input is an integer vector. If the output is a FP type,
2617 // convert to integer first, then to FP of the right size.
2618 if (MVT::isFloatingPoint(DstEltVT)) {
2619 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2620 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2621 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2622
2623 // Next, convert to FP elements of the same size.
2624 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2625 }
2626
2627 // Okay, we know the src/dst types are both integers of differing types.
2628 // Handling growing first.
2629 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2630 if (SrcBitSize < DstBitSize) {
2631 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2632
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002633 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002634 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2635 i += NumInputsPerOutput) {
2636 bool isLE = TLI.isLittleEndian();
2637 uint64_t NewBits = 0;
2638 bool EltIsUndef = true;
2639 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2640 // Shift the previously computed bits over.
2641 NewBits <<= SrcBitSize;
2642 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2643 if (Op.getOpcode() == ISD::UNDEF) continue;
2644 EltIsUndef = false;
2645
2646 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2647 }
2648
2649 if (EltIsUndef)
2650 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2651 else
2652 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2653 }
2654
2655 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2656 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002657 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002658 }
2659
2660 // Finally, this must be the case where we are shrinking elements: each input
2661 // turns into multiple outputs.
2662 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002663 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002664 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2665 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2666 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2667 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2668 continue;
2669 }
2670 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2671
2672 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2673 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2674 OpVal >>= DstBitSize;
2675 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2676 }
2677
2678 // For big endian targets, swap the order of the pieces of each element.
2679 if (!TLI.isLittleEndian())
2680 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2681 }
2682 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2683 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002684 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002685}
2686
2687
2688
Chris Lattner01b3d732005-09-28 22:28:18 +00002689SDOperand DAGCombiner::visitFADD(SDNode *N) {
2690 SDOperand N0 = N->getOperand(0);
2691 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002692 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2693 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002694 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002695
2696 // fold (fadd c1, c2) -> c1+c2
2697 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002698 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002699 // canonicalize constant to RHS
2700 if (N0CFP && !N1CFP)
2701 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002702 // fold (A + (-B)) -> A-B
2703 if (N1.getOpcode() == ISD::FNEG)
2704 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002705 // fold ((-A) + B) -> B-A
2706 if (N0.getOpcode() == ISD::FNEG)
2707 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002708
2709 // If allowed, fold (fadd (fadd x, c1), c2) -> (fadd x, (fadd c1, c2))
2710 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FADD &&
2711 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2712 return DAG.getNode(ISD::FADD, VT, N0.getOperand(0),
2713 DAG.getNode(ISD::FADD, VT, N0.getOperand(1), N1));
2714
Chris Lattner01b3d732005-09-28 22:28:18 +00002715 return SDOperand();
2716}
2717
2718SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2719 SDOperand N0 = N->getOperand(0);
2720 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002721 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2722 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002723 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002724
2725 // fold (fsub c1, c2) -> c1-c2
2726 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002727 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002728 // fold (A-(-B)) -> A+B
2729 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002730 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002731 return SDOperand();
2732}
2733
2734SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2735 SDOperand N0 = N->getOperand(0);
2736 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002737 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2738 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002739 MVT::ValueType VT = N->getValueType(0);
2740
Nate Begeman11af4ea2005-10-17 20:40:11 +00002741 // fold (fmul c1, c2) -> c1*c2
2742 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002743 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002744 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002745 if (N0CFP && !N1CFP)
2746 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002747 // fold (fmul X, 2.0) -> (fadd X, X)
2748 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2749 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002750
2751 // If allowed, fold (fmul (fmul x, c1), c2) -> (fmul x, (fmul c1, c2))
2752 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FMUL &&
2753 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2754 return DAG.getNode(ISD::FMUL, VT, N0.getOperand(0),
2755 DAG.getNode(ISD::FMUL, VT, N0.getOperand(1), N1));
2756
Chris Lattner01b3d732005-09-28 22:28:18 +00002757 return SDOperand();
2758}
2759
2760SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2761 SDOperand N0 = N->getOperand(0);
2762 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002763 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2764 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002765 MVT::ValueType VT = N->getValueType(0);
2766
Nate Begemana148d982006-01-18 22:35:16 +00002767 // fold (fdiv c1, c2) -> c1/c2
2768 if (N0CFP && N1CFP)
2769 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002770 return SDOperand();
2771}
2772
2773SDOperand DAGCombiner::visitFREM(SDNode *N) {
2774 SDOperand N0 = N->getOperand(0);
2775 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002776 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2777 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002778 MVT::ValueType VT = N->getValueType(0);
2779
Nate Begemana148d982006-01-18 22:35:16 +00002780 // fold (frem c1, c2) -> fmod(c1,c2)
2781 if (N0CFP && N1CFP)
2782 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002783 return SDOperand();
2784}
2785
Chris Lattner12d83032006-03-05 05:30:57 +00002786SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2787 SDOperand N0 = N->getOperand(0);
2788 SDOperand N1 = N->getOperand(1);
2789 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2790 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2791 MVT::ValueType VT = N->getValueType(0);
2792
2793 if (N0CFP && N1CFP) // Constant fold
2794 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2795
2796 if (N1CFP) {
2797 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2798 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2799 union {
2800 double d;
2801 int64_t i;
2802 } u;
2803 u.d = N1CFP->getValue();
2804 if (u.i >= 0)
2805 return DAG.getNode(ISD::FABS, VT, N0);
2806 else
2807 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2808 }
2809
2810 // copysign(fabs(x), y) -> copysign(x, y)
2811 // copysign(fneg(x), y) -> copysign(x, y)
2812 // copysign(copysign(x,z), y) -> copysign(x, y)
2813 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2814 N0.getOpcode() == ISD::FCOPYSIGN)
2815 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2816
2817 // copysign(x, abs(y)) -> abs(x)
2818 if (N1.getOpcode() == ISD::FABS)
2819 return DAG.getNode(ISD::FABS, VT, N0);
2820
2821 // copysign(x, copysign(y,z)) -> copysign(x, z)
2822 if (N1.getOpcode() == ISD::FCOPYSIGN)
2823 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2824
2825 // copysign(x, fp_extend(y)) -> copysign(x, y)
2826 // copysign(x, fp_round(y)) -> copysign(x, y)
2827 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2828 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2829
2830 return SDOperand();
2831}
2832
2833
Chris Lattner01b3d732005-09-28 22:28:18 +00002834
Nate Begeman83e75ec2005-09-06 04:43:02 +00002835SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002836 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002837 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002838 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002839
2840 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002841 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002842 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002843 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002844}
2845
Nate Begeman83e75ec2005-09-06 04:43:02 +00002846SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002847 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002848 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002849 MVT::ValueType VT = N->getValueType(0);
2850
Nate Begeman1d4d4142005-09-01 00:19:25 +00002851 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002852 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002853 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002854 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002855}
2856
Nate Begeman83e75ec2005-09-06 04:43:02 +00002857SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002858 SDOperand N0 = N->getOperand(0);
2859 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2860 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002861
2862 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002863 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002864 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002865 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002866}
2867
Nate Begeman83e75ec2005-09-06 04:43:02 +00002868SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002869 SDOperand N0 = N->getOperand(0);
2870 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2871 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002872
2873 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002874 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002875 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002876 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002877}
2878
Nate Begeman83e75ec2005-09-06 04:43:02 +00002879SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002880 SDOperand N0 = N->getOperand(0);
2881 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2882 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002883
2884 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002885 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002886 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002887
2888 // fold (fp_round (fp_extend x)) -> x
2889 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2890 return N0.getOperand(0);
2891
2892 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2893 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2894 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2895 AddToWorkList(Tmp.Val);
2896 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2897 }
2898
Nate Begeman83e75ec2005-09-06 04:43:02 +00002899 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002900}
2901
Nate Begeman83e75ec2005-09-06 04:43:02 +00002902SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002903 SDOperand N0 = N->getOperand(0);
2904 MVT::ValueType VT = N->getValueType(0);
2905 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002906 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002907
Nate Begeman1d4d4142005-09-01 00:19:25 +00002908 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002909 if (N0CFP) {
2910 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002911 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002912 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002913 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002914}
2915
Nate Begeman83e75ec2005-09-06 04:43:02 +00002916SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002917 SDOperand N0 = N->getOperand(0);
2918 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2919 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002920
2921 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002922 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002923 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002924
2925 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002926 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002927 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002928 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2929 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2930 LN0->getBasePtr(), LN0->getSrcValue(),
2931 LN0->getSrcValueOffset(),
Chris Lattnere564dbb2006-05-05 21:34:35 +00002932 N0.getValueType());
2933 CombineTo(N, ExtLoad);
2934 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2935 ExtLoad.getValue(1));
2936 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2937 }
2938
2939
Nate Begeman83e75ec2005-09-06 04:43:02 +00002940 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002941}
2942
Nate Begeman83e75ec2005-09-06 04:43:02 +00002943SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002944 SDOperand N0 = N->getOperand(0);
2945 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2946 MVT::ValueType VT = N->getValueType(0);
2947
2948 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002949 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002950 return DAG.getNode(ISD::FNEG, VT, N0);
2951 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002952 if (N0.getOpcode() == ISD::SUB)
2953 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002954 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002955 if (N0.getOpcode() == ISD::FNEG)
2956 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002957 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002958}
2959
Nate Begeman83e75ec2005-09-06 04:43:02 +00002960SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002961 SDOperand N0 = N->getOperand(0);
2962 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2963 MVT::ValueType VT = N->getValueType(0);
2964
Nate Begeman1d4d4142005-09-01 00:19:25 +00002965 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002966 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002967 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002968 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002969 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002970 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002971 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002972 // fold (fabs (fcopysign x, y)) -> (fabs x)
2973 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2974 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2975
Nate Begeman83e75ec2005-09-06 04:43:02 +00002976 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002977}
2978
Nate Begeman44728a72005-09-19 22:34:01 +00002979SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2980 SDOperand Chain = N->getOperand(0);
2981 SDOperand N1 = N->getOperand(1);
2982 SDOperand N2 = N->getOperand(2);
2983 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2984
2985 // never taken branch, fold to chain
2986 if (N1C && N1C->isNullValue())
2987 return Chain;
2988 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002989 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002990 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002991 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2992 // on the target.
2993 if (N1.getOpcode() == ISD::SETCC &&
2994 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2995 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2996 N1.getOperand(0), N1.getOperand(1), N2);
2997 }
Nate Begeman44728a72005-09-19 22:34:01 +00002998 return SDOperand();
2999}
3000
Chris Lattner3ea0b472005-10-05 06:47:48 +00003001// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
3002//
Nate Begeman44728a72005-09-19 22:34:01 +00003003SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00003004 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
3005 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
3006
3007 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00003008 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003009 if (Simp.Val) AddToWorkList(Simp.Val);
3010
Nate Begemane17daeb2005-10-05 21:43:42 +00003011 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
3012
3013 // fold br_cc true, dest -> br dest (unconditional branch)
3014 if (SCCC && SCCC->getValue())
3015 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
3016 N->getOperand(4));
3017 // fold br_cc false, dest -> unconditional fall through
3018 if (SCCC && SCCC->isNullValue())
3019 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00003020
Nate Begemane17daeb2005-10-05 21:43:42 +00003021 // fold to a simpler setcc
3022 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
3023 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
3024 Simp.getOperand(2), Simp.getOperand(0),
3025 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00003026 return SDOperand();
3027}
3028
Chris Lattner448f2192006-11-11 00:39:41 +00003029
3030/// CombineToPreIndexedLoadStore - Try turning a load / store and a
3031/// pre-indexed load / store when the base pointer is a add or subtract
3032/// and it has other uses besides the load / store. After the
3033/// transformation, the new indexed load / store has effectively folded
3034/// the add / subtract in and all of its other uses are redirected to the
3035/// new load / store.
3036bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
3037 if (!AfterLegalize)
3038 return false;
3039
3040 bool isLoad = true;
3041 SDOperand Ptr;
3042 MVT::ValueType VT;
3043 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003044 if (LD->getAddressingMode() != ISD::UNINDEXED)
3045 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003046 VT = LD->getLoadedVT();
Evan Cheng83060c52007-03-07 08:07:03 +00003047 if (!TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
Chris Lattner448f2192006-11-11 00:39:41 +00003048 !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
3049 return false;
3050 Ptr = LD->getBasePtr();
3051 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003052 if (ST->getAddressingMode() != ISD::UNINDEXED)
3053 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003054 VT = ST->getStoredVT();
3055 if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
3056 !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
3057 return false;
3058 Ptr = ST->getBasePtr();
3059 isLoad = false;
3060 } else
3061 return false;
3062
Chris Lattner9f1794e2006-11-11 00:56:29 +00003063 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
3064 // out. There is no reason to make this a preinc/predec.
3065 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
3066 Ptr.Val->hasOneUse())
3067 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003068
Chris Lattner9f1794e2006-11-11 00:56:29 +00003069 // Ask the target to do addressing mode selection.
3070 SDOperand BasePtr;
3071 SDOperand Offset;
3072 ISD::MemIndexedMode AM = ISD::UNINDEXED;
3073 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
3074 return false;
3075
Chris Lattner41e53fd2006-11-11 01:00:15 +00003076 // Try turning it into a pre-indexed load / store except when:
3077 // 1) The base is a frame index.
3078 // 2) If N is a store and the ptr is either the same as or is a
Chris Lattner9f1794e2006-11-11 00:56:29 +00003079 // predecessor of the value being stored.
Chris Lattner41e53fd2006-11-11 01:00:15 +00003080 // 3) Another use of base ptr is a predecessor of N. If ptr is folded
Chris Lattner9f1794e2006-11-11 00:56:29 +00003081 // that would create a cycle.
Chris Lattner41e53fd2006-11-11 01:00:15 +00003082 // 4) All uses are load / store ops that use it as base ptr.
Chris Lattner448f2192006-11-11 00:39:41 +00003083
Chris Lattner41e53fd2006-11-11 01:00:15 +00003084 // Check #1. Preinc'ing a frame index would require copying the stack pointer
3085 // (plus the implicit offset) to a register to preinc anyway.
3086 if (isa<FrameIndexSDNode>(BasePtr))
3087 return false;
3088
3089 // Check #2.
Chris Lattner9f1794e2006-11-11 00:56:29 +00003090 if (!isLoad) {
3091 SDOperand Val = cast<StoreSDNode>(N)->getValue();
3092 if (Val == Ptr || Ptr.Val->isPredecessor(Val.Val))
3093 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003094 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003095
3096 // Now check for #2 and #3.
3097 bool RealUse = false;
3098 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
3099 E = Ptr.Val->use_end(); I != E; ++I) {
3100 SDNode *Use = *I;
3101 if (Use == N)
3102 continue;
3103 if (Use->isPredecessor(N))
3104 return false;
3105
3106 if (!((Use->getOpcode() == ISD::LOAD &&
3107 cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
3108 (Use->getOpcode() == ISD::STORE) &&
3109 cast<StoreSDNode>(Use)->getBasePtr() == Ptr))
3110 RealUse = true;
3111 }
3112 if (!RealUse)
3113 return false;
3114
3115 SDOperand Result;
3116 if (isLoad)
3117 Result = DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM);
3118 else
3119 Result = DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
3120 ++PreIndexedNodes;
3121 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00003122 DOUT << "\nReplacing.4 "; DEBUG(N->dump());
3123 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
3124 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00003125 std::vector<SDNode*> NowDead;
3126 if (isLoad) {
3127 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
3128 NowDead);
3129 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
3130 NowDead);
3131 } else {
3132 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
3133 NowDead);
3134 }
3135
3136 // Nodes can end up on the worklist more than once. Make sure we do
3137 // not process a node that has been replaced.
3138 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3139 removeFromWorkList(NowDead[i]);
3140 // Finally, since the node is now dead, remove it from the graph.
3141 DAG.DeleteNode(N);
3142
3143 // Replace the uses of Ptr with uses of the updated base value.
3144 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
3145 NowDead);
3146 removeFromWorkList(Ptr.Val);
3147 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3148 removeFromWorkList(NowDead[i]);
3149 DAG.DeleteNode(Ptr.Val);
3150
3151 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00003152}
3153
3154/// CombineToPostIndexedLoadStore - Try combine a load / store with a
3155/// add / sub of the base pointer node into a post-indexed load / store.
3156/// The transformation folded the add / subtract into the new indexed
3157/// load / store effectively and all of its uses are redirected to the
3158/// new load / store.
3159bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
3160 if (!AfterLegalize)
3161 return false;
3162
3163 bool isLoad = true;
3164 SDOperand Ptr;
3165 MVT::ValueType VT;
3166 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003167 if (LD->getAddressingMode() != ISD::UNINDEXED)
3168 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003169 VT = LD->getLoadedVT();
3170 if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
3171 !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
3172 return false;
3173 Ptr = LD->getBasePtr();
3174 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003175 if (ST->getAddressingMode() != ISD::UNINDEXED)
3176 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003177 VT = ST->getStoredVT();
3178 if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
3179 !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
3180 return false;
3181 Ptr = ST->getBasePtr();
3182 isLoad = false;
3183 } else
3184 return false;
3185
Evan Chengcc470212006-11-16 00:08:20 +00003186 if (Ptr.Val->hasOneUse())
Chris Lattner9f1794e2006-11-11 00:56:29 +00003187 return false;
3188
3189 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
3190 E = Ptr.Val->use_end(); I != E; ++I) {
3191 SDNode *Op = *I;
3192 if (Op == N ||
3193 (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
3194 continue;
3195
3196 SDOperand BasePtr;
3197 SDOperand Offset;
3198 ISD::MemIndexedMode AM = ISD::UNINDEXED;
3199 if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
3200 if (Ptr == Offset)
3201 std::swap(BasePtr, Offset);
3202 if (Ptr != BasePtr)
Chris Lattner448f2192006-11-11 00:39:41 +00003203 continue;
3204
Chris Lattner9f1794e2006-11-11 00:56:29 +00003205 // Try turning it into a post-indexed load / store except when
3206 // 1) All uses are load / store ops that use it as base ptr.
3207 // 2) Op must be independent of N, i.e. Op is neither a predecessor
3208 // nor a successor of N. Otherwise, if Op is folded that would
3209 // create a cycle.
3210
3211 // Check for #1.
3212 bool TryNext = false;
3213 for (SDNode::use_iterator II = BasePtr.Val->use_begin(),
3214 EE = BasePtr.Val->use_end(); II != EE; ++II) {
3215 SDNode *Use = *II;
3216 if (Use == Ptr.Val)
Chris Lattner448f2192006-11-11 00:39:41 +00003217 continue;
3218
Chris Lattner9f1794e2006-11-11 00:56:29 +00003219 // If all the uses are load / store addresses, then don't do the
3220 // transformation.
3221 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
3222 bool RealUse = false;
3223 for (SDNode::use_iterator III = Use->use_begin(),
3224 EEE = Use->use_end(); III != EEE; ++III) {
3225 SDNode *UseUse = *III;
3226 if (!((UseUse->getOpcode() == ISD::LOAD &&
3227 cast<LoadSDNode>(UseUse)->getBasePtr().Val == Use) ||
3228 (UseUse->getOpcode() == ISD::STORE) &&
3229 cast<StoreSDNode>(UseUse)->getBasePtr().Val == Use))
3230 RealUse = true;
3231 }
Chris Lattner448f2192006-11-11 00:39:41 +00003232
Chris Lattner9f1794e2006-11-11 00:56:29 +00003233 if (!RealUse) {
3234 TryNext = true;
3235 break;
Chris Lattner448f2192006-11-11 00:39:41 +00003236 }
3237 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003238 }
3239 if (TryNext)
3240 continue;
Chris Lattner448f2192006-11-11 00:39:41 +00003241
Chris Lattner9f1794e2006-11-11 00:56:29 +00003242 // Check for #2
3243 if (!Op->isPredecessor(N) && !N->isPredecessor(Op)) {
3244 SDOperand Result = isLoad
3245 ? DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM)
3246 : DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
3247 ++PostIndexedNodes;
3248 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00003249 DOUT << "\nReplacing.5 "; DEBUG(N->dump());
3250 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
3251 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00003252 std::vector<SDNode*> NowDead;
3253 if (isLoad) {
3254 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
Chris Lattner448f2192006-11-11 00:39:41 +00003255 NowDead);
Chris Lattner9f1794e2006-11-11 00:56:29 +00003256 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
3257 NowDead);
3258 } else {
3259 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
3260 NowDead);
Chris Lattner448f2192006-11-11 00:39:41 +00003261 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003262
3263 // Nodes can end up on the worklist more than once. Make sure we do
3264 // not process a node that has been replaced.
3265 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3266 removeFromWorkList(NowDead[i]);
3267 // Finally, since the node is now dead, remove it from the graph.
3268 DAG.DeleteNode(N);
3269
3270 // Replace the uses of Use with uses of the updated base value.
3271 DAG.ReplaceAllUsesOfValueWith(SDOperand(Op, 0),
3272 Result.getValue(isLoad ? 1 : 0),
3273 NowDead);
3274 removeFromWorkList(Op);
3275 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3276 removeFromWorkList(NowDead[i]);
3277 DAG.DeleteNode(Op);
3278
3279 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00003280 }
3281 }
3282 }
3283 return false;
3284}
3285
3286
Chris Lattner01a22022005-10-10 22:04:48 +00003287SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00003288 LoadSDNode *LD = cast<LoadSDNode>(N);
3289 SDOperand Chain = LD->getChain();
3290 SDOperand Ptr = LD->getBasePtr();
Jim Laskey6ff23e52006-10-04 16:53:27 +00003291
Chris Lattnere4b95392006-03-31 18:06:18 +00003292 // If there are no uses of the loaded value, change uses of the chain value
3293 // into uses of the chain input (i.e. delete the dead load).
3294 if (N->hasNUsesOfValue(0, 0))
3295 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00003296
3297 // If this load is directly stored, replace the load value with the stored
3298 // value.
3299 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003300 // TODO: Handle TRUNCSTORE/LOADEXT
3301 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003302 if (ISD::isNON_TRUNCStore(Chain.Val)) {
3303 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
3304 if (PrevST->getBasePtr() == Ptr &&
3305 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003306 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00003307 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003308 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00003309
Jim Laskey7ca56af2006-10-11 13:47:09 +00003310 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00003311 // Walk up chain skipping non-aliasing memory nodes.
3312 SDOperand BetterChain = FindBetterChain(N, Chain);
3313
Jim Laskey6ff23e52006-10-04 16:53:27 +00003314 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003315 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003316 SDOperand ReplLoad;
3317
Jim Laskey279f0532006-09-25 16:29:54 +00003318 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003319 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
3320 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
3321 LD->getSrcValue(), LD->getSrcValueOffset());
3322 } else {
3323 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
3324 LD->getValueType(0),
3325 BetterChain, Ptr, LD->getSrcValue(),
3326 LD->getSrcValueOffset(),
3327 LD->getLoadedVT());
3328 }
Jim Laskey279f0532006-09-25 16:29:54 +00003329
Jim Laskey6ff23e52006-10-04 16:53:27 +00003330 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00003331 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
3332 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00003333
Jim Laskey274062c2006-10-13 23:32:28 +00003334 // Replace uses with load result and token factor. Don't add users
3335 // to work list.
3336 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003337 }
3338 }
3339
Evan Cheng7fc033a2006-11-03 03:06:21 +00003340 // Try transforming N to an indexed load.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003341 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng7fc033a2006-11-03 03:06:21 +00003342 return SDOperand(N, 0);
3343
Chris Lattner01a22022005-10-10 22:04:48 +00003344 return SDOperand();
3345}
3346
Chris Lattner87514ca2005-10-10 22:31:19 +00003347SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003348 StoreSDNode *ST = cast<StoreSDNode>(N);
3349 SDOperand Chain = ST->getChain();
3350 SDOperand Value = ST->getValue();
3351 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00003352
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003353 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00003354 // FIXME: This needs to know that the resultant store does not need a
3355 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00003356 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003357 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
3358 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00003359 }
3360
Nate Begeman2cbba892006-12-11 02:23:46 +00003361 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
Nate Begeman2cbba892006-12-11 02:23:46 +00003362 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Value)) {
Evan Cheng25ece662006-12-11 17:25:19 +00003363 if (Value.getOpcode() != ISD::TargetConstantFP) {
3364 SDOperand Tmp;
Chris Lattner62be1a72006-12-12 04:16:14 +00003365 switch (CFP->getValueType(0)) {
3366 default: assert(0 && "Unknown FP type");
3367 case MVT::f32:
3368 if (!AfterLegalize || TLI.isTypeLegal(MVT::i32)) {
3369 Tmp = DAG.getConstant(FloatToBits(CFP->getValue()), MVT::i32);
3370 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3371 ST->getSrcValueOffset());
3372 }
3373 break;
3374 case MVT::f64:
3375 if (!AfterLegalize || TLI.isTypeLegal(MVT::i64)) {
3376 Tmp = DAG.getConstant(DoubleToBits(CFP->getValue()), MVT::i64);
3377 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3378 ST->getSrcValueOffset());
3379 } else if (TLI.isTypeLegal(MVT::i32)) {
3380 // Many FP stores are not make apparent until after legalize, e.g. for
3381 // argument passing. Since this is so common, custom legalize the
3382 // 64-bit integer store into two 32-bit stores.
3383 uint64_t Val = DoubleToBits(CFP->getValue());
3384 SDOperand Lo = DAG.getConstant(Val & 0xFFFFFFFF, MVT::i32);
3385 SDOperand Hi = DAG.getConstant(Val >> 32, MVT::i32);
3386 if (!TLI.isLittleEndian()) std::swap(Lo, Hi);
3387
3388 SDOperand St0 = DAG.getStore(Chain, Lo, Ptr, ST->getSrcValue(),
3389 ST->getSrcValueOffset());
3390 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
3391 DAG.getConstant(4, Ptr.getValueType()));
3392 SDOperand St1 = DAG.getStore(Chain, Hi, Ptr, ST->getSrcValue(),
3393 ST->getSrcValueOffset()+4);
3394 return DAG.getNode(ISD::TokenFactor, MVT::Other, St0, St1);
3395 }
3396 break;
Evan Cheng25ece662006-12-11 17:25:19 +00003397 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003398 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003399 }
3400
Jim Laskey279f0532006-09-25 16:29:54 +00003401 if (CombinerAA) {
3402 // Walk up chain skipping non-aliasing memory nodes.
3403 SDOperand BetterChain = FindBetterChain(N, Chain);
3404
Jim Laskey6ff23e52006-10-04 16:53:27 +00003405 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003406 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00003407 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00003408 SDOperand ReplStore;
3409 if (ST->isTruncatingStore()) {
3410 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
3411 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
3412 } else {
3413 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
3414 ST->getSrcValue(), ST->getSrcValueOffset());
3415 }
3416
Jim Laskey279f0532006-09-25 16:29:54 +00003417 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00003418 SDOperand Token =
3419 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
3420
3421 // Don't add users to work list.
3422 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003423 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00003424 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003425
Evan Cheng33dbedc2006-11-05 09:31:14 +00003426 // Try transforming N to an indexed store.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003427 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng33dbedc2006-11-05 09:31:14 +00003428 return SDOperand(N, 0);
3429
Chris Lattner87514ca2005-10-10 22:31:19 +00003430 return SDOperand();
3431}
3432
Chris Lattnerca242442006-03-19 01:27:56 +00003433SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
3434 SDOperand InVec = N->getOperand(0);
3435 SDOperand InVal = N->getOperand(1);
3436 SDOperand EltNo = N->getOperand(2);
3437
3438 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
3439 // vector with the inserted element.
3440 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3441 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003442 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003443 if (Elt < Ops.size())
3444 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003445 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
3446 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003447 }
3448
3449 return SDOperand();
3450}
3451
3452SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
3453 SDOperand InVec = N->getOperand(0);
3454 SDOperand InVal = N->getOperand(1);
3455 SDOperand EltNo = N->getOperand(2);
3456 SDOperand NumElts = N->getOperand(3);
3457 SDOperand EltType = N->getOperand(4);
3458
3459 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
3460 // vector with the inserted element.
3461 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3462 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003463 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003464 if (Elt < Ops.size()-2)
3465 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003466 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
3467 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003468 }
3469
3470 return SDOperand();
3471}
3472
Chris Lattnerd7648c82006-03-28 20:28:38 +00003473SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
3474 unsigned NumInScalars = N->getNumOperands()-2;
3475 SDOperand NumElts = N->getOperand(NumInScalars);
3476 SDOperand EltType = N->getOperand(NumInScalars+1);
3477
3478 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
3479 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
3480 // two distinct vectors, turn this into a shuffle node.
3481 SDOperand VecIn1, VecIn2;
3482 for (unsigned i = 0; i != NumInScalars; ++i) {
3483 // Ignore undef inputs.
3484 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
3485
3486 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
3487 // constant index, bail out.
3488 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
3489 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
3490 VecIn1 = VecIn2 = SDOperand(0, 0);
3491 break;
3492 }
3493
3494 // If the input vector type disagrees with the result of the vbuild_vector,
3495 // we can't make a shuffle.
3496 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
3497 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
3498 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
3499 VecIn1 = VecIn2 = SDOperand(0, 0);
3500 break;
3501 }
3502
3503 // Otherwise, remember this. We allow up to two distinct input vectors.
3504 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
3505 continue;
3506
3507 if (VecIn1.Val == 0) {
3508 VecIn1 = ExtractedFromVec;
3509 } else if (VecIn2.Val == 0) {
3510 VecIn2 = ExtractedFromVec;
3511 } else {
3512 // Too many inputs.
3513 VecIn1 = VecIn2 = SDOperand(0, 0);
3514 break;
3515 }
3516 }
3517
3518 // If everything is good, we can make a shuffle operation.
3519 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003520 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00003521 for (unsigned i = 0; i != NumInScalars; ++i) {
3522 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
Evan Cheng597a3bd2007-01-20 10:10:26 +00003523 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003524 continue;
3525 }
3526
3527 SDOperand Extract = N->getOperand(i);
3528
3529 // If extracting from the first vector, just use the index directly.
3530 if (Extract.getOperand(0) == VecIn1) {
3531 BuildVecIndices.push_back(Extract.getOperand(1));
3532 continue;
3533 }
3534
3535 // Otherwise, use InIdx + VecSize
3536 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
Evan Cheng597a3bd2007-01-20 10:10:26 +00003537 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars,
3538 TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003539 }
3540
3541 // Add count and size info.
3542 BuildVecIndices.push_back(NumElts);
Evan Cheng597a3bd2007-01-20 10:10:26 +00003543 BuildVecIndices.push_back(DAG.getValueType(TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003544
3545 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003546 SDOperand Ops[5];
3547 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00003548 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003549 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00003550 } else {
3551 // Use an undef vbuild_vector as input for the second operand.
3552 std::vector<SDOperand> UnOps(NumInScalars,
3553 DAG.getNode(ISD::UNDEF,
3554 cast<VTSDNode>(EltType)->getVT()));
3555 UnOps.push_back(NumElts);
3556 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003557 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3558 &UnOps[0], UnOps.size());
3559 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00003560 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003561 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3562 &BuildVecIndices[0], BuildVecIndices.size());
3563 Ops[3] = NumElts;
3564 Ops[4] = EltType;
3565 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00003566 }
3567
3568 return SDOperand();
3569}
3570
Chris Lattner66445d32006-03-28 22:11:53 +00003571SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003572 SDOperand ShufMask = N->getOperand(2);
3573 unsigned NumElts = ShufMask.getNumOperands();
3574
3575 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3576 bool isIdentity = true;
3577 for (unsigned i = 0; i != NumElts; ++i) {
3578 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3579 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3580 isIdentity = false;
3581 break;
3582 }
3583 }
3584 if (isIdentity) return N->getOperand(0);
3585
3586 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3587 isIdentity = true;
3588 for (unsigned i = 0; i != NumElts; ++i) {
3589 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3590 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3591 isIdentity = false;
3592 break;
3593 }
3594 }
3595 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00003596
3597 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3598 // needed at all.
3599 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003600 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003601 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003602 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003603 for (unsigned i = 0; i != NumElts; ++i)
3604 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3605 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3606 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003607 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003608 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003609 BaseIdx = Idx;
3610 } else {
3611 if (BaseIdx != Idx)
3612 isSplat = false;
3613 if (VecNum != V) {
3614 isUnary = false;
3615 break;
3616 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003617 }
3618 }
3619
3620 SDOperand N0 = N->getOperand(0);
3621 SDOperand N1 = N->getOperand(1);
3622 // Normalize unary shuffle so the RHS is undef.
3623 if (isUnary && VecNum == 1)
3624 std::swap(N0, N1);
3625
Evan Cheng917ec982006-07-21 08:25:53 +00003626 // If it is a splat, check if the argument vector is a build_vector with
3627 // all scalar elements the same.
3628 if (isSplat) {
3629 SDNode *V = N0.Val;
3630 if (V->getOpcode() == ISD::BIT_CONVERT)
3631 V = V->getOperand(0).Val;
3632 if (V->getOpcode() == ISD::BUILD_VECTOR) {
3633 unsigned NumElems = V->getNumOperands()-2;
3634 if (NumElems > BaseIdx) {
3635 SDOperand Base;
3636 bool AllSame = true;
3637 for (unsigned i = 0; i != NumElems; ++i) {
3638 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3639 Base = V->getOperand(i);
3640 break;
3641 }
3642 }
3643 // Splat of <u, u, u, u>, return <u, u, u, u>
3644 if (!Base.Val)
3645 return N0;
3646 for (unsigned i = 0; i != NumElems; ++i) {
3647 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3648 V->getOperand(i) != Base) {
3649 AllSame = false;
3650 break;
3651 }
3652 }
3653 // Splat of <x, x, x, x>, return <x, x, x, x>
3654 if (AllSame)
3655 return N0;
3656 }
3657 }
3658 }
3659
Evan Chenge7bec0d2006-07-20 22:44:41 +00003660 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3661 // into an undef.
3662 if (isUnary || N0 == N1) {
3663 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003664 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003665 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3666 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003667 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003668 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003669 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3670 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3671 MappedOps.push_back(ShufMask.getOperand(i));
3672 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003673 unsigned NewIdx =
3674 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3675 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003676 }
3677 }
3678 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003679 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003680 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003681 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003682 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003683 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3684 ShufMask);
3685 }
3686
3687 return SDOperand();
3688}
3689
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003690SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3691 SDOperand ShufMask = N->getOperand(2);
3692 unsigned NumElts = ShufMask.getNumOperands()-2;
3693
3694 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3695 bool isIdentity = true;
3696 for (unsigned i = 0; i != NumElts; ++i) {
3697 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3698 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3699 isIdentity = false;
3700 break;
3701 }
3702 }
3703 if (isIdentity) return N->getOperand(0);
3704
3705 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3706 isIdentity = true;
3707 for (unsigned i = 0; i != NumElts; ++i) {
3708 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3709 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3710 isIdentity = false;
3711 break;
3712 }
3713 }
3714 if (isIdentity) return N->getOperand(1);
3715
Evan Chenge7bec0d2006-07-20 22:44:41 +00003716 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3717 // needed at all.
3718 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003719 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003720 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003721 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003722 for (unsigned i = 0; i != NumElts; ++i)
3723 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3724 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3725 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003726 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003727 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003728 BaseIdx = Idx;
3729 } else {
3730 if (BaseIdx != Idx)
3731 isSplat = false;
3732 if (VecNum != V) {
3733 isUnary = false;
3734 break;
3735 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003736 }
3737 }
3738
3739 SDOperand N0 = N->getOperand(0);
3740 SDOperand N1 = N->getOperand(1);
3741 // Normalize unary shuffle so the RHS is undef.
3742 if (isUnary && VecNum == 1)
3743 std::swap(N0, N1);
3744
Evan Cheng917ec982006-07-21 08:25:53 +00003745 // If it is a splat, check if the argument vector is a build_vector with
3746 // all scalar elements the same.
3747 if (isSplat) {
3748 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003749
3750 // If this is a vbit convert that changes the element type of the vector but
3751 // not the number of vector elements, look through it. Be careful not to
3752 // look though conversions that change things like v4f32 to v2f64.
3753 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3754 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003755 if (ConvInput.getValueType() == MVT::Vector &&
3756 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003757 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3758 V = ConvInput.Val;
3759 }
3760
Evan Cheng917ec982006-07-21 08:25:53 +00003761 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3762 unsigned NumElems = V->getNumOperands()-2;
3763 if (NumElems > BaseIdx) {
3764 SDOperand Base;
3765 bool AllSame = true;
3766 for (unsigned i = 0; i != NumElems; ++i) {
3767 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3768 Base = V->getOperand(i);
3769 break;
3770 }
3771 }
3772 // Splat of <u, u, u, u>, return <u, u, u, u>
3773 if (!Base.Val)
3774 return N0;
3775 for (unsigned i = 0; i != NumElems; ++i) {
3776 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3777 V->getOperand(i) != Base) {
3778 AllSame = false;
3779 break;
3780 }
3781 }
3782 // Splat of <x, x, x, x>, return <x, x, x, x>
3783 if (AllSame)
3784 return N0;
3785 }
3786 }
3787 }
3788
Evan Chenge7bec0d2006-07-20 22:44:41 +00003789 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3790 // into an undef.
3791 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003792 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3793 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003794 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003795 for (unsigned i = 0; i != NumElts; ++i) {
3796 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3797 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3798 MappedOps.push_back(ShufMask.getOperand(i));
3799 } else {
3800 unsigned NewIdx =
3801 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3802 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3803 }
3804 }
3805 // Add the type/#elts values.
3806 MappedOps.push_back(ShufMask.getOperand(NumElts));
3807 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3808
3809 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003810 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003811 AddToWorkList(ShufMask.Val);
3812
3813 // Build the undef vector.
3814 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3815 for (unsigned i = 0; i != NumElts; ++i)
3816 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003817 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3818 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003819 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3820 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003821
3822 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003823 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003824 MappedOps[NumElts], MappedOps[NumElts+1]);
3825 }
3826
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003827 return SDOperand();
3828}
3829
Evan Cheng44f1f092006-04-20 08:56:16 +00003830/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3831/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3832/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3833/// vector_shuffle V, Zero, <0, 4, 2, 4>
3834SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3835 SDOperand LHS = N->getOperand(0);
3836 SDOperand RHS = N->getOperand(1);
3837 if (N->getOpcode() == ISD::VAND) {
3838 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3839 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3840 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3841 RHS = RHS.getOperand(0);
3842 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3843 std::vector<SDOperand> IdxOps;
3844 unsigned NumOps = RHS.getNumOperands();
3845 unsigned NumElts = NumOps-2;
3846 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3847 for (unsigned i = 0; i != NumElts; ++i) {
3848 SDOperand Elt = RHS.getOperand(i);
3849 if (!isa<ConstantSDNode>(Elt))
3850 return SDOperand();
3851 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3852 IdxOps.push_back(DAG.getConstant(i, EVT));
3853 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3854 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3855 else
3856 return SDOperand();
3857 }
3858
3859 // Let's see if the target supports this vector_shuffle.
3860 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3861 return SDOperand();
3862
3863 // Return the new VVECTOR_SHUFFLE node.
3864 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3865 SDOperand EVTNode = DAG.getValueType(EVT);
3866 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003867 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3868 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003869 Ops.push_back(LHS);
3870 AddToWorkList(LHS.Val);
3871 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3872 ZeroOps.push_back(NumEltsNode);
3873 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003874 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3875 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003876 IdxOps.push_back(NumEltsNode);
3877 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003878 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3879 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003880 Ops.push_back(NumEltsNode);
3881 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003882 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3883 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003884 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3885 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3886 DstVecSize, DstVecEVT);
3887 }
3888 return Result;
3889 }
3890 }
3891 return SDOperand();
3892}
3893
Chris Lattneredab1b92006-04-02 03:25:57 +00003894/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3895/// the scalar operation of the vop if it is operating on an integer vector
3896/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3897SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3898 ISD::NodeType FPOp) {
3899 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3900 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3901 SDOperand LHS = N->getOperand(0);
3902 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003903 SDOperand Shuffle = XformToShuffleWithZero(N);
3904 if (Shuffle.Val) return Shuffle;
3905
Chris Lattneredab1b92006-04-02 03:25:57 +00003906 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3907 // this operation.
3908 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3909 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003910 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003911 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3912 SDOperand LHSOp = LHS.getOperand(i);
3913 SDOperand RHSOp = RHS.getOperand(i);
3914 // If these two elements can't be folded, bail out.
3915 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3916 LHSOp.getOpcode() != ISD::Constant &&
3917 LHSOp.getOpcode() != ISD::ConstantFP) ||
3918 (RHSOp.getOpcode() != ISD::UNDEF &&
3919 RHSOp.getOpcode() != ISD::Constant &&
3920 RHSOp.getOpcode() != ISD::ConstantFP))
3921 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003922 // Can't fold divide by zero.
3923 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3924 if ((RHSOp.getOpcode() == ISD::Constant &&
3925 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3926 (RHSOp.getOpcode() == ISD::ConstantFP &&
3927 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3928 break;
3929 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003930 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003931 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003932 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3933 Ops.back().getOpcode() == ISD::Constant ||
3934 Ops.back().getOpcode() == ISD::ConstantFP) &&
3935 "Scalar binop didn't fold!");
3936 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003937
3938 if (Ops.size() == LHS.getNumOperands()-2) {
3939 Ops.push_back(*(LHS.Val->op_end()-2));
3940 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003941 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003942 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003943 }
3944
3945 return SDOperand();
3946}
3947
Nate Begeman44728a72005-09-19 22:34:01 +00003948SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00003949 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
3950
3951 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
3952 cast<CondCodeSDNode>(N0.getOperand(2))->get());
3953 // If we got a simplified select_cc node back from SimplifySelectCC, then
3954 // break it down into a new SETCC node, and a new SELECT node, and then return
3955 // the SELECT node, since we were called with a SELECT node.
3956 if (SCC.Val) {
3957 // Check to see if we got a select_cc back (to turn into setcc/select).
3958 // Otherwise, just return whatever node we got back, like fabs.
3959 if (SCC.getOpcode() == ISD::SELECT_CC) {
3960 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
3961 SCC.getOperand(0), SCC.getOperand(1),
3962 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00003963 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003964 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
3965 SCC.getOperand(3), SETCC);
3966 }
3967 return SCC;
3968 }
Nate Begeman44728a72005-09-19 22:34:01 +00003969 return SDOperand();
3970}
3971
Chris Lattner40c62d52005-10-18 06:04:22 +00003972/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
3973/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00003974/// select. Callers of this should assume that TheSelect is deleted if this
3975/// returns true. As such, they should return the appropriate thing (e.g. the
3976/// node) back to the top-level of the DAG combiner loop to avoid it being
3977/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00003978///
3979bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
3980 SDOperand RHS) {
3981
3982 // If this is a select from two identical things, try to pull the operation
3983 // through the select.
3984 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00003985 // If this is a load and the token chain is identical, replace the select
3986 // of two loads with a load through a select of the address to load from.
3987 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
3988 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00003989 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00003990 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00003991 LHS.getOperand(0) == RHS.getOperand(0)) {
3992 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
3993 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
3994
3995 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00003996 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00003997 // FIXME: this conflates two src values, discarding one. This is not
3998 // the right thing to do, but nothing uses srcvalues now. When they do,
3999 // turn SrcValue into a list of locations.
4000 SDOperand Addr;
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004001 if (TheSelect->getOpcode() == ISD::SELECT) {
4002 // Check that the condition doesn't reach either load. If so, folding
4003 // this will induce a cycle into the DAG.
4004 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
4005 !RLD->isPredecessor(TheSelect->getOperand(0).Val)) {
4006 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
4007 TheSelect->getOperand(0), LLD->getBasePtr(),
4008 RLD->getBasePtr());
4009 }
4010 } else {
4011 // Check that the condition doesn't reach either load. If so, folding
4012 // this will induce a cycle into the DAG.
4013 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
4014 !RLD->isPredecessor(TheSelect->getOperand(0).Val) &&
4015 !LLD->isPredecessor(TheSelect->getOperand(1).Val) &&
4016 !RLD->isPredecessor(TheSelect->getOperand(1).Val)) {
4017 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
Evan Cheng466685d2006-10-09 20:57:25 +00004018 TheSelect->getOperand(0),
4019 TheSelect->getOperand(1),
4020 LLD->getBasePtr(), RLD->getBasePtr(),
4021 TheSelect->getOperand(4));
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004022 }
Evan Cheng466685d2006-10-09 20:57:25 +00004023 }
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004024
4025 if (Addr.Val) {
4026 SDOperand Load;
4027 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
4028 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
4029 Addr,LLD->getSrcValue(),
4030 LLD->getSrcValueOffset());
4031 else {
4032 Load = DAG.getExtLoad(LLD->getExtensionType(),
4033 TheSelect->getValueType(0),
4034 LLD->getChain(), Addr, LLD->getSrcValue(),
4035 LLD->getSrcValueOffset(),
4036 LLD->getLoadedVT());
4037 }
4038 // Users of the select now use the result of the load.
4039 CombineTo(TheSelect, Load);
4040
4041 // Users of the old loads now use the new load's chain. We know the
4042 // old-load value is dead now.
4043 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
4044 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
4045 return true;
4046 }
Evan Chengc5484282006-10-04 00:56:09 +00004047 }
Chris Lattner40c62d52005-10-18 06:04:22 +00004048 }
4049 }
4050
4051 return false;
4052}
4053
Nate Begeman44728a72005-09-19 22:34:01 +00004054SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
4055 SDOperand N2, SDOperand N3,
Chris Lattner1eba01e2007-04-11 06:50:51 +00004056 ISD::CondCode CC, bool NotExtCompare) {
Nate Begemanf845b452005-10-08 00:29:44 +00004057
4058 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00004059 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
4060 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
4061 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
4062
4063 // Determine if the condition we're dealing with is constant
4064 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00004065 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004066 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
4067
4068 // fold select_cc true, x, y -> x
4069 if (SCCC && SCCC->getValue())
4070 return N2;
4071 // fold select_cc false, x, y -> y
4072 if (SCCC && SCCC->getValue() == 0)
4073 return N3;
4074
4075 // Check to see if we can simplify the select into an fabs node
4076 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
4077 // Allow either -0.0 or 0.0
4078 if (CFP->getValue() == 0.0) {
4079 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
4080 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
4081 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
4082 N2 == N3.getOperand(0))
4083 return DAG.getNode(ISD::FABS, VT, N0);
4084
4085 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
4086 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
4087 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
4088 N2.getOperand(0) == N3)
4089 return DAG.getNode(ISD::FABS, VT, N3);
4090 }
4091 }
4092
4093 // Check to see if we can perform the "gzip trick", transforming
4094 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00004095 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00004096 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00004097 MVT::isInteger(N2.getValueType()) &&
4098 (N1C->isNullValue() || // (a < 0) ? b : 0
4099 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00004100 MVT::ValueType XType = N0.getValueType();
4101 MVT::ValueType AType = N2.getValueType();
4102 if (XType >= AType) {
4103 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00004104 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00004105 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
4106 unsigned ShCtV = Log2_64(N2C->getValue());
4107 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
4108 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
4109 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00004110 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004111 if (XType > AType) {
4112 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00004113 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004114 }
4115 return DAG.getNode(ISD::AND, AType, Shift, N2);
4116 }
4117 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
4118 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4119 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004120 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004121 if (XType > AType) {
4122 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00004123 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004124 }
4125 return DAG.getNode(ISD::AND, AType, Shift, N2);
4126 }
4127 }
Nate Begeman07ed4172005-10-10 21:26:48 +00004128
4129 // fold select C, 16, 0 -> shl C, 4
4130 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
4131 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
Chris Lattner1eba01e2007-04-11 06:50:51 +00004132
4133 // If the caller doesn't want us to simplify this into a zext of a compare,
4134 // don't do it.
4135 if (NotExtCompare && N2C->getValue() == 1)
4136 return SDOperand();
4137
Nate Begeman07ed4172005-10-10 21:26:48 +00004138 // Get a SetCC of the condition
4139 // FIXME: Should probably make sure that setcc is legal if we ever have a
4140 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00004141 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00004142 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00004143 if (AfterLegalize) {
4144 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Chris Lattner555d8d62006-12-07 22:36:47 +00004145 if (N2.getValueType() < SCC.getValueType())
4146 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
4147 else
4148 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00004149 } else {
4150 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00004151 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00004152 }
Chris Lattner5750df92006-03-01 04:03:14 +00004153 AddToWorkList(SCC.Val);
4154 AddToWorkList(Temp.Val);
Chris Lattnerc56a81d2007-04-11 06:43:25 +00004155
4156 if (N2C->getValue() == 1)
4157 return Temp;
Nate Begeman07ed4172005-10-10 21:26:48 +00004158 // shl setcc result by log2 n2c
4159 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
4160 DAG.getConstant(Log2_64(N2C->getValue()),
4161 TLI.getShiftAmountTy()));
4162 }
4163
Nate Begemanf845b452005-10-08 00:29:44 +00004164 // Check to see if this is the equivalent of setcc
4165 // FIXME: Turn all of these into setcc if setcc if setcc is legal
4166 // otherwise, go ahead with the folds.
4167 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
4168 MVT::ValueType XType = N0.getValueType();
4169 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
4170 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
4171 if (Res.getValueType() != VT)
4172 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
4173 return Res;
4174 }
4175
4176 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
4177 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
4178 TLI.isOperationLegal(ISD::CTLZ, XType)) {
4179 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
4180 return DAG.getNode(ISD::SRL, XType, Ctlz,
4181 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
4182 TLI.getShiftAmountTy()));
4183 }
4184 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
4185 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
4186 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
4187 N0);
4188 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
4189 DAG.getConstant(~0ULL, XType));
4190 return DAG.getNode(ISD::SRL, XType,
4191 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
4192 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4193 TLI.getShiftAmountTy()));
4194 }
4195 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
4196 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
4197 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
4198 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4199 TLI.getShiftAmountTy()));
4200 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
4201 }
4202 }
4203
4204 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
4205 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
4206 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
Chris Lattner1982ef22007-04-11 05:11:38 +00004207 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1) &&
4208 N2.getOperand(0) == N1 && MVT::isInteger(N0.getValueType())) {
4209 MVT::ValueType XType = N0.getValueType();
4210 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
4211 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4212 TLI.getShiftAmountTy()));
4213 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
4214 AddToWorkList(Shift.Val);
4215 AddToWorkList(Add.Val);
4216 return DAG.getNode(ISD::XOR, XType, Add, Shift);
4217 }
4218 // Check to see if this is an integer abs. select_cc setgt X, -1, X, -X ->
4219 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
4220 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT &&
4221 N0 == N2 && N3.getOpcode() == ISD::SUB && N0 == N3.getOperand(1)) {
4222 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N3.getOperand(0))) {
Nate Begemanf845b452005-10-08 00:29:44 +00004223 MVT::ValueType XType = N0.getValueType();
4224 if (SubC->isNullValue() && MVT::isInteger(XType)) {
4225 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
4226 DAG.getConstant(MVT::getSizeInBits(XType)-1,
Chris Lattner1982ef22007-04-11 05:11:38 +00004227 TLI.getShiftAmountTy()));
Nate Begemanf845b452005-10-08 00:29:44 +00004228 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00004229 AddToWorkList(Shift.Val);
4230 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004231 return DAG.getNode(ISD::XOR, XType, Add, Shift);
4232 }
4233 }
4234 }
Chris Lattner1982ef22007-04-11 05:11:38 +00004235
Nate Begeman44728a72005-09-19 22:34:01 +00004236 return SDOperand();
4237}
4238
Evan Chengfa1eb272007-02-08 22:13:59 +00004239/// SimplifySetCC - This is a stub for TargetLowering::SimplifySetCC.
Nate Begeman452d7be2005-09-16 00:54:12 +00004240SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00004241 SDOperand N1, ISD::CondCode Cond,
4242 bool foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00004243 TargetLowering::DAGCombinerInfo
4244 DagCombineInfo(DAG, !AfterLegalize, false, this);
4245 return TLI.SimplifySetCC(VT, N0, N1, Cond, foldBooleans, DagCombineInfo);
Nate Begeman452d7be2005-09-16 00:54:12 +00004246}
4247
Nate Begeman69575232005-10-20 02:15:44 +00004248/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
4249/// return a DAG expression to select that will generate the same value by
4250/// multiplying by a magic number. See:
4251/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4252SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004253 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004254 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
4255
Andrew Lenharth232c9102006-06-12 16:07:18 +00004256 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004257 ii != ee; ++ii)
4258 AddToWorkList(*ii);
4259 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004260}
4261
4262/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
4263/// return a DAG expression to select that will generate the same value by
4264/// multiplying by a magic number. See:
4265/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4266SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004267 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004268 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00004269
Andrew Lenharth232c9102006-06-12 16:07:18 +00004270 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004271 ii != ee; ++ii)
4272 AddToWorkList(*ii);
4273 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004274}
4275
Jim Laskey71382342006-10-07 23:37:56 +00004276/// FindBaseOffset - Return true if base is known not to alias with anything
4277/// but itself. Provides base object and offset as results.
4278static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
4279 // Assume it is a primitive operation.
4280 Base = Ptr; Offset = 0;
4281
4282 // If it's an adding a simple constant then integrate the offset.
4283 if (Base.getOpcode() == ISD::ADD) {
4284 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4285 Base = Base.getOperand(0);
4286 Offset += C->getValue();
4287 }
4288 }
4289
4290 // If it's any of the following then it can't alias with anything but itself.
4291 return isa<FrameIndexSDNode>(Base) ||
4292 isa<ConstantPoolSDNode>(Base) ||
4293 isa<GlobalAddressSDNode>(Base);
4294}
4295
4296/// isAlias - Return true if there is any possibility that the two addresses
4297/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004298bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4299 const Value *SrcValue1, int SrcValueOffset1,
4300 SDOperand Ptr2, int64_t Size2,
4301 const Value *SrcValue2, int SrcValueOffset2)
4302{
Jim Laskey71382342006-10-07 23:37:56 +00004303 // If they are the same then they must be aliases.
4304 if (Ptr1 == Ptr2) return true;
4305
4306 // Gather base node and offset information.
4307 SDOperand Base1, Base2;
4308 int64_t Offset1, Offset2;
4309 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4310 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4311
4312 // If they have a same base address then...
4313 if (Base1 == Base2) {
4314 // Check to see if the addresses overlap.
4315 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4316 }
4317
Jim Laskey096c22e2006-10-18 12:29:57 +00004318 // If we know both bases then they can't alias.
4319 if (KnownBase1 && KnownBase2) return false;
4320
Jim Laskey07a27092006-10-18 19:08:31 +00004321 if (CombinerGlobalAA) {
4322 // Use alias analysis information.
4323 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4324 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4325 AliasAnalysis::AliasResult AAResult =
Jim Laskey096c22e2006-10-18 12:29:57 +00004326 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
Jim Laskey07a27092006-10-18 19:08:31 +00004327 if (AAResult == AliasAnalysis::NoAlias)
4328 return false;
4329 }
Jim Laskey096c22e2006-10-18 12:29:57 +00004330
4331 // Otherwise we have to assume they alias.
4332 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004333}
4334
4335/// FindAliasInfo - Extracts the relevant alias information from the memory
4336/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004337bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004338 SDOperand &Ptr, int64_t &Size,
4339 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004340 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4341 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004342 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004343 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004344 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004345 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004346 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004347 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004348 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004349 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004350 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004351 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004352 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004353 }
4354
4355 return false;
4356}
4357
Jim Laskey6ff23e52006-10-04 16:53:27 +00004358/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4359/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004360void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004361 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004362 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004363 std::set<SDNode *> Visited; // Visited node set.
4364
Jim Laskey279f0532006-09-25 16:29:54 +00004365 // Get alias information for node.
4366 SDOperand Ptr;
4367 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004368 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004369 int SrcValueOffset;
4370 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004371
Jim Laskey6ff23e52006-10-04 16:53:27 +00004372 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004373 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004374
Jim Laskeybc588b82006-10-05 15:07:25 +00004375 // Look at each chain and determine if it is an alias. If so, add it to the
4376 // aliases list. If not, then continue up the chain looking for the next
4377 // candidate.
4378 while (!Chains.empty()) {
4379 SDOperand Chain = Chains.back();
4380 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004381
Jim Laskeybc588b82006-10-05 15:07:25 +00004382 // Don't bother if we've been before.
4383 if (Visited.find(Chain.Val) != Visited.end()) continue;
4384 Visited.insert(Chain.Val);
4385
4386 switch (Chain.getOpcode()) {
4387 case ISD::EntryToken:
4388 // Entry token is ideal chain operand, but handled in FindBetterChain.
4389 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004390
Jim Laskeybc588b82006-10-05 15:07:25 +00004391 case ISD::LOAD:
4392 case ISD::STORE: {
4393 // Get alias information for Chain.
4394 SDOperand OpPtr;
4395 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004396 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004397 int OpSrcValueOffset;
4398 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4399 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004400
4401 // If chain is alias then stop here.
4402 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004403 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4404 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004405 Aliases.push_back(Chain);
4406 } else {
4407 // Look further up the chain.
4408 Chains.push_back(Chain.getOperand(0));
4409 // Clean up old chain.
4410 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004411 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004412 break;
4413 }
4414
4415 case ISD::TokenFactor:
4416 // We have to check each of the operands of the token factor, so we queue
4417 // then up. Adding the operands to the queue (stack) in reverse order
4418 // maintains the original order and increases the likelihood that getNode
4419 // will find a matching token factor (CSE.)
4420 for (unsigned n = Chain.getNumOperands(); n;)
4421 Chains.push_back(Chain.getOperand(--n));
4422 // Eliminate the token factor if we can.
4423 AddToWorkList(Chain.Val);
4424 break;
4425
4426 default:
4427 // For all other instructions we will just have to take what we can get.
4428 Aliases.push_back(Chain);
4429 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004430 }
4431 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004432}
4433
4434/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4435/// for a better chain (aliasing node.)
4436SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4437 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004438
Jim Laskey6ff23e52006-10-04 16:53:27 +00004439 // Accumulate all the aliases to this node.
4440 GatherAllAliases(N, OldChain, Aliases);
4441
4442 if (Aliases.size() == 0) {
4443 // If no operands then chain to entry token.
4444 return DAG.getEntryNode();
4445 } else if (Aliases.size() == 1) {
4446 // If a single operand then chain to it. We don't need to revisit it.
4447 return Aliases[0];
4448 }
4449
4450 // Construct a custom tailored token factor.
4451 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4452 &Aliases[0], Aliases.size());
4453
4454 // Make sure the old chain gets cleaned up.
4455 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4456
4457 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004458}
4459
Nate Begeman1d4d4142005-09-01 00:19:25 +00004460// SelectionDAG::Combine - This is the entry point for the file.
4461//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004462void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Chris Lattner938ab022007-01-16 04:55:25 +00004463 if (!RunningAfterLegalize && ViewDAGCombine1)
4464 viewGraph();
4465 if (RunningAfterLegalize && ViewDAGCombine2)
4466 viewGraph();
Nate Begeman1d4d4142005-09-01 00:19:25 +00004467 /// run - This is the main entry point to this class.
4468 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004469 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004470}