blob: fa3cd57b8a32726c7faf386714097b1deb62dda6 [file] [log] [blame]
Misha Brukmancd603132003-06-02 03:28:00 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner40ead952002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnere72e4452004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner40ead952002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "x86-emitter"
Evan Cheng25ab6902006-09-08 06:48:29 +000016#include "X86InstrInfo.h"
17#include "X86Subtarget.h"
Chris Lattner40ead952002-12-02 21:24:12 +000018#include "X86TargetMachine.h"
Chris Lattnere72e4452004-11-20 23:55:15 +000019#include "X86Relocations.h"
Chris Lattnerea1ddab2002-12-03 06:34:06 +000020#include "X86.h"
Chris Lattner40ead952002-12-02 21:24:12 +000021#include "llvm/PassManager.h"
22#include "llvm/CodeGen/MachineCodeEmitter.h"
Chris Lattner5ae99fe2002-12-28 20:24:48 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner76041ce2002-12-02 21:44:34 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner655239c2003-12-20 10:20:19 +000025#include "llvm/CodeGen/Passes.h"
Chris Lattnerc01d1232003-10-20 03:42:58 +000026#include "llvm/Function.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/ADT/Statistic.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000028#include "llvm/Support/Compiler.h"
Evan Cheng5e8b5552006-02-18 00:57:10 +000029#include "llvm/Target/TargetOptions.h"
Chris Lattner65b05ce2003-12-12 07:11:18 +000030using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000031
Chris Lattner95b2c7d2006-12-19 22:59:26 +000032STATISTIC(NumEmitted, "Number of machine instructions emitted");
Chris Lattner04b0b302003-06-01 23:23:50 +000033
Chris Lattner04b0b302003-06-01 23:23:50 +000034namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000035 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass {
Chris Lattner5ae99fe2002-12-28 20:24:48 +000036 const X86InstrInfo *II;
Evan Cheng25ab6902006-09-08 06:48:29 +000037 const TargetData *TD;
38 TargetMachine &TM;
Chris Lattner8f04b092002-12-02 21:56:18 +000039 MachineCodeEmitter &MCE;
Evan Cheng25ab6902006-09-08 06:48:29 +000040 bool Is64BitMode;
Chris Lattnerea1ddab2002-12-03 06:34:06 +000041 public:
Evan Cheng55fc2802006-07-25 20:40:54 +000042 explicit Emitter(TargetMachine &tm, MachineCodeEmitter &mce)
Evan Cheng25ab6902006-09-08 06:48:29 +000043 : II(0), TD(0), TM(tm), MCE(mce), Is64BitMode(false) {}
Evan Cheng55fc2802006-07-25 20:40:54 +000044 Emitter(TargetMachine &tm, MachineCodeEmitter &mce,
Evan Cheng25ab6902006-09-08 06:48:29 +000045 const X86InstrInfo &ii, const TargetData &td, bool is64)
46 : II(&ii), TD(&td), TM(tm), MCE(mce), Is64BitMode(is64) {}
Chris Lattner40ead952002-12-02 21:24:12 +000047
Chris Lattner5ae99fe2002-12-28 20:24:48 +000048 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattner76041ce2002-12-02 21:44:34 +000049
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000050 virtual const char *getPassName() const {
51 return "X86 Machine Code Emitter";
52 }
53
Alkis Evlogimenos39c20052004-03-09 03:34:53 +000054 void emitInstruction(const MachineInstr &MI);
55
Chris Lattnerea1ddab2002-12-03 06:34:06 +000056 private:
Nate Begeman37efe672006-04-22 18:53:45 +000057 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng25ab6902006-09-08 06:48:29 +000058 void emitPCRelativeValue(intptr_t Address);
59 void emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub);
Evan Cheng19f2ffc2006-12-05 04:01:03 +000060 void emitGlobalAddressForPtr(GlobalValue *GV, unsigned Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +000061 int Disp = 0, unsigned PCAdj = 0);
Evan Cheng19f2ffc2006-12-05 04:01:03 +000062 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
63 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, int Disp = 0,
64 unsigned PCAdj = 0);
65 void emitJumpTableAddress(unsigned JTI, unsigned Reloc, unsigned PCAdj = 0);
Chris Lattner04b0b302003-06-01 23:23:50 +000066
Evan Cheng25ab6902006-09-08 06:48:29 +000067 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
68 unsigned PCAdj = 0);
Chris Lattner0e576292006-05-04 00:42:08 +000069
Chris Lattnerea1ddab2002-12-03 06:34:06 +000070 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
71 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng25ab6902006-09-08 06:48:29 +000072 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000073
74 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +000075 unsigned Op, unsigned RegOpcodeField,
76 unsigned PCAdj = 0);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000077
Evan Cheng25ab6902006-09-08 06:48:29 +000078 unsigned getX86RegNum(unsigned RegNo);
79 bool isX86_64ExtendedReg(const MachineOperand &MO);
80 unsigned determineREX(const MachineInstr &MI);
Chris Lattner40ead952002-12-02 21:24:12 +000081 };
82}
83
Chris Lattner81b6ed72005-07-11 05:17:48 +000084/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
85/// to the specified MCE object.
Evan Cheng55fc2802006-07-25 20:40:54 +000086FunctionPass *llvm::createX86CodeEmitterPass(X86TargetMachine &TM,
87 MachineCodeEmitter &MCE) {
88 return new Emitter(TM, MCE);
Chris Lattner40ead952002-12-02 21:24:12 +000089}
Chris Lattner76041ce2002-12-02 21:44:34 +000090
Chris Lattner5ae99fe2002-12-28 20:24:48 +000091bool Emitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng4c1aa862006-02-22 20:19:42 +000092 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
93 MF.getTarget().getRelocationModel() != Reloc::Static) &&
94 "JIT relocation model must be set to static or default!");
Chris Lattnerd029cd22004-06-02 05:55:25 +000095 II = ((X86TargetMachine&)MF.getTarget()).getInstrInfo();
Evan Cheng25ab6902006-09-08 06:48:29 +000096 TD = ((X86TargetMachine&)MF.getTarget()).getTargetData();
97 Is64BitMode =
98 ((X86TargetMachine&)MF.getTarget()).getSubtarget<X86Subtarget>().is64Bit();
Chris Lattner76041ce2002-12-02 21:44:34 +000099
Chris Lattner43b429b2006-05-02 18:27:26 +0000100 do {
Chris Lattner43b429b2006-05-02 18:27:26 +0000101 MCE.startFunction(MF);
Chris Lattner93e5c282006-05-03 17:21:32 +0000102 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
103 MBB != E; ++MBB) {
104 MCE.StartMachineBasicBlock(MBB);
105 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
106 I != E; ++I)
107 emitInstruction(*I);
108 }
Chris Lattner43b429b2006-05-02 18:27:26 +0000109 } while (MCE.finishFunction(MF));
Chris Lattner04b0b302003-06-01 23:23:50 +0000110
Chris Lattner76041ce2002-12-02 21:44:34 +0000111 return false;
112}
113
Evan Cheng25ab6902006-09-08 06:48:29 +0000114/// emitPCRelativeValue - Emit a PC relative address.
Chris Lattnere72e4452004-11-20 23:55:15 +0000115///
Evan Cheng25ab6902006-09-08 06:48:29 +0000116void Emitter::emitPCRelativeValue(intptr_t Address) {
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000117 MCE.emitWordLE(Address-MCE.getCurrentPCValue()-4);
Chris Lattnere72e4452004-11-20 23:55:15 +0000118}
119
Chris Lattnerb4432f32006-05-03 17:10:41 +0000120/// emitPCRelativeBlockAddress - This method keeps track of the information
121/// necessary to resolve the address of this block later and emits a dummy
122/// value.
Chris Lattner04b0b302003-06-01 23:23:50 +0000123///
Nate Begeman37efe672006-04-22 18:53:45 +0000124void Emitter::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000125 // Remember where this reference was and where it is to so we can
126 // deal with it later.
Evan Chengf141cc42006-07-27 18:21:10 +0000127 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
128 X86::reloc_pcrel_word, MBB));
Chris Lattnerb4432f32006-05-03 17:10:41 +0000129 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000130}
131
Chris Lattner04b0b302003-06-01 23:23:50 +0000132/// emitGlobalAddressForCall - Emit the specified address to the code stream
133/// assuming this is part of a function call, which is PC relative.
134///
Evan Cheng25ab6902006-09-08 06:48:29 +0000135void Emitter::emitGlobalAddressForCall(GlobalValue *GV, bool DoesntNeedStub) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000136 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Chris Lattner16cb6f82005-05-19 05:54:33 +0000137 X86::reloc_pcrel_word, GV, 0,
Evan Cheng25ab6902006-09-08 06:48:29 +0000138 DoesntNeedStub));
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000139 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000140}
141
142/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng25ab6902006-09-08 06:48:29 +0000143/// this is part of a "take the address of a global" instruction.
Chris Lattner04b0b302003-06-01 23:23:50 +0000144///
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000145void Emitter::emitGlobalAddressForPtr(GlobalValue *GV, unsigned Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +0000146 int Disp /* = 0 */,
147 unsigned PCAdj /* = 0 */) {
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000148 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Evan Cheng25ab6902006-09-08 06:48:29 +0000149 GV, PCAdj));
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000150 if (Reloc == X86::reloc_absolute_dword)
151 MCE.emitWordLE(0);
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000152 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
Chris Lattner04b0b302003-06-01 23:23:50 +0000153}
154
Chris Lattnere72e4452004-11-20 23:55:15 +0000155/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
156/// be emitted to the current location in the function, and allow it to be PC
157/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000158void Emitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Chris Lattner5a032de2006-05-03 20:30:20 +0000159 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000160 Reloc, ES));
161 if (Reloc == X86::reloc_absolute_dword)
162 MCE.emitWordLE(0);
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000163 MCE.emitWordLE(0);
Chris Lattnere72e4452004-11-20 23:55:15 +0000164}
Chris Lattner04b0b302003-06-01 23:23:50 +0000165
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000166/// emitConstPoolAddress - Arrange for the address of an constant pool
Evan Cheng25ab6902006-09-08 06:48:29 +0000167/// to be emitted to the current location in the function, and allow it to be PC
168/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000169void Emitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
170 int Disp /* = 0 */,
171 unsigned PCAdj /* = 0 */) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000173 Reloc, CPI, PCAdj));
Evan Chengfd00deb2006-12-05 07:29:55 +0000174 if (Reloc == X86::reloc_absolute_dword)
175 MCE.emitWordLE(0);
Evan Cheng25ab6902006-09-08 06:48:29 +0000176 MCE.emitWordLE(Disp); // The relocated value will be added to the displacement
177}
178
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000179/// emitJumpTableAddress - Arrange for the address of a jump table to
Evan Cheng25ab6902006-09-08 06:48:29 +0000180/// be emitted to the current location in the function, and allow it to be PC
181/// relative.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000182void Emitter::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
183 unsigned PCAdj /* = 0 */) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000184 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000185 Reloc, JTI, PCAdj));
Evan Chengfd00deb2006-12-05 07:29:55 +0000186 if (Reloc == X86::reloc_absolute_dword)
187 MCE.emitWordLE(0);
Evan Cheng25ab6902006-09-08 06:48:29 +0000188 MCE.emitWordLE(0); // The relocated value will be added to the displacement
189}
190
Chris Lattnerff3261a2003-06-03 15:31:23 +0000191/// N86 namespace - Native X86 Register numbers... used by X86 backend.
192///
193namespace N86 {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000194 enum {
195 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
196 };
197}
198
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000199// getX86RegNum - This function maps LLVM register identifiers to their X86
200// specific numbering, which is used in various places encoding instructions.
201//
Evan Cheng25ab6902006-09-08 06:48:29 +0000202unsigned Emitter::getX86RegNum(unsigned RegNo) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000203 switch(RegNo) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 case X86::RAX: case X86::EAX: case X86::AX: case X86::AL: return N86::EAX;
205 case X86::RCX: case X86::ECX: case X86::CX: case X86::CL: return N86::ECX;
206 case X86::RDX: case X86::EDX: case X86::DX: case X86::DL: return N86::EDX;
207 case X86::RBX: case X86::EBX: case X86::BX: case X86::BL: return N86::EBX;
208 case X86::RSP: case X86::ESP: case X86::SP: case X86::SPL: case X86::AH:
209 return N86::ESP;
210 case X86::RBP: case X86::EBP: case X86::BP: case X86::BPL: case X86::CH:
211 return N86::EBP;
212 case X86::RSI: case X86::ESI: case X86::SI: case X86::SIL: case X86::DH:
213 return N86::ESI;
214 case X86::RDI: case X86::EDI: case X86::DI: case X86::DIL: case X86::BH:
215 return N86::EDI;
216
217 case X86::R8: case X86::R8D: case X86::R8W: case X86::R8B:
218 return N86::EAX;
219 case X86::R9: case X86::R9D: case X86::R9W: case X86::R9B:
220 return N86::ECX;
221 case X86::R10: case X86::R10D: case X86::R10W: case X86::R10B:
222 return N86::EDX;
223 case X86::R11: case X86::R11D: case X86::R11W: case X86::R11B:
224 return N86::EBX;
225 case X86::R12: case X86::R12D: case X86::R12W: case X86::R12B:
226 return N86::ESP;
227 case X86::R13: case X86::R13D: case X86::R13W: case X86::R13B:
228 return N86::EBP;
229 case X86::R14: case X86::R14D: case X86::R14W: case X86::R14B:
230 return N86::ESI;
231 case X86::R15: case X86::R15D: case X86::R15W: case X86::R15B:
232 return N86::EDI;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000233
234 case X86::ST0: case X86::ST1: case X86::ST2: case X86::ST3:
235 case X86::ST4: case X86::ST5: case X86::ST6: case X86::ST7:
236 return RegNo-X86::ST0;
Evan Cheng576c1412006-02-14 21:45:24 +0000237
Evan Cheng25ab6902006-09-08 06:48:29 +0000238 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
239 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7:
240 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
241 II->getRegisterInfo().getDwarfRegNum(X86::XMM0);
242 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
243 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
244 return II->getRegisterInfo().getDwarfRegNum(RegNo) -
245 II->getRegisterInfo().getDwarfRegNum(X86::XMM8);
Evan Cheng576c1412006-02-14 21:45:24 +0000246
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000247 default:
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000248 assert(MRegisterInfo::isVirtualRegister(RegNo) &&
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000249 "Unknown physical register!");
250 assert(0 && "Register allocator hasn't allocated reg correctly yet!");
251 return 0;
252 }
253}
254
255inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
256 unsigned RM) {
257 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
258 return RM | (RegOpcode << 3) | (Mod << 6);
259}
260
261void Emitter::emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeFld){
262 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
263}
264
265void Emitter::emitSIBByte(unsigned SS, unsigned Index, unsigned Base) {
266 // SIB byte is in the same format as the ModRMByte...
267 MCE.emitByte(ModRMByte(SS, Index, Base));
268}
269
Evan Cheng25ab6902006-09-08 06:48:29 +0000270void Emitter::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000271 // Output the constant in little endian byte order...
272 for (unsigned i = 0; i != Size; ++i) {
273 MCE.emitByte(Val & 255);
274 Val >>= 8;
275 }
276}
277
Chris Lattner0e576292006-05-04 00:42:08 +0000278/// isDisp8 - Return true if this signed displacement fits in a 8-bit
279/// sign-extended field.
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000280static bool isDisp8(int Value) {
281 return Value == (signed char)Value;
282}
283
Chris Lattner0e576292006-05-04 00:42:08 +0000284void Emitter::emitDisplacementField(const MachineOperand *RelocOp,
Evan Cheng25ab6902006-09-08 06:48:29 +0000285 int DispVal, unsigned PCAdj) {
Chris Lattner0e576292006-05-04 00:42:08 +0000286 // If this is a simple integer displacement that doesn't require a relocation,
287 // emit it now.
288 if (!RelocOp) {
289 emitConstant(DispVal, 4);
290 return;
291 }
292
293 // Otherwise, this is something that requires a relocation. Emit it as such
294 // now.
295 if (RelocOp->isGlobalAddress()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 // In 64-bit static small code model, we could potentially emit absolute.
297 // But it's probably not beneficial.
298 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
299 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000300 unsigned rt= Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
301 emitGlobalAddressForPtr(RelocOp->getGlobal(), rt,
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 RelocOp->getOffset(), PCAdj);
303 } else if (RelocOp->isConstantPoolIndex()) {
304 // Must be in 64-bit mode.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000305 emitConstPoolAddress(RelocOp->getConstantPoolIndex(), X86::reloc_pcrel_word,
306 RelocOp->getOffset(), PCAdj);
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 } else if (RelocOp->isJumpTableIndex()) {
308 // Must be in 64-bit mode.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000309 emitJumpTableAddress(RelocOp->getJumpTableIndex(), X86::reloc_pcrel_word,
310 PCAdj);
Chris Lattner0e576292006-05-04 00:42:08 +0000311 } else {
312 assert(0 && "Unknown value to relocate!");
313 }
314}
315
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000316void Emitter::emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 unsigned Op, unsigned RegOpcodeField,
318 unsigned PCAdj) {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000319 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000320 int DispVal = 0;
Chris Lattner0e576292006-05-04 00:42:08 +0000321 const MachineOperand *DispForReloc = 0;
322
323 // Figure out what sort of displacement we have to handle here.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000324 if (Op3.isGlobalAddress()) {
Chris Lattner0e576292006-05-04 00:42:08 +0000325 DispForReloc = &Op3;
Evan Cheng140a4c42006-02-26 09:12:34 +0000326 } else if (Op3.isConstantPoolIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Is64BitMode) {
328 DispForReloc = &Op3;
329 } else {
330 DispVal += MCE.getConstantPoolEntryAddress(Op3.getConstantPoolIndex());
331 DispVal += Op3.getOffset();
332 }
Nate Begeman37efe672006-04-22 18:53:45 +0000333 } else if (Op3.isJumpTableIndex()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 if (Is64BitMode) {
335 DispForReloc = &Op3;
336 } else {
337 DispVal += MCE.getJumpTableEntryAddress(Op3.getJumpTableIndex());
338 }
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000339 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000340 DispVal = Op3.getImm();
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000341 }
342
Chris Lattner07306de2004-10-17 07:49:45 +0000343 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000344 const MachineOperand &Scale = MI.getOperand(Op+1);
345 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000346
Evan Cheng140a4c42006-02-26 09:12:34 +0000347 unsigned BaseReg = Base.getReg();
Chris Lattner07306de2004-10-17 07:49:45 +0000348
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000349 // Is a SIB byte needed?
Evan Cheng25ab6902006-09-08 06:48:29 +0000350 if (IndexReg.getReg() == 0 &&
351 (BaseReg == 0 || getX86RegNum(BaseReg) != N86::ESP)) {
Chris Lattner07306de2004-10-17 07:49:45 +0000352 if (BaseReg == 0) { // Just a displacement?
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000353 // Emit special case [disp32] encoding
354 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Chris Lattner0e576292006-05-04 00:42:08 +0000355
Evan Cheng25ab6902006-09-08 06:48:29 +0000356 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000357 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000358 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner0e576292006-05-04 00:42:08 +0000359 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000360 // Emit simple indirect register encoding... [EAX] f.e.
361 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
Chris Lattner0e576292006-05-04 00:42:08 +0000362 } else if (!DispForReloc && isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000363 // Emit the disp8 encoding... [REG+disp8]
364 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000365 emitConstant(DispVal, 1);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000366 } else {
367 // Emit the most general non-SIB encoding: [REG+disp32]
Chris Lattner20671842002-12-13 05:05:05 +0000368 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000370 }
371 }
372
373 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 assert(IndexReg.getReg() != X86::ESP &&
375 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000376
377 bool ForceDisp32 = false;
Brian Gaeke95780cc2002-12-13 07:56:18 +0000378 bool ForceDisp8 = false;
Chris Lattner07306de2004-10-17 07:49:45 +0000379 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000380 // If there is no base register, we emit the special case SIB byte with
381 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
382 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
383 ForceDisp32 = true;
Chris Lattner0e576292006-05-04 00:42:08 +0000384 } else if (DispForReloc) {
385 // Emit the normal disp32 encoding.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000386 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
387 ForceDisp32 = true;
Evan Cheng25ab6902006-09-08 06:48:29 +0000388 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000389 // Emit no displacement ModR/M byte
390 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000391 } else if (isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000392 // Emit the disp8 encoding...
393 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
Brian Gaeke95780cc2002-12-13 07:56:18 +0000394 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000395 } else {
396 // Emit the normal disp32 encoding...
397 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
398 }
399
400 // Calculate what the SS field value should be...
401 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
Chris Lattner0e42d812006-09-05 02:52:35 +0000402 unsigned SS = SSTable[Scale.getImm()];
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000403
Chris Lattner07306de2004-10-17 07:49:45 +0000404 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000405 // Handle the SIB byte for the case where there is no base. The
406 // displacement has already been output.
407 assert(IndexReg.getReg() && "Index register must be specified!");
408 emitSIBByte(SS, getX86RegNum(IndexReg.getReg()), 5);
409 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000410 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000411 unsigned IndexRegNo;
412 if (IndexReg.getReg())
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000413 IndexRegNo = getX86RegNum(IndexReg.getReg());
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000414 else
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000415 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000416 emitSIBByte(SS, IndexRegNo, BaseRegNo);
417 }
418
419 // Do we need to output a displacement?
Chris Lattner0e576292006-05-04 00:42:08 +0000420 if (ForceDisp8) {
421 emitConstant(DispVal, 1);
422 } else if (DispVal != 0 || ForceDisp32) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 emitDisplacementField(DispForReloc, DispVal, PCAdj);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000424 }
425 }
426}
427
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000428static unsigned sizeOfImm(const TargetInstrDescriptor *Desc) {
429 switch (Desc->TSFlags & X86II::ImmMask) {
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000430 case X86II::Imm8: return 1;
431 case X86II::Imm16: return 2;
432 case X86II::Imm32: return 4;
Evan Cheng25ab6902006-09-08 06:48:29 +0000433 case X86II::Imm64: return 8;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000434 default: assert(0 && "Immediate size not set!");
435 return 0;
436 }
437}
438
Evan Cheng25ab6902006-09-08 06:48:29 +0000439/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
440/// e.g. r8, xmm8, etc.
441bool Emitter::isX86_64ExtendedReg(const MachineOperand &MO) {
442 if (!MO.isRegister()) return false;
443 unsigned RegNo = MO.getReg();
444 int DWNum = II->getRegisterInfo().getDwarfRegNum(RegNo);
445 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::R8) &&
446 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::R15))
447 return true;
448 if (DWNum >= II->getRegisterInfo().getDwarfRegNum(X86::XMM8) &&
449 DWNum <= II->getRegisterInfo().getDwarfRegNum(X86::XMM15))
450 return true;
451 return false;
452}
453
454inline static bool isX86_64TruncToByte(unsigned oc) {
455 return (oc == X86::TRUNC_64to8 || oc == X86::TRUNC_32to8 ||
456 oc == X86::TRUNC_16to8);
457}
458
459
460inline static bool isX86_64NonExtLowByteReg(unsigned reg) {
461 return (reg == X86::SPL || reg == X86::BPL ||
462 reg == X86::SIL || reg == X86::DIL);
463}
464
465/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
466/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
467/// size, and 3) use of X86-64 extended registers.
468unsigned Emitter::determineREX(const MachineInstr &MI) {
469 unsigned REX = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000470 const TargetInstrDescriptor *Desc = MI.getInstrDescriptor();
471 unsigned Opcode = Desc->Opcode;
Evan Cheng25ab6902006-09-08 06:48:29 +0000472
473 // Pseudo instructions do not need REX prefix byte.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000474 if ((Desc->TSFlags & X86II::FormMask) == X86II::Pseudo)
Evan Cheng25ab6902006-09-08 06:48:29 +0000475 return 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000476 if (Desc->TSFlags & X86II::REX_W)
Evan Cheng25ab6902006-09-08 06:48:29 +0000477 REX |= 1 << 3;
478
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000479 unsigned NumOps = Desc->numOperands;
Evan Cheng171d09e2006-11-10 01:28:43 +0000480 if (NumOps) {
481 bool isTwoAddr = NumOps > 1 &&
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000482 Desc->getOperandConstraint(1, TOI::TIED_TO) != -1;
Evan Cheng80543c82006-09-13 19:07:28 +0000483
Evan Cheng25ab6902006-09-08 06:48:29 +0000484 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
485 bool isTrunc8 = isX86_64TruncToByte(Opcode);
Evan Cheng80543c82006-09-13 19:07:28 +0000486 unsigned i = isTwoAddr ? 1 : 0;
Evan Cheng171d09e2006-11-10 01:28:43 +0000487 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000488 const MachineOperand& MO = MI.getOperand(i);
489 if (MO.isRegister()) {
490 unsigned Reg = MO.getReg();
491 // Trunc to byte are actually movb. The real source operand is the low
492 // byte of the register.
493 if (isTrunc8 && i == 1)
494 Reg = getX86SubSuperRegister(Reg, MVT::i8);
495 if (isX86_64NonExtLowByteReg(Reg))
496 REX |= 0x40;
497 }
498 }
499
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000500 switch (Desc->TSFlags & X86II::FormMask) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000501 case X86II::MRMInitReg:
502 if (isX86_64ExtendedReg(MI.getOperand(0)))
503 REX |= (1 << 0) | (1 << 2);
504 break;
505 case X86II::MRMSrcReg: {
506 if (isX86_64ExtendedReg(MI.getOperand(0)))
507 REX |= 1 << 2;
Evan Cheng80543c82006-09-13 19:07:28 +0000508 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000509 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000510 const MachineOperand& MO = MI.getOperand(i);
511 if (isX86_64ExtendedReg(MO))
512 REX |= 1 << 0;
513 }
514 break;
515 }
516 case X86II::MRMSrcMem: {
517 if (isX86_64ExtendedReg(MI.getOperand(0)))
518 REX |= 1 << 2;
519 unsigned Bit = 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000520 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000521 for (; i != NumOps; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000522 const MachineOperand& MO = MI.getOperand(i);
523 if (MO.isRegister()) {
524 if (isX86_64ExtendedReg(MO))
525 REX |= 1 << Bit;
526 Bit++;
527 }
528 }
529 break;
530 }
531 case X86II::MRM0m: case X86II::MRM1m:
532 case X86II::MRM2m: case X86II::MRM3m:
533 case X86II::MRM4m: case X86II::MRM5m:
534 case X86II::MRM6m: case X86II::MRM7m:
535 case X86II::MRMDestMem: {
Evan Cheng80543c82006-09-13 19:07:28 +0000536 unsigned e = isTwoAddr ? 5 : 4;
537 i = isTwoAddr ? 1 : 0;
Evan Cheng171d09e2006-11-10 01:28:43 +0000538 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
Evan Cheng25ab6902006-09-08 06:48:29 +0000539 REX |= 1 << 2;
540 unsigned Bit = 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000541 for (; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000542 const MachineOperand& MO = MI.getOperand(i);
543 if (MO.isRegister()) {
544 if (isX86_64ExtendedReg(MO))
545 REX |= 1 << Bit;
546 Bit++;
547 }
548 }
549 break;
550 }
551 default: {
552 if (isX86_64ExtendedReg(MI.getOperand(0)))
553 REX |= 1 << 0;
Evan Cheng80543c82006-09-13 19:07:28 +0000554 i = isTwoAddr ? 2 : 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000555 for (unsigned e = NumOps; i != e; ++i) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000556 const MachineOperand& MO = MI.getOperand(i);
557 if (isX86_64ExtendedReg(MO))
558 REX |= 1 << 2;
559 }
560 break;
561 }
562 }
563 }
564 return REX;
565}
566
Alkis Evlogimenosf6e81562004-03-09 03:30:12 +0000567void Emitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner302de592003-06-06 04:00:05 +0000568 NumEmitted++; // Keep track of the # of mi's emitted
569
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000570 const TargetInstrDescriptor *Desc = MI.getInstrDescriptor();
571 unsigned Opcode = Desc->Opcode;
Chris Lattner76041ce2002-12-02 21:44:34 +0000572
Chris Lattner915e5e52004-02-12 17:53:22 +0000573 // Emit the repeat opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000574 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) MCE.emitByte(0xF3);
Chris Lattner915e5e52004-02-12 17:53:22 +0000575
Nate Begemanf63be7d2005-07-06 18:59:04 +0000576 // Emit the operand size opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000577 if (Desc->TSFlags & X86II::OpSize) MCE.emitByte(0x66);
Nate Begemanf63be7d2005-07-06 18:59:04 +0000578
Evan Cheng25ab6902006-09-08 06:48:29 +0000579 // Emit the address size opcode prefix as needed.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000580 if (Desc->TSFlags & X86II::AdSize) MCE.emitByte(0x67);
Evan Cheng25ab6902006-09-08 06:48:29 +0000581
582 bool Need0FPrefix = false;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000583 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattner5ada8df2002-12-25 05:09:21 +0000584 case X86II::TB:
Evan Cheng25ab6902006-09-08 06:48:29 +0000585 Need0FPrefix = true; // Two-byte opcode prefix
Chris Lattner5ada8df2002-12-25 05:09:21 +0000586 break;
Evan Chengee50a1a2006-02-14 21:52:51 +0000587 case X86II::REP: break; // already handled.
588 case X86II::XS: // F3 0F
589 MCE.emitByte(0xF3);
Evan Cheng25ab6902006-09-08 06:48:29 +0000590 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000591 break;
592 case X86II::XD: // F2 0F
593 MCE.emitByte(0xF2);
Evan Cheng25ab6902006-09-08 06:48:29 +0000594 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000595 break;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000596 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
597 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
Chris Lattnere831b6b2003-01-13 00:33:59 +0000598 MCE.emitByte(0xD8+
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000599 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000600 >> X86II::Op0Shift));
Chris Lattner5ada8df2002-12-25 05:09:21 +0000601 break; // Two-byte opcode prefix
Chris Lattnere831b6b2003-01-13 00:33:59 +0000602 default: assert(0 && "Invalid prefix!");
603 case 0: break; // No prefix!
Chris Lattner5ada8df2002-12-25 05:09:21 +0000604 }
Chris Lattner76041ce2002-12-02 21:44:34 +0000605
Evan Cheng25ab6902006-09-08 06:48:29 +0000606 if (Is64BitMode) {
607 // REX prefix
608 unsigned REX = determineREX(MI);
609 if (REX)
610 MCE.emitByte(0x40 | REX);
611 }
612
613 // 0x0F escape code must be emitted just before the opcode.
614 if (Need0FPrefix)
615 MCE.emitByte(0x0F);
616
Chris Lattner0e42d812006-09-05 02:52:35 +0000617 // If this is a two-address instruction, skip one of the register operands.
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000618 unsigned NumOps = Desc->numOperands;
Chris Lattner0e42d812006-09-05 02:52:35 +0000619 unsigned CurOp = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000620 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chenga1fd6502006-11-09 02:22:54 +0000621 CurOp++;
Evan Chengfd00deb2006-12-05 07:29:55 +0000622
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000623 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
624 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnere831b6b2003-01-13 00:33:59 +0000625 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner5ada8df2002-12-25 05:09:21 +0000626 case X86II::Pseudo:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000627#ifndef NDEBUG
628 switch (Opcode) {
629 default:
630 assert(0 && "psuedo instructions should be removed before code emission");
Chris Lattner8d3e1d62006-08-26 00:47:03 +0000631 case TargetInstrInfo::INLINEASM:
Bill Wendling6345d752006-11-17 07:52:03 +0000632 assert(0 && "JIT does not support inline asm!\n");
Chris Lattnerdabbc982006-01-28 18:19:37 +0000633 case X86::IMPLICIT_USE:
634 case X86::IMPLICIT_DEF:
Evan Cheng069287d2006-05-16 07:21:53 +0000635 case X86::IMPLICIT_DEF_GR8:
636 case X86::IMPLICIT_DEF_GR16:
637 case X86::IMPLICIT_DEF_GR32:
Evan Cheng25ab6902006-09-08 06:48:29 +0000638 case X86::IMPLICIT_DEF_GR64:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000639 case X86::IMPLICIT_DEF_FR32:
640 case X86::IMPLICIT_DEF_FR64:
Evan Chenga9f2a712006-03-22 02:52:03 +0000641 case X86::IMPLICIT_DEF_VR64:
642 case X86::IMPLICIT_DEF_VR128:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000643 case X86::FP_REG_KILL:
644 break;
645 }
646#endif
Evan Cheng171d09e2006-11-10 01:28:43 +0000647 CurOp = NumOps;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000648 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000649
Chris Lattner76041ce2002-12-02 21:44:34 +0000650 case X86II::RawFrm:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000651 MCE.emitByte(BaseOpcode);
Evan Cheng171d09e2006-11-10 01:28:43 +0000652 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000653 const MachineOperand &MO = MI.getOperand(CurOp++);
Brian Gaeke09015d92004-05-14 06:54:58 +0000654 if (MO.isMachineBasicBlock()) {
655 emitPCRelativeBlockAddress(MO.getMachineBasicBlock());
Chris Lattnere831b6b2003-01-13 00:33:59 +0000656 } else if (MO.isGlobalAddress()) {
Chris Lattner16cb6f82005-05-19 05:54:33 +0000657 bool isTailCall = Opcode == X86::TAILJMPd ||
658 Opcode == X86::TAILJMPr || Opcode == X86::TAILJMPm;
Evan Cheng25ab6902006-09-08 06:48:29 +0000659 emitGlobalAddressForCall(MO.getGlobal(), !isTailCall);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000660 } else if (MO.isExternalSymbol()) {
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000661 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
Chris Lattnere47f4ff2004-04-13 17:18:51 +0000662 } else if (MO.isImmediate()) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000663 emitConstant(MO.getImm(), sizeOfImm(Desc));
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000664 } else {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000665 assert(0 && "Unknown RawFrm operand!");
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000666 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000667 }
668 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000669
670 case X86II::AddRegFrm:
Chris Lattner0e42d812006-09-05 02:52:35 +0000671 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
672
Evan Cheng171d09e2006-11-10 01:28:43 +0000673 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000674 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000675 unsigned Size = sizeOfImm(Desc);
676 if (MO1.isImmediate())
677 emitConstant(MO1.getImm(), Size);
678 else {
679 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word : X86::reloc_absolute_word;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000680 if (Opcode == X86::MOV64ri)
Evan Chengfd00deb2006-12-05 07:29:55 +0000681 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000682 if (MO1.isGlobalAddress())
683 emitGlobalAddressForPtr(MO1.getGlobal(), rt, MO1.getOffset());
684 else if (MO1.isExternalSymbol())
685 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
686 else if (MO1.isConstantPoolIndex())
687 emitConstPoolAddress(MO1.getConstantPoolIndex(), rt);
688 else if (MO1.isJumpTableIndex())
689 emitJumpTableAddress(MO1.getJumpTableIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000690 }
691 }
692 break;
693
694 case X86II::MRMDestReg: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000695 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000696 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
697 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
698 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000699 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000700 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattner9dedbcc2003-05-06 21:31:47 +0000701 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000702 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000703 case X86II::MRMDestMem: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000704 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000705 emitMemModRMByte(MI, CurOp, getX86RegNum(MI.getOperand(CurOp+4).getReg()));
706 CurOp += 5;
Evan Cheng171d09e2006-11-10 01:28:43 +0000707 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000708 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000709 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000710 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000711
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000712 case X86II::MRMSrcReg:
713 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000714 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
715 getX86RegNum(MI.getOperand(CurOp).getReg()));
716 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000717 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000718 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000719 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000720
Evan Cheng25ab6902006-09-08 06:48:29 +0000721 case X86II::MRMSrcMem: {
Evan Cheng171d09e2006-11-10 01:28:43 +0000722 unsigned PCAdj = (CurOp+5 != NumOps) ? sizeOfImm(Desc) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000723
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000724 MCE.emitByte(BaseOpcode);
Evan Cheng25ab6902006-09-08 06:48:29 +0000725 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
726 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000727 CurOp += 5;
Evan Cheng171d09e2006-11-10 01:28:43 +0000728 if (CurOp != NumOps)
Chris Lattner0e42d812006-09-05 02:52:35 +0000729 emitConstant(MI.getOperand(CurOp++).getImm(), sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000730 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000731 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000732
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000733 case X86II::MRM0r: case X86II::MRM1r:
734 case X86II::MRM2r: case X86II::MRM3r:
735 case X86II::MRM4r: case X86II::MRM5r:
736 case X86II::MRM6r: case X86II::MRM7r:
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000737 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000738 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000739 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000740
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000741 if (CurOp != NumOps) {
742 const MachineOperand &MO1 = MI.getOperand(CurOp++);
743 unsigned Size = sizeOfImm(Desc);
744 if (MO1.isImmediate())
745 emitConstant(MO1.getImm(), Size);
746 else {
Evan Chengfd00deb2006-12-05 07:29:55 +0000747 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
748 : X86::reloc_absolute_word;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000749 if (Opcode == X86::MOV64ri32)
Evan Chengfd00deb2006-12-05 07:29:55 +0000750 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000751 if (MO1.isGlobalAddress())
752 emitGlobalAddressForPtr(MO1.getGlobal(), rt, MO1.getOffset());
753 else if (MO1.isExternalSymbol())
754 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
755 else if (MO1.isConstantPoolIndex())
756 emitConstPoolAddress(MO1.getConstantPoolIndex(), rt);
757 else if (MO1.isJumpTableIndex())
758 emitJumpTableAddress(MO1.getJumpTableIndex(), rt);
759 }
760 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000761 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000762
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000763 case X86II::MRM0m: case X86II::MRM1m:
764 case X86II::MRM2m: case X86II::MRM3m:
765 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng25ab6902006-09-08 06:48:29 +0000766 case X86II::MRM6m: case X86II::MRM7m: {
Evan Cheng171d09e2006-11-10 01:28:43 +0000767 unsigned PCAdj = (CurOp+4 != NumOps) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000768 (MI.getOperand(CurOp+4).isImmediate() ? sizeOfImm(Desc) : 4) : 0;
769
Chris Lattnere831b6b2003-01-13 00:33:59 +0000770 MCE.emitByte(BaseOpcode);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000771 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
Evan Cheng25ab6902006-09-08 06:48:29 +0000772 PCAdj);
Chris Lattner0e42d812006-09-05 02:52:35 +0000773 CurOp += 4;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000774
Evan Cheng171d09e2006-11-10 01:28:43 +0000775 if (CurOp != NumOps) {
Chris Lattner0e42d812006-09-05 02:52:35 +0000776 const MachineOperand &MO = MI.getOperand(CurOp++);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000777 unsigned Size = sizeOfImm(Desc);
Chris Lattner0e42d812006-09-05 02:52:35 +0000778 if (MO.isImmediate())
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000779 emitConstant(MO.getImm(), Size);
780 else {
Evan Chengfd00deb2006-12-05 07:29:55 +0000781 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
782 : X86::reloc_absolute_word;
783 if (Opcode == X86::MOV64mi32)
784 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000785 if (MO.isGlobalAddress())
786 emitGlobalAddressForPtr(MO.getGlobal(), rt, MO.getOffset());
787 else if (MO.isExternalSymbol())
788 emitExternalSymbolAddress(MO.getSymbolName(), rt);
789 else if (MO.isConstantPoolIndex())
790 emitConstPoolAddress(MO.getConstantPoolIndex(), rt);
791 else if (MO.isJumpTableIndex())
792 emitJumpTableAddress(MO.getJumpTableIndex(), rt);
793 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000794 }
795 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000796 }
Evan Cheng3c55c542006-02-01 06:13:50 +0000797
798 case X86II::MRMInitReg:
799 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000800 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
801 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
802 getX86RegNum(MI.getOperand(CurOp).getReg()));
803 ++CurOp;
Evan Cheng3c55c542006-02-01 06:13:50 +0000804 break;
Chris Lattner76041ce2002-12-02 21:44:34 +0000805 }
Evan Cheng3530baf2006-09-06 20:24:14 +0000806
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000807 assert((Desc->Flags & M_VARIABLE_OPS) != 0 ||
Evan Cheng171d09e2006-11-10 01:28:43 +0000808 CurOp == NumOps && "Unknown encoding!");
Chris Lattner76041ce2002-12-02 21:44:34 +0000809}