blob: 34be470f03e30b830365e945b79175b6d0e8e286 [file] [log] [blame]
Andrew Lenharth2ab804c2006-09-18 19:44:29 +00001//===-- AlphaLLRP.cpp - Alpha Load Load Replay Trap elimination pass. -- --===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharth2ab804c2006-09-18 19:44:29 +00007//
8//===----------------------------------------------------------------------===//
9//
10// Here we check for potential replay traps introduced by the spiller
Chris Lattner95b2c7d2006-12-19 22:59:26 +000011// We also align some branch targets if we can do so for free.
12//
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000013//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "alpha-nops"
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000016#include "Alpha.h"
17#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengc0f64ff2006-11-27 23:37:22 +000019#include "llvm/Target/TargetMachine.h"
20#include "llvm/Target/TargetInstrInfo.h"
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000021#include "llvm/ADT/SetOperations.h"
22#include "llvm/ADT/Statistic.h"
23#include "llvm/Support/CommandLine.h"
24using namespace llvm;
25
Chris Lattner95b2c7d2006-12-19 22:59:26 +000026STATISTIC(nopintro, "Number of nops inserted");
27STATISTIC(nopalign, "Number of nops inserted for alignment");
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000028
Chris Lattner95b2c7d2006-12-19 22:59:26 +000029namespace {
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000030 cl::opt<bool>
31 AlignAll("alpha-align-all", cl::Hidden,
32 cl::desc("Align all blocks"));
33
34 struct AlphaLLRPPass : public MachineFunctionPass {
35 /// Target machine description which we query for reg. names, data
36 /// layout, etc.
37 ///
38 AlphaTargetMachine &TM;
39
Devang Patel19974732007-05-03 01:11:54 +000040 static char ID;
Devang Patel794fd752007-05-01 21:15:47 +000041 AlphaLLRPPass(AlphaTargetMachine &tm)
Dan Gohmanae73dc12008-09-04 17:05:41 +000042 : MachineFunctionPass(&ID), TM(tm) { }
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000043
44 virtual const char *getPassName() const {
45 return "Alpha NOP inserter";
46 }
47
48 bool runOnMachineFunction(MachineFunction &F) {
Evan Chengc0f64ff2006-11-27 23:37:22 +000049 const TargetInstrInfo *TII = F.getTarget().getInstrInfo();
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000050 bool Changed = false;
51 MachineInstr* prev[3] = {0,0,0};
Chris Lattnerc7f3ace2010-04-02 20:16:16 +000052 DebugLoc dl;
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000053 unsigned count = 0;
54 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
55 FI != FE; ++FI) {
Anton Korobeynikovbed29462007-04-16 18:10:23 +000056 MachineBasicBlock& MBB = *FI;
57 bool ub = false;
58 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ) {
59 if (count%4 == 0)
60 prev[0] = prev[1] = prev[2] = 0; //Slots cleared at fetch boundary
61 ++count;
62 MachineInstr *MI = I++;
63 switch (MI->getOpcode()) {
64 case Alpha::LDQ: case Alpha::LDL:
65 case Alpha::LDWU: case Alpha::LDBU:
66 case Alpha::LDT: case Alpha::LDS:
67 case Alpha::STQ: case Alpha::STL:
68 case Alpha::STW: case Alpha::STB:
69 case Alpha::STT: case Alpha::STS:
70 if (MI->getOperand(2).getReg() == Alpha::R30) {
Chris Lattner9a1ceae2007-12-30 20:49:49 +000071 if (prev[0] &&
72 prev[0]->getOperand(2).getReg() == MI->getOperand(2).getReg()&&
73 prev[0]->getOperand(1).getImm() == MI->getOperand(1).getImm()){
Anton Korobeynikovbed29462007-04-16 18:10:23 +000074 prev[0] = prev[1];
75 prev[1] = prev[2];
76 prev[2] = 0;
Dale Johannesen01b36e62009-02-13 02:30:42 +000077 BuildMI(MBB, MI, dl, TII->get(Alpha::BISr), Alpha::R31)
Anton Korobeynikovbed29462007-04-16 18:10:23 +000078 .addReg(Alpha::R31)
79 .addReg(Alpha::R31);
80 Changed = true; nopintro += 1;
81 count += 1;
82 } else if (prev[1]
83 && prev[1]->getOperand(2).getReg() ==
84 MI->getOperand(2).getReg()
Chris Lattner9a1ceae2007-12-30 20:49:49 +000085 && prev[1]->getOperand(1).getImm() ==
86 MI->getOperand(1).getImm()) {
Anton Korobeynikovbed29462007-04-16 18:10:23 +000087 prev[0] = prev[2];
88 prev[1] = prev[2] = 0;
Dale Johannesen01b36e62009-02-13 02:30:42 +000089 BuildMI(MBB, MI, dl, TII->get(Alpha::BISr), Alpha::R31)
Anton Korobeynikovbed29462007-04-16 18:10:23 +000090 .addReg(Alpha::R31)
91 .addReg(Alpha::R31);
Dale Johannesen01b36e62009-02-13 02:30:42 +000092 BuildMI(MBB, MI, dl, TII->get(Alpha::BISr), Alpha::R31)
Anton Korobeynikovbed29462007-04-16 18:10:23 +000093 .addReg(Alpha::R31)
94 .addReg(Alpha::R31);
95 Changed = true; nopintro += 2;
96 count += 2;
97 } else if (prev[2]
98 && prev[2]->getOperand(2).getReg() ==
99 MI->getOperand(2).getReg()
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000100 && prev[2]->getOperand(1).getImm() ==
101 MI->getOperand(1).getImm()) {
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000102 prev[0] = prev[1] = prev[2] = 0;
Dale Johannesen01b36e62009-02-13 02:30:42 +0000103 BuildMI(MBB, MI, dl, TII->get(Alpha::BISr), Alpha::R31)
104 .addReg(Alpha::R31).addReg(Alpha::R31);
105 BuildMI(MBB, MI, dl, TII->get(Alpha::BISr), Alpha::R31)
106 .addReg(Alpha::R31).addReg(Alpha::R31);
107 BuildMI(MBB, MI, dl, TII->get(Alpha::BISr), Alpha::R31)
108 .addReg(Alpha::R31).addReg(Alpha::R31);
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000109 Changed = true; nopintro += 3;
110 count += 3;
111 }
112 prev[0] = prev[1];
113 prev[1] = prev[2];
114 prev[2] = MI;
115 break;
116 }
117 prev[0] = prev[1];
118 prev[1] = prev[2];
119 prev[2] = 0;
120 break;
121 case Alpha::ALTENT:
122 case Alpha::MEMLABEL:
123 case Alpha::PCLABEL:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000124 --count;
125 break;
126 case Alpha::BR:
127 case Alpha::JMP:
128 ub = true;
129 //fall through
130 default:
131 prev[0] = prev[1];
132 prev[1] = prev[2];
133 prev[2] = 0;
134 break;
Andrew Lenharthc459bbf2006-09-20 20:08:52 +0000135 }
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000136 }
137 if (ub || AlignAll) {
138 //we can align stuff for free at this point
139 while (count % 4) {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000140 BuildMI(MBB, MBB.end(), dl, TII->get(Alpha::BISr), Alpha::R31)
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000141 .addReg(Alpha::R31).addReg(Alpha::R31);
142 ++count;
143 ++nopalign;
144 prev[0] = prev[1];
145 prev[1] = prev[2];
146 prev[2] = 0;
Andrew Lenharthc459bbf2006-09-20 20:08:52 +0000147 }
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000148 }
Andrew Lenharth2ab804c2006-09-18 19:44:29 +0000149 }
150 return Changed;
151 }
152 };
Devang Patel19974732007-05-03 01:11:54 +0000153 char AlphaLLRPPass::ID = 0;
Andrew Lenharth2ab804c2006-09-18 19:44:29 +0000154} // end of anonymous namespace
155
156FunctionPass *llvm::createAlphaLLRPPass(AlphaTargetMachine &tm) {
157 return new AlphaLLRPPass(tm);
158}