blob: 001723a2fa7a2eb29cf12f4f1bbd47918c832311 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedman796492d2009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedman796492d2009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000024#include "llvm/Target/TargetLoweringObjectFile.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025#include "llvm/Constants.h"
26#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000027#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029#include "llvm/Support/CommandLine.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000030#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000032using namespace llvm;
33
Chris Lattnera87dea42009-07-31 18:48:30 +000034namespace {
Chris Lattnerf0144122009-07-28 03:13:23 +000035class TargetLoweringObjectFileAlpha : public TargetLoweringObjectFile {
36public:
Chris Lattnera87dea42009-07-31 18:48:30 +000037 void Initialize(MCContext &Ctx, const TargetMachine &TM) {
38 TargetLoweringObjectFile::Initialize(Ctx, TM);
Chris Lattner968ff112009-08-01 21:11:14 +000039 TextSection = getOrCreateSection("_text", true,
40 SectionKind::get(SectionKind::Text));
41 DataSection = getOrCreateSection("_data", true,
42 SectionKind::get(SectionKind::DataRel));
Chris Lattnerf0144122009-07-28 03:13:23 +000043 }
44};
Chris Lattnera87dea42009-07-31 18:48:30 +000045}
Chris Lattnerf0144122009-07-28 03:13:23 +000046
47
48
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000049/// AddLiveIn - This helper function adds the specified physical register to the
50/// MachineFunction as a live in value. It also creates a corresponding virtual
51/// register for it.
52static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
53 TargetRegisterClass *RC) {
54 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000055 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
56 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000057 return VReg;
58}
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM)
61 : TargetLowering(TM, new TargetLoweringObjectFileAlpha()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000062 // Set up the TargetLowering object.
Dan Gohmana119de82009-06-14 23:30:43 +000063 //I am having problems with shr n i8 1
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000064 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000065 setBooleanContents(ZeroOrOneBooleanContent);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000066
Chris Lattner111c2fa2006-10-06 22:46:51 +000067 setUsesGlobalOffsetTable(true);
68
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000069 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000070 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
71 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000072
73 // We want to custom lower some of our intrinsics.
74 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
75
Evan Cheng03294662008-10-14 21:26:46 +000076 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
77 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000078
Evan Cheng03294662008-10-14 21:26:46 +000079 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
80 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000081
Evan Cheng03294662008-10-14 21:26:46 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000085
Eli Friedman18d643a2009-07-17 05:23:03 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
87
Evan Chengc35497f2006-10-30 08:02:39 +000088 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
89 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000090 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000091 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000092
Andrew Lenharth7794bd32006-06-27 23:19:14 +000093 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
94
Chris Lattner3e2bafd2005-09-28 22:29:17 +000095 setOperationAction(ISD::FREM, MVT::f32, Expand);
96 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000097
98 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000099 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000100 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
101 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
102
Andrew Lenharth120ab482005-09-29 22:54:56 +0000103 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000104 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
105 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
106 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
107 }
Nate Begemand88fc032006-01-14 03:14:10 +0000108 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000109 setOperationAction(ISD::ROTL , MVT::i64, Expand);
110 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000111
Andrew Lenharth53d89702005-12-25 01:34:27 +0000112 setOperationAction(ISD::SREM , MVT::i64, Custom);
113 setOperationAction(ISD::UREM , MVT::i64, Custom);
114 setOperationAction(ISD::SDIV , MVT::i64, Custom);
115 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000116
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000117 setOperationAction(ISD::ADDC , MVT::i64, Expand);
118 setOperationAction(ISD::ADDE , MVT::i64, Expand);
119 setOperationAction(ISD::SUBC , MVT::i64, Expand);
120 setOperationAction(ISD::SUBE , MVT::i64, Expand);
121
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000122 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth683a9222008-11-11 06:06:07 +0000123 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000124
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000125
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000126 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000127 setOperationAction(ISD::FSIN , MVT::f64, Expand);
128 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000129 setOperationAction(ISD::FSIN , MVT::f32, Expand);
130 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000131
132 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000133 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000134
135 setOperationAction(ISD::FPOW , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000137
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000138 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000139
Andrew Lenharth3553d862007-01-24 21:09:16 +0000140 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
141
Chris Lattnerf73bae12005-11-29 06:16:21 +0000142 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000143 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000144 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000145 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
146 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000147
148 // Not implemented yet.
149 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
150 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000151 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
152
Bill Wendling056292f2008-09-16 21:48:12 +0000153 // We want to legalize GlobalAddress and ConstantPool and
154 // ExternalSymbols nodes into the appropriate instructions to
155 // materialize the address.
Andrew Lenharth53d89702005-12-25 01:34:27 +0000156 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
157 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000158 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000159 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000160
Andrew Lenharth0e538792006-01-25 21:54:38 +0000161 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000162 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000163 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000164 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000165 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000166
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000167 setOperationAction(ISD::RET, MVT::Other, Custom);
168
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000169 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000170 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000171
Andrew Lenharth739027e2006-01-16 21:22:38 +0000172 setStackPointerRegisterToSaveRestore(Alpha::R30);
173
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000174 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000175 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000176 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000177 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000178
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000179 setJumpBufSize(272);
180 setJumpBufAlignment(16);
181
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000182 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000183}
184
Duncan Sands5480c042009-01-01 15:52:00 +0000185MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000186 return MVT::i64;
187}
188
Andrew Lenharth84a06052006-01-16 19:53:25 +0000189const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
190 switch (Opcode) {
191 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000192 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
193 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
194 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
195 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
196 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
197 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000198 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000199 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000200 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000201 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000202 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
203 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000204 }
205}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000206
Bill Wendlingb4202b82009-07-01 18:50:55 +0000207/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000208unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
209 return 4;
210}
211
Dan Gohman475871a2008-07-27 21:46:04 +0000212static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000213 MVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000214 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000215 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
216 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000217 // FIXME there isn't really any debug info here
218 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000219
Dale Johannesende064702009-02-06 21:50:26 +0000220 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000221 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000222 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000223 return Lo;
224}
225
Chris Lattnere21492b2006-08-11 17:19:54 +0000226//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
227//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000228
229//For now, just use variable size stack frame format
230
231//In a standard call, the first six items are passed in registers $16
232//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
233//of argument-to-register correspondence.) The remaining items are
234//collected in a memory argument list that is a naturally aligned
235//array of quadwords. In a standard call, this list, if present, must
236//be passed at 0(SP).
237//7 ... n 0(SP) ... (n-7)*8(SP)
238
239// //#define FP $15
240// //#define RA $26
241// //#define PV $27
242// //#define GP $29
243// //#define SP $30
244
Eli Friedman796492d2009-07-19 01:11:32 +0000245#include "AlphaGenCallingConv.inc"
246
247SDValue AlphaTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
248 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
249 SDValue Chain = TheCall->getChain();
250 SDValue Callee = TheCall->getCallee();
251 bool isVarArg = TheCall->isVarArg();
252 DebugLoc dl = Op.getDebugLoc();
253 MachineFunction &MF = DAG.getMachineFunction();
254 unsigned CC = MF.getFunction()->getCallingConv();
255
256 // Analyze operands of the call, assigning locations to each operand.
257 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +0000258 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000259
260 CCInfo.AnalyzeCallOperands(TheCall, CC_Alpha);
261
262 // Get a count of how many bytes are to be pushed on the stack.
263 unsigned NumBytes = CCInfo.getNextStackOffset();
264
265 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
266 getPointerTy(), true));
267
268 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
269 SmallVector<SDValue, 12> MemOpChains;
270 SDValue StackPtr;
271
272 // Walk the register/memloc assignments, inserting copies/loads.
273 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
274 CCValAssign &VA = ArgLocs[i];
275
276 // Arguments start after the 5 first operands of ISD::CALL
277 SDValue Arg = TheCall->getArg(i);
278
279 // Promote the value if needed.
280 switch (VA.getLocInfo()) {
281 default: assert(0 && "Unknown loc info!");
282 case CCValAssign::Full: break;
283 case CCValAssign::SExt:
284 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
285 break;
286 case CCValAssign::ZExt:
287 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
288 break;
289 case CCValAssign::AExt:
290 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
291 break;
292 }
293
294 // Arguments that can be passed on register must be kept at RegsToPass
295 // vector
296 if (VA.isRegLoc()) {
297 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
298 } else {
299 assert(VA.isMemLoc());
300
301 if (StackPtr.getNode() == 0)
302 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
303
304 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
305 StackPtr,
306 DAG.getIntPtrConstant(VA.getLocMemOffset()));
307
308 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
309 PseudoSourceValue::getStack(), 0));
310 }
311 }
312
313 // Transform all store nodes into one single node because all store nodes are
314 // independent of each other.
315 if (!MemOpChains.empty())
316 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
317 &MemOpChains[0], MemOpChains.size());
318
319 // Build a sequence of copy-to-reg nodes chained together with token chain and
320 // flag operands which copy the outgoing args into registers. The InFlag in
321 // necessary since all emited instructions must be stuck together.
322 SDValue InFlag;
323 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
324 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
325 RegsToPass[i].second, InFlag);
326 InFlag = Chain.getValue(1);
327 }
328
329 // Returns a chain & a flag for retval copy to use.
330 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
331 SmallVector<SDValue, 8> Ops;
332 Ops.push_back(Chain);
333 Ops.push_back(Callee);
334
335 // Add argument registers to the end of the list so that they are
336 // known live into the call.
337 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
338 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
339 RegsToPass[i].second.getValueType()));
340
341 if (InFlag.getNode())
342 Ops.push_back(InFlag);
343
344 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
345 InFlag = Chain.getValue(1);
346
347 // Create the CALLSEQ_END node.
348 Chain = DAG.getCALLSEQ_END(Chain,
349 DAG.getConstant(NumBytes, getPointerTy(), true),
350 DAG.getConstant(0, getPointerTy(), true),
351 InFlag);
352 InFlag = Chain.getValue(1);
353
354 // Handle result values, copying them out of physregs into vregs that we
355 // return.
356 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
357 Op.getResNo());
358}
359
360/// LowerCallResult - Lower the result values of an ISD::CALL into the
361/// appropriate copies out of appropriate physical registers. This assumes that
362/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
363/// being lowered. Returns a SDNode with the same number of values as the
364/// ISD::CALL.
365SDNode*
366AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
367 CallSDNode *TheCall,
368 unsigned CallingConv,
369 SelectionDAG &DAG) {
370 bool isVarArg = TheCall->isVarArg();
371 DebugLoc dl = TheCall->getDebugLoc();
372
373 // Assign locations to each value returned by this call.
374 SmallVector<CCValAssign, 16> RVLocs;
375 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs,
Owen Andersone922c022009-07-22 00:24:57 +0000376 *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000377
378 CCInfo.AnalyzeCallResult(TheCall, RetCC_Alpha);
379 SmallVector<SDValue, 8> ResultVals;
380
381 // Copy all of the result registers out of their specified physreg.
382 for (unsigned i = 0; i != RVLocs.size(); ++i) {
383 CCValAssign &VA = RVLocs[i];
384
385 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
386 VA.getLocVT(), InFlag).getValue(1);
387 SDValue RetValue = Chain.getValue(0);
388 InFlag = Chain.getValue(2);
389
390 // If this is an 8/16/32-bit value, it is really passed promoted to 64
391 // bits. Insert an assert[sz]ext to capture this, then truncate to the
392 // right size.
393 if (VA.getLocInfo() == CCValAssign::SExt)
394 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
395 DAG.getValueType(VA.getValVT()));
396 else if (VA.getLocInfo() == CCValAssign::ZExt)
397 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
398 DAG.getValueType(VA.getValVT()));
399
400 if (VA.getLocInfo() != CCValAssign::Full)
401 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
402
403 ResultVals.push_back(RetValue);
404 }
405
406 ResultVals.push_back(Chain);
407
408 // Merge everything together with a MERGE_VALUES node.
409 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
410 &ResultVals[0], ResultVals.size()).getNode();
411}
412
Dan Gohman475871a2008-07-27 21:46:04 +0000413static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000414 int &VarArgsBase,
415 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000416 MachineFunction &MF = DAG.getMachineFunction();
417 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000418 std::vector<SDValue> ArgValues;
419 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000420 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000421
Andrew Lenharthf71df332005-09-04 06:12:19 +0000422 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000423 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000424 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000425 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000426
Gabor Greifba36cb52008-08-28 21:40:38 +0000427 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000428 SDValue argt;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000429 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000430 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000431
432 if (ArgNo < 6) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000433 switch (ObjectVT.getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000434 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000435 assert(false && "Invalid value type!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000436 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000437 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000438 &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000439 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000440 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000441 case MVT::f32:
442 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000443 &Alpha::F4RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000444 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000445 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000446 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000447 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000448 &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000449 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000450 break;
451 }
452 } else { //more args
453 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000454 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000455
456 // Create the SelectionDAG nodes corresponding to a load
457 //from this parameter
Dan Gohman475871a2008-07-27 21:46:04 +0000458 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000459 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000460 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000461 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000462 }
463
464 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000465 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000466 if (isVarArg) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000467 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000468 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000469 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000470 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000471 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000472 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000473 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
474 if (i == 0) VarArgsBase = FI;
Dan Gohman475871a2008-07-27 21:46:04 +0000475 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000476 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000477
Dan Gohman6f0d0242008-02-10 18:45:23 +0000478 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000479 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000480 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000481 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
482 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000483 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000484 }
485
486 //Set up a token factor with all the stack traffic
Dale Johannesen33c960f2009-02-04 20:06:27 +0000487 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000488 }
489
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000490 ArgValues.push_back(Root);
491
492 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000493 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +0000494 &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000495}
496
Dan Gohman475871a2008-07-27 21:46:04 +0000497static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +0000498 DebugLoc dl = Op.getDebugLoc();
499 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000500 DAG.getNode(AlphaISD::GlobalRetAddr,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000501 DebugLoc::getUnknownLoc(),
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000502 MVT::i64),
Dan Gohman475871a2008-07-27 21:46:04 +0000503 SDValue());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000504 switch (Op.getNumOperands()) {
505 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000506 llvm_unreachable("Do not know how to return this many arguments!");
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000507 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000508 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000509 //return SDValue(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000510 case 3: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000511 MVT ArgVT = Op.getOperand(1).getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000512 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000513 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000514 ArgReg = Alpha::R0;
515 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000516 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000517 ArgReg = Alpha::F0;
518 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000519 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
520 Op.getOperand(1), Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000521 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
522 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000523 break;
524 }
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000525 case 5: {
526 MVT ArgVT = Op.getOperand(1).getValueType();
527 unsigned ArgReg1, ArgReg2;
528 if (ArgVT.isInteger()) {
529 ArgReg1 = Alpha::R0;
530 ArgReg2 = Alpha::R1;
531 } else {
532 assert(ArgVT.isFloatingPoint());
533 ArgReg1 = Alpha::F0;
534 ArgReg2 = Alpha::F1;
535 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000536 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
537 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000538 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
539 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
540 == DAG.getMachineFunction().getRegInfo().liveout_end())
541 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000542 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
543 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000544 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
545 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
546 == DAG.getMachineFunction().getRegInfo().liveout_end())
547 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
548 break;
549 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000550 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000551 return DAG.getNode(AlphaISD::RET_FLAG, dl,
552 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000553}
554
Dan Gohman475871a2008-07-27 21:46:04 +0000555void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
556 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000557 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000558 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000559 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000560 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000561
Dale Johannesenf5d97892009-02-04 01:48:28 +0000562 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
563 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sands126d9072008-07-04 11:47:58 +0000564 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000565 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sands126d9072008-07-04 11:47:58 +0000566 Tmp, NULL, 0, MVT::i32);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000567 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000568 if (N->getValueType(0).isFloatingPoint())
569 {
570 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesenf5d97892009-02-04 01:48:28 +0000571 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sands126d9072008-07-04 11:47:58 +0000572 DAG.getConstant(8*6, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000573 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000574 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000575 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000576 }
577
Dale Johannesenf5d97892009-02-04 01:48:28 +0000578 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000579 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000580 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sands126d9072008-07-04 11:47:58 +0000581 MVT::i32);
582}
583
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000584/// LowerOperation - Provide custom lowering hooks for some operations.
585///
Dan Gohman475871a2008-07-27 21:46:04 +0000586SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000587 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000588 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000589 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000590 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000591 VarArgsBase,
592 VarArgsOffset);
Eli Friedman796492d2009-07-19 01:11:32 +0000593 case ISD::CALL: return LowerCALL(Op, DAG);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000594 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000595 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
596
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000597 case ISD::INTRINSIC_WO_CHAIN: {
598 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
599 switch (IntNo) {
600 default: break; // Don't custom lower most intrinsics.
601 case Intrinsic::alpha_umulh:
Dale Johannesende064702009-02-06 21:50:26 +0000602 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
603 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000604 }
605 }
606
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000607 case ISD::SINT_TO_FP: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000608 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000609 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000610 SDValue LD;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000611 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesende064702009-02-06 21:50:26 +0000612 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
613 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000614 isDouble?MVT::f64:MVT::f32, LD);
615 return FP;
616 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000617 case ISD::FP_TO_SINT: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000618 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000620
621 if (!isDouble) //Promote
Dale Johannesende064702009-02-06 21:50:26 +0000622 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000623
Dale Johannesende064702009-02-06 21:50:26 +0000624 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000625
Dale Johannesende064702009-02-06 21:50:26 +0000626 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000627 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000628 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000629 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000630 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000631 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000632 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000633
Dale Johannesende064702009-02-06 21:50:26 +0000634 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000635 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000636 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000637 return Lo;
638 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000639 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000640 llvm_unreachable("TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000641 case ISD::GlobalAddress: {
642 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
643 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000644 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000645 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000646
Reid Spencer5cbf9852007-01-30 20:08:39 +0000647 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000648 if (GV->hasLocalLinkage()) {
Dale Johannesende064702009-02-06 21:50:26 +0000649 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000650 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000651 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000652 return Lo;
653 } else
Dale Johannesende064702009-02-06 21:50:26 +0000654 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000655 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000656 }
Bill Wendling056292f2008-09-16 21:48:12 +0000657 case ISD::ExternalSymbol: {
Dale Johannesende064702009-02-06 21:50:26 +0000658 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000659 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
660 ->getSymbol(), MVT::i64),
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000661 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000662 }
Bill Wendling056292f2008-09-16 21:48:12 +0000663
Andrew Lenharth53d89702005-12-25 01:34:27 +0000664 case ISD::UREM:
665 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000666 //Expand only on constant case
667 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000668 MVT VT = Op.getNode()->getValueType(0);
669 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
670 BuildUDIV(Op.getNode(), DAG, NULL) :
671 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000672 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
673 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000674 return Tmp1;
675 }
676 //fall through
677 case ISD::SDIV:
678 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000679 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000680 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greifba36cb52008-08-28 21:40:38 +0000681 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
682 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000683 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000684 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000685 case ISD::UREM: opstr = "__remqu"; break;
686 case ISD::SREM: opstr = "__remq"; break;
687 case ISD::UDIV: opstr = "__divqu"; break;
688 case ISD::SDIV: opstr = "__divq"; break;
689 }
Dan Gohman475871a2008-07-27 21:46:04 +0000690 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000691 Tmp2 = Op.getOperand(1),
Bill Wendling056292f2008-09-16 21:48:12 +0000692 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesende064702009-02-06 21:50:26 +0000693 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000694 }
695 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000696
Nate Begemanacc398c2006-01-25 18:21:52 +0000697 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000698 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000699 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000700
Dan Gohman475871a2008-07-27 21:46:04 +0000701 SDValue Result;
Nate Begemanacc398c2006-01-25 18:21:52 +0000702 if (Op.getValueType() == MVT::i32)
Dale Johannesen39355f92009-02-04 02:34:38 +0000703 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000704 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000705 else
Dale Johannesen39355f92009-02-04 02:34:38 +0000706 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000707 return Result;
708 }
709 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000710 SDValue Chain = Op.getOperand(0);
711 SDValue DestP = Op.getOperand(1);
712 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000713 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
714 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000715
Dale Johannesen39355f92009-02-04 02:34:38 +0000716 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
717 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
718 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000719 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000720 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
721 NP, NULL,0, MVT::i32);
722 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000723 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000724 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000725 }
726 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000727 SDValue Chain = Op.getOperand(0);
728 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000729 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000730
731 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman475871a2008-07-27 21:46:04 +0000732 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen39355f92009-02-04 02:34:38 +0000733 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
734 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000735 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000736 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Evan Cheng8b2794a2006-10-13 21:14:26 +0000737 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000738 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000739 case ISD::RETURNADDR:
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000740 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
741 MVT::i64);
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000742 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000743 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000744 }
Jim Laskey62819f32007-02-21 22:54:50 +0000745
Dan Gohman475871a2008-07-27 21:46:04 +0000746 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000747}
Nate Begeman0aed7842006-01-28 03:14:31 +0000748
Duncan Sands1607f052008-12-01 11:39:25 +0000749void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
750 SmallVectorImpl<SDValue>&Results,
751 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000752 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000753 assert(N->getValueType(0) == MVT::i32 &&
754 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000755 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000756
Dan Gohman475871a2008-07-27 21:46:04 +0000757 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000758 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000759 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000760 Results.push_back(Res);
761 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000762}
Andrew Lenharth17255992006-06-21 13:37:27 +0000763
764
765//Inline Asm
766
767/// getConstraintType - Given a constraint letter, return the type of
768/// constraint it is for this target.
769AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000770AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
771 if (Constraint.size() == 1) {
772 switch (Constraint[0]) {
773 default: break;
774 case 'f':
775 case 'r':
776 return C_RegisterClass;
777 }
778 }
779 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000780}
781
782std::vector<unsigned> AlphaTargetLowering::
783getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000784 MVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000785 if (Constraint.size() == 1) {
786 switch (Constraint[0]) {
787 default: break; // Unknown constriant letter
788 case 'f':
789 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000790 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
791 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
792 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000793 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000794 Alpha::F15, Alpha::F16, Alpha::F17,
795 Alpha::F18, Alpha::F19, Alpha::F20,
796 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000797 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000798 Alpha::F27, Alpha::F28, Alpha::F29,
799 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000800 case 'r':
801 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000802 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
803 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
804 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000805 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000806 Alpha::R15, Alpha::R16, Alpha::R17,
807 Alpha::R18, Alpha::R19, Alpha::R20,
808 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000809 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000810 Alpha::R27, Alpha::R28, Alpha::R29,
811 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000812 }
813 }
814
815 return std::vector<unsigned>();
816}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000817//===----------------------------------------------------------------------===//
818// Other Lowering Code
819//===----------------------------------------------------------------------===//
820
821MachineBasicBlock *
822AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000823 MachineBasicBlock *BB) const {
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000824 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
825 assert((MI->getOpcode() == Alpha::CAS32 ||
826 MI->getOpcode() == Alpha::CAS64 ||
827 MI->getOpcode() == Alpha::LAS32 ||
828 MI->getOpcode() == Alpha::LAS64 ||
829 MI->getOpcode() == Alpha::SWAP32 ||
830 MI->getOpcode() == Alpha::SWAP64) &&
831 "Unexpected instr type to insert");
832
833 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
834 MI->getOpcode() == Alpha::LAS32 ||
835 MI->getOpcode() == Alpha::SWAP32;
836
837 //Load locked store conditional for atomic ops take on the same form
838 //start:
839 //ll
840 //do stuff (maybe branch to exit)
841 //sc
842 //test sc and maybe branck to start
843 //exit:
844 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen01b36e62009-02-13 02:30:42 +0000845 DebugLoc dl = MI->getDebugLoc();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000846 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000847 ++It;
848
849 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000850 MachineFunction *F = BB->getParent();
851 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
852 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000853
Dan Gohman0011dc42008-06-21 20:21:19 +0000854 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000855
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000856 F->insert(It, llscMBB);
857 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000858
Dale Johannesen01b36e62009-02-13 02:30:42 +0000859 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000860
861 unsigned reg_res = MI->getOperand(0).getReg(),
862 reg_ptr = MI->getOperand(1).getReg(),
863 reg_v2 = MI->getOperand(2).getReg(),
864 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
865
Dale Johannesen01b36e62009-02-13 02:30:42 +0000866 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000867 reg_res).addImm(0).addReg(reg_ptr);
868 switch (MI->getOpcode()) {
869 case Alpha::CAS32:
870 case Alpha::CAS64: {
871 unsigned reg_cmp
872 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000873 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000874 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000875 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000876 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000877 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000878 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
879 break;
880 }
881 case Alpha::LAS32:
882 case Alpha::LAS64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000883 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000884 .addReg(reg_res).addReg(reg_v2);
885 break;
886 }
887 case Alpha::SWAP32:
888 case Alpha::SWAP64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000889 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000890 .addReg(reg_v2).addReg(reg_v2);
891 break;
892 }
893 }
Dale Johannesen01b36e62009-02-13 02:30:42 +0000894 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000895 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000896 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000897 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000898 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000899
900 thisMBB->addSuccessor(llscMBB);
901 llscMBB->addSuccessor(llscMBB);
902 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000903 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000904
905 return sinkMBB;
906}
Dan Gohman6520e202008-10-18 02:06:02 +0000907
908bool
909AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
910 // The Alpha target isn't yet aware of offsets.
911 return false;
912}