blob: 47e250a5888d978649947274bdeac5b46eaa78fa [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017let isTerminator = 1, isReturn = 1 in
Chris Lattner7bb424f2004-08-14 23:27:29 +000018 def BLR : XLForm_2_ext<"blr", 19, 16, 20, 31, 1, 0, 0>;
19
20class II<dag OL, string asmstr> {
21 dag OperandList = OL;
22 string AsmString = asmstr;
23}
24
Chris Lattner97b2a2e2004-08-15 05:20:16 +000025def u16imm : Operand<i16> {
26 let PrintMethod = "printU16ImmOperand";
27}
28
Misha Brukman5dfe3a92004-06-21 16:55:25 +000029
30// Pseudo-instructions:
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000031def PHI : Pseudo<"PHI">; // PHI node...
32def ADJCALLSTACKDOWN : Pseudo<"ADJCALLSTACKDOWN">;
33def ADJCALLSTACKUP : Pseudo<"ADJCALLSTACKUP">;
Misha Brukman53f56782004-07-27 17:15:05 +000034let Defs = [LR] in
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000035 def MovePCtoLR : Pseudo<"MovePCtoLR">;
36def IMPLICIT_DEF : Pseudo<"IMPLICIT_DEF">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000037
Misha Brukman37dcae62004-08-02 21:58:52 +000038def LOADLoIndirect : DForm_2_r0 <"lwz", 14, 0, 0>;
39def LOADLoDirect : DForm_2_r0<"la", 14, 0, 0>;
40def LOADHiAddr : DForm_2_r0<"addis", 15, 0, 0>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000041
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000042def ADDI : DForm_2<"addi", 14, 0, 0>;
43def ADDIS : DForm_2<"addis", 15, 0, 0>;
44def SUBI : DForm_2<"subi", 14, 0, 0>;
45def LI : DForm_2_r0<"li", 14, 0, 0>;
46def LIS : DForm_2_r0<"lis", 15, 0, 0>;
47def ADDIC : DForm_2<"addic", 12, 0, 0>;
48def ADD : XOForm_1<"add", 31, 266, 0, 0, 0, 0>;
49def ADDC : XOForm_1<"addc", 31, 10, 0, 0, 0, 0>;
50def ADDE : XOForm_1<"adde", 31, 138, 0, 0, 0, 0>;
51def ADDZE : XOForm_3<"addze", 31, 202, 0, 0, 0, 0>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +000052def ANDIo : DForm_4<28, 0, 0,
53 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
54 "andi. $dst, $src1, $src2">;
Misha Brukman37dcae62004-08-02 21:58:52 +000055def AND : XForm_6<"and", 31, 28, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +000056def ANDC : XForm_6<"andc", 31, 60, 0, 0, 0>;
Misha Brukmanb2edb442004-06-28 18:23:35 +000057
58let isBranch = 1, isTerminator = 1 in {
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000059 def COND_BRANCH : Pseudo<"COND_BRANCH">;
60 def B : IForm<"b", 18, 0, 0, 0, 0>;
61 // FIXME: 4*CR# needs to be added to the BI field!
62 // This will only work for CR0 as it stands now
63 def BLT : BForm_ext<"blt", 16, 0, 0, 12, 0, 0, 0>;
64 def BLE : BForm_ext<"ble", 16, 0, 0, 4, 1, 0, 0>;
65 def BEQ : BForm_ext<"beq", 16, 0, 0, 12, 2, 0, 0>;
66 def BGE : BForm_ext<"bge", 16, 0, 0, 4, 0, 0, 0>;
67 def BGT : BForm_ext<"bgt", 16, 0, 0, 12, 1, 0, 0>;
68 def BNE : BForm_ext<"bne", 16, 0, 0, 4, 2, 0, 0>;
Misha Brukmanb2edb442004-06-28 18:23:35 +000069}
70
Misha Brukman5fa2b022004-06-29 23:37:36 +000071let isBranch = 1, isTerminator = 1, isCall = 1,
72 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000073 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
74 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
75 LR,XER,CTR,
76 CR0,CR1,CR5,CR6,CR7] in {
77 // Convenient aliases for call instructions
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000078 def CALLpcrel : IForm<"bl", 18, 0, 1, 0, 0>;
79 def CALLindirect : XLForm_2_ext<"bctrl", 19, 528, 20, 31, 1, 0, 0>;
Misha Brukman5fa2b022004-06-29 23:37:36 +000080}
81
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000082def CMPI : DForm_5<"cmpi", 11, 0, 0>;
83def CMPWI : DForm_5_ext<"cmpwi", 11, 0, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +000084def CMPDI : DForm_5_ext<"cmpdi", 11, 1, 0>;
85def CMP : XForm_16<"cmp", 31, 0, 0, 0>;
86def CMPW : XForm_16_ext<"cmpw", 31, 0, 0, 0>;
87def CMPD : XForm_16_ext<"cmpd", 31, 0, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000088def CMPLI : DForm_6<"cmpli", 10, 0, 0>;
89def CMPLWI : DForm_6_ext<"cmplwi", 10, 0, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +000090def CMPLDI : DForm_6_ext<"cmpldi", 10, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000091def CMPL : XForm_16<"cmpl", 31, 32, 0, 0>;
92def CMPLW : XForm_16_ext<"cmplw", 31, 32, 0, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +000093def CMPLD : XForm_16_ext<"cmpld", 31, 32, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000094def CRAND : XLForm_1<"crand", 19, 257, 0, 0>;
95def CRANDC : XLForm_1<"crandc", 19, 129, 0, 0>;
96def CRNOR : XLForm_1<"crnor", 19, 33, 0, 0>;
97def CROR : XLForm_1<"cror", 19, 449, 0, 0>;
98def DIVW : XOForm_1<"divw", 31, 491, 0, 0, 0, 0>;
99def DIVWU : XOForm_1<"divwu", 31, 459, 0, 0, 0, 0>;
100def EXTSB : XForm_11<"extsb", 31, 954, 0, 0, 0>;
101def EXTSH : XForm_11<"extsh", 31, 922, 0, 0, 0>;
102def FADD : AForm_2<"fadd", 63, 21, 0, 0, 0>;
103def FADDS : AForm_2<"fadds", 59, 21, 0, 0, 0>;
104def FSUB : AForm_2<"fsub", 63, 20, 0, 0, 0>;
105def FSUBS : AForm_2<"fsubs", 59, 20, 0, 0, 0>;
106def FMUL : AForm_3<"fmul", 63, 25, 0, 0, 0>;
107def FMULS : AForm_3<"fmuls", 59, 25, 0, 0, 0>;
108def FDIV : AForm_2<"fdiv", 63, 18, 0, 0, 0>;
109def FDIVS : AForm_2<"fdivs", 59, 18, 0, 0, 0>;
110def FMR : XForm_26<"fmr", 63, 72, 0, 0, 0>;
111def FNEG : XForm_26<"fneg", 63, 80, 0, 0, 0>;
112def FRSP : XForm_26<"frsp", 63, 12, 0, 0, 0>;
113def FSEL : AForm_1<"fsel", 63, 23, 0, 0, 0>;
114def FCTIW : XForm_26<"fctiw", 63, 14, 0, 0, 0>;
115def FCTIWZ : XForm_26<"fctiwz", 63, 15, 0, 0, 0>;
116def FCMPU : XForm_17<"fcmpu", 63, 0, 0, 0>;
117def LBZ : DForm_1<"lbz", 35, 0, 0>;
118def LBZX : XForm_1<"lbzx", 31, 87, 0, 0>;
119def LHZ : DForm_1<"lhz", 40, 0, 0>;
120def LHZX : XForm_1<"lhzx", 31, 279, 0, 0>;
121def LHA : DForm_1<"lha", 42, 0, 0>;
122def LHAX : XForm_1<"lhax", 31, 343, 0, 0>;
123def LWZ : DForm_1<"lwz", 32, 0, 0>;
124def LWZX : XForm_1<"lwzx", 31, 23, 0, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +0000125def LWA : DSForm_1<"lwa", 58, 2, 1, 0>;
Nate Begemanb0b8b932004-08-14 22:12:20 +0000126def LWAX : XForm_1<"lwax", 31, 341, 1, 0>;
Misha Brukman96b61102004-08-11 15:54:36 +0000127def LD : DSForm_2<"ld", 58, 0, 1, 0>;
Nate Begemanb0b8b932004-08-14 22:12:20 +0000128def LDX : XForm_1<"ldx", 31, 21, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000129def LMW : DForm_1<"lmw", 46, 0, 0>;
130def STMW : DForm_3<"stmw", 47, 0, 0>;
131def LFS : DForm_8<"lfs", 48, 0, 0>;
132def LFSX : XForm_25<"lfsx", 31, 535, 0, 0>;
133def LFD : DForm_8<"lfd", 50, 0, 0>;
134def LFDX : XForm_25<"lfdx", 31, 599, 0, 0>;
135def MFCR : XForm_5<"mfcr", 31, 19, 0, 0>;
Chris Lattner7bb424f2004-08-14 23:27:29 +0000136def MFLR : XFXForm_1_ext<"", 31, 399, 8, 0, 0>,
137 II<(ops GPRC:$reg), "mflr $reg">;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000138def MFCTR : XFXForm_1_ext<"mfctr", 31, 399, 9, 0, 0>;
139def MTLR : XFXForm_7_ext<"mtlr", 31, 467, 8, 0, 0>;
140def MTCTR : XFXForm_7_ext<"mtctr", 31, 467, 9, 0, 0>;
Nate Begeman244e64e2004-08-13 02:19:26 +0000141def MULLD : XOForm_1<"mulld", 31, 233, 0, 0, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000142def MULLW : XOForm_1<"mullw", 31, 235, 0, 0, 0, 0>;
143def MULHWU : XOForm_2<"mulhwu", 31, 11, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000144def NAND : XForm_6<"nand", 31, 476, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000145def NEG : XOForm_3<"neg", 31, 104, 0, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000146def NOR : XForm_6<"nor", 31, 124, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000147def NOP : DForm_4_zero<"nop", 24, 0, 0>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000148def ORI : DForm_4<24, 0, 0,
149 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
150 "ori $dst, $src1, $src2">;
151def ORIS : DForm_4<25, 0, 0,
152 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
153 "oris $dst, $src1, $src2">;
Misha Brukman37dcae62004-08-02 21:58:52 +0000154def OR : XForm_6<"or", 31, 444, 0, 0, 0>;
155def ORo : XForm_6<"or.", 31, 444, 1, 0, 0>;
Nate Begeman244e64e2004-08-13 02:19:26 +0000156def RLDICL : MDForm_1<"rldicl", 30, 0, 0, 1, 0>;
157def RLDICR : MDForm_1<"rldicr", 30, 1, 0, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000158def RLWINM : MForm_2<"rlwinm", 21, 0, 0, 0>;
159def RLWNM : MForm_1<"rlwnm", 23, 0, 0, 0>;
160def RLWIMI : MForm_2<"rlwimi", 20, 0, 0, 0>;
Nate Begeman244e64e2004-08-13 02:19:26 +0000161def SLD : XForm_6<"sld", 31, 27, 0, 1, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000162def SLW : XForm_6<"slw", 31, 24, 0, 0, 0>;
Nate Begeman244e64e2004-08-13 02:19:26 +0000163def SRD : XForm_6<"srd", 31, 539, 0, 1, 0>;
164def SRW : XForm_6<"srw", 31, 536, 0, 0, 0>;
165def SRADI : XSForm_1<"sradi", 31, 413, 0, 1, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000166def SRAWI : XForm_10<"srawi", 31, 824, 0, 0, 0>;
Nate Begeman244e64e2004-08-13 02:19:26 +0000167def SRAD : XForm_6<"srad", 31, 794, 0, 1, 0>;
168def SRAW : XForm_6<"sraw", 31, 792, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000169def STB : DForm_3<"stb", 38, 0, 0>;
170def STBU : DForm_3<"stbu", 39, 0, 0>;
171def STBX : XForm_8<"stbx", 31, 215, 0, 0>;
172def STH : DForm_3<"sth", 44, 0, 0>;
173def STHU : DForm_3<"sthu", 45, 0, 0>;
174def STHX : XForm_8<"sthx", 31, 407, 0, 0>;
175def STW : DForm_3<"stw", 36, 0, 0>;
176def STWU : DForm_3<"stwu", 37, 0, 0>;
177def STWX : XForm_8<"stwx", 31, 151, 0, 0>;
178def STWUX : XForm_8<"stwux", 31, 183, 0, 0>;
Misha Brukman96b61102004-08-11 15:54:36 +0000179def STD : DSForm_2<"std", 62, 0, 1, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +0000180def STDU : DSForm_2<"stdu", 62, 1, 1, 0>;
181def STDX : XForm_8<"stdx", 31, 149, 1, 0>;
182def STDUX : XForm_8<"stdux", 31, 181, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000183def STFS : DForm_9<"stfs", 52, 0, 0>;
Nate Begemanb64af912004-08-10 20:42:36 +0000184def STFSX : XForm_28<"stfsx", 31, 663, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000185def STFD : DForm_9<"stfd", 54, 0, 0>;
Nate Begemanb64af912004-08-10 20:42:36 +0000186def STFDX : XForm_28<"stfdx", 31, 727, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000187def SUBFIC : DForm_2<"subfic", 8, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000188def SUB : XOForm_1_rev<"sub", 31, 40, 0, 0, 0, 0>;
189def SUBF : XOForm_1<"subf", 31, 40, 0, 0, 0, 0>;
190def SUBC : XOForm_1_rev<"subc", 31, 8, 0, 0, 0, 0>;
191def SUBFC : XOForm_1<"subfc", 31, 8, 0, 0, 0, 0>;
192def SUBFE : XOForm_1<"subfe", 31, 136, 0, 0, 0, 0>;
193def SUBFZE : XOForm_3<"subfze", 31, 200, 0, 0, 0, 0>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000194def XORI : DForm_4<26, 0, 0,
195 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
196 "xori $dst, $src1, $src2">;
197def XORIS : DForm_4<27, 0, 0,
198 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
199 "xoris $dst, $src1, $src2">;
Misha Brukman37dcae62004-08-02 21:58:52 +0000200def XOR : XForm_6<"xor", 31, 316, 0, 0, 0>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000201def MULLI : DForm_2<"mulli", 7, 0, 0>;