blob: 3fad8ade41ba68a9ebdccd68cbb5e40bfd3cce22 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000019#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000020#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000021#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000022#include "X86TargetMachine.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000023#include "llvm/GlobalValue.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000024#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000025#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000026#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000027#include "llvm/Type.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000029#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
34#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000035#include "llvm/Target/TargetOptions.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000036#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000037#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000038#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000039#include "llvm/Support/raw_ostream.h"
Evan Chengcdda25d2008-04-25 08:22:20 +000040#include "llvm/ADT/SmallPtrSet.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000041#include "llvm/ADT/Statistic.h"
42using namespace llvm;
43
Chris Lattner95b2c7d2006-12-19 22:59:26 +000044STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
45
Chris Lattnerc961eea2005-11-16 01:54:32 +000046//===----------------------------------------------------------------------===//
47// Pattern Matcher Implementation
48//===----------------------------------------------------------------------===//
49
50namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000052 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000053 /// tree.
54 struct X86ISelAddressMode {
55 enum {
56 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000057 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000058 } BaseType;
59
60 struct { // This is really a union, discriminated by BaseType!
Dan Gohman475871a2008-07-27 21:46:04 +000061 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000062 int FrameIndex;
63 } Base;
64
65 unsigned Scale;
Dan Gohman475871a2008-07-27 21:46:04 +000066 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000067 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000068 SDValue Segment;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000069 GlobalValue *GV;
Evan Cheng51a9ed92006-02-25 10:09:08 +000070 Constant *CP;
Chris Lattner43f44aa2009-11-01 03:25:03 +000071 BlockAddress *BlockAddr;
Evan Cheng25ab6902006-09-08 06:48:29 +000072 const char *ES;
73 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000074 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000075 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000076
77 X86ISelAddressMode()
Chris Lattner18c59872009-06-27 04:16:01 +000078 : BaseType(RegBase), Scale(1), IndexReg(), Disp(0),
Chris Lattner43f44aa2009-11-01 03:25:03 +000079 Segment(), GV(0), CP(0), BlockAddr(0), ES(0), JT(-1), Align(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000080 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000081 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000082
83 bool hasSymbolicDisplacement() const {
Chris Lattner43f44aa2009-11-01 03:25:03 +000084 return GV != 0 || CP != 0 || ES != 0 || JT != -1 || BlockAddr != 0;
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000085 }
Chris Lattner18c59872009-06-27 04:16:01 +000086
87 bool hasBaseOrIndexReg() const {
88 return IndexReg.getNode() != 0 || Base.Reg.getNode() != 0;
89 }
90
91 /// isRIPRelative - Return true if this addressing mode is already RIP
92 /// relative.
93 bool isRIPRelative() const {
94 if (BaseType != RegBase) return false;
95 if (RegisterSDNode *RegNode =
96 dyn_cast_or_null<RegisterSDNode>(Base.Reg.getNode()))
97 return RegNode->getReg() == X86::RIP;
98 return false;
99 }
100
101 void setBaseReg(SDValue Reg) {
102 BaseType = RegBase;
103 Base.Reg = Reg;
104 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000105
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000106 void dump() {
David Greened7f4f242010-01-05 01:29:08 +0000107 dbgs() << "X86ISelAddressMode " << this << '\n';
108 dbgs() << "Base.Reg ";
Bill Wendling12321672009-08-07 21:33:25 +0000109 if (Base.Reg.getNode() != 0)
110 Base.Reg.getNode()->dump();
111 else
David Greened7f4f242010-01-05 01:29:08 +0000112 dbgs() << "nul";
113 dbgs() << " Base.FrameIndex " << Base.FrameIndex << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000114 << " Scale" << Scale << '\n'
115 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000116 if (IndexReg.getNode() != 0)
117 IndexReg.getNode()->dump();
118 else
David Greened7f4f242010-01-05 01:29:08 +0000119 dbgs() << "nul";
120 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000121 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000122 if (GV)
123 GV->dump();
124 else
David Greened7f4f242010-01-05 01:29:08 +0000125 dbgs() << "nul";
126 dbgs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000127 if (CP)
128 CP->dump();
129 else
David Greened7f4f242010-01-05 01:29:08 +0000130 dbgs() << "nul";
131 dbgs() << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000132 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000133 if (ES)
David Greened7f4f242010-01-05 01:29:08 +0000134 dbgs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000135 else
David Greened7f4f242010-01-05 01:29:08 +0000136 dbgs() << "nul";
137 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000138 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000139 };
140}
141
142namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000143 //===--------------------------------------------------------------------===//
144 /// ISel - X86 specific code to select X86 machine instructions for
145 /// SelectionDAG operations.
146 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000147 class X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000148 /// X86Lowering - This object fully describes how to lower LLVM code to an
149 /// X86-specific SelectionDAG.
Dan Gohmanda8ac5f2008-10-03 16:55:19 +0000150 X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000151
152 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
153 /// make the right decision when generating code for different targets.
154 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000155
Evan Chengb7a75a52008-09-26 23:41:32 +0000156 /// OptForSize - If true, selector should try to optimize for code size
157 /// instead of performance.
158 bool OptForSize;
159
Chris Lattnerc961eea2005-11-16 01:54:32 +0000160 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000161 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000162 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000163 X86Lowering(*tm.getTargetLowering()),
164 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000165 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000166
167 virtual const char *getPassName() const {
168 return "X86 DAG->DAG Instruction Selection";
169 }
170
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000171 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
172
Evan Cheng014bf212010-02-15 19:41:07 +0000173 virtual bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const;
174
Chris Lattner7c306da2010-03-02 06:34:30 +0000175 virtual void PreprocessISelDAG();
176
Chris Lattnerc961eea2005-11-16 01:54:32 +0000177// Include the pieces autogenerated from the target description.
178#include "X86GenDAGISel.inc"
179
180 private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000181 SDNode *Select(SDNode *N);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000182 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Owen Andersone50ed302009-08-10 22:56:29 +0000183 SDNode *SelectAtomicLoadAdd(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000184
Rafael Espindola094fad32009-04-08 21:14:34 +0000185 bool MatchSegmentBaseAddress(SDValue N, X86ISelAddressMode &AM);
186 bool MatchLoad(SDValue N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000187 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000188 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
189 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
190 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000191 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000192 bool SelectAddr(SDNode *Op, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000193 SDValue &Scale, SDValue &Index, SDValue &Disp,
194 SDValue &Segment);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000195 bool SelectLEAAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000196 SDValue &Scale, SDValue &Index, SDValue &Disp);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000197 bool SelectTLSADDRAddr(SDNode *Op, SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +0000198 SDValue &Scale, SDValue &Index, SDValue &Disp);
Chris Lattnere60f7b42010-03-01 22:51:11 +0000199 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattner92d3ada2010-02-16 22:35:06 +0000200 SDValue &Base, SDValue &Scale,
Dan Gohman475871a2008-07-27 21:46:04 +0000201 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000202 SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +0000203 SDValue &NodeWithChain);
204
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000205 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000206 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000207 SDValue &Index, SDValue &Disp,
208 SDValue &Segment);
Chris Lattner7c306da2010-03-02 06:34:30 +0000209
Chris Lattnerc0bad572006-06-08 18:03:49 +0000210 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
211 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000212 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000213 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000214 std::vector<SDValue> &OutOps);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000215
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000216 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
217
Dan Gohman475871a2008-07-27 21:46:04 +0000218 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
219 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000220 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000221 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
223 AM.Base.Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000224 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000225 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 // These are 32-bit even in 64-bit mode since RIP relative offset
227 // is 32-bit.
228 if (AM.GV)
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000230 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000231 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000233 AM.Align, AM.Disp, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 else if (AM.ES)
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000236 else if (AM.JT != -1)
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Chris Lattner43f44aa2009-11-01 03:25:03 +0000238 else if (AM.BlockAddr)
Dan Gohman29cbade2009-11-20 23:18:13 +0000239 Disp = CurDAG->getBlockAddress(AM.BlockAddr, MVT::i32,
240 true, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000241 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000243
244 if (AM.Segment.getNode())
245 Segment = AM.Segment;
246 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000248 }
249
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000250 /// getI8Imm - Return a target constant with the specified value, of type
251 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000252 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000254 }
255
Chris Lattnerc961eea2005-11-16 01:54:32 +0000256 /// getI16Imm - Return a target constant with the specified value, of type
257 /// i16.
Dan Gohman475871a2008-07-27 21:46:04 +0000258 inline SDValue getI16Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 return CurDAG->getTargetConstant(Imm, MVT::i16);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000260 }
261
262 /// getI32Imm - Return a target constant with the specified value, of type
263 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000264 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000266 }
Evan Chengf597dc72006-02-10 22:24:32 +0000267
Dan Gohman8b746962008-09-23 18:22:58 +0000268 /// getGlobalBaseReg - Return an SDNode that returns the value of
269 /// the global base register. Output instructions required to
270 /// initialize the global base register, if necessary.
271 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000272 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000273
Dan Gohmanc5534622009-06-03 20:20:00 +0000274 /// getTargetMachine - Return a reference to the TargetMachine, casted
275 /// to the target-specific type.
276 const X86TargetMachine &getTargetMachine() {
277 return static_cast<const X86TargetMachine &>(TM);
278 }
279
280 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
281 /// to the target-specific type.
282 const X86InstrInfo *getInstrInfo() {
283 return getTargetMachine().getInstrInfo();
284 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000285 };
286}
287
Evan Chengf4b4c412006-08-08 00:31:00 +0000288
Evan Cheng014bf212010-02-15 19:41:07 +0000289bool
290X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000291 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000292
Evan Cheng014bf212010-02-15 19:41:07 +0000293 if (!N.hasOneUse())
294 return false;
295
296 if (N.getOpcode() != ISD::LOAD)
297 return true;
298
299 // If N is a load, do additional profitability checks.
300 if (U == Root) {
Evan Cheng884c70c2008-11-27 00:49:46 +0000301 switch (U->getOpcode()) {
302 default: break;
Dan Gohman9ef51c82010-01-04 20:51:50 +0000303 case X86ISD::ADD:
304 case X86ISD::SUB:
305 case X86ISD::AND:
306 case X86ISD::XOR:
307 case X86ISD::OR:
Evan Cheng884c70c2008-11-27 00:49:46 +0000308 case ISD::ADD:
309 case ISD::ADDC:
310 case ISD::ADDE:
311 case ISD::AND:
312 case ISD::OR:
313 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000314 SDValue Op1 = U->getOperand(1);
315
Evan Cheng884c70c2008-11-27 00:49:46 +0000316 // If the other operand is a 8-bit immediate we should fold the immediate
317 // instead. This reduces code size.
318 // e.g.
319 // movl 4(%esp), %eax
320 // addl $4, %eax
321 // vs.
322 // movl $4, %eax
323 // addl 4(%esp), %eax
324 // The former is 2 bytes shorter. In case where the increment is 1, then
325 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000326 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000327 if (Imm->getAPIntValue().isSignedIntN(8))
328 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000329
330 // If the other operand is a TLS address, we should fold it instead.
331 // This produces
332 // movl %gs:0, %eax
333 // leal i@NTPOFF(%eax), %eax
334 // instead of
335 // movl $i@NTPOFF, %eax
336 // addl %gs:0, %eax
337 // if the block also has an access to a second TLS address this will save
338 // a load.
339 // FIXME: This is probably also true for non TLS addresses.
340 if (Op1.getOpcode() == X86ISD::Wrapper) {
341 SDValue Val = Op1.getOperand(0);
342 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
343 return false;
344 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000345 }
346 }
Evan Cheng014bf212010-02-15 19:41:07 +0000347 }
348
349 return true;
350}
351
Evan Chengab6c3bb2008-08-25 21:27:18 +0000352/// MoveBelowCallSeqStart - Replace CALLSEQ_START operand with load's chain
353/// operand and move load below the call's chain operand.
354static void MoveBelowCallSeqStart(SelectionDAG *CurDAG, SDValue Load,
Evan Cheng5b2e5892009-01-26 18:43:34 +0000355 SDValue Call, SDValue CallSeqStart) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000356 SmallVector<SDValue, 8> Ops;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000357 SDValue Chain = CallSeqStart.getOperand(0);
358 if (Chain.getNode() == Load.getNode())
359 Ops.push_back(Load.getOperand(0));
360 else {
361 assert(Chain.getOpcode() == ISD::TokenFactor &&
362 "Unexpected CallSeqStart chain operand");
363 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
364 if (Chain.getOperand(i).getNode() == Load.getNode())
365 Ops.push_back(Load.getOperand(0));
366 else
367 Ops.push_back(Chain.getOperand(i));
368 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000369 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000371 Ops.clear();
372 Ops.push_back(NewChain);
373 }
374 for (unsigned i = 1, e = CallSeqStart.getNumOperands(); i != e; ++i)
375 Ops.push_back(CallSeqStart.getOperand(i));
376 CurDAG->UpdateNodeOperands(CallSeqStart, &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000377 CurDAG->UpdateNodeOperands(Load, Call.getOperand(0),
378 Load.getOperand(1), Load.getOperand(2));
379 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000380 Ops.push_back(SDValue(Load.getNode(), 1));
381 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000382 Ops.push_back(Call.getOperand(i));
383 CurDAG->UpdateNodeOperands(Call, &Ops[0], Ops.size());
384}
385
386/// isCalleeLoad - Return true if call address is a load and it can be
387/// moved below CALLSEQ_START and the chains leading up to the call.
388/// Return the CALLSEQ_START by reference as a second output.
389static bool isCalleeLoad(SDValue Callee, SDValue &Chain) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000390 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000391 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000392 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000393 if (!LD ||
394 LD->isVolatile() ||
395 LD->getAddressingMode() != ISD::UNINDEXED ||
396 LD->getExtensionType() != ISD::NON_EXTLOAD)
397 return false;
398
399 // Now let's find the callseq_start.
400 while (Chain.getOpcode() != ISD::CALLSEQ_START) {
401 if (!Chain.hasOneUse())
402 return false;
403 Chain = Chain.getOperand(0);
404 }
Evan Cheng5b2e5892009-01-26 18:43:34 +0000405
406 if (Chain.getOperand(0).getNode() == Callee.getNode())
407 return true;
408 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000409 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
410 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000411 return true;
412 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000413}
414
Chris Lattnerfb444af2010-03-02 23:12:51 +0000415void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner97d85342010-03-04 01:43:43 +0000416 // OptForSize is used in pattern predicates that isel is matching.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000417 OptForSize = MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize);
418
Dan Gohmanf350b272008-08-23 02:25:05 +0000419 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
420 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000421 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000422
423 if (OptLevel != CodeGenOpt::None && N->getOpcode() == X86ISD::CALL) {
424 /// Also try moving call address load from outside callseq_start to just
425 /// before the call to allow it to be folded.
426 ///
427 /// [Load chain]
428 /// ^
429 /// |
430 /// [Load]
431 /// ^ ^
432 /// | |
433 /// / \--
434 /// / |
435 ///[CALLSEQ_START] |
436 /// ^ |
437 /// | |
438 /// [LOAD/C2Reg] |
439 /// | |
440 /// \ /
441 /// \ /
442 /// [CALL]
443 SDValue Chain = N->getOperand(0);
444 SDValue Load = N->getOperand(1);
445 if (!isCalleeLoad(Load, Chain))
446 continue;
447 MoveBelowCallSeqStart(CurDAG, Load, SDValue(N, 0), Chain);
448 ++NumLoadMoved;
449 continue;
450 }
451
452 // Lower fpround and fpextend nodes that target the FP stack to be store and
453 // load to the stack. This is a gross hack. We would like to simply mark
454 // these as being illegal, but when we do that, legalize produces these when
455 // it expands calls, then expands these in the same legalize pass. We would
456 // like dag combine to be able to hack on these between the call expansion
457 // and the node legalization. As such this pass basically does "really
458 // late" legalization of these inline with the X86 isel pass.
459 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000460 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
461 continue;
462
463 // If the source and destination are SSE registers, then this is a legal
464 // conversion that should not be lowered.
Owen Andersone50ed302009-08-10 22:56:29 +0000465 EVT SrcVT = N->getOperand(0).getValueType();
466 EVT DstVT = N->getValueType(0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000467 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
468 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
469 if (SrcIsSSE && DstIsSSE)
470 continue;
471
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000472 if (!SrcIsSSE && !DstIsSSE) {
473 // If this is an FPStack extension, it is a noop.
474 if (N->getOpcode() == ISD::FP_EXTEND)
475 continue;
476 // If this is a value-preserving FPStack truncation, it is a noop.
477 if (N->getConstantOperandVal(1))
478 continue;
479 }
480
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000481 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
482 // FPStack has extload and truncstore. SSE can fold direct loads into other
483 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000484 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000485 if (N->getOpcode() == ISD::FP_ROUND)
486 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
487 else
488 MemVT = SrcIsSSE ? SrcVT : DstVT;
489
Dan Gohmanf350b272008-08-23 02:25:05 +0000490 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000491 DebugLoc dl = N->getDebugLoc();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000492
493 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000494 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000495 N->getOperand(0),
David Greenedb8d9892010-02-15 16:57:43 +0000496 MemTmp, NULL, 0, MemVT,
497 false, false, 0);
Dale Johannesend8392542009-02-03 21:48:12 +0000498 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
David Greenedb8d9892010-02-15 16:57:43 +0000499 NULL, 0, MemVT, false, false, 0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000500
501 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
502 // extload we created. This will cause general havok on the dag because
503 // anything below the conversion could be folded into other existing nodes.
504 // To avoid invalidating 'I', back it up to the convert node.
505 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000506 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000507
508 // Now that we did that, the node is dead. Increment the iterator to the
509 // next node to process, then delete N.
510 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000511 CurDAG->DeleteNode(N);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000512 }
513}
514
Chris Lattnerc961eea2005-11-16 01:54:32 +0000515
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000516/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
517/// the main function.
518void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
519 MachineFrameInfo *MFI) {
520 const TargetInstrInfo *TII = TM.getInstrInfo();
521 if (Subtarget->isTargetCygMing())
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000522 BuildMI(BB, DebugLoc::getUnknownLoc(),
523 TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000524}
525
526void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
527 // If this is main, emit special code for main.
528 MachineBasicBlock *BB = MF.begin();
529 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
530 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
531}
532
Rafael Espindola094fad32009-04-08 21:14:34 +0000533
534bool X86DAGToDAGISel::MatchSegmentBaseAddress(SDValue N,
535 X86ISelAddressMode &AM) {
536 assert(N.getOpcode() == X86ISD::SegmentBaseAddress);
537 SDValue Segment = N.getOperand(0);
538
539 if (AM.Segment.getNode() == 0) {
540 AM.Segment = Segment;
541 return false;
542 }
543
544 return true;
545}
546
547bool X86DAGToDAGISel::MatchLoad(SDValue N, X86ISelAddressMode &AM) {
548 // This optimization is valid because the GNU TLS model defines that
549 // gs:0 (or fs:0 on X86-64) contains its own address.
550 // For more information see http://people.redhat.com/drepper/tls.pdf
551
552 SDValue Address = N.getOperand(1);
553 if (Address.getOpcode() == X86ISD::SegmentBaseAddress &&
554 !MatchSegmentBaseAddress (Address, AM))
555 return false;
556
557 return true;
558}
559
Chris Lattner18c59872009-06-27 04:16:01 +0000560/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
561/// into an addressing mode. These wrap things that will resolve down into a
562/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000563/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000564bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000565 // If the addressing mode already has a symbol as the displacement, we can
566 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000567 if (AM.hasSymbolicDisplacement())
568 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000569
570 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000571 CodeModel::Model M = TM.getCodeModel();
572
Chris Lattner18c59872009-06-27 04:16:01 +0000573 // Handle X86-64 rip-relative addresses. We check this before checking direct
574 // folding because RIP is preferable to non-RIP accesses.
575 if (Subtarget->is64Bit() &&
576 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
577 // they cannot be folded into immediate fields.
578 // FIXME: This can be improved for kernel and other models?
Anton Korobeynikov25f1aa02009-08-21 15:41:56 +0000579 (M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000580 // Base and index reg must be 0 in order to use %rip as base and lowering
581 // must allow RIP.
582 !AM.hasBaseOrIndexReg() && N.getOpcode() == X86ISD::WrapperRIP) {
Chris Lattner18c59872009-06-27 04:16:01 +0000583 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
584 int64_t Offset = AM.Disp + G->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000585 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Chris Lattner18c59872009-06-27 04:16:01 +0000586 AM.GV = G->getGlobal();
587 AM.Disp = Offset;
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000588 AM.SymbolFlags = G->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000589 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
590 int64_t Offset = AM.Disp + CP->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000591 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000592 AM.CP = CP->getConstVal();
593 AM.Align = CP->getAlignment();
Chris Lattner18c59872009-06-27 04:16:01 +0000594 AM.Disp = Offset;
Chris Lattner0b0deab2009-06-26 05:56:49 +0000595 AM.SymbolFlags = CP->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000596 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
597 AM.ES = S->getSymbol();
598 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000599 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000600 AM.JT = J->getIndex();
601 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000602 } else {
603 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000604 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Rafael Espindola49a168d2009-04-12 21:55:03 +0000605 }
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000606
Chris Lattner18c59872009-06-27 04:16:01 +0000607 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000609 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000610 }
611
612 // Handle the case when globals fit in our immediate field: This is true for
613 // X86-32 always and X86-64 when in -static -mcmodel=small mode. In 64-bit
614 // mode, this results in a non-RIP-relative computation.
615 if (!Subtarget->is64Bit() ||
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000616 ((M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000617 TM.getRelocationModel() == Reloc::Static)) {
618 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
619 AM.GV = G->getGlobal();
620 AM.Disp += G->getOffset();
621 AM.SymbolFlags = G->getTargetFlags();
622 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
623 AM.CP = CP->getConstVal();
624 AM.Align = CP->getAlignment();
625 AM.Disp += CP->getOffset();
626 AM.SymbolFlags = CP->getTargetFlags();
627 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
628 AM.ES = S->getSymbol();
629 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000630 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000631 AM.JT = J->getIndex();
632 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000633 } else {
634 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000635 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000636 }
Rafael Espindola49a168d2009-04-12 21:55:03 +0000637 return false;
638 }
639
640 return true;
641}
642
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000643/// MatchAddress - Add the specified node to the specified addressing mode,
644/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000645/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000646bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
647 if (MatchAddressRecursively(N, AM, 0))
648 return true;
649
650 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
651 // a smaller encoding and avoids a scaled-index.
652 if (AM.Scale == 2 &&
653 AM.BaseType == X86ISelAddressMode::RegBase &&
654 AM.Base.Reg.getNode() == 0) {
655 AM.Base.Reg = AM.IndexReg;
656 AM.Scale = 1;
657 }
658
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000659 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
660 // because it has a smaller encoding.
661 // TODO: Which other code models can use this?
662 if (TM.getCodeModel() == CodeModel::Small &&
663 Subtarget->is64Bit() &&
664 AM.Scale == 1 &&
665 AM.BaseType == X86ISelAddressMode::RegBase &&
666 AM.Base.Reg.getNode() == 0 &&
667 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000668 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000669 AM.hasSymbolicDisplacement())
670 AM.Base.Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
671
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000672 return false;
673}
674
675bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
676 unsigned Depth) {
Dan Gohman6520e202008-10-18 02:06:02 +0000677 bool is64Bit = Subtarget->is64Bit();
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000678 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000679 DEBUG({
David Greened7f4f242010-01-05 01:29:08 +0000680 dbgs() << "MatchAddress: ";
Bill Wendling12321672009-08-07 21:33:25 +0000681 AM.dump();
682 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000683 // Limit recursion.
684 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000685 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000686
687 CodeModel::Model M = TM.getCodeModel();
688
Chris Lattner18c59872009-06-27 04:16:01 +0000689 // If this is already a %rip relative address, we can only merge immediates
690 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000691 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000692 if (AM.isRIPRelative()) {
693 // FIXME: JumpTable and ExternalSymbol address currently don't like
694 // displacements. It isn't very important, but this should be fixed for
695 // consistency.
696 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000697
Chris Lattner18c59872009-06-27 04:16:01 +0000698 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N)) {
699 int64_t Val = AM.Disp + Cst->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000700 if (X86::isOffsetSuitableForCodeModel(Val, M,
701 AM.hasSymbolicDisplacement())) {
Chris Lattner18c59872009-06-27 04:16:01 +0000702 AM.Disp = Val;
Evan Cheng25ab6902006-09-08 06:48:29 +0000703 return false;
704 }
705 }
706 return true;
707 }
708
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000709 switch (N.getOpcode()) {
710 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000711 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000712 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000713 if (!is64Bit ||
714 X86::isOffsetSuitableForCodeModel(AM.Disp + Val, M,
715 AM.hasSymbolicDisplacement())) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000716 AM.Disp += Val;
717 return false;
718 }
719 break;
720 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000721
Rafael Espindola094fad32009-04-08 21:14:34 +0000722 case X86ISD::SegmentBaseAddress:
723 if (!MatchSegmentBaseAddress(N, AM))
724 return false;
725 break;
726
Rafael Espindola49a168d2009-04-12 21:55:03 +0000727 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +0000728 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +0000729 if (!MatchWrapper(N, AM))
730 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000731 break;
732
Rafael Espindola094fad32009-04-08 21:14:34 +0000733 case ISD::LOAD:
734 if (!MatchLoad(N, AM))
735 return false;
736 break;
737
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000738 case ISD::FrameIndex:
Gabor Greif93c53e52008-08-31 15:37:04 +0000739 if (AM.BaseType == X86ISelAddressMode::RegBase
740 && AM.Base.Reg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000741 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
742 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
743 return false;
744 }
745 break;
Evan Chengec693f72005-12-08 02:01:35 +0000746
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000747 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +0000748 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000749 break;
750
Gabor Greif93c53e52008-08-31 15:37:04 +0000751 if (ConstantSDNode
752 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000754 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
755 // that the base operand remains free for further matching. If
756 // the base doesn't end up getting used, a post-processing step
757 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000758 if (Val == 1 || Val == 2 || Val == 3) {
759 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000761
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000762 // Okay, we know that we have a scale by now. However, if the scaled
763 // value is an add of something and a constant, we can fold the
764 // constant into the disp field here.
Dan Gohmana10756e2010-01-21 02:09:26 +0000765 if (ShVal.getNode()->getOpcode() == ISD::ADD &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000766 isa<ConstantSDNode>(ShVal.getNode()->getOperand(1))) {
767 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000768 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000769 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000770 uint64_t Disp = AM.Disp + (AddVal->getSExtValue() << Val);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000771 if (!is64Bit ||
772 X86::isOffsetSuitableForCodeModel(Disp, M,
773 AM.hasSymbolicDisplacement()))
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000774 AM.Disp = Disp;
775 else
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000776 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000777 } else {
778 AM.IndexReg = ShVal;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000779 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000780 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000781 }
782 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000783 }
Evan Chengec693f72005-12-08 02:01:35 +0000784
Dan Gohman83688052007-10-22 20:22:24 +0000785 case ISD::SMUL_LOHI:
786 case ISD::UMUL_LOHI:
787 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +0000788 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +0000789 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000790 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +0000791 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000792 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000793 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000794 AM.Base.Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +0000795 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000796 if (ConstantSDNode
797 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000798 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
799 CN->getZExtValue() == 9) {
800 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000801
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000803 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000804
805 // Okay, we know that we have a scale by now. However, if the scaled
806 // value is an add of something and a constant, we can fold the
807 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +0000808 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
809 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
810 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000811 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000812 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000813 uint64_t Disp = AM.Disp + AddVal->getSExtValue() *
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000814 CN->getZExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000815 if (!is64Bit ||
816 X86::isOffsetSuitableForCodeModel(Disp, M,
817 AM.hasSymbolicDisplacement()))
Evan Cheng25ab6902006-09-08 06:48:29 +0000818 AM.Disp = Disp;
819 else
Gabor Greifba36cb52008-08-28 21:40:38 +0000820 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000821 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +0000822 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000823 }
824
825 AM.IndexReg = AM.Base.Reg = Reg;
826 return false;
827 }
Chris Lattner62412262007-02-04 20:18:17 +0000828 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000829 break;
830
Dan Gohman3cd90a12009-05-11 18:02:53 +0000831 case ISD::SUB: {
832 // Given A-B, if A can be completely folded into the address and
833 // the index field with the index field unused, use -B as the index.
834 // This is a win if a has multiple parts that can be folded into
835 // the address. Also, this saves a mov if the base register has
836 // other uses, since it avoids a two-address sub instruction, however
837 // it costs an additional mov if the index register has other uses.
838
839 // Test if the LHS of the sub can be folded.
840 X86ISelAddressMode Backup = AM;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000841 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000842 AM = Backup;
843 break;
844 }
845 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +0000846 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000847 AM = Backup;
848 break;
849 }
850 int Cost = 0;
851 SDValue RHS = N.getNode()->getOperand(1);
852 // If the RHS involves a register with multiple uses, this
853 // transformation incurs an extra mov, due to the neg instruction
854 // clobbering its operand.
855 if (!RHS.getNode()->hasOneUse() ||
856 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
857 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
858 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
859 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +0000861 ++Cost;
862 // If the base is a register with multiple uses, this
863 // transformation may save a mov.
864 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
865 AM.Base.Reg.getNode() &&
866 !AM.Base.Reg.getNode()->hasOneUse()) ||
867 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
868 --Cost;
869 // If the folded LHS was interesting, this transformation saves
870 // address arithmetic.
871 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
872 ((AM.Disp != 0) && (Backup.Disp == 0)) +
873 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
874 --Cost;
875 // If it doesn't look like it may be an overall win, don't do it.
876 if (Cost >= 0) {
877 AM = Backup;
878 break;
879 }
880
881 // Ok, the transformation is legal and appears profitable. Go for it.
882 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
883 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
884 AM.IndexReg = Neg;
885 AM.Scale = 1;
886
887 // Insert the new nodes into the topological ordering.
888 if (Zero.getNode()->getNodeId() == -1 ||
889 Zero.getNode()->getNodeId() > N.getNode()->getNodeId()) {
890 CurDAG->RepositionNode(N.getNode(), Zero.getNode());
891 Zero.getNode()->setNodeId(N.getNode()->getNodeId());
892 }
893 if (Neg.getNode()->getNodeId() == -1 ||
894 Neg.getNode()->getNodeId() > N.getNode()->getNodeId()) {
895 CurDAG->RepositionNode(N.getNode(), Neg.getNode());
896 Neg.getNode()->setNodeId(N.getNode()->getNodeId());
897 }
898 return false;
899 }
900
Evan Cheng8e278262009-01-17 07:09:27 +0000901 case ISD::ADD: {
902 X86ISelAddressMode Backup = AM;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000903 if (!MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1) &&
904 !MatchAddressRecursively(N.getNode()->getOperand(1), AM, Depth+1))
Evan Cheng8e278262009-01-17 07:09:27 +0000905 return false;
906 AM = Backup;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000907 if (!MatchAddressRecursively(N.getNode()->getOperand(1), AM, Depth+1) &&
908 !MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1))
Evan Cheng8e278262009-01-17 07:09:27 +0000909 return false;
910 AM = Backup;
Dan Gohman77502c92009-03-13 02:25:09 +0000911
912 // If we couldn't fold both operands into the address at the same time,
913 // see if we can just put each operand into a register and fold at least
914 // the add.
915 if (AM.BaseType == X86ISelAddressMode::RegBase &&
916 !AM.Base.Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +0000917 !AM.IndexReg.getNode()) {
Dan Gohman77502c92009-03-13 02:25:09 +0000918 AM.Base.Reg = N.getNode()->getOperand(0);
919 AM.IndexReg = N.getNode()->getOperand(1);
920 AM.Scale = 1;
921 return false;
922 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000923 break;
Evan Cheng8e278262009-01-17 07:09:27 +0000924 }
Evan Chenge6ad27e2006-05-30 06:59:36 +0000925
Chris Lattner62412262007-02-04 20:18:17 +0000926 case ISD::OR:
927 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000928 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
929 X86ISelAddressMode Backup = AM;
Dan Gohman27cae7b2008-11-11 15:52:29 +0000930 uint64_t Offset = CN->getSExtValue();
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000931 // Start with the LHS as an addr mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000932 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000933 // Address could not have picked a GV address for the displacement.
934 AM.GV == NULL &&
935 // On x86-64, the resultant disp must fit in 32-bits.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000936 (!is64Bit ||
937 X86::isOffsetSuitableForCodeModel(AM.Disp + Offset, M,
938 AM.hasSymbolicDisplacement())) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000939 // Check to see if the LHS & C is zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000940 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getAPIntValue())) {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000941 AM.Disp += Offset;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000942 return false;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000943 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000944 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000945 }
946 break;
Evan Cheng1314b002007-12-13 00:43:27 +0000947
948 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000949 // Perform some heroic transforms on an and of a constant-count shift
950 // with a constant to enable use of the scaled offset field.
951
Dan Gohman475871a2008-07-27 21:46:04 +0000952 SDValue Shift = N.getOperand(0);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000953 if (Shift.getNumOperands() != 2) break;
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000954
Evan Cheng1314b002007-12-13 00:43:27 +0000955 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +0000956 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +0000957
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000958 SDValue X = Shift.getOperand(0);
Evan Cheng1314b002007-12-13 00:43:27 +0000959 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
960 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
961 if (!C1 || !C2) break;
962
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000963 // Handle "(X >> (8-C1)) & C2" as "(X >> 8) & 0xff)" if safe. This
964 // allows us to convert the shift and and into an h-register extract and
965 // a scaled index.
966 if (Shift.getOpcode() == ISD::SRL && Shift.hasOneUse()) {
967 unsigned ScaleLog = 8 - C1->getZExtValue();
Rafael Espindola7c366832009-04-16 12:34:53 +0000968 if (ScaleLog > 0 && ScaleLog < 4 &&
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000969 C2->getZExtValue() == (UINT64_C(0xff) << ScaleLog)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 SDValue Eight = CurDAG->getConstant(8, MVT::i8);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000971 SDValue Mask = CurDAG->getConstant(0xff, N.getValueType());
972 SDValue Srl = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
973 X, Eight);
974 SDValue And = CurDAG->getNode(ISD::AND, dl, N.getValueType(),
975 Srl, Mask);
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 SDValue ShlCount = CurDAG->getConstant(ScaleLog, MVT::i8);
Dan Gohman62ad1382009-04-14 22:45:05 +0000977 SDValue Shl = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
978 And, ShlCount);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000979
980 // Insert the new nodes into the topological ordering.
981 if (Eight.getNode()->getNodeId() == -1 ||
982 Eight.getNode()->getNodeId() > X.getNode()->getNodeId()) {
983 CurDAG->RepositionNode(X.getNode(), Eight.getNode());
984 Eight.getNode()->setNodeId(X.getNode()->getNodeId());
985 }
986 if (Mask.getNode()->getNodeId() == -1 ||
987 Mask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
988 CurDAG->RepositionNode(X.getNode(), Mask.getNode());
989 Mask.getNode()->setNodeId(X.getNode()->getNodeId());
990 }
991 if (Srl.getNode()->getNodeId() == -1 ||
992 Srl.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
993 CurDAG->RepositionNode(Shift.getNode(), Srl.getNode());
994 Srl.getNode()->setNodeId(Shift.getNode()->getNodeId());
995 }
996 if (And.getNode()->getNodeId() == -1 ||
997 And.getNode()->getNodeId() > N.getNode()->getNodeId()) {
998 CurDAG->RepositionNode(N.getNode(), And.getNode());
999 And.getNode()->setNodeId(N.getNode()->getNodeId());
1000 }
Dan Gohman62ad1382009-04-14 22:45:05 +00001001 if (ShlCount.getNode()->getNodeId() == -1 ||
1002 ShlCount.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1003 CurDAG->RepositionNode(X.getNode(), ShlCount.getNode());
1004 ShlCount.getNode()->setNodeId(N.getNode()->getNodeId());
1005 }
1006 if (Shl.getNode()->getNodeId() == -1 ||
1007 Shl.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1008 CurDAG->RepositionNode(N.getNode(), Shl.getNode());
1009 Shl.getNode()->setNodeId(N.getNode()->getNodeId());
1010 }
1011 CurDAG->ReplaceAllUsesWith(N, Shl);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001012 AM.IndexReg = And;
1013 AM.Scale = (1 << ScaleLog);
1014 return false;
1015 }
1016 }
1017
1018 // Handle "(X << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
1019 // allows us to fold the shift into this addressing mode.
1020 if (Shift.getOpcode() != ISD::SHL) break;
1021
Evan Cheng1314b002007-12-13 00:43:27 +00001022 // Not likely to be profitable if either the AND or SHIFT node has more
1023 // than one use (unless all uses are for address computation). Besides,
1024 // isel mechanism requires their node ids to be reused.
1025 if (!N.hasOneUse() || !Shift.hasOneUse())
1026 break;
1027
1028 // Verify that the shift amount is something we can fold.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001029 unsigned ShiftCst = C1->getZExtValue();
Evan Cheng1314b002007-12-13 00:43:27 +00001030 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
1031 break;
1032
1033 // Get the new AND mask, this folds to a constant.
Dale Johannesend8392542009-02-03 21:48:12 +00001034 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
Evan Cheng552e3be2008-10-14 17:15:39 +00001035 SDValue(C2, 0), SDValue(C1, 0));
Dale Johannesend8392542009-02-03 21:48:12 +00001036 SDValue NewAND = CurDAG->getNode(ISD::AND, dl, N.getValueType(), X,
1037 NewANDMask);
1038 SDValue NewSHIFT = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
Dan Gohman7b8e9642008-10-13 20:52:04 +00001039 NewAND, SDValue(C1, 0));
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001040
1041 // Insert the new nodes into the topological ordering.
1042 if (C1->getNodeId() > X.getNode()->getNodeId()) {
1043 CurDAG->RepositionNode(X.getNode(), C1);
1044 C1->setNodeId(X.getNode()->getNodeId());
1045 }
1046 if (NewANDMask.getNode()->getNodeId() == -1 ||
1047 NewANDMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1048 CurDAG->RepositionNode(X.getNode(), NewANDMask.getNode());
1049 NewANDMask.getNode()->setNodeId(X.getNode()->getNodeId());
1050 }
1051 if (NewAND.getNode()->getNodeId() == -1 ||
1052 NewAND.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1053 CurDAG->RepositionNode(Shift.getNode(), NewAND.getNode());
1054 NewAND.getNode()->setNodeId(Shift.getNode()->getNodeId());
1055 }
1056 if (NewSHIFT.getNode()->getNodeId() == -1 ||
1057 NewSHIFT.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1058 CurDAG->RepositionNode(N.getNode(), NewSHIFT.getNode());
1059 NewSHIFT.getNode()->setNodeId(N.getNode()->getNodeId());
1060 }
1061
Dan Gohman7b8e9642008-10-13 20:52:04 +00001062 CurDAG->ReplaceAllUsesWith(N, NewSHIFT);
Evan Cheng1314b002007-12-13 00:43:27 +00001063
1064 AM.Scale = 1 << ShiftCst;
1065 AM.IndexReg = NewAND;
1066 return false;
1067 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001068 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001069
Rafael Espindola523249f2009-03-31 16:16:57 +00001070 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001071}
1072
1073/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1074/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001075bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001076 // Is the base register already occupied?
Gabor Greifba36cb52008-08-28 21:40:38 +00001077 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001078 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001079 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001080 AM.IndexReg = N;
1081 AM.Scale = 1;
1082 return false;
1083 }
1084
1085 // Otherwise, we cannot select it.
1086 return true;
1087 }
1088
1089 // Default, generate it as a register.
1090 AM.BaseType = X86ISelAddressMode::RegBase;
1091 AM.Base.Reg = N;
1092 return false;
1093}
1094
Evan Chengec693f72005-12-08 02:01:35 +00001095/// SelectAddr - returns true if it is able pattern match an addressing mode.
1096/// It returns the operands which make up the maximal addressing mode it can
1097/// match by reference.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001098bool X86DAGToDAGISel::SelectAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +00001099 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001100 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001101 X86ISelAddressMode AM;
Evan Chengc7928f82009-12-18 01:59:21 +00001102 if (MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001103 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001104
Owen Andersone50ed302009-08-10 22:56:29 +00001105 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001106 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001107 if (!AM.Base.Reg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001108 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001109 }
Evan Cheng8700e142006-01-11 06:09:51 +00001110
Gabor Greifba36cb52008-08-28 21:40:38 +00001111 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001112 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001113
Rafael Espindola094fad32009-04-08 21:14:34 +00001114 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001115 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001116}
1117
Chris Lattner3a7cd952006-10-07 21:55:32 +00001118/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1119/// match a load whose top elements are either undef or zeros. The load flavor
1120/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner64b49862010-02-17 06:07:47 +00001121///
1122/// We also return:
Chris Lattnera170b5e2010-02-21 03:17:59 +00001123/// PatternChainNode: this is the matched node that has a chain input and
1124/// output.
Chris Lattnere60f7b42010-03-01 22:51:11 +00001125bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman475871a2008-07-27 21:46:04 +00001126 SDValue N, SDValue &Base,
1127 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001128 SDValue &Disp, SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +00001129 SDValue &PatternNodeWithChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001130 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001131 PatternNodeWithChain = N.getOperand(0);
1132 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1133 PatternNodeWithChain.hasOneUse() &&
Chris Lattnerf1c64282010-02-21 04:53:34 +00001134 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
1135 IsLegalToFold(N.getOperand(0), N.getNode(), Root)) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001136 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattner92d3ada2010-02-16 22:35:06 +00001137 if (!SelectAddr(Root, LD->getBasePtr(), Base, Scale, Index, Disp,Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001138 return false;
1139 return true;
1140 }
1141 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001142
1143 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001144 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001145 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001146 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng7e2ff772008-05-08 00:57:18 +00001147 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001148 N.getOperand(0).getNode()->hasOneUse() &&
1149 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattner92d3ada2010-02-16 22:35:06 +00001150 N.getOperand(0).getOperand(0).hasOneUse() &&
1151 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
1152 IsLegalToFold(N.getOperand(0), N.getNode(), Root)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00001153 // Okay, this is a zero extending load. Fold it.
1154 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattner92d3ada2010-02-16 22:35:06 +00001155 if (!SelectAddr(Root, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001156 return false;
Chris Lattnera170b5e2010-02-21 03:17:59 +00001157 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001158 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001159 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001160 return false;
1161}
1162
1163
Evan Cheng51a9ed92006-02-25 10:09:08 +00001164/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1165/// mode it matches can be cost effectively emitted as an LEA instruction.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001166bool X86DAGToDAGISel::SelectLEAAddr(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001167 SDValue &Base, SDValue &Scale,
1168 SDValue &Index, SDValue &Disp) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001169 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001170
1171 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1172 // segments.
1173 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001175 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001176 if (MatchAddress(N, AM))
1177 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001178 assert (T == AM.Segment);
1179 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001180
Owen Andersone50ed302009-08-10 22:56:29 +00001181 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001182 unsigned Complexity = 0;
1183 if (AM.BaseType == X86ISelAddressMode::RegBase)
Gabor Greifba36cb52008-08-28 21:40:38 +00001184 if (AM.Base.Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001185 Complexity = 1;
1186 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001187 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001188 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1189 Complexity = 4;
1190
Gabor Greifba36cb52008-08-28 21:40:38 +00001191 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001192 Complexity++;
1193 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001194 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001195
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001196 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1197 // a simple shift.
1198 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001199 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001200
1201 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1202 // to a LEA. This is determined with some expermentation but is by no means
1203 // optimal (especially for code size consideration). LEA is nice because of
1204 // its three-address nature. Tweak the cost function again when we can run
1205 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001206 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001207 // For X86-64, we should always use lea to materialize RIP relative
1208 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001209 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001210 Complexity = 4;
1211 else
1212 Complexity += 2;
1213 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001214
Gabor Greifba36cb52008-08-28 21:40:38 +00001215 if (AM.Disp && (AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001216 Complexity++;
1217
Chris Lattner25142782009-07-11 22:50:33 +00001218 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001219 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001220 return false;
1221
1222 SDValue Segment;
1223 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1224 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001225}
1226
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001227/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001228bool X86DAGToDAGISel::SelectTLSADDRAddr(SDNode *Op, SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001229 SDValue &Scale, SDValue &Index,
1230 SDValue &Disp) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001231 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1232 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
1233
1234 X86ISelAddressMode AM;
1235 AM.GV = GA->getGlobal();
1236 AM.Disp += GA->getOffset();
1237 AM.Base.Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001238 AM.SymbolFlags = GA->getTargetFlags();
1239
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001241 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001243 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001244 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001245 }
1246
1247 SDValue Segment;
1248 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1249 return true;
1250}
1251
1252
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001253bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001255 SDValue &Index, SDValue &Disp,
1256 SDValue &Segment) {
Chris Lattnerd1b73822010-03-02 22:20:06 +00001257 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1258 !IsProfitableToFold(N, P, P) ||
1259 !IsLegalToFold(N, P, P))
1260 return false;
1261
1262 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001263}
1264
Dan Gohman8b746962008-09-23 18:22:58 +00001265/// getGlobalBaseReg - Return an SDNode that returns the value of
1266/// the global base register. Output instructions required to
1267/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001268///
Evan Cheng9ade2182006-08-26 05:34:46 +00001269SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001270 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001271 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001272}
1273
Evan Chengb245d922006-05-20 01:36:52 +00001274static SDNode *FindCallStartFromCall(SDNode *Node) {
1275 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 assert(Node->getOperand(0).getValueType() == MVT::Other &&
Evan Chengb245d922006-05-20 01:36:52 +00001277 "Node doesn't have a token chain argument!");
Gabor Greifba36cb52008-08-28 21:40:38 +00001278 return FindCallStartFromCall(Node->getOperand(0).getNode());
Evan Chengb245d922006-05-20 01:36:52 +00001279}
1280
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001281SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1282 SDValue Chain = Node->getOperand(0);
1283 SDValue In1 = Node->getOperand(1);
1284 SDValue In2L = Node->getOperand(2);
1285 SDValue In2H = Node->getOperand(3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001286 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001287 if (!SelectAddr(In1.getNode(), In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001288 return NULL;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001289 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1290 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1291 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain};
1292 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1293 MVT::i32, MVT::i32, MVT::Other, Ops,
1294 array_lengthof(Ops));
1295 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
1296 return ResNode;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001297}
Christopher Lambc59e5212007-08-10 21:48:46 +00001298
Owen Andersone50ed302009-08-10 22:56:29 +00001299SDNode *X86DAGToDAGISel::SelectAtomicLoadAdd(SDNode *Node, EVT NVT) {
Evan Cheng37b73872009-07-30 08:33:02 +00001300 if (Node->hasAnyUseOfValue(0))
1301 return 0;
1302
1303 // Optimize common patterns for __sync_add_and_fetch and
1304 // __sync_sub_and_fetch where the result is not used. This allows us
1305 // to use "lock" version of add, sub, inc, dec instructions.
1306 // FIXME: Do not use special instructions but instead add the "lock"
1307 // prefix to the target node somehow. The extra information will then be
1308 // transferred to machine instruction and it denotes the prefix.
1309 SDValue Chain = Node->getOperand(0);
1310 SDValue Ptr = Node->getOperand(1);
1311 SDValue Val = Node->getOperand(2);
1312 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001313 if (!SelectAddr(Ptr.getNode(), Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Evan Cheng37b73872009-07-30 08:33:02 +00001314 return 0;
1315
1316 bool isInc = false, isDec = false, isSub = false, isCN = false;
1317 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
1318 if (CN) {
1319 isCN = true;
1320 int64_t CNVal = CN->getSExtValue();
1321 if (CNVal == 1)
1322 isInc = true;
1323 else if (CNVal == -1)
1324 isDec = true;
1325 else if (CNVal >= 0)
1326 Val = CurDAG->getTargetConstant(CNVal, NVT);
1327 else {
1328 isSub = true;
1329 Val = CurDAG->getTargetConstant(-CNVal, NVT);
1330 }
1331 } else if (Val.hasOneUse() &&
1332 Val.getOpcode() == ISD::SUB &&
1333 X86::isZeroNode(Val.getOperand(0))) {
1334 isSub = true;
1335 Val = Val.getOperand(1);
1336 }
1337
1338 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 switch (NVT.getSimpleVT().SimpleTy) {
Evan Cheng37b73872009-07-30 08:33:02 +00001340 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 case MVT::i8:
Evan Cheng37b73872009-07-30 08:33:02 +00001342 if (isInc)
1343 Opc = X86::LOCK_INC8m;
1344 else if (isDec)
1345 Opc = X86::LOCK_DEC8m;
1346 else if (isSub) {
1347 if (isCN)
1348 Opc = X86::LOCK_SUB8mi;
1349 else
1350 Opc = X86::LOCK_SUB8mr;
1351 } else {
1352 if (isCN)
1353 Opc = X86::LOCK_ADD8mi;
1354 else
1355 Opc = X86::LOCK_ADD8mr;
1356 }
1357 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001358 case MVT::i16:
Evan Cheng37b73872009-07-30 08:33:02 +00001359 if (isInc)
1360 Opc = X86::LOCK_INC16m;
1361 else if (isDec)
1362 Opc = X86::LOCK_DEC16m;
1363 else if (isSub) {
1364 if (isCN) {
Chris Lattner18409912010-03-03 01:45:01 +00001365 if (Predicate_immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001366 Opc = X86::LOCK_SUB16mi8;
1367 else
1368 Opc = X86::LOCK_SUB16mi;
1369 } else
1370 Opc = X86::LOCK_SUB16mr;
1371 } else {
1372 if (isCN) {
Chris Lattner18409912010-03-03 01:45:01 +00001373 if (Predicate_immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001374 Opc = X86::LOCK_ADD16mi8;
1375 else
1376 Opc = X86::LOCK_ADD16mi;
1377 } else
1378 Opc = X86::LOCK_ADD16mr;
1379 }
1380 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001381 case MVT::i32:
Evan Cheng37b73872009-07-30 08:33:02 +00001382 if (isInc)
1383 Opc = X86::LOCK_INC32m;
1384 else if (isDec)
1385 Opc = X86::LOCK_DEC32m;
1386 else if (isSub) {
1387 if (isCN) {
Chris Lattner18409912010-03-03 01:45:01 +00001388 if (Predicate_immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001389 Opc = X86::LOCK_SUB32mi8;
1390 else
1391 Opc = X86::LOCK_SUB32mi;
1392 } else
1393 Opc = X86::LOCK_SUB32mr;
1394 } else {
1395 if (isCN) {
Chris Lattner18409912010-03-03 01:45:01 +00001396 if (Predicate_immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001397 Opc = X86::LOCK_ADD32mi8;
1398 else
1399 Opc = X86::LOCK_ADD32mi;
1400 } else
1401 Opc = X86::LOCK_ADD32mr;
1402 }
1403 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 case MVT::i64:
Evan Cheng37b73872009-07-30 08:33:02 +00001405 if (isInc)
1406 Opc = X86::LOCK_INC64m;
1407 else if (isDec)
1408 Opc = X86::LOCK_DEC64m;
1409 else if (isSub) {
1410 Opc = X86::LOCK_SUB64mr;
1411 if (isCN) {
Chris Lattner18409912010-03-03 01:45:01 +00001412 if (Predicate_immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001413 Opc = X86::LOCK_SUB64mi8;
1414 else if (Predicate_i64immSExt32(Val.getNode()))
1415 Opc = X86::LOCK_SUB64mi32;
1416 }
1417 } else {
1418 Opc = X86::LOCK_ADD64mr;
1419 if (isCN) {
Chris Lattner18409912010-03-03 01:45:01 +00001420 if (Predicate_immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001421 Opc = X86::LOCK_ADD64mi8;
1422 else if (Predicate_i64immSExt32(Val.getNode()))
1423 Opc = X86::LOCK_ADD64mi32;
1424 }
1425 }
1426 break;
1427 }
1428
1429 DebugLoc dl = Node->getDebugLoc();
Chris Lattner518bb532010-02-09 19:54:29 +00001430 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Dan Gohman602b0c82009-09-25 18:54:59 +00001431 dl, NVT), 0);
Dan Gohmanc76909a2009-09-25 20:36:54 +00001432 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1433 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Evan Cheng37b73872009-07-30 08:33:02 +00001434 if (isInc || isDec) {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001435 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
1436 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6), 0);
1437 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001438 SDValue RetVals[] = { Undef, Ret };
1439 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1440 } else {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001441 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1442 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1443 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001444 SDValue RetVals[] = { Undef, Ret };
1445 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1446 }
1447}
1448
Dan Gohman11596ed2009-10-09 20:35:19 +00001449/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1450/// any uses which require the SF or OF bits to be accurate.
1451static bool HasNoSignedComparisonUses(SDNode *N) {
1452 // Examine each user of the node.
1453 for (SDNode::use_iterator UI = N->use_begin(),
1454 UE = N->use_end(); UI != UE; ++UI) {
1455 // Only examine CopyToReg uses.
1456 if (UI->getOpcode() != ISD::CopyToReg)
1457 return false;
1458 // Only examine CopyToReg uses that copy to EFLAGS.
1459 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1460 X86::EFLAGS)
1461 return false;
1462 // Examine each user of the CopyToReg use.
1463 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1464 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1465 // Only examine the Flag result.
1466 if (FlagUI.getUse().getResNo() != 1) continue;
1467 // Anything unusual: assume conservatively.
1468 if (!FlagUI->isMachineOpcode()) return false;
1469 // Examine the opcode of the user.
1470 switch (FlagUI->getMachineOpcode()) {
1471 // These comparisons don't treat the most significant bit specially.
1472 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1473 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1474 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1475 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001476 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1477 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman11596ed2009-10-09 20:35:19 +00001478 case X86::CMOVA16rr: case X86::CMOVA16rm:
1479 case X86::CMOVA32rr: case X86::CMOVA32rm:
1480 case X86::CMOVA64rr: case X86::CMOVA64rm:
1481 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1482 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1483 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1484 case X86::CMOVB16rr: case X86::CMOVB16rm:
1485 case X86::CMOVB32rr: case X86::CMOVB32rm:
1486 case X86::CMOVB64rr: case X86::CMOVB64rm:
1487 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1488 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1489 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
1490 case X86::CMOVE16rr: case X86::CMOVE16rm:
1491 case X86::CMOVE32rr: case X86::CMOVE32rm:
1492 case X86::CMOVE64rr: case X86::CMOVE64rm:
1493 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1494 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1495 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1496 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1497 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1498 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1499 case X86::CMOVP16rr: case X86::CMOVP16rm:
1500 case X86::CMOVP32rr: case X86::CMOVP32rm:
1501 case X86::CMOVP64rr: case X86::CMOVP64rm:
1502 continue;
1503 // Anything else: assume conservatively.
1504 default: return false;
1505 }
1506 }
1507 }
1508 return true;
1509}
1510
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001511SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Owen Andersone50ed302009-08-10 22:56:29 +00001512 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001513 unsigned Opc, MOpc;
1514 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001515 DebugLoc dl = Node->getDebugLoc();
1516
Chris Lattner7c306da2010-03-02 06:34:30 +00001517 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengf597dc72006-02-10 22:24:32 +00001518
Dan Gohmane8be6c62008-07-17 19:10:17 +00001519 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +00001520 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001521 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001522 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001523
Evan Cheng0114e942006-01-06 20:36:21 +00001524 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001525 default: break;
1526 case X86ISD::GlobalBaseReg:
1527 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001528
Dan Gohman72677342009-08-02 16:10:52 +00001529 case X86ISD::ATOMOR64_DAG:
1530 return SelectAtomic64(Node, X86::ATOMOR6432);
1531 case X86ISD::ATOMXOR64_DAG:
1532 return SelectAtomic64(Node, X86::ATOMXOR6432);
1533 case X86ISD::ATOMADD64_DAG:
1534 return SelectAtomic64(Node, X86::ATOMADD6432);
1535 case X86ISD::ATOMSUB64_DAG:
1536 return SelectAtomic64(Node, X86::ATOMSUB6432);
1537 case X86ISD::ATOMNAND64_DAG:
1538 return SelectAtomic64(Node, X86::ATOMNAND6432);
1539 case X86ISD::ATOMAND64_DAG:
1540 return SelectAtomic64(Node, X86::ATOMAND6432);
1541 case X86ISD::ATOMSWAP64_DAG:
1542 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001543
Dan Gohman72677342009-08-02 16:10:52 +00001544 case ISD::ATOMIC_LOAD_ADD: {
1545 SDNode *RetVal = SelectAtomicLoadAdd(Node, NVT);
1546 if (RetVal)
1547 return RetVal;
1548 break;
1549 }
1550
1551 case ISD::SMUL_LOHI:
1552 case ISD::UMUL_LOHI: {
1553 SDValue N0 = Node->getOperand(0);
1554 SDValue N1 = Node->getOperand(1);
1555
1556 bool isSigned = Opcode == ISD::SMUL_LOHI;
Bill Wendling12321672009-08-07 21:33:25 +00001557 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001559 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001560 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1561 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1562 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1563 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001564 }
Bill Wendling12321672009-08-07 21:33:25 +00001565 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001567 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1569 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1570 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1571 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001572 }
Bill Wendling12321672009-08-07 21:33:25 +00001573 }
Dan Gohman72677342009-08-02 16:10:52 +00001574
1575 unsigned LoReg, HiReg;
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001577 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1579 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1580 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1581 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Dan Gohman72677342009-08-02 16:10:52 +00001582 }
1583
1584 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001585 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00001586 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00001587 if (!foldedLoad) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001588 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001589 if (foldedLoad)
1590 std::swap(N0, N1);
1591 }
1592
1593 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
1594 N0, SDValue()).getValue(1);
1595
1596 if (foldedLoad) {
1597 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1598 InFlag };
1599 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001600 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1601 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001602 InFlag = SDValue(CNode, 1);
1603 // Update the chain.
1604 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1605 } else {
1606 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001607 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001608 }
1609
1610 // Copy the low half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001611 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001612 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1613 LoReg, NVT, InFlag);
1614 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001615 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001616 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001617 }
1618 // Copy the high half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001619 if (!SDValue(Node, 1).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001620 SDValue Result;
1621 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1622 // Prevent use of AH in a REX instruction by referencing AX instead.
1623 // Shift it down 8 bits.
1624 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 X86::AX, MVT::i16, InFlag);
Dan Gohman72677342009-08-02 16:10:52 +00001626 InFlag = Result.getValue(2);
Dan Gohman602b0c82009-09-25 18:54:59 +00001627 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
1628 Result,
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001630 // Then truncate it down to i8.
Dan Gohman6a402dc2009-08-19 18:16:17 +00001631 Result = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1632 MVT::i8, Result);
Dan Gohman72677342009-08-02 16:10:52 +00001633 } else {
1634 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1635 HiReg, NVT, InFlag);
1636 InFlag = Result.getValue(2);
1637 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001638 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001639 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001640 }
1641
Dan Gohman72677342009-08-02 16:10:52 +00001642 return NULL;
1643 }
1644
1645 case ISD::SDIVREM:
1646 case ISD::UDIVREM: {
1647 SDValue N0 = Node->getOperand(0);
1648 SDValue N1 = Node->getOperand(1);
1649
1650 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00001651 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001653 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1655 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1656 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1657 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001658 }
Bill Wendling12321672009-08-07 21:33:25 +00001659 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001661 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1663 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1664 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1665 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001666 }
Bill Wendling12321672009-08-07 21:33:25 +00001667 }
Dan Gohman72677342009-08-02 16:10:52 +00001668
Chris Lattner9e323832009-12-23 01:45:04 +00001669 unsigned LoReg, HiReg, ClrReg;
Dan Gohman72677342009-08-02 16:10:52 +00001670 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001672 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 case MVT::i8:
Chris Lattner9e323832009-12-23 01:45:04 +00001674 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman72677342009-08-02 16:10:52 +00001675 ClrOpcode = 0;
1676 SExtOpcode = X86::CBW;
1677 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00001679 LoReg = X86::AX; HiReg = X86::DX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001680 ClrOpcode = X86::MOV16r0; ClrReg = X86::DX;
Dan Gohman72677342009-08-02 16:10:52 +00001681 SExtOpcode = X86::CWD;
1682 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 case MVT::i32:
Chris Lattner9e323832009-12-23 01:45:04 +00001684 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman72677342009-08-02 16:10:52 +00001685 ClrOpcode = X86::MOV32r0;
1686 SExtOpcode = X86::CDQ;
1687 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 case MVT::i64:
Chris Lattner9e323832009-12-23 01:45:04 +00001689 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001690 ClrOpcode = X86::MOV64r0;
Dan Gohman72677342009-08-02 16:10:52 +00001691 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00001692 break;
1693 }
1694
Dan Gohman72677342009-08-02 16:10:52 +00001695 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001696 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001697 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00001698
Dan Gohman72677342009-08-02 16:10:52 +00001699 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00001701 // Special case for div8, just use a move with zero extension to AX to
1702 // clear the upper 8 bits (AH).
1703 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001704 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman72677342009-08-02 16:10:52 +00001705 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
1706 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001707 SDValue(CurDAG->getMachineNode(X86::MOVZX16rm8, dl, MVT::i16,
1708 MVT::Other, Ops,
1709 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001710 Chain = Move.getValue(1);
1711 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00001712 } else {
Dan Gohman72677342009-08-02 16:10:52 +00001713 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001714 SDValue(CurDAG->getMachineNode(X86::MOVZX16rr8, dl, MVT::i16, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00001715 Chain = CurDAG->getEntryNode();
1716 }
1717 Chain = CurDAG->getCopyToReg(Chain, dl, X86::AX, Move, SDValue());
1718 InFlag = Chain.getValue(1);
1719 } else {
1720 InFlag =
1721 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
1722 LoReg, N0, SDValue()).getValue(1);
1723 if (isSigned && !signBitIsZero) {
1724 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001725 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001726 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Flag, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00001727 } else {
1728 // Zero out the high part, effectively zero extending the input.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001729 SDValue ClrNode =
1730 SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Chris Lattner9e323832009-12-23 01:45:04 +00001731 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman72677342009-08-02 16:10:52 +00001732 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00001733 }
Evan Cheng948f3432006-01-06 23:19:29 +00001734 }
Dan Gohman525178c2007-10-08 18:33:35 +00001735
Dan Gohman72677342009-08-02 16:10:52 +00001736 if (foldedLoad) {
1737 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1738 InFlag };
1739 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001740 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1741 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001742 InFlag = SDValue(CNode, 1);
1743 // Update the chain.
1744 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1745 } else {
1746 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001747 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001748 }
Evan Cheng948f3432006-01-06 23:19:29 +00001749
Dan Gohman72677342009-08-02 16:10:52 +00001750 // Copy the division (low) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001751 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001752 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1753 LoReg, NVT, InFlag);
1754 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001755 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001756 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001757 }
1758 // Copy the remainder (high) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001759 if (!SDValue(Node, 1).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001760 SDValue Result;
1761 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1762 // Prevent use of AH in a REX instruction by referencing AX instead.
1763 // Shift it down 8 bits.
1764 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 X86::AX, MVT::i16, InFlag);
Dan Gohmana37c9f72007-09-25 18:23:27 +00001766 InFlag = Result.getValue(2);
Dan Gohman602b0c82009-09-25 18:54:59 +00001767 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
Dan Gohman72677342009-08-02 16:10:52 +00001768 Result,
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 CurDAG->getTargetConstant(8, MVT::i8)),
Dan Gohman72677342009-08-02 16:10:52 +00001770 0);
1771 // Then truncate it down to i8.
Dan Gohman6a402dc2009-08-19 18:16:17 +00001772 Result = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1773 MVT::i8, Result);
Dan Gohman72677342009-08-02 16:10:52 +00001774 } else {
1775 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1776 HiReg, NVT, InFlag);
1777 InFlag = Result.getValue(2);
Evan Chengf7ef26e2007-08-09 21:59:35 +00001778 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001779 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001780 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001781 }
Dan Gohman72677342009-08-02 16:10:52 +00001782 return NULL;
1783 }
1784
Dan Gohman6a402dc2009-08-19 18:16:17 +00001785 case X86ISD::CMP: {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001786 SDValue N0 = Node->getOperand(0);
1787 SDValue N1 = Node->getOperand(1);
1788
1789 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
1790 // use a smaller encoding.
1791 if (N0.getNode()->getOpcode() == ISD::AND && N0.getNode()->hasOneUse() &&
1792 N0.getValueType() != MVT::i8 &&
1793 X86::isZeroNode(N1)) {
1794 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
1795 if (!C) break;
1796
1797 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman11596ed2009-10-09 20:35:19 +00001798 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
1799 (!(C->getZExtValue() & 0x80) ||
1800 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001801 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
1802 SDValue Reg = N0.getNode()->getOperand(0);
1803
1804 // On x86-32, only the ABCD registers have 8-bit subregisters.
1805 if (!Subtarget->is64Bit()) {
1806 TargetRegisterClass *TRC = 0;
1807 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1808 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1809 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1810 default: llvm_unreachable("Unsupported TEST operand type!");
1811 }
1812 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001813 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1814 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001815 }
1816
1817 // Extract the l-register.
1818 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1819 MVT::i8, Reg);
1820
1821 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00001822 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001823 }
1824
1825 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman11596ed2009-10-09 20:35:19 +00001826 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
1827 (!(C->getZExtValue() & 0x8000) ||
1828 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001829 // Shift the immediate right by 8 bits.
1830 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
1831 MVT::i8);
1832 SDValue Reg = N0.getNode()->getOperand(0);
1833
1834 // Put the value in an ABCD register.
1835 TargetRegisterClass *TRC = 0;
1836 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1837 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
1838 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1839 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1840 default: llvm_unreachable("Unsupported TEST operand type!");
1841 }
1842 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001843 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1844 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001845
1846 // Extract the h-register.
1847 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT_HI, dl,
1848 MVT::i8, Reg);
1849
1850 // Emit a testb. No special NOREX tricks are needed since there's
1851 // only one GPR operand!
Dan Gohman602b0c82009-09-25 18:54:59 +00001852 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
1853 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001854 }
1855
1856 // For example, "testl %eax, $32776" to "testw %ax, $32776".
1857 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00001858 N0.getValueType() != MVT::i16 &&
1859 (!(C->getZExtValue() & 0x8000) ||
1860 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001861 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
1862 SDValue Reg = N0.getNode()->getOperand(0);
1863
1864 // Extract the 16-bit subregister.
1865 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_16BIT, dl,
1866 MVT::i16, Reg);
1867
1868 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00001869 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001870 }
1871
1872 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
1873 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00001874 N0.getValueType() == MVT::i64 &&
1875 (!(C->getZExtValue() & 0x80000000) ||
1876 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001877 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
1878 SDValue Reg = N0.getNode()->getOperand(0);
1879
1880 // Extract the 32-bit subregister.
1881 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_32BIT, dl,
1882 MVT::i32, Reg);
1883
1884 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00001885 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001886 }
1887 }
1888 break;
1889 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00001890 }
1891
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001892 SDNode *ResNode = SelectCode(Node);
Evan Cheng64a752f2006-08-11 09:08:15 +00001893
Chris Lattner7c306da2010-03-02 06:34:30 +00001894 DEBUG(dbgs() << "=> ";
1895 if (ResNode == NULL || ResNode == Node)
1896 Node->dump(CurDAG);
1897 else
1898 ResNode->dump(CurDAG);
1899 dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001900
1901 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00001902}
1903
Chris Lattnerc0bad572006-06-08 18:03:49 +00001904bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00001905SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00001906 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00001907 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00001908 switch (ConstraintCode) {
1909 case 'o': // offsetable ??
1910 case 'v': // not offsetable ??
1911 default: return true;
1912 case 'm': // memory
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001913 if (!SelectAddr(Op.getNode(), Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00001914 return true;
1915 break;
1916 }
1917
Evan Cheng04699902006-08-26 01:05:16 +00001918 OutOps.push_back(Op0);
1919 OutOps.push_back(Op1);
1920 OutOps.push_back(Op2);
1921 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001922 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00001923 return false;
1924}
1925
Chris Lattnerc961eea2005-11-16 01:54:32 +00001926/// createX86ISelDag - This pass converts a legalized DAG into a
1927/// X86-specific DAG, ready for instruction scheduling.
1928///
Bill Wendling98a366d2009-04-29 23:29:43 +00001929FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
1930 llvm::CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001931 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00001932}