blob: 8d1ed2ad18883c6cc151ff6414cbf2e2141c0ad2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000533 if (Subtarget->hasV6T2Ops())
534 setTargetDAGCombine(ISD::OR);
535
Evan Chenga8e29892007-01-19 07:51:42 +0000536 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000537
Evan Chengf7d87ee2010-05-21 00:43:17 +0000538 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
539 setSchedulingPreference(Sched::RegPressure);
540 else
541 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000542
543 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000544
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000545 // On ARM arguments smaller than 4 bytes are extended, so all arguments
546 // are at least 4 bytes aligned.
547 setMinStackArgumentAlignment(4);
548
Evan Chengf6799392010-06-26 01:52:05 +0000549 if (EnableARMCodePlacement)
550 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Evan Cheng4f6b4672010-07-21 06:09:07 +0000553std::pair<const TargetRegisterClass*, uint8_t>
554ARMTargetLowering::findRepresentativeClass(EVT VT) const{
555 const TargetRegisterClass *RRC = 0;
556 uint8_t Cost = 1;
557 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000558 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000559 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000560 // Use DPR as representative register class for all floating point
561 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
562 // the cost is 1 for both f32 and f64.
563 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000564 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000565 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000566 break;
567 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
568 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000569 RRC = ARM::DPRRegisterClass;
570 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000571 break;
572 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000573 RRC = ARM::DPRRegisterClass;
574 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000575 break;
576 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000577 RRC = ARM::DPRRegisterClass;
578 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000579 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000580 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000581 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000582}
583
Evan Chenga8e29892007-01-19 07:51:42 +0000584const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
585 switch (Opcode) {
586 default: return 0;
587 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000588 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
589 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000590 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000591 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
592 case ARMISD::tCALL: return "ARMISD::tCALL";
593 case ARMISD::BRCOND: return "ARMISD::BRCOND";
594 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000595 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000596 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
597 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
598 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000599 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000600 case ARMISD::CMPFP: return "ARMISD::CMPFP";
601 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000602 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000603 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
604 case ARMISD::CMOV: return "ARMISD::CMOV";
605 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000606
Jim Grosbach3482c802010-01-18 19:58:49 +0000607 case ARMISD::RBIT: return "ARMISD::RBIT";
608
Bob Wilson76a312b2010-03-19 22:51:32 +0000609 case ARMISD::FTOSI: return "ARMISD::FTOSI";
610 case ARMISD::FTOUI: return "ARMISD::FTOUI";
611 case ARMISD::SITOF: return "ARMISD::SITOF";
612 case ARMISD::UITOF: return "ARMISD::UITOF";
613
Evan Chenga8e29892007-01-19 07:51:42 +0000614 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
615 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
616 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000617
Jim Grosbache5165492009-11-09 00:11:35 +0000618 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
619 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000620
Evan Chengc5942082009-10-28 06:55:03 +0000621 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
622 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
623
Dale Johannesen51e28e62010-06-03 21:09:53 +0000624 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
625
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000626 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000627
Evan Cheng86198642009-08-07 00:34:42 +0000628 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
629
Jim Grosbach3728e962009-12-10 00:11:09 +0000630 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
631 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
632
Bob Wilson5bafff32009-06-22 23:27:02 +0000633 case ARMISD::VCEQ: return "ARMISD::VCEQ";
634 case ARMISD::VCGE: return "ARMISD::VCGE";
635 case ARMISD::VCGEU: return "ARMISD::VCGEU";
636 case ARMISD::VCGT: return "ARMISD::VCGT";
637 case ARMISD::VCGTU: return "ARMISD::VCGTU";
638 case ARMISD::VTST: return "ARMISD::VTST";
639
640 case ARMISD::VSHL: return "ARMISD::VSHL";
641 case ARMISD::VSHRs: return "ARMISD::VSHRs";
642 case ARMISD::VSHRu: return "ARMISD::VSHRu";
643 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
644 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
645 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
646 case ARMISD::VSHRN: return "ARMISD::VSHRN";
647 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
648 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
649 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
650 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
651 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
652 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
653 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
654 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
655 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
656 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
657 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
658 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
659 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
660 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000661 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000662 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000663 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000664 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000665 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000666 case ARMISD::VREV64: return "ARMISD::VREV64";
667 case ARMISD::VREV32: return "ARMISD::VREV32";
668 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000669 case ARMISD::VZIP: return "ARMISD::VZIP";
670 case ARMISD::VUZP: return "ARMISD::VUZP";
671 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000672 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000673 case ARMISD::FMAX: return "ARMISD::FMAX";
674 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000675 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000676 }
677}
678
Evan Cheng06b666c2010-05-15 02:18:07 +0000679/// getRegClassFor - Return the register class that should be used for the
680/// specified value type.
681TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
682 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
683 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
684 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000685 if (Subtarget->hasNEON()) {
686 if (VT == MVT::v4i64)
687 return ARM::QQPRRegisterClass;
688 else if (VT == MVT::v8i64)
689 return ARM::QQQQPRRegisterClass;
690 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000691 return TargetLowering::getRegClassFor(VT);
692}
693
Eric Christopherab695882010-07-21 22:26:11 +0000694// Create a fast isel object.
695FastISel *
696ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
697 return ARM::createFastISel(funcInfo);
698}
699
Bill Wendlingb4202b82009-07-01 18:50:55 +0000700/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000701unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000702 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000703}
704
Evan Cheng1cc39842010-05-20 23:26:43 +0000705Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000706 unsigned NumVals = N->getNumValues();
707 if (!NumVals)
708 return Sched::RegPressure;
709
710 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000711 EVT VT = N->getValueType(i);
712 if (VT.isFloatingPoint() || VT.isVector())
713 return Sched::Latency;
714 }
Evan Chengc10f5432010-05-28 23:25:23 +0000715
716 if (!N->isMachineOpcode())
717 return Sched::RegPressure;
718
719 // Load are scheduled for latency even if there instruction itinerary
720 // is not available.
721 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
722 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
723 if (TID.mayLoad())
724 return Sched::Latency;
725
726 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
727 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
728 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000729 return Sched::RegPressure;
730}
731
Evan Chenga8e29892007-01-19 07:51:42 +0000732//===----------------------------------------------------------------------===//
733// Lowering Code
734//===----------------------------------------------------------------------===//
735
Evan Chenga8e29892007-01-19 07:51:42 +0000736/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
737static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
738 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000739 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ISD::SETNE: return ARMCC::NE;
741 case ISD::SETEQ: return ARMCC::EQ;
742 case ISD::SETGT: return ARMCC::GT;
743 case ISD::SETGE: return ARMCC::GE;
744 case ISD::SETLT: return ARMCC::LT;
745 case ISD::SETLE: return ARMCC::LE;
746 case ISD::SETUGT: return ARMCC::HI;
747 case ISD::SETUGE: return ARMCC::HS;
748 case ISD::SETULT: return ARMCC::LO;
749 case ISD::SETULE: return ARMCC::LS;
750 }
751}
752
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000753/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
754static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000755 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000756 CondCode2 = ARMCC::AL;
757 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000758 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000759 case ISD::SETEQ:
760 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
761 case ISD::SETGT:
762 case ISD::SETOGT: CondCode = ARMCC::GT; break;
763 case ISD::SETGE:
764 case ISD::SETOGE: CondCode = ARMCC::GE; break;
765 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000766 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
768 case ISD::SETO: CondCode = ARMCC::VC; break;
769 case ISD::SETUO: CondCode = ARMCC::VS; break;
770 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
771 case ISD::SETUGT: CondCode = ARMCC::HI; break;
772 case ISD::SETUGE: CondCode = ARMCC::PL; break;
773 case ISD::SETLT:
774 case ISD::SETULT: CondCode = ARMCC::LT; break;
775 case ISD::SETLE:
776 case ISD::SETULE: CondCode = ARMCC::LE; break;
777 case ISD::SETNE:
778 case ISD::SETUNE: CondCode = ARMCC::NE; break;
779 }
Evan Chenga8e29892007-01-19 07:51:42 +0000780}
781
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782//===----------------------------------------------------------------------===//
783// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000784//===----------------------------------------------------------------------===//
785
786#include "ARMGenCallingConv.inc"
787
788// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000789static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000790 CCValAssign::LocInfo &LocInfo,
791 CCState &State, bool CanFail) {
792 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
793
794 // Try to get the first register.
795 if (unsigned Reg = State.AllocateReg(RegList, 4))
796 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
797 else {
798 // For the 2nd half of a v2f64, do not fail.
799 if (CanFail)
800 return false;
801
802 // Put the whole thing on the stack.
803 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
804 State.AllocateStack(8, 4),
805 LocVT, LocInfo));
806 return true;
807 }
808
809 // Try to get the second register.
810 if (unsigned Reg = State.AllocateReg(RegList, 4))
811 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
812 else
813 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
814 State.AllocateStack(4, 4),
815 LocVT, LocInfo));
816 return true;
817}
818
Owen Andersone50ed302009-08-10 22:56:29 +0000819static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000820 CCValAssign::LocInfo &LocInfo,
821 ISD::ArgFlagsTy &ArgFlags,
822 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000823 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
824 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000826 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
827 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000828 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000829}
830
831// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000832static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000833 CCValAssign::LocInfo &LocInfo,
834 CCState &State, bool CanFail) {
835 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
836 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
Rafael Espindolabc565012010-07-21 11:38:30 +0000837 static const unsigned ShadowRegList[] = { ARM::R0, ARM::R1 };
Bob Wilson5bafff32009-06-22 23:27:02 +0000838
Rafael Espindolabc565012010-07-21 11:38:30 +0000839 unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList, 2);
Bob Wilson5bafff32009-06-22 23:27:02 +0000840 if (Reg == 0) {
841 // For the 2nd half of a v2f64, do not just fail.
842 if (CanFail)
843 return false;
844
845 // Put the whole thing on the stack.
846 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
847 State.AllocateStack(8, 8),
848 LocVT, LocInfo));
849 return true;
850 }
851
852 unsigned i;
853 for (i = 0; i < 2; ++i)
854 if (HiRegList[i] == Reg)
855 break;
856
Rafael Espindolabc565012010-07-21 11:38:30 +0000857 unsigned T = State.AllocateReg(LoRegList[i]);
858 assert(T == LoRegList[i] && "Could not allocate register");
859
Bob Wilson5bafff32009-06-22 23:27:02 +0000860 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
861 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
862 LocVT, LocInfo));
863 return true;
864}
865
Owen Andersone50ed302009-08-10 22:56:29 +0000866static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867 CCValAssign::LocInfo &LocInfo,
868 ISD::ArgFlagsTy &ArgFlags,
869 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
871 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000873 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
874 return false;
875 return true; // we handled it
876}
877
Owen Andersone50ed302009-08-10 22:56:29 +0000878static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000879 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000880 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
881 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
882
Bob Wilsone65586b2009-04-17 20:40:45 +0000883 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
884 if (Reg == 0)
885 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000886
Bob Wilsone65586b2009-04-17 20:40:45 +0000887 unsigned i;
888 for (i = 0; i < 2; ++i)
889 if (HiRegList[i] == Reg)
890 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000891
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000893 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000894 LocVT, LocInfo));
895 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000896}
897
Owen Andersone50ed302009-08-10 22:56:29 +0000898static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000899 CCValAssign::LocInfo &LocInfo,
900 ISD::ArgFlagsTy &ArgFlags,
901 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000902 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
903 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000905 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000906 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000907}
908
Owen Andersone50ed302009-08-10 22:56:29 +0000909static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910 CCValAssign::LocInfo &LocInfo,
911 ISD::ArgFlagsTy &ArgFlags,
912 CCState &State) {
913 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
914 State);
915}
916
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000917/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
918/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000919CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000920 bool Return,
921 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000922 switch (CC) {
923 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000924 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000925 case CallingConv::C:
926 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000927 // Use target triple & subtarget features to do actual dispatch.
928 if (Subtarget->isAAPCS_ABI()) {
929 if (Subtarget->hasVFP2() &&
930 FloatABIType == FloatABI::Hard && !isVarArg)
931 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
932 else
933 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
934 } else
935 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000936 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000937 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000938 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000939 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000940 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000941 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000942 }
943}
944
Dan Gohman98ca4f22009-08-05 01:29:28 +0000945/// LowerCallResult - Lower the result values of a call into the
946/// appropriate copies out of appropriate physical registers.
947SDValue
948ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000949 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000950 const SmallVectorImpl<ISD::InputArg> &Ins,
951 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000952 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000953
Bob Wilson1f595bb2009-04-17 19:07:39 +0000954 // Assign locations to each value returned by this call.
955 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000956 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000957 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000958 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000959 CCAssignFnForNode(CallConv, /* Return*/ true,
960 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000961
962 // Copy all of the result registers out of their specified physreg.
963 for (unsigned i = 0; i != RVLocs.size(); ++i) {
964 CCValAssign VA = RVLocs[i];
965
Bob Wilson80915242009-04-25 00:33:20 +0000966 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000967 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000968 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000970 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000971 Chain = Lo.getValue(1);
972 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000973 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000975 InFlag);
976 Chain = Hi.getValue(1);
977 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000978 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000979
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 if (VA.getLocVT() == MVT::v2f64) {
981 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
982 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
983 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000984
985 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000987 Chain = Lo.getValue(1);
988 InFlag = Lo.getValue(2);
989 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 Chain = Hi.getValue(1);
992 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000993 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
995 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000996 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000997 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000998 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
999 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001000 Chain = Val.getValue(1);
1001 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001002 }
Bob Wilson80915242009-04-25 00:33:20 +00001003
1004 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001005 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001006 case CCValAssign::Full: break;
1007 case CCValAssign::BCvt:
1008 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1009 break;
1010 }
1011
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001013 }
1014
Dan Gohman98ca4f22009-08-05 01:29:28 +00001015 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016}
1017
1018/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1019/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001020/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001021/// a byval function parameter.
1022/// Sometimes what we are copying is the end of a larger object, the part that
1023/// does not fit in registers.
1024static SDValue
1025CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1026 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1027 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001029 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001030 /*isVolatile=*/false, /*AlwaysInline=*/false,
1031 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001032}
1033
Bob Wilsondee46d72009-04-17 20:35:10 +00001034/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001036ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1037 SDValue StackPtr, SDValue Arg,
1038 DebugLoc dl, SelectionDAG &DAG,
1039 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001040 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 unsigned LocMemOffset = VA.getLocMemOffset();
1042 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1043 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1044 if (Flags.isByVal()) {
1045 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1046 }
1047 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001048 PseudoSourceValue::getStack(), LocMemOffset,
1049 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001050}
1051
Dan Gohman98ca4f22009-08-05 01:29:28 +00001052void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001053 SDValue Chain, SDValue &Arg,
1054 RegsToPassVector &RegsToPass,
1055 CCValAssign &VA, CCValAssign &NextVA,
1056 SDValue &StackPtr,
1057 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001058 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001059
Jim Grosbache5165492009-11-09 00:11:35 +00001060 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001062 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1063
1064 if (NextVA.isRegLoc())
1065 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1066 else {
1067 assert(NextVA.isMemLoc());
1068 if (StackPtr.getNode() == 0)
1069 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1070
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1072 dl, DAG, NextVA,
1073 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001074 }
1075}
1076
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001078/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1079/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001080SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001081ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001082 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001083 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001084 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001085 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001086 const SmallVectorImpl<ISD::InputArg> &Ins,
1087 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001088 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001089 MachineFunction &MF = DAG.getMachineFunction();
1090 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1091 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001092 // Temporarily disable tail calls so things don't break.
1093 if (!EnableARMTailCalls)
1094 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001095 if (isTailCall) {
1096 // Check if it's really possible to do a tail call.
1097 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1098 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001099 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001100 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1101 // detected sibcalls.
1102 if (isTailCall) {
1103 ++NumTailCalls;
1104 IsSibCall = true;
1105 }
1106 }
Evan Chenga8e29892007-01-19 07:51:42 +00001107
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 // Analyze operands of the call, assigning locations to each operand.
1109 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1111 *DAG.getContext());
1112 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001113 CCAssignFnForNode(CallConv, /* Return*/ false,
1114 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001115
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116 // Get a count of how many bytes are to be pushed on the stack.
1117 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001118
Dale Johannesen51e28e62010-06-03 21:09:53 +00001119 // For tail calls, memory operands are available in our caller's stack.
1120 if (IsSibCall)
1121 NumBytes = 0;
1122
Evan Chenga8e29892007-01-19 07:51:42 +00001123 // Adjust the stack pointer for the new arguments...
1124 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001125 if (!IsSibCall)
1126 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001127
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001128 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001129
Bob Wilson5bafff32009-06-22 23:27:02 +00001130 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001132
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001134 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1136 i != e;
1137 ++i, ++realArgIdx) {
1138 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001139 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001141
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 // Promote the value if needed.
1143 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001144 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001145 case CCValAssign::Full: break;
1146 case CCValAssign::SExt:
1147 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1148 break;
1149 case CCValAssign::ZExt:
1150 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1151 break;
1152 case CCValAssign::AExt:
1153 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1154 break;
1155 case CCValAssign::BCvt:
1156 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1157 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001158 }
1159
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001160 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 if (VA.getLocVT() == MVT::v2f64) {
1163 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1164 DAG.getConstant(0, MVT::i32));
1165 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1166 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1170
1171 VA = ArgLocs[++i]; // skip ahead to next loc
1172 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001174 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1175 } else {
1176 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001177
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1179 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001180 }
1181 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001182 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001183 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184 }
1185 } else if (VA.isRegLoc()) {
1186 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001187 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001189
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1191 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192 }
Evan Chenga8e29892007-01-19 07:51:42 +00001193 }
1194
1195 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001197 &MemOpChains[0], MemOpChains.size());
1198
1199 // Build a sequence of copy-to-reg nodes chained together with token chain
1200 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001202 // Tail call byval lowering might overwrite argument registers so in case of
1203 // tail call optimization the copies to registers are lowered later.
1204 if (!isTailCall)
1205 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1206 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1207 RegsToPass[i].second, InFlag);
1208 InFlag = Chain.getValue(1);
1209 }
Evan Chenga8e29892007-01-19 07:51:42 +00001210
Dale Johannesen51e28e62010-06-03 21:09:53 +00001211 // For tail calls lower the arguments to the 'real' stack slot.
1212 if (isTailCall) {
1213 // Force all the incoming stack arguments to be loaded from the stack
1214 // before any new outgoing arguments are stored to the stack, because the
1215 // outgoing stack slots may alias the incoming argument stack slots, and
1216 // the alias isn't otherwise explicit. This is slightly more conservative
1217 // than necessary, because it means that each store effectively depends
1218 // on every argument instead of just those arguments it would clobber.
1219
1220 // Do not flag preceeding copytoreg stuff together with the following stuff.
1221 InFlag = SDValue();
1222 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1223 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1224 RegsToPass[i].second, InFlag);
1225 InFlag = Chain.getValue(1);
1226 }
1227 InFlag =SDValue();
1228 }
1229
Bill Wendling056292f2008-09-16 21:48:12 +00001230 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1231 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1232 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001233 bool isDirect = false;
1234 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001235 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001236 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001237
1238 if (EnableARMLongCalls) {
1239 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1240 && "long-calls with non-static relocation model!");
1241 // Handle a global address or an external symbol. If it's not one of
1242 // those, the target's already in a register, so we don't need to do
1243 // anything extra.
1244 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001245 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001246 // Create a constant pool entry for the callee address
1247 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1248 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1249 ARMPCLabelIndex,
1250 ARMCP::CPValue, 0);
1251 // Get the address of the callee into a register
1252 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1253 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1254 Callee = DAG.getLoad(getPointerTy(), dl,
1255 DAG.getEntryNode(), CPAddr,
1256 PseudoSourceValue::getConstantPool(), 0,
1257 false, false, 0);
1258 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1259 const char *Sym = S->getSymbol();
1260
1261 // Create a constant pool entry for the callee address
1262 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1263 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1264 Sym, ARMPCLabelIndex, 0);
1265 // Get the address of the callee into a register
1266 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1267 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1268 Callee = DAG.getLoad(getPointerTy(), dl,
1269 DAG.getEntryNode(), CPAddr,
1270 PseudoSourceValue::getConstantPool(), 0,
1271 false, false, 0);
1272 }
1273 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001274 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001275 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001276 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001277 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001278 getTargetMachine().getRelocationModel() != Reloc::Static;
1279 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001280 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001281 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001282 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001283 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001284 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001285 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001286 ARMPCLabelIndex,
1287 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001288 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001290 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001291 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001292 PseudoSourceValue::getConstantPool(), 0,
1293 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001294 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001295 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001296 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001297 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001298 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001299 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001300 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001301 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001302 getTargetMachine().getRelocationModel() != Reloc::Static;
1303 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001304 // tBX takes a register source operand.
1305 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001306 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001307 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001308 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001309 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001310 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001312 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001313 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001314 PseudoSourceValue::getConstantPool(), 0,
1315 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001316 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001317 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001318 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001319 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001320 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001321 }
1322
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001323 // FIXME: handle tail calls differently.
1324 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001325 if (Subtarget->isThumb()) {
1326 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001327 CallOpc = ARMISD::CALL_NOLINK;
1328 else
1329 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1330 } else {
1331 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001332 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1333 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001334 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001335
Dan Gohman475871a2008-07-27 21:46:04 +00001336 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001337 Ops.push_back(Chain);
1338 Ops.push_back(Callee);
1339
1340 // Add argument registers to the end of the list so that they are known live
1341 // into the call.
1342 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1343 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1344 RegsToPass[i].second.getValueType()));
1345
Gabor Greifba36cb52008-08-28 21:40:38 +00001346 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001347 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001348
1349 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001350 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001351 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001352
Duncan Sands4bdcb612008-07-02 17:40:58 +00001353 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001354 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001355 InFlag = Chain.getValue(1);
1356
Chris Lattnere563bbc2008-10-11 22:08:30 +00001357 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1358 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001360 InFlag = Chain.getValue(1);
1361
Bob Wilson1f595bb2009-04-17 19:07:39 +00001362 // Handle result values, copying them out of physregs into vregs that we
1363 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1365 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001366}
1367
Dale Johannesen51e28e62010-06-03 21:09:53 +00001368/// MatchingStackOffset - Return true if the given stack call argument is
1369/// already available in the same position (relatively) of the caller's
1370/// incoming argument stack.
1371static
1372bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1373 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1374 const ARMInstrInfo *TII) {
1375 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1376 int FI = INT_MAX;
1377 if (Arg.getOpcode() == ISD::CopyFromReg) {
1378 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1379 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1380 return false;
1381 MachineInstr *Def = MRI->getVRegDef(VR);
1382 if (!Def)
1383 return false;
1384 if (!Flags.isByVal()) {
1385 if (!TII->isLoadFromStackSlot(Def, FI))
1386 return false;
1387 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001388 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001389 }
1390 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1391 if (Flags.isByVal())
1392 // ByVal argument is passed in as a pointer but it's now being
1393 // dereferenced. e.g.
1394 // define @foo(%struct.X* %A) {
1395 // tail call @bar(%struct.X* byval %A)
1396 // }
1397 return false;
1398 SDValue Ptr = Ld->getBasePtr();
1399 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1400 if (!FINode)
1401 return false;
1402 FI = FINode->getIndex();
1403 } else
1404 return false;
1405
1406 assert(FI != INT_MAX);
1407 if (!MFI->isFixedObjectIndex(FI))
1408 return false;
1409 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1410}
1411
1412/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1413/// for tail call optimization. Targets which want to do tail call
1414/// optimization should implement this function.
1415bool
1416ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1417 CallingConv::ID CalleeCC,
1418 bool isVarArg,
1419 bool isCalleeStructRet,
1420 bool isCallerStructRet,
1421 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001422 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001423 const SmallVectorImpl<ISD::InputArg> &Ins,
1424 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001425 const Function *CallerF = DAG.getMachineFunction().getFunction();
1426 CallingConv::ID CallerCC = CallerF->getCallingConv();
1427 bool CCMatch = CallerCC == CalleeCC;
1428
1429 // Look for obvious safe cases to perform tail call optimization that do not
1430 // require ABI changes. This is what gcc calls sibcall.
1431
Jim Grosbach7616b642010-06-16 23:45:49 +00001432 // Do not sibcall optimize vararg calls unless the call site is not passing
1433 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434 if (isVarArg && !Outs.empty())
1435 return false;
1436
1437 // Also avoid sibcall optimization if either caller or callee uses struct
1438 // return semantics.
1439 if (isCalleeStructRet || isCallerStructRet)
1440 return false;
1441
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001442 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001443 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001444 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1445 // LR. This means if we need to reload LR, it takes an extra instructions,
1446 // which outweighs the value of the tail call; but here we don't know yet
1447 // whether LR is going to be used. Probably the right approach is to
1448 // generate the tail call here and turn it back into CALL/RET in
1449 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001450 if (Subtarget->isThumb1Only())
1451 return false;
1452
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001453 // For the moment, we can only do this to functions defined in this
1454 // compilation, or to indirect calls. A Thumb B to an ARM function,
1455 // or vice versa, is not easily fixed up in the linker unlike BL.
1456 // (We could do this by loading the address of the callee into a register;
1457 // that is an extra instruction over the direct call and burns a register
1458 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001459
1460 // It might be safe to remove this restriction on non-Darwin.
1461
1462 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1463 // but we need to make sure there are enough registers; the only valid
1464 // registers are the 4 used for parameters. We don't currently do this
1465 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001466 if (isa<ExternalSymbolSDNode>(Callee))
1467 return false;
1468
1469 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001470 const GlobalValue *GV = G->getGlobal();
1471 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001472 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001473 }
1474
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475 // If the calling conventions do not match, then we'd better make sure the
1476 // results are returned in the same way as what the caller expects.
1477 if (!CCMatch) {
1478 SmallVector<CCValAssign, 16> RVLocs1;
1479 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1480 RVLocs1, *DAG.getContext());
1481 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1482
1483 SmallVector<CCValAssign, 16> RVLocs2;
1484 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1485 RVLocs2, *DAG.getContext());
1486 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1487
1488 if (RVLocs1.size() != RVLocs2.size())
1489 return false;
1490 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1491 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1492 return false;
1493 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1494 return false;
1495 if (RVLocs1[i].isRegLoc()) {
1496 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1497 return false;
1498 } else {
1499 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1500 return false;
1501 }
1502 }
1503 }
1504
1505 // If the callee takes no arguments then go on to check the results of the
1506 // call.
1507 if (!Outs.empty()) {
1508 // Check if stack adjustment is needed. For now, do not do this if any
1509 // argument is passed on the stack.
1510 SmallVector<CCValAssign, 16> ArgLocs;
1511 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1512 ArgLocs, *DAG.getContext());
1513 CCInfo.AnalyzeCallOperands(Outs,
1514 CCAssignFnForNode(CalleeCC, false, isVarArg));
1515 if (CCInfo.getNextStackOffset()) {
1516 MachineFunction &MF = DAG.getMachineFunction();
1517
1518 // Check if the arguments are already laid out in the right way as
1519 // the caller's fixed stack objects.
1520 MachineFrameInfo *MFI = MF.getFrameInfo();
1521 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1522 const ARMInstrInfo *TII =
1523 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001524 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1525 i != e;
1526 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001527 CCValAssign &VA = ArgLocs[i];
1528 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001529 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001530 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001531 if (VA.getLocInfo() == CCValAssign::Indirect)
1532 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001533 if (VA.needsCustom()) {
1534 // f64 and vector types are split into multiple registers or
1535 // register/stack-slot combinations. The types will not match
1536 // the registers; give up on memory f64 refs until we figure
1537 // out what to do about this.
1538 if (!VA.isRegLoc())
1539 return false;
1540 if (!ArgLocs[++i].isRegLoc())
1541 return false;
1542 if (RegVT == MVT::v2f64) {
1543 if (!ArgLocs[++i].isRegLoc())
1544 return false;
1545 if (!ArgLocs[++i].isRegLoc())
1546 return false;
1547 }
1548 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001549 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1550 MFI, MRI, TII))
1551 return false;
1552 }
1553 }
1554 }
1555 }
1556
1557 return true;
1558}
1559
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560SDValue
1561ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001562 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001564 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001565 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001566
Bob Wilsondee46d72009-04-17 20:35:10 +00001567 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001568 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001569
Bob Wilsondee46d72009-04-17 20:35:10 +00001570 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1572 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001573
Dan Gohman98ca4f22009-08-05 01:29:28 +00001574 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001575 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1576 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001577
1578 // If this is the first return lowered for this function, add
1579 // the regs to the liveout set for the function.
1580 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1581 for (unsigned i = 0; i != RVLocs.size(); ++i)
1582 if (RVLocs[i].isRegLoc())
1583 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001584 }
1585
Bob Wilson1f595bb2009-04-17 19:07:39 +00001586 SDValue Flag;
1587
1588 // Copy the result values into the output registers.
1589 for (unsigned i = 0, realRVLocIdx = 0;
1590 i != RVLocs.size();
1591 ++i, ++realRVLocIdx) {
1592 CCValAssign &VA = RVLocs[i];
1593 assert(VA.isRegLoc() && "Can only return in registers!");
1594
Dan Gohmanc9403652010-07-07 15:54:55 +00001595 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001596
1597 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001598 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001599 case CCValAssign::Full: break;
1600 case CCValAssign::BCvt:
1601 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1602 break;
1603 }
1604
Bob Wilson1f595bb2009-04-17 19:07:39 +00001605 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001607 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1609 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001610 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001612
1613 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1614 Flag = Chain.getValue(1);
1615 VA = RVLocs[++i]; // skip ahead to next loc
1616 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1617 HalfGPRs.getValue(1), Flag);
1618 Flag = Chain.getValue(1);
1619 VA = RVLocs[++i]; // skip ahead to next loc
1620
1621 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1623 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 }
1625 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1626 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001627 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001630 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631 VA = RVLocs[++i]; // skip ahead to next loc
1632 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1633 Flag);
1634 } else
1635 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1636
Bob Wilsondee46d72009-04-17 20:35:10 +00001637 // Guarantee that all emitted copies are
1638 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001639 Flag = Chain.getValue(1);
1640 }
1641
1642 SDValue result;
1643 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001647
1648 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001649}
1650
Bob Wilsonb62d2572009-11-03 00:02:05 +00001651// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1652// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1653// one of the above mentioned nodes. It has to be wrapped because otherwise
1654// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1655// be used to form addressing mode. These wrapped nodes will be selected
1656// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001657static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001658 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001659 // FIXME there is no actual debug info here
1660 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001661 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001663 if (CP->isMachineConstantPoolEntry())
1664 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1665 CP->getAlignment());
1666 else
1667 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1668 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001670}
1671
Jim Grosbache1102ca2010-07-19 17:20:38 +00001672unsigned ARMTargetLowering::getJumpTableEncoding() const {
1673 return MachineJumpTableInfo::EK_Inline;
1674}
1675
Dan Gohmand858e902010-04-17 15:26:15 +00001676SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1677 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001678 MachineFunction &MF = DAG.getMachineFunction();
1679 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1680 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001681 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001682 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001683 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001684 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1685 SDValue CPAddr;
1686 if (RelocM == Reloc::Static) {
1687 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1688 } else {
1689 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001690 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001691 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1692 ARMCP::CPBlockAddress,
1693 PCAdj);
1694 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1695 }
1696 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1697 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001698 PseudoSourceValue::getConstantPool(), 0,
1699 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001700 if (RelocM == Reloc::Static)
1701 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001702 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001703 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001704}
1705
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001706// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001707SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001708ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001709 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001710 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001712 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001713 MachineFunction &MF = DAG.getMachineFunction();
1714 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1715 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001716 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001717 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001718 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001719 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001721 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001722 PseudoSourceValue::getConstantPool(), 0,
1723 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001724 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001725
Evan Chenge7e0d622009-11-06 22:24:13 +00001726 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001727 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001728
1729 // call __tls_get_addr.
1730 ArgListTy Args;
1731 ArgListEntry Entry;
1732 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001733 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001734 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001735 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001736 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001737 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1738 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001740 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001741 return CallResult.first;
1742}
1743
1744// Lower ISD::GlobalTLSAddress using the "initial exec" or
1745// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001746SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001747ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001748 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001749 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001750 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue Offset;
1752 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001754 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001755 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001756
Chris Lattner4fb63d02009-07-15 04:12:33 +00001757 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001758 MachineFunction &MF = DAG.getMachineFunction();
1759 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1760 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1761 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001762 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1763 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001764 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001765 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001766 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001768 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001769 PseudoSourceValue::getConstantPool(), 0,
1770 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001771 Chain = Offset.getValue(1);
1772
Evan Chenge7e0d622009-11-06 22:24:13 +00001773 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001774 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001775
Evan Cheng9eda6892009-10-31 03:39:36 +00001776 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001777 PseudoSourceValue::getConstantPool(), 0,
1778 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779 } else {
1780 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001781 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001782 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001784 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001785 PseudoSourceValue::getConstantPool(), 0,
1786 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001787 }
1788
1789 // The address of the thread local variable is the add of the thread
1790 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001791 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001795ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001796 // TODO: implement the "local dynamic" model
1797 assert(Subtarget->isTargetELF() &&
1798 "TLS not implemented for non-ELF targets");
1799 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1800 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1801 // otherwise use the "Local Exec" TLS Model
1802 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1803 return LowerToTLSGeneralDynamicModel(GA, DAG);
1804 else
1805 return LowerToTLSExecModels(GA, DAG);
1806}
1807
Dan Gohman475871a2008-07-27 21:46:04 +00001808SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001809 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001810 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001811 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001812 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001813 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1814 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001815 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001816 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001817 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001818 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001820 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001821 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001822 PseudoSourceValue::getConstantPool(), 0,
1823 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001825 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001826 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001827 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001828 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001829 PseudoSourceValue::getGOT(), 0,
1830 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001831 return Result;
1832 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001833 // If we have T2 ops, we can materialize the address directly via movt/movw
1834 // pair. This is always cheaper.
1835 if (Subtarget->useMovt()) {
1836 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001837 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001838 } else {
1839 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1840 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1841 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001842 PseudoSourceValue::getConstantPool(), 0,
1843 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001844 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001845 }
1846}
1847
Dan Gohman475871a2008-07-27 21:46:04 +00001848SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001849 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001850 MachineFunction &MF = DAG.getMachineFunction();
1851 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1852 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001854 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001855 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001856 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001857 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001858 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001859 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001860 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001861 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001862 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1863 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001864 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001865 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001866 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001868
Evan Cheng9eda6892009-10-31 03:39:36 +00001869 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001870 PseudoSourceValue::getConstantPool(), 0,
1871 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001873
1874 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001875 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001876 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001877 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001878
Evan Cheng63476a82009-09-03 07:04:02 +00001879 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001880 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001881 PseudoSourceValue::getGOT(), 0,
1882 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001883
1884 return Result;
1885}
1886
Dan Gohman475871a2008-07-27 21:46:04 +00001887SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001888 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001889 assert(Subtarget->isTargetELF() &&
1890 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001891 MachineFunction &MF = DAG.getMachineFunction();
1892 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1893 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001894 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001895 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001896 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001897 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1898 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001899 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001900 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001902 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001903 PseudoSourceValue::getConstantPool(), 0,
1904 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001905 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001906 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001907}
1908
Jim Grosbach0e0da732009-05-12 23:59:14 +00001909SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001910ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1911 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001912 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001913 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1914 Op.getOperand(1), Val);
1915}
1916
1917SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001918ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1919 DebugLoc dl = Op.getDebugLoc();
1920 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1921 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1922}
1923
1924SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001925ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001926 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001927 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001928 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001929 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001930 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001931 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001932 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001933 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1934 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001935 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001936 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001937 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1938 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001939 EVT PtrVT = getPointerTy();
1940 DebugLoc dl = Op.getDebugLoc();
1941 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1942 SDValue CPAddr;
1943 unsigned PCAdj = (RelocM != Reloc::PIC_)
1944 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001945 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001946 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1947 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001948 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001950 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001951 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001952 PseudoSourceValue::getConstantPool(), 0,
1953 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001954
1955 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001956 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001957 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1958 }
1959 return Result;
1960 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001961 }
1962}
1963
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001964static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001965 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001966 DebugLoc dl = Op.getDebugLoc();
1967 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001968 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001969 // v6 and v7 can both handle barriers directly, but need handled a bit
1970 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1971 // never get here.
1972 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1973 if (Subtarget->hasV7Ops())
1974 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1975 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1976 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1977 DAG.getConstant(0, MVT::i32));
1978 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1979 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001980}
1981
Dan Gohman1e93df62010-04-17 14:41:14 +00001982static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1983 MachineFunction &MF = DAG.getMachineFunction();
1984 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1985
Evan Chenga8e29892007-01-19 07:51:42 +00001986 // vastart just stores the address of the VarArgsFrameIndex slot into the
1987 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001988 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001989 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001990 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001991 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001992 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1993 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001994}
1995
Dan Gohman475871a2008-07-27 21:46:04 +00001996SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001997ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1998 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001999 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002000 MachineFunction &MF = DAG.getMachineFunction();
2001 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2002
2003 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002004 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002005 RC = ARM::tGPRRegisterClass;
2006 else
2007 RC = ARM::GPRRegisterClass;
2008
2009 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002010 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002012
2013 SDValue ArgValue2;
2014 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002015 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002016 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002017
2018 // Create load node to retrieve arguments from the stack.
2019 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002020 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002021 PseudoSourceValue::getFixedStack(FI), 0,
2022 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002023 } else {
2024 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 }
2027
Jim Grosbache5165492009-11-09 00:11:35 +00002028 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002029}
2030
2031SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002033 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 const SmallVectorImpl<ISD::InputArg>
2035 &Ins,
2036 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002037 SmallVectorImpl<SDValue> &InVals)
2038 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039
Bob Wilson1f595bb2009-04-17 19:07:39 +00002040 MachineFunction &MF = DAG.getMachineFunction();
2041 MachineFrameInfo *MFI = MF.getFrameInfo();
2042
Bob Wilson1f595bb2009-04-17 19:07:39 +00002043 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2044
2045 // Assign locations to all of the incoming arguments.
2046 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2048 *DAG.getContext());
2049 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002050 CCAssignFnForNode(CallConv, /* Return*/ false,
2051 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002052
2053 SmallVector<SDValue, 16> ArgValues;
2054
2055 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2056 CCValAssign &VA = ArgLocs[i];
2057
Bob Wilsondee46d72009-04-17 20:35:10 +00002058 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002059 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002060 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002061
Bob Wilson5bafff32009-06-22 23:27:02 +00002062 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002063 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 // f64 and vector types are split up into multiple registers or
2065 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002066 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002068 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002069 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002070 SDValue ArgValue2;
2071 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002072 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002073 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2074 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2075 PseudoSourceValue::getFixedStack(FI), 0,
2076 false, false, 0);
2077 } else {
2078 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2079 Chain, DAG, dl);
2080 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2082 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002085 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2086 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002088
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 } else {
2090 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002091
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002093 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002095 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002097 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002099 RC = (AFI->isThumb1OnlyFunction() ?
2100 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002102 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002103
2104 // Transform the arguments in physical registers into virtual ones.
2105 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002107 }
2108
2109 // If this is an 8 or 16-bit value, it is really passed promoted
2110 // to 32 bits. Insert an assert[sz]ext to capture this, then
2111 // truncate to the right size.
2112 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002113 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002114 case CCValAssign::Full: break;
2115 case CCValAssign::BCvt:
2116 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2117 break;
2118 case CCValAssign::SExt:
2119 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2120 DAG.getValueType(VA.getValVT()));
2121 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2122 break;
2123 case CCValAssign::ZExt:
2124 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2125 DAG.getValueType(VA.getValVT()));
2126 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2127 break;
2128 }
2129
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002131
2132 } else { // VA.isRegLoc()
2133
2134 // sanity check
2135 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002137
2138 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002139 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002140
Bob Wilsondee46d72009-04-17 20:35:10 +00002141 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002142 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002143 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002144 PseudoSourceValue::getFixedStack(FI), 0,
2145 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002146 }
2147 }
2148
2149 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002150 if (isVarArg) {
2151 static const unsigned GPRArgRegs[] = {
2152 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2153 };
2154
Bob Wilsondee46d72009-04-17 20:35:10 +00002155 unsigned NumGPRs = CCInfo.getFirstUnallocated
2156 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002157
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002158 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2159 unsigned VARegSize = (4 - NumGPRs) * 4;
2160 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002161 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002162 if (VARegSaveSize) {
2163 // If this function is vararg, store any remaining integer argument regs
2164 // to their spots on the stack so that they may be loaded by deferencing
2165 // the result of va_next.
2166 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002167 AFI->setVarArgsFrameIndex(
2168 MFI->CreateFixedObject(VARegSaveSize,
2169 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002170 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002171 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2172 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002173
Dan Gohman475871a2008-07-27 21:46:04 +00002174 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002175 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002176 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002177 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002178 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002179 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002180 RC = ARM::GPRRegisterClass;
2181
Bob Wilson998e1252009-04-20 18:36:57 +00002182 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002184 SDValue Store =
2185 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002186 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2187 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002188 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002189 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002190 DAG.getConstant(4, getPointerTy()));
2191 }
2192 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002195 } else
2196 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002197 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002198 }
2199
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002201}
2202
2203/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002204static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002205 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002206 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002207 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002208 // Maybe this has already been legalized into the constant pool?
2209 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002211 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002212 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002213 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002214 }
2215 }
2216 return false;
2217}
2218
Evan Chenga8e29892007-01-19 07:51:42 +00002219/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2220/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002221SDValue
2222ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002223 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002224 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002225 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002226 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002227 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002228 // Constant does not fit, try adjusting it by one?
2229 switch (CC) {
2230 default: break;
2231 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002232 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002233 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002234 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002236 }
2237 break;
2238 case ISD::SETULT:
2239 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002240 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002241 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002243 }
2244 break;
2245 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002246 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002247 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002248 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002250 }
2251 break;
2252 case ISD::SETULE:
2253 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002254 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002255 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002257 }
2258 break;
2259 }
2260 }
2261 }
2262
2263 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002264 ARMISD::NodeType CompareType;
2265 switch (CondCode) {
2266 default:
2267 CompareType = ARMISD::CMP;
2268 break;
2269 case ARMCC::EQ:
2270 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002271 // Uses only Z Flag
2272 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002273 break;
2274 }
Evan Cheng218977b2010-07-13 19:27:42 +00002275 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002277}
2278
2279/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002280SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002281ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002282 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002283 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002284 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002286 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2288 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002289}
2290
Dan Gohmand858e902010-04-17 15:26:15 +00002291SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002292 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002293 SDValue LHS = Op.getOperand(0);
2294 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002295 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002296 SDValue TrueVal = Op.getOperand(2);
2297 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002298 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002299
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002301 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002303 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2304 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002305 }
2306
2307 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002308 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002309
Evan Cheng218977b2010-07-13 19:27:42 +00002310 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2311 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002313 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002314 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002315 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002316 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002317 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002318 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002319 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002320 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002321 }
2322 return Result;
2323}
2324
Evan Cheng218977b2010-07-13 19:27:42 +00002325/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2326/// to morph to an integer compare sequence.
2327static bool canChangeToInt(SDValue Op, bool &SeenZero,
2328 const ARMSubtarget *Subtarget) {
2329 SDNode *N = Op.getNode();
2330 if (!N->hasOneUse())
2331 // Otherwise it requires moving the value from fp to integer registers.
2332 return false;
2333 if (!N->getNumValues())
2334 return false;
2335 EVT VT = Op.getValueType();
2336 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2337 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2338 // vmrs are very slow, e.g. cortex-a8.
2339 return false;
2340
2341 if (isFloatingPointZero(Op)) {
2342 SeenZero = true;
2343 return true;
2344 }
2345 return ISD::isNormalLoad(N);
2346}
2347
2348static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2349 if (isFloatingPointZero(Op))
2350 return DAG.getConstant(0, MVT::i32);
2351
2352 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2353 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2354 Ld->getChain(), Ld->getBasePtr(),
2355 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2356 Ld->isVolatile(), Ld->isNonTemporal(),
2357 Ld->getAlignment());
2358
2359 llvm_unreachable("Unknown VFP cmp argument!");
2360}
2361
2362static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2363 SDValue &RetVal1, SDValue &RetVal2) {
2364 if (isFloatingPointZero(Op)) {
2365 RetVal1 = DAG.getConstant(0, MVT::i32);
2366 RetVal2 = DAG.getConstant(0, MVT::i32);
2367 return;
2368 }
2369
2370 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2371 SDValue Ptr = Ld->getBasePtr();
2372 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2373 Ld->getChain(), Ptr,
2374 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2375 Ld->isVolatile(), Ld->isNonTemporal(),
2376 Ld->getAlignment());
2377
2378 EVT PtrType = Ptr.getValueType();
2379 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2380 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2381 PtrType, Ptr, DAG.getConstant(4, PtrType));
2382 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2383 Ld->getChain(), NewPtr,
2384 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2385 Ld->isVolatile(), Ld->isNonTemporal(),
2386 NewAlign);
2387 return;
2388 }
2389
2390 llvm_unreachable("Unknown VFP cmp argument!");
2391}
2392
2393/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2394/// f32 and even f64 comparisons to integer ones.
2395SDValue
2396ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2397 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002398 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002399 SDValue LHS = Op.getOperand(2);
2400 SDValue RHS = Op.getOperand(3);
2401 SDValue Dest = Op.getOperand(4);
2402 DebugLoc dl = Op.getDebugLoc();
2403
2404 bool SeenZero = false;
2405 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2406 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002407 // If one of the operand is zero, it's safe to ignore the NaN case since
2408 // we only care about equality comparisons.
2409 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002410 // If unsafe fp math optimization is enabled and there are no othter uses of
2411 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2412 // to an integer comparison.
2413 if (CC == ISD::SETOEQ)
2414 CC = ISD::SETEQ;
2415 else if (CC == ISD::SETUNE)
2416 CC = ISD::SETNE;
2417
2418 SDValue ARMcc;
2419 if (LHS.getValueType() == MVT::f32) {
2420 LHS = bitcastf32Toi32(LHS, DAG);
2421 RHS = bitcastf32Toi32(RHS, DAG);
2422 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2423 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2424 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2425 Chain, Dest, ARMcc, CCR, Cmp);
2426 }
2427
2428 SDValue LHS1, LHS2;
2429 SDValue RHS1, RHS2;
2430 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2431 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2432 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2433 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2434 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2435 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2436 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2437 }
2438
2439 return SDValue();
2440}
2441
2442SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2443 SDValue Chain = Op.getOperand(0);
2444 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2445 SDValue LHS = Op.getOperand(2);
2446 SDValue RHS = Op.getOperand(3);
2447 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002448 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002449
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002451 SDValue ARMcc;
2452 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002455 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002456 }
2457
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002459
2460 if (UnsafeFPMath &&
2461 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2462 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2463 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2464 if (Result.getNode())
2465 return Result;
2466 }
2467
Evan Chenga8e29892007-01-19 07:51:42 +00002468 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002469 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002470
Evan Cheng218977b2010-07-13 19:27:42 +00002471 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2472 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2474 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002475 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002476 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002477 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002478 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2479 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002480 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002481 }
2482 return Res;
2483}
2484
Dan Gohmand858e902010-04-17 15:26:15 +00002485SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002486 SDValue Chain = Op.getOperand(0);
2487 SDValue Table = Op.getOperand(1);
2488 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002489 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002490
Owen Andersone50ed302009-08-10 22:56:29 +00002491 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002492 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2493 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002494 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002495 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002496 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002497 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2498 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002499 if (Subtarget->isThumb2()) {
2500 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2501 // which does another jump to the destination. This also makes it easier
2502 // to translate it to TBB / TBH later.
2503 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002505 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002506 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002507 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002508 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002509 PseudoSourceValue::getJumpTable(), 0,
2510 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002511 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002512 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002514 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002515 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002516 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002517 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002519 }
Evan Chenga8e29892007-01-19 07:51:42 +00002520}
2521
Bob Wilson76a312b2010-03-19 22:51:32 +00002522static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2523 DebugLoc dl = Op.getDebugLoc();
2524 unsigned Opc;
2525
2526 switch (Op.getOpcode()) {
2527 default:
2528 assert(0 && "Invalid opcode!");
2529 case ISD::FP_TO_SINT:
2530 Opc = ARMISD::FTOSI;
2531 break;
2532 case ISD::FP_TO_UINT:
2533 Opc = ARMISD::FTOUI;
2534 break;
2535 }
2536 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2537 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2538}
2539
2540static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2541 EVT VT = Op.getValueType();
2542 DebugLoc dl = Op.getDebugLoc();
2543 unsigned Opc;
2544
2545 switch (Op.getOpcode()) {
2546 default:
2547 assert(0 && "Invalid opcode!");
2548 case ISD::SINT_TO_FP:
2549 Opc = ARMISD::SITOF;
2550 break;
2551 case ISD::UINT_TO_FP:
2552 Opc = ARMISD::UITOF;
2553 break;
2554 }
2555
2556 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2557 return DAG.getNode(Opc, dl, VT, Op);
2558}
2559
Evan Cheng515fe3a2010-07-08 02:08:50 +00002560SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002561 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002562 SDValue Tmp0 = Op.getOperand(0);
2563 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002564 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002565 EVT VT = Op.getValueType();
2566 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002567 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002568 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002569 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002570 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002572 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002573}
2574
Evan Cheng2457f2c2010-05-22 01:47:14 +00002575SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2576 MachineFunction &MF = DAG.getMachineFunction();
2577 MachineFrameInfo *MFI = MF.getFrameInfo();
2578 MFI->setReturnAddressIsTaken(true);
2579
2580 EVT VT = Op.getValueType();
2581 DebugLoc dl = Op.getDebugLoc();
2582 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2583 if (Depth) {
2584 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2585 SDValue Offset = DAG.getConstant(4, MVT::i32);
2586 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2587 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2588 NULL, 0, false, false, 0);
2589 }
2590
2591 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002592 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002593 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2594}
2595
Dan Gohmand858e902010-04-17 15:26:15 +00002596SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002597 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2598 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002599
Owen Andersone50ed302009-08-10 22:56:29 +00002600 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002601 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2602 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002603 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002604 ? ARM::R7 : ARM::R11;
2605 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2606 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002607 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2608 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002609 return FrameAddr;
2610}
2611
Bob Wilson9f3f0612010-04-17 05:30:19 +00002612/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2613/// expand a bit convert where either the source or destination type is i64 to
2614/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2615/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2616/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002617static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2619 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002620 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002621
Bob Wilson9f3f0612010-04-17 05:30:19 +00002622 // This function is only supposed to be called for i64 types, either as the
2623 // source or destination of the bit convert.
2624 EVT SrcVT = Op.getValueType();
2625 EVT DstVT = N->getValueType(0);
2626 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2627 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002628
Bob Wilson9f3f0612010-04-17 05:30:19 +00002629 // Turn i64->f64 into VMOVDRR.
2630 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002631 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2632 DAG.getConstant(0, MVT::i32));
2633 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2634 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002635 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2636 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002637 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002638
Jim Grosbache5165492009-11-09 00:11:35 +00002639 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002640 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2641 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2642 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2643 // Merge the pieces into a single i64 value.
2644 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2645 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002646
Bob Wilson9f3f0612010-04-17 05:30:19 +00002647 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002648}
2649
Bob Wilson5bafff32009-06-22 23:27:02 +00002650/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002651/// Zero vectors are used to represent vector negation and in those cases
2652/// will be implemented with the NEON VNEG instruction. However, VNEG does
2653/// not support i64 elements, so sometimes the zero vectors will need to be
2654/// explicitly constructed. Regardless, use a canonical VMOV to create the
2655/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002656static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002657 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002658 // The canonical modified immediate encoding of a zero vector is....0!
2659 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2660 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2661 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2662 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002663}
2664
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002665/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2666/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002667SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2668 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002669 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2670 EVT VT = Op.getValueType();
2671 unsigned VTBits = VT.getSizeInBits();
2672 DebugLoc dl = Op.getDebugLoc();
2673 SDValue ShOpLo = Op.getOperand(0);
2674 SDValue ShOpHi = Op.getOperand(1);
2675 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002676 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002677 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002678
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002679 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2680
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002681 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2682 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2683 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2684 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2685 DAG.getConstant(VTBits, MVT::i32));
2686 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2687 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002688 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002689
2690 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2691 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002692 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002693 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002694 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002695 CCR, Cmp);
2696
2697 SDValue Ops[2] = { Lo, Hi };
2698 return DAG.getMergeValues(Ops, 2, dl);
2699}
2700
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002701/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2702/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002703SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2704 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002705 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2706 EVT VT = Op.getValueType();
2707 unsigned VTBits = VT.getSizeInBits();
2708 DebugLoc dl = Op.getDebugLoc();
2709 SDValue ShOpLo = Op.getOperand(0);
2710 SDValue ShOpHi = Op.getOperand(1);
2711 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002712 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002713
2714 assert(Op.getOpcode() == ISD::SHL_PARTS);
2715 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2716 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2717 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2718 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2719 DAG.getConstant(VTBits, MVT::i32));
2720 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2721 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2722
2723 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2724 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2725 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002726 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002727 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002728 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002729 CCR, Cmp);
2730
2731 SDValue Ops[2] = { Lo, Hi };
2732 return DAG.getMergeValues(Ops, 2, dl);
2733}
2734
Jim Grosbach3482c802010-01-18 19:58:49 +00002735static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2736 const ARMSubtarget *ST) {
2737 EVT VT = N->getValueType(0);
2738 DebugLoc dl = N->getDebugLoc();
2739
2740 if (!ST->hasV6T2Ops())
2741 return SDValue();
2742
2743 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2744 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2745}
2746
Bob Wilson5bafff32009-06-22 23:27:02 +00002747static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2748 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002749 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002750 DebugLoc dl = N->getDebugLoc();
2751
2752 // Lower vector shifts on NEON to use VSHL.
2753 if (VT.isVector()) {
2754 assert(ST->hasNEON() && "unexpected vector shift");
2755
2756 // Left shifts translate directly to the vshiftu intrinsic.
2757 if (N->getOpcode() == ISD::SHL)
2758 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002760 N->getOperand(0), N->getOperand(1));
2761
2762 assert((N->getOpcode() == ISD::SRA ||
2763 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2764
2765 // NEON uses the same intrinsics for both left and right shifts. For
2766 // right shifts, the shift amounts are negative, so negate the vector of
2767 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002768 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002769 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2770 getZeroVector(ShiftVT, DAG, dl),
2771 N->getOperand(1));
2772 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2773 Intrinsic::arm_neon_vshifts :
2774 Intrinsic::arm_neon_vshiftu);
2775 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002776 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 N->getOperand(0), NegatedCount);
2778 }
2779
Eli Friedmance392eb2009-08-22 03:13:10 +00002780 // We can get here for a node like i32 = ISD::SHL i32, i64
2781 if (VT != MVT::i64)
2782 return SDValue();
2783
2784 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002785 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002786
Chris Lattner27a6c732007-11-24 07:07:01 +00002787 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2788 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002789 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002790 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002791
Chris Lattner27a6c732007-11-24 07:07:01 +00002792 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002793 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002794
Chris Lattner27a6c732007-11-24 07:07:01 +00002795 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002796 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002797 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002798 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002799 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002800
Chris Lattner27a6c732007-11-24 07:07:01 +00002801 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2802 // captures the result into a carry flag.
2803 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002804 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002805
Chris Lattner27a6c732007-11-24 07:07:01 +00002806 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002807 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002808
Chris Lattner27a6c732007-11-24 07:07:01 +00002809 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002810 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002811}
2812
Bob Wilson5bafff32009-06-22 23:27:02 +00002813static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2814 SDValue TmpOp0, TmpOp1;
2815 bool Invert = false;
2816 bool Swap = false;
2817 unsigned Opc = 0;
2818
2819 SDValue Op0 = Op.getOperand(0);
2820 SDValue Op1 = Op.getOperand(1);
2821 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002822 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002823 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2824 DebugLoc dl = Op.getDebugLoc();
2825
2826 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2827 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002828 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 case ISD::SETUNE:
2830 case ISD::SETNE: Invert = true; // Fallthrough
2831 case ISD::SETOEQ:
2832 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2833 case ISD::SETOLT:
2834 case ISD::SETLT: Swap = true; // Fallthrough
2835 case ISD::SETOGT:
2836 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2837 case ISD::SETOLE:
2838 case ISD::SETLE: Swap = true; // Fallthrough
2839 case ISD::SETOGE:
2840 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2841 case ISD::SETUGE: Swap = true; // Fallthrough
2842 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2843 case ISD::SETUGT: Swap = true; // Fallthrough
2844 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2845 case ISD::SETUEQ: Invert = true; // Fallthrough
2846 case ISD::SETONE:
2847 // Expand this to (OLT | OGT).
2848 TmpOp0 = Op0;
2849 TmpOp1 = Op1;
2850 Opc = ISD::OR;
2851 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2852 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2853 break;
2854 case ISD::SETUO: Invert = true; // Fallthrough
2855 case ISD::SETO:
2856 // Expand this to (OLT | OGE).
2857 TmpOp0 = Op0;
2858 TmpOp1 = Op1;
2859 Opc = ISD::OR;
2860 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2861 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2862 break;
2863 }
2864 } else {
2865 // Integer comparisons.
2866 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002867 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002868 case ISD::SETNE: Invert = true;
2869 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2870 case ISD::SETLT: Swap = true;
2871 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2872 case ISD::SETLE: Swap = true;
2873 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2874 case ISD::SETULT: Swap = true;
2875 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2876 case ISD::SETULE: Swap = true;
2877 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2878 }
2879
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002880 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002881 if (Opc == ARMISD::VCEQ) {
2882
2883 SDValue AndOp;
2884 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2885 AndOp = Op0;
2886 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2887 AndOp = Op1;
2888
2889 // Ignore bitconvert.
2890 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2891 AndOp = AndOp.getOperand(0);
2892
2893 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2894 Opc = ARMISD::VTST;
2895 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2896 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2897 Invert = !Invert;
2898 }
2899 }
2900 }
2901
2902 if (Swap)
2903 std::swap(Op0, Op1);
2904
2905 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2906
2907 if (Invert)
2908 Result = DAG.getNOT(dl, Result, VT);
2909
2910 return Result;
2911}
2912
Bob Wilsond3c42842010-06-14 22:19:57 +00002913/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2914/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002915/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002916static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2917 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002918 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002919 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002920
Bob Wilson827b2102010-06-15 19:05:35 +00002921 // SplatBitSize is set to the smallest size that splats the vector, so a
2922 // zero vector will always have SplatBitSize == 8. However, NEON modified
2923 // immediate instructions others than VMOV do not support the 8-bit encoding
2924 // of a zero vector, and the default encoding of zero is supposed to be the
2925 // 32-bit version.
2926 if (SplatBits == 0)
2927 SplatBitSize = 32;
2928
Bob Wilson5bafff32009-06-22 23:27:02 +00002929 switch (SplatBitSize) {
2930 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002931 if (!isVMOV)
2932 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002933 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002934 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002935 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002936 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002937 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002938 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002939
2940 case 16:
2941 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002942 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002943 if ((SplatBits & ~0xff) == 0) {
2944 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002945 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002946 Imm = SplatBits;
2947 break;
2948 }
2949 if ((SplatBits & ~0xff00) == 0) {
2950 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002951 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002952 Imm = SplatBits >> 8;
2953 break;
2954 }
2955 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002956
2957 case 32:
2958 // NEON's 32-bit VMOV supports splat values where:
2959 // * only one byte is nonzero, or
2960 // * the least significant byte is 0xff and the second byte is nonzero, or
2961 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002962 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002963 if ((SplatBits & ~0xff) == 0) {
2964 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002965 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002966 Imm = SplatBits;
2967 break;
2968 }
2969 if ((SplatBits & ~0xff00) == 0) {
2970 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002971 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002972 Imm = SplatBits >> 8;
2973 break;
2974 }
2975 if ((SplatBits & ~0xff0000) == 0) {
2976 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002977 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002978 Imm = SplatBits >> 16;
2979 break;
2980 }
2981 if ((SplatBits & ~0xff000000) == 0) {
2982 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002983 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002984 Imm = SplatBits >> 24;
2985 break;
2986 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002987
2988 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002989 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2990 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002991 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002992 Imm = SplatBits >> 8;
2993 SplatBits |= 0xff;
2994 break;
2995 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002996
2997 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002998 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2999 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003000 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003001 Imm = SplatBits >> 16;
3002 SplatBits |= 0xffff;
3003 break;
3004 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003005
3006 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3007 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3008 // VMOV.I32. A (very) minor optimization would be to replicate the value
3009 // and fall through here to test for a valid 64-bit splat. But, then the
3010 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003011 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003012
3013 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003014 if (!isVMOV)
3015 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003016 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003017 uint64_t BitMask = 0xff;
3018 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003019 unsigned ImmMask = 1;
3020 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003021 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003022 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003023 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003024 Imm |= ImmMask;
3025 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003026 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003027 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003029 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003030 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003031 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003032 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003033 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003034 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003035 break;
3036 }
3037
Bob Wilson1a913ed2010-06-11 21:34:50 +00003038 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003039 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003040 return SDValue();
3041 }
3042
Bob Wilsoncba270d2010-07-13 21:16:48 +00003043 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3044 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003045}
3046
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003047static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3048 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003049 unsigned NumElts = VT.getVectorNumElements();
3050 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003051 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003052
3053 // If this is a VEXT shuffle, the immediate value is the index of the first
3054 // element. The other shuffle indices must be the successive elements after
3055 // the first one.
3056 unsigned ExpectedElt = Imm;
3057 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003058 // Increment the expected index. If it wraps around, it may still be
3059 // a VEXT but the source vectors must be swapped.
3060 ExpectedElt += 1;
3061 if (ExpectedElt == NumElts * 2) {
3062 ExpectedElt = 0;
3063 ReverseVEXT = true;
3064 }
3065
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003066 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003067 return false;
3068 }
3069
3070 // Adjust the index value if the source operands will be swapped.
3071 if (ReverseVEXT)
3072 Imm -= NumElts;
3073
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003074 return true;
3075}
3076
Bob Wilson8bb9e482009-07-26 00:39:34 +00003077/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3078/// instruction with the specified blocksize. (The order of the elements
3079/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003080static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3081 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003082 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3083 "Only possible block sizes for VREV are: 16, 32, 64");
3084
Bob Wilson8bb9e482009-07-26 00:39:34 +00003085 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003086 if (EltSz == 64)
3087 return false;
3088
3089 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003090 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003091
3092 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3093 return false;
3094
3095 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003096 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003097 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3098 return false;
3099 }
3100
3101 return true;
3102}
3103
Bob Wilsonc692cb72009-08-21 20:54:19 +00003104static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3105 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003106 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3107 if (EltSz == 64)
3108 return false;
3109
Bob Wilsonc692cb72009-08-21 20:54:19 +00003110 unsigned NumElts = VT.getVectorNumElements();
3111 WhichResult = (M[0] == 0 ? 0 : 1);
3112 for (unsigned i = 0; i < NumElts; i += 2) {
3113 if ((unsigned) M[i] != i + WhichResult ||
3114 (unsigned) M[i+1] != i + NumElts + WhichResult)
3115 return false;
3116 }
3117 return true;
3118}
3119
Bob Wilson324f4f12009-12-03 06:40:55 +00003120/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3121/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3122/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3123static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3124 unsigned &WhichResult) {
3125 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3126 if (EltSz == 64)
3127 return false;
3128
3129 unsigned NumElts = VT.getVectorNumElements();
3130 WhichResult = (M[0] == 0 ? 0 : 1);
3131 for (unsigned i = 0; i < NumElts; i += 2) {
3132 if ((unsigned) M[i] != i + WhichResult ||
3133 (unsigned) M[i+1] != i + WhichResult)
3134 return false;
3135 }
3136 return true;
3137}
3138
Bob Wilsonc692cb72009-08-21 20:54:19 +00003139static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3140 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003141 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3142 if (EltSz == 64)
3143 return false;
3144
Bob Wilsonc692cb72009-08-21 20:54:19 +00003145 unsigned NumElts = VT.getVectorNumElements();
3146 WhichResult = (M[0] == 0 ? 0 : 1);
3147 for (unsigned i = 0; i != NumElts; ++i) {
3148 if ((unsigned) M[i] != 2 * i + WhichResult)
3149 return false;
3150 }
3151
3152 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003153 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003154 return false;
3155
3156 return true;
3157}
3158
Bob Wilson324f4f12009-12-03 06:40:55 +00003159/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3160/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3161/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3162static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3163 unsigned &WhichResult) {
3164 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3165 if (EltSz == 64)
3166 return false;
3167
3168 unsigned Half = VT.getVectorNumElements() / 2;
3169 WhichResult = (M[0] == 0 ? 0 : 1);
3170 for (unsigned j = 0; j != 2; ++j) {
3171 unsigned Idx = WhichResult;
3172 for (unsigned i = 0; i != Half; ++i) {
3173 if ((unsigned) M[i + j * Half] != Idx)
3174 return false;
3175 Idx += 2;
3176 }
3177 }
3178
3179 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3180 if (VT.is64BitVector() && EltSz == 32)
3181 return false;
3182
3183 return true;
3184}
3185
Bob Wilsonc692cb72009-08-21 20:54:19 +00003186static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3187 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003188 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3189 if (EltSz == 64)
3190 return false;
3191
Bob Wilsonc692cb72009-08-21 20:54:19 +00003192 unsigned NumElts = VT.getVectorNumElements();
3193 WhichResult = (M[0] == 0 ? 0 : 1);
3194 unsigned Idx = WhichResult * NumElts / 2;
3195 for (unsigned i = 0; i != NumElts; i += 2) {
3196 if ((unsigned) M[i] != Idx ||
3197 (unsigned) M[i+1] != Idx + NumElts)
3198 return false;
3199 Idx += 1;
3200 }
3201
3202 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003203 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003204 return false;
3205
3206 return true;
3207}
3208
Bob Wilson324f4f12009-12-03 06:40:55 +00003209/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3210/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3211/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3212static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3213 unsigned &WhichResult) {
3214 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3215 if (EltSz == 64)
3216 return false;
3217
3218 unsigned NumElts = VT.getVectorNumElements();
3219 WhichResult = (M[0] == 0 ? 0 : 1);
3220 unsigned Idx = WhichResult * NumElts / 2;
3221 for (unsigned i = 0; i != NumElts; i += 2) {
3222 if ((unsigned) M[i] != Idx ||
3223 (unsigned) M[i+1] != Idx)
3224 return false;
3225 Idx += 1;
3226 }
3227
3228 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3229 if (VT.is64BitVector() && EltSz == 32)
3230 return false;
3231
3232 return true;
3233}
3234
Bob Wilson5bafff32009-06-22 23:27:02 +00003235// If this is a case we can't handle, return null and let the default
3236// expansion code take care of it.
3237static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003238 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003239 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003240 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003241
3242 APInt SplatBits, SplatUndef;
3243 unsigned SplatBitSize;
3244 bool HasAnyUndefs;
3245 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003246 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003247 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003248 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003249 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003250 SplatUndef.getZExtValue(), SplatBitSize,
3251 DAG, VmovVT, VT.is128BitVector(), true);
3252 if (Val.getNode()) {
3253 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3254 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3255 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003256
3257 // Try an immediate VMVN.
3258 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3259 ((1LL << SplatBitSize) - 1));
3260 Val = isNEONModifiedImm(NegatedImm,
3261 SplatUndef.getZExtValue(), SplatBitSize,
3262 DAG, VmovVT, VT.is128BitVector(), false);
3263 if (Val.getNode()) {
3264 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3265 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3266 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003267 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003268 }
3269
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003270 // Scan through the operands to see if only one value is used.
3271 unsigned NumElts = VT.getVectorNumElements();
3272 bool isOnlyLowElement = true;
3273 bool usesOnlyOneValue = true;
3274 bool isConstant = true;
3275 SDValue Value;
3276 for (unsigned i = 0; i < NumElts; ++i) {
3277 SDValue V = Op.getOperand(i);
3278 if (V.getOpcode() == ISD::UNDEF)
3279 continue;
3280 if (i > 0)
3281 isOnlyLowElement = false;
3282 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3283 isConstant = false;
3284
3285 if (!Value.getNode())
3286 Value = V;
3287 else if (V != Value)
3288 usesOnlyOneValue = false;
3289 }
3290
3291 if (!Value.getNode())
3292 return DAG.getUNDEF(VT);
3293
3294 if (isOnlyLowElement)
3295 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3296
3297 // If all elements are constants, fall back to the default expansion, which
3298 // will generate a load from the constant pool.
3299 if (isConstant)
3300 return SDValue();
3301
3302 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003303 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3304 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003305 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3306
3307 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003308 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3309 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003310 if (EltSize >= 32) {
3311 // Do the expansion with floating-point types, since that is what the VFP
3312 // registers are defined to use, and since i64 is not legal.
3313 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3314 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003315 SmallVector<SDValue, 8> Ops;
3316 for (unsigned i = 0; i < NumElts; ++i)
3317 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3318 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003319 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003320 }
3321
3322 return SDValue();
3323}
3324
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003325/// isShuffleMaskLegal - Targets can use this to indicate that they only
3326/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3327/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3328/// are assumed to be legal.
3329bool
3330ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3331 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003332 if (VT.getVectorNumElements() == 4 &&
3333 (VT.is128BitVector() || VT.is64BitVector())) {
3334 unsigned PFIndexes[4];
3335 for (unsigned i = 0; i != 4; ++i) {
3336 if (M[i] < 0)
3337 PFIndexes[i] = 8;
3338 else
3339 PFIndexes[i] = M[i];
3340 }
3341
3342 // Compute the index in the perfect shuffle table.
3343 unsigned PFTableIndex =
3344 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3345 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3346 unsigned Cost = (PFEntry >> 30);
3347
3348 if (Cost <= 4)
3349 return true;
3350 }
3351
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003352 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003353 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003354
Bob Wilson53dd2452010-06-07 23:53:38 +00003355 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3356 return (EltSize >= 32 ||
3357 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003358 isVREVMask(M, VT, 64) ||
3359 isVREVMask(M, VT, 32) ||
3360 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003361 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3362 isVTRNMask(M, VT, WhichResult) ||
3363 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003364 isVZIPMask(M, VT, WhichResult) ||
3365 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3366 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3367 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003368}
3369
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003370/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3371/// the specified operations to build the shuffle.
3372static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3373 SDValue RHS, SelectionDAG &DAG,
3374 DebugLoc dl) {
3375 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3376 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3377 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3378
3379 enum {
3380 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3381 OP_VREV,
3382 OP_VDUP0,
3383 OP_VDUP1,
3384 OP_VDUP2,
3385 OP_VDUP3,
3386 OP_VEXT1,
3387 OP_VEXT2,
3388 OP_VEXT3,
3389 OP_VUZPL, // VUZP, left result
3390 OP_VUZPR, // VUZP, right result
3391 OP_VZIPL, // VZIP, left result
3392 OP_VZIPR, // VZIP, right result
3393 OP_VTRNL, // VTRN, left result
3394 OP_VTRNR // VTRN, right result
3395 };
3396
3397 if (OpNum == OP_COPY) {
3398 if (LHSID == (1*9+2)*9+3) return LHS;
3399 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3400 return RHS;
3401 }
3402
3403 SDValue OpLHS, OpRHS;
3404 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3405 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3406 EVT VT = OpLHS.getValueType();
3407
3408 switch (OpNum) {
3409 default: llvm_unreachable("Unknown shuffle opcode!");
3410 case OP_VREV:
3411 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3412 case OP_VDUP0:
3413 case OP_VDUP1:
3414 case OP_VDUP2:
3415 case OP_VDUP3:
3416 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003417 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003418 case OP_VEXT1:
3419 case OP_VEXT2:
3420 case OP_VEXT3:
3421 return DAG.getNode(ARMISD::VEXT, dl, VT,
3422 OpLHS, OpRHS,
3423 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3424 case OP_VUZPL:
3425 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003426 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003427 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3428 case OP_VZIPL:
3429 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003430 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003431 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3432 case OP_VTRNL:
3433 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003434 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3435 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003436 }
3437}
3438
Bob Wilson5bafff32009-06-22 23:27:02 +00003439static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003440 SDValue V1 = Op.getOperand(0);
3441 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003442 DebugLoc dl = Op.getDebugLoc();
3443 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003444 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003445 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003446
Bob Wilson28865062009-08-13 02:13:04 +00003447 // Convert shuffles that are directly supported on NEON to target-specific
3448 // DAG nodes, instead of keeping them as shuffles and matching them again
3449 // during code selection. This is more efficient and avoids the possibility
3450 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003451 // FIXME: floating-point vectors should be canonicalized to integer vectors
3452 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003453 SVN->getMask(ShuffleMask);
3454
Bob Wilson53dd2452010-06-07 23:53:38 +00003455 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3456 if (EltSize <= 32) {
3457 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3458 int Lane = SVN->getSplatIndex();
3459 // If this is undef splat, generate it via "just" vdup, if possible.
3460 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003461
Bob Wilson53dd2452010-06-07 23:53:38 +00003462 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3463 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3464 }
3465 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3466 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003467 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003468
3469 bool ReverseVEXT;
3470 unsigned Imm;
3471 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3472 if (ReverseVEXT)
3473 std::swap(V1, V2);
3474 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3475 DAG.getConstant(Imm, MVT::i32));
3476 }
3477
3478 if (isVREVMask(ShuffleMask, VT, 64))
3479 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3480 if (isVREVMask(ShuffleMask, VT, 32))
3481 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3482 if (isVREVMask(ShuffleMask, VT, 16))
3483 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3484
3485 // Check for Neon shuffles that modify both input vectors in place.
3486 // If both results are used, i.e., if there are two shuffles with the same
3487 // source operands and with masks corresponding to both results of one of
3488 // these operations, DAG memoization will ensure that a single node is
3489 // used for both shuffles.
3490 unsigned WhichResult;
3491 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3492 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3493 V1, V2).getValue(WhichResult);
3494 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3495 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3496 V1, V2).getValue(WhichResult);
3497 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3498 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3499 V1, V2).getValue(WhichResult);
3500
3501 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3502 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3503 V1, V1).getValue(WhichResult);
3504 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3505 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3506 V1, V1).getValue(WhichResult);
3507 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3508 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3509 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003510 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003511
Bob Wilsonc692cb72009-08-21 20:54:19 +00003512 // If the shuffle is not directly supported and it has 4 elements, use
3513 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003514 unsigned NumElts = VT.getVectorNumElements();
3515 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003516 unsigned PFIndexes[4];
3517 for (unsigned i = 0; i != 4; ++i) {
3518 if (ShuffleMask[i] < 0)
3519 PFIndexes[i] = 8;
3520 else
3521 PFIndexes[i] = ShuffleMask[i];
3522 }
3523
3524 // Compute the index in the perfect shuffle table.
3525 unsigned PFTableIndex =
3526 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003527 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3528 unsigned Cost = (PFEntry >> 30);
3529
3530 if (Cost <= 4)
3531 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3532 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003533
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003534 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003535 if (EltSize >= 32) {
3536 // Do the expansion with floating-point types, since that is what the VFP
3537 // registers are defined to use, and since i64 is not legal.
3538 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3539 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3540 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3541 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003542 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003543 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003544 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003545 Ops.push_back(DAG.getUNDEF(EltVT));
3546 else
3547 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3548 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3549 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3550 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003551 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003552 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003553 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3554 }
3555
Bob Wilson22cac0d2009-08-14 05:16:33 +00003556 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003557}
3558
Bob Wilson5bafff32009-06-22 23:27:02 +00003559static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003560 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003561 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003562 SDValue Vec = Op.getOperand(0);
3563 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003564 assert(VT == MVT::i32 &&
3565 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3566 "unexpected type for custom-lowering vector extract");
3567 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003568}
3569
Bob Wilsona6d65862009-08-03 20:36:38 +00003570static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3571 // The only time a CONCAT_VECTORS operation can have legal types is when
3572 // two 64-bit vectors are concatenated to a 128-bit vector.
3573 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3574 "unexpected CONCAT_VECTORS");
3575 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003577 SDValue Op0 = Op.getOperand(0);
3578 SDValue Op1 = Op.getOperand(1);
3579 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3581 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003582 DAG.getIntPtrConstant(0));
3583 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3585 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003586 DAG.getIntPtrConstant(1));
3587 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003588}
3589
Dan Gohmand858e902010-04-17 15:26:15 +00003590SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003591 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003592 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003593 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003594 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003595 case ISD::GlobalAddress:
3596 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3597 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003598 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003599 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3600 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003601 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003602 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003603 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003604 case ISD::SINT_TO_FP:
3605 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3606 case ISD::FP_TO_SINT:
3607 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003608 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003609 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003610 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003611 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003612 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003613 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003614 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3615 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003616 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003617 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003618 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003619 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003620 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003621 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003622 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003623 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003624 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3625 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3626 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003628 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003629 }
Dan Gohman475871a2008-07-27 21:46:04 +00003630 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003631}
3632
Duncan Sands1607f052008-12-01 11:39:25 +00003633/// ReplaceNodeResults - Replace the results of node with an illegal result
3634/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003635void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3636 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003637 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003638 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003639 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003640 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003641 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003642 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003643 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003644 Res = ExpandBIT_CONVERT(N, DAG);
3645 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003646 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003647 case ISD::SRA:
3648 Res = LowerShift(N, DAG, Subtarget);
3649 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003650 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003651 if (Res.getNode())
3652 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003653}
Chris Lattner27a6c732007-11-24 07:07:01 +00003654
Evan Chenga8e29892007-01-19 07:51:42 +00003655//===----------------------------------------------------------------------===//
3656// ARM Scheduler Hooks
3657//===----------------------------------------------------------------------===//
3658
3659MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003660ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3661 MachineBasicBlock *BB,
3662 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003663 unsigned dest = MI->getOperand(0).getReg();
3664 unsigned ptr = MI->getOperand(1).getReg();
3665 unsigned oldval = MI->getOperand(2).getReg();
3666 unsigned newval = MI->getOperand(3).getReg();
3667 unsigned scratch = BB->getParent()->getRegInfo()
3668 .createVirtualRegister(ARM::GPRRegisterClass);
3669 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3670 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003671 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003672
3673 unsigned ldrOpc, strOpc;
3674 switch (Size) {
3675 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003676 case 1:
3677 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3678 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3679 break;
3680 case 2:
3681 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3682 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3683 break;
3684 case 4:
3685 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3686 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3687 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003688 }
3689
3690 MachineFunction *MF = BB->getParent();
3691 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3692 MachineFunction::iterator It = BB;
3693 ++It; // insert the new blocks after the current block
3694
3695 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3696 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3697 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3698 MF->insert(It, loop1MBB);
3699 MF->insert(It, loop2MBB);
3700 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003701
3702 // Transfer the remainder of BB and its successor edges to exitMBB.
3703 exitMBB->splice(exitMBB->begin(), BB,
3704 llvm::next(MachineBasicBlock::iterator(MI)),
3705 BB->end());
3706 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003707
3708 // thisMBB:
3709 // ...
3710 // fallthrough --> loop1MBB
3711 BB->addSuccessor(loop1MBB);
3712
3713 // loop1MBB:
3714 // ldrex dest, [ptr]
3715 // cmp dest, oldval
3716 // bne exitMBB
3717 BB = loop1MBB;
3718 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003719 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003720 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003721 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3722 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003723 BB->addSuccessor(loop2MBB);
3724 BB->addSuccessor(exitMBB);
3725
3726 // loop2MBB:
3727 // strex scratch, newval, [ptr]
3728 // cmp scratch, #0
3729 // bne loop1MBB
3730 BB = loop2MBB;
3731 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3732 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003733 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003734 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003735 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3736 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003737 BB->addSuccessor(loop1MBB);
3738 BB->addSuccessor(exitMBB);
3739
3740 // exitMBB:
3741 // ...
3742 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003743
Dan Gohman14152b42010-07-06 20:24:04 +00003744 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003745
Jim Grosbach5278eb82009-12-11 01:42:04 +00003746 return BB;
3747}
3748
3749MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003750ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3751 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003752 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3753 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3754
3755 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003756 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003757 MachineFunction::iterator It = BB;
3758 ++It;
3759
3760 unsigned dest = MI->getOperand(0).getReg();
3761 unsigned ptr = MI->getOperand(1).getReg();
3762 unsigned incr = MI->getOperand(2).getReg();
3763 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003764
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003765 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003766 unsigned ldrOpc, strOpc;
3767 switch (Size) {
3768 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003769 case 1:
3770 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003771 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003772 break;
3773 case 2:
3774 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3775 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3776 break;
3777 case 4:
3778 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3779 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3780 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003781 }
3782
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003783 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3784 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3785 MF->insert(It, loopMBB);
3786 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003787
3788 // Transfer the remainder of BB and its successor edges to exitMBB.
3789 exitMBB->splice(exitMBB->begin(), BB,
3790 llvm::next(MachineBasicBlock::iterator(MI)),
3791 BB->end());
3792 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003793
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003794 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003795 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3796 unsigned scratch2 = (!BinOpcode) ? incr :
3797 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3798
3799 // thisMBB:
3800 // ...
3801 // fallthrough --> loopMBB
3802 BB->addSuccessor(loopMBB);
3803
3804 // loopMBB:
3805 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003806 // <binop> scratch2, dest, incr
3807 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003808 // cmp scratch, #0
3809 // bne- loopMBB
3810 // fallthrough --> exitMBB
3811 BB = loopMBB;
3812 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003813 if (BinOpcode) {
3814 // operand order needs to go the other way for NAND
3815 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3816 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3817 addReg(incr).addReg(dest)).addReg(0);
3818 else
3819 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3820 addReg(dest).addReg(incr)).addReg(0);
3821 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003822
3823 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3824 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003825 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003826 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003827 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3828 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003829
3830 BB->addSuccessor(loopMBB);
3831 BB->addSuccessor(exitMBB);
3832
3833 // exitMBB:
3834 // ...
3835 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003836
Dan Gohman14152b42010-07-06 20:24:04 +00003837 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003838
Jim Grosbachc3c23542009-12-14 04:22:04 +00003839 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003840}
3841
Evan Cheng218977b2010-07-13 19:27:42 +00003842static
3843MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3844 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3845 E = MBB->succ_end(); I != E; ++I)
3846 if (*I != Succ)
3847 return *I;
3848 llvm_unreachable("Expecting a BB with two successors!");
3849}
3850
Jim Grosbache801dc42009-12-12 01:40:06 +00003851MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003852ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003853 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003854 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003855 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003856 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003857 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003858 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003859 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003860 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003861
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003862 case ARM::ATOMIC_LOAD_ADD_I8:
3863 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3864 case ARM::ATOMIC_LOAD_ADD_I16:
3865 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3866 case ARM::ATOMIC_LOAD_ADD_I32:
3867 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003868
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003869 case ARM::ATOMIC_LOAD_AND_I8:
3870 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3871 case ARM::ATOMIC_LOAD_AND_I16:
3872 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3873 case ARM::ATOMIC_LOAD_AND_I32:
3874 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003875
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003876 case ARM::ATOMIC_LOAD_OR_I8:
3877 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3878 case ARM::ATOMIC_LOAD_OR_I16:
3879 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3880 case ARM::ATOMIC_LOAD_OR_I32:
3881 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003882
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003883 case ARM::ATOMIC_LOAD_XOR_I8:
3884 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3885 case ARM::ATOMIC_LOAD_XOR_I16:
3886 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3887 case ARM::ATOMIC_LOAD_XOR_I32:
3888 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003889
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003890 case ARM::ATOMIC_LOAD_NAND_I8:
3891 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3892 case ARM::ATOMIC_LOAD_NAND_I16:
3893 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3894 case ARM::ATOMIC_LOAD_NAND_I32:
3895 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003896
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003897 case ARM::ATOMIC_LOAD_SUB_I8:
3898 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3899 case ARM::ATOMIC_LOAD_SUB_I16:
3900 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3901 case ARM::ATOMIC_LOAD_SUB_I32:
3902 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003903
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003904 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3905 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3906 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003907
3908 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3909 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3910 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003911
Evan Cheng007ea272009-08-12 05:17:19 +00003912 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003913 // To "insert" a SELECT_CC instruction, we actually have to insert the
3914 // diamond control-flow pattern. The incoming instruction knows the
3915 // destination vreg to set, the condition code register to branch on, the
3916 // true/false values to select between, and a branch opcode to use.
3917 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003918 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003919 ++It;
3920
3921 // thisMBB:
3922 // ...
3923 // TrueVal = ...
3924 // cmpTY ccX, r1, r2
3925 // bCC copy1MBB
3926 // fallthrough --> copy0MBB
3927 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003928 MachineFunction *F = BB->getParent();
3929 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3930 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003931 F->insert(It, copy0MBB);
3932 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003933
3934 // Transfer the remainder of BB and its successor edges to sinkMBB.
3935 sinkMBB->splice(sinkMBB->begin(), BB,
3936 llvm::next(MachineBasicBlock::iterator(MI)),
3937 BB->end());
3938 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3939
Dan Gohman258c58c2010-07-06 15:49:48 +00003940 BB->addSuccessor(copy0MBB);
3941 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003942
Dan Gohman14152b42010-07-06 20:24:04 +00003943 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3944 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3945
Evan Chenga8e29892007-01-19 07:51:42 +00003946 // copy0MBB:
3947 // %FalseValue = ...
3948 // # fallthrough to sinkMBB
3949 BB = copy0MBB;
3950
3951 // Update machine-CFG edges
3952 BB->addSuccessor(sinkMBB);
3953
3954 // sinkMBB:
3955 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3956 // ...
3957 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003958 BuildMI(*BB, BB->begin(), dl,
3959 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003960 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3961 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3962
Dan Gohman14152b42010-07-06 20:24:04 +00003963 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003964 return BB;
3965 }
Evan Cheng86198642009-08-07 00:34:42 +00003966
Evan Cheng218977b2010-07-13 19:27:42 +00003967 case ARM::BCCi64:
3968 case ARM::BCCZi64: {
3969 // Compare both parts that make up the double comparison separately for
3970 // equality.
3971 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
3972
3973 unsigned LHS1 = MI->getOperand(1).getReg();
3974 unsigned LHS2 = MI->getOperand(2).getReg();
3975 if (RHSisZero) {
3976 AddDefaultPred(BuildMI(BB, dl,
3977 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3978 .addReg(LHS1).addImm(0));
3979 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3980 .addReg(LHS2).addImm(0)
3981 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3982 } else {
3983 unsigned RHS1 = MI->getOperand(3).getReg();
3984 unsigned RHS2 = MI->getOperand(4).getReg();
3985 AddDefaultPred(BuildMI(BB, dl,
3986 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3987 .addReg(LHS1).addReg(RHS1));
3988 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3989 .addReg(LHS2).addReg(RHS2)
3990 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3991 }
3992
3993 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
3994 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
3995 if (MI->getOperand(0).getImm() == ARMCC::NE)
3996 std::swap(destMBB, exitMBB);
3997
3998 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3999 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4000 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4001 .addMBB(exitMBB);
4002
4003 MI->eraseFromParent(); // The pseudo instruction is gone now.
4004 return BB;
4005 }
4006
Evan Cheng86198642009-08-07 00:34:42 +00004007 case ARM::tANDsp:
4008 case ARM::tADDspr_:
4009 case ARM::tSUBspi_:
4010 case ARM::t2SUBrSPi_:
4011 case ARM::t2SUBrSPi12_:
4012 case ARM::t2SUBrSPs_: {
4013 MachineFunction *MF = BB->getParent();
4014 unsigned DstReg = MI->getOperand(0).getReg();
4015 unsigned SrcReg = MI->getOperand(1).getReg();
4016 bool DstIsDead = MI->getOperand(0).isDead();
4017 bool SrcIsKill = MI->getOperand(1).isKill();
4018
4019 if (SrcReg != ARM::SP) {
4020 // Copy the source to SP from virtual register.
4021 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
4022 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4023 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004024 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00004025 .addReg(SrcReg, getKillRegState(SrcIsKill));
4026 }
4027
4028 unsigned OpOpc = 0;
4029 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
4030 switch (MI->getOpcode()) {
4031 default:
4032 llvm_unreachable("Unexpected pseudo instruction!");
4033 case ARM::tANDsp:
4034 OpOpc = ARM::tAND;
4035 NeedPred = true;
4036 break;
4037 case ARM::tADDspr_:
4038 OpOpc = ARM::tADDspr;
4039 break;
4040 case ARM::tSUBspi_:
4041 OpOpc = ARM::tSUBspi;
4042 break;
4043 case ARM::t2SUBrSPi_:
4044 OpOpc = ARM::t2SUBrSPi;
4045 NeedPred = true; NeedCC = true;
4046 break;
4047 case ARM::t2SUBrSPi12_:
4048 OpOpc = ARM::t2SUBrSPi12;
4049 NeedPred = true;
4050 break;
4051 case ARM::t2SUBrSPs_:
4052 OpOpc = ARM::t2SUBrSPs;
4053 NeedPred = true; NeedCC = true; NeedOp3 = true;
4054 break;
4055 }
Dan Gohman14152b42010-07-06 20:24:04 +00004056 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00004057 if (OpOpc == ARM::tAND)
4058 AddDefaultT1CC(MIB);
4059 MIB.addReg(ARM::SP);
4060 MIB.addOperand(MI->getOperand(2));
4061 if (NeedOp3)
4062 MIB.addOperand(MI->getOperand(3));
4063 if (NeedPred)
4064 AddDefaultPred(MIB);
4065 if (NeedCC)
4066 AddDefaultCC(MIB);
4067
4068 // Copy the result from SP to virtual register.
4069 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4070 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4071 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004072 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004073 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4074 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004075 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004076 return BB;
4077 }
Evan Chenga8e29892007-01-19 07:51:42 +00004078 }
4079}
4080
4081//===----------------------------------------------------------------------===//
4082// ARM Optimization Hooks
4083//===----------------------------------------------------------------------===//
4084
Chris Lattnerd1980a52009-03-12 06:52:53 +00004085static
4086SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4087 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004088 SelectionDAG &DAG = DCI.DAG;
4089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004090 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004091 unsigned Opc = N->getOpcode();
4092 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4093 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4094 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4095 ISD::CondCode CC = ISD::SETCC_INVALID;
4096
4097 if (isSlctCC) {
4098 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4099 } else {
4100 SDValue CCOp = Slct.getOperand(0);
4101 if (CCOp.getOpcode() == ISD::SETCC)
4102 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4103 }
4104
4105 bool DoXform = false;
4106 bool InvCC = false;
4107 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4108 "Bad input!");
4109
4110 if (LHS.getOpcode() == ISD::Constant &&
4111 cast<ConstantSDNode>(LHS)->isNullValue()) {
4112 DoXform = true;
4113 } else if (CC != ISD::SETCC_INVALID &&
4114 RHS.getOpcode() == ISD::Constant &&
4115 cast<ConstantSDNode>(RHS)->isNullValue()) {
4116 std::swap(LHS, RHS);
4117 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004118 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004119 Op0.getOperand(0).getValueType();
4120 bool isInt = OpVT.isInteger();
4121 CC = ISD::getSetCCInverse(CC, isInt);
4122
4123 if (!TLI.isCondCodeLegal(CC, OpVT))
4124 return SDValue(); // Inverse operator isn't legal.
4125
4126 DoXform = true;
4127 InvCC = true;
4128 }
4129
4130 if (DoXform) {
4131 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4132 if (isSlctCC)
4133 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4134 Slct.getOperand(0), Slct.getOperand(1), CC);
4135 SDValue CCOp = Slct.getOperand(0);
4136 if (InvCC)
4137 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4138 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4139 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4140 CCOp, OtherOp, Result);
4141 }
4142 return SDValue();
4143}
4144
4145/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4146static SDValue PerformADDCombine(SDNode *N,
4147 TargetLowering::DAGCombinerInfo &DCI) {
4148 // added by evan in r37685 with no testcase.
4149 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004150
Chris Lattnerd1980a52009-03-12 06:52:53 +00004151 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4152 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4153 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4154 if (Result.getNode()) return Result;
4155 }
4156 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4157 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4158 if (Result.getNode()) return Result;
4159 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004160
Chris Lattnerd1980a52009-03-12 06:52:53 +00004161 return SDValue();
4162}
4163
4164/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4165static SDValue PerformSUBCombine(SDNode *N,
4166 TargetLowering::DAGCombinerInfo &DCI) {
4167 // added by evan in r37685 with no testcase.
4168 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004169
Chris Lattnerd1980a52009-03-12 06:52:53 +00004170 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4171 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4172 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4173 if (Result.getNode()) return Result;
4174 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004175
Chris Lattnerd1980a52009-03-12 06:52:53 +00004176 return SDValue();
4177}
4178
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004179static SDValue PerformMULCombine(SDNode *N,
4180 TargetLowering::DAGCombinerInfo &DCI,
4181 const ARMSubtarget *Subtarget) {
4182 SelectionDAG &DAG = DCI.DAG;
4183
4184 if (Subtarget->isThumb1Only())
4185 return SDValue();
4186
4187 if (DAG.getMachineFunction().
4188 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4189 return SDValue();
4190
4191 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4192 return SDValue();
4193
4194 EVT VT = N->getValueType(0);
4195 if (VT != MVT::i32)
4196 return SDValue();
4197
4198 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4199 if (!C)
4200 return SDValue();
4201
4202 uint64_t MulAmt = C->getZExtValue();
4203 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4204 ShiftAmt = ShiftAmt & (32 - 1);
4205 SDValue V = N->getOperand(0);
4206 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004207
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004208 SDValue Res;
4209 MulAmt >>= ShiftAmt;
4210 if (isPowerOf2_32(MulAmt - 1)) {
4211 // (mul x, 2^N + 1) => (add (shl x, N), x)
4212 Res = DAG.getNode(ISD::ADD, DL, VT,
4213 V, DAG.getNode(ISD::SHL, DL, VT,
4214 V, DAG.getConstant(Log2_32(MulAmt-1),
4215 MVT::i32)));
4216 } else if (isPowerOf2_32(MulAmt + 1)) {
4217 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4218 Res = DAG.getNode(ISD::SUB, DL, VT,
4219 DAG.getNode(ISD::SHL, DL, VT,
4220 V, DAG.getConstant(Log2_32(MulAmt+1),
4221 MVT::i32)),
4222 V);
4223 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004224 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004225
4226 if (ShiftAmt != 0)
4227 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4228 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004229
4230 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004231 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004232 return SDValue();
4233}
4234
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004235/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4236static SDValue PerformORCombine(SDNode *N,
4237 TargetLowering::DAGCombinerInfo &DCI,
4238 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004239 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4240 // reasonable.
4241
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004242 // BFI is only available on V6T2+
4243 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4244 return SDValue();
4245
4246 SelectionDAG &DAG = DCI.DAG;
4247 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004248 DebugLoc DL = N->getDebugLoc();
4249 // 1) or (and A, mask), val => ARMbfi A, val, mask
4250 // iff (val & mask) == val
4251 //
4252 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4253 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4254 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4255 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4256 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4257 // (i.e., copy a bitfield value into another bitfield of the same width)
4258 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004259 return SDValue();
4260
4261 EVT VT = N->getValueType(0);
4262 if (VT != MVT::i32)
4263 return SDValue();
4264
Jim Grosbach54238562010-07-17 03:30:54 +00004265
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004266 // The value and the mask need to be constants so we can verify this is
4267 // actually a bitfield set. If the mask is 0xffff, we can do better
4268 // via a movt instruction, so don't use BFI in that case.
4269 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4270 if (!C)
4271 return SDValue();
4272 unsigned Mask = C->getZExtValue();
4273 if (Mask == 0xffff)
4274 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004275 SDValue Res;
4276 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4277 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4278 unsigned Val = C->getZExtValue();
4279 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4280 return SDValue();
4281 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004282
Jim Grosbach54238562010-07-17 03:30:54 +00004283 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4284 DAG.getConstant(Val, MVT::i32),
4285 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004286
Jim Grosbach54238562010-07-17 03:30:54 +00004287 // Do not add new nodes to DAG combiner worklist.
4288 DCI.CombineTo(N, Res, false);
4289 } else if (N1.getOpcode() == ISD::AND) {
4290 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4291 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4292 if (!C)
4293 return SDValue();
4294 unsigned Mask2 = C->getZExtValue();
4295
4296 if (ARM::isBitFieldInvertedMask(Mask) &&
4297 ARM::isBitFieldInvertedMask(~Mask2) &&
4298 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4299 // The pack halfword instruction works better for masks that fit it,
4300 // so use that when it's available.
4301 if (Subtarget->hasT2ExtractPack() &&
4302 (Mask == 0xffff || Mask == 0xffff0000))
4303 return SDValue();
4304 // 2a
4305 unsigned lsb = CountTrailingZeros_32(Mask2);
4306 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4307 DAG.getConstant(lsb, MVT::i32));
4308 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4309 DAG.getConstant(Mask, MVT::i32));
4310 // Do not add new nodes to DAG combiner worklist.
4311 DCI.CombineTo(N, Res, false);
4312 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4313 ARM::isBitFieldInvertedMask(Mask2) &&
4314 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4315 // The pack halfword instruction works better for masks that fit it,
4316 // so use that when it's available.
4317 if (Subtarget->hasT2ExtractPack() &&
4318 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4319 return SDValue();
4320 // 2b
4321 unsigned lsb = CountTrailingZeros_32(Mask);
4322 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4323 DAG.getConstant(lsb, MVT::i32));
4324 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4325 DAG.getConstant(Mask2, MVT::i32));
4326 // Do not add new nodes to DAG combiner worklist.
4327 DCI.CombineTo(N, Res, false);
4328 }
4329 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004330
4331 return SDValue();
4332}
4333
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004334/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4335/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004336static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004337 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004338 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004339 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004340 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004341 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004342 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004343}
4344
Bob Wilson9e82bf12010-07-14 01:22:12 +00004345/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4346/// ARMISD::VDUPLANE.
4347static SDValue PerformVDUPLANECombine(SDNode *N,
4348 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004349 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4350 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004351 SDValue Op = N->getOperand(0);
4352 EVT VT = N->getValueType(0);
4353
4354 // Ignore bit_converts.
4355 while (Op.getOpcode() == ISD::BIT_CONVERT)
4356 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004357 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004358 return SDValue();
4359
4360 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4361 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4362 // The canonical VMOV for a zero vector uses a 32-bit element size.
4363 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4364 unsigned EltBits;
4365 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4366 EltSize = 8;
4367 if (EltSize > VT.getVectorElementType().getSizeInBits())
4368 return SDValue();
4369
4370 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4371 return DCI.CombineTo(N, Res, false);
4372}
4373
Bob Wilson5bafff32009-06-22 23:27:02 +00004374/// getVShiftImm - Check if this is a valid build_vector for the immediate
4375/// operand of a vector shift operation, where all the elements of the
4376/// build_vector must have the same constant integer value.
4377static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4378 // Ignore bit_converts.
4379 while (Op.getOpcode() == ISD::BIT_CONVERT)
4380 Op = Op.getOperand(0);
4381 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4382 APInt SplatBits, SplatUndef;
4383 unsigned SplatBitSize;
4384 bool HasAnyUndefs;
4385 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4386 HasAnyUndefs, ElementBits) ||
4387 SplatBitSize > ElementBits)
4388 return false;
4389 Cnt = SplatBits.getSExtValue();
4390 return true;
4391}
4392
4393/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4394/// operand of a vector shift left operation. That value must be in the range:
4395/// 0 <= Value < ElementBits for a left shift; or
4396/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004397static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004398 assert(VT.isVector() && "vector shift count is not a vector type");
4399 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4400 if (! getVShiftImm(Op, ElementBits, Cnt))
4401 return false;
4402 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4403}
4404
4405/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4406/// operand of a vector shift right operation. For a shift opcode, the value
4407/// is positive, but for an intrinsic the value count must be negative. The
4408/// absolute value must be in the range:
4409/// 1 <= |Value| <= ElementBits for a right shift; or
4410/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004411static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004412 int64_t &Cnt) {
4413 assert(VT.isVector() && "vector shift count is not a vector type");
4414 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4415 if (! getVShiftImm(Op, ElementBits, Cnt))
4416 return false;
4417 if (isIntrinsic)
4418 Cnt = -Cnt;
4419 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4420}
4421
4422/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4423static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4424 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4425 switch (IntNo) {
4426 default:
4427 // Don't do anything for most intrinsics.
4428 break;
4429
4430 // Vector shifts: check for immediate versions and lower them.
4431 // Note: This is done during DAG combining instead of DAG legalizing because
4432 // the build_vectors for 64-bit vector element shift counts are generally
4433 // not legal, and it is hard to see their values after they get legalized to
4434 // loads from a constant pool.
4435 case Intrinsic::arm_neon_vshifts:
4436 case Intrinsic::arm_neon_vshiftu:
4437 case Intrinsic::arm_neon_vshiftls:
4438 case Intrinsic::arm_neon_vshiftlu:
4439 case Intrinsic::arm_neon_vshiftn:
4440 case Intrinsic::arm_neon_vrshifts:
4441 case Intrinsic::arm_neon_vrshiftu:
4442 case Intrinsic::arm_neon_vrshiftn:
4443 case Intrinsic::arm_neon_vqshifts:
4444 case Intrinsic::arm_neon_vqshiftu:
4445 case Intrinsic::arm_neon_vqshiftsu:
4446 case Intrinsic::arm_neon_vqshiftns:
4447 case Intrinsic::arm_neon_vqshiftnu:
4448 case Intrinsic::arm_neon_vqshiftnsu:
4449 case Intrinsic::arm_neon_vqrshiftns:
4450 case Intrinsic::arm_neon_vqrshiftnu:
4451 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004452 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004453 int64_t Cnt;
4454 unsigned VShiftOpc = 0;
4455
4456 switch (IntNo) {
4457 case Intrinsic::arm_neon_vshifts:
4458 case Intrinsic::arm_neon_vshiftu:
4459 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4460 VShiftOpc = ARMISD::VSHL;
4461 break;
4462 }
4463 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4464 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4465 ARMISD::VSHRs : ARMISD::VSHRu);
4466 break;
4467 }
4468 return SDValue();
4469
4470 case Intrinsic::arm_neon_vshiftls:
4471 case Intrinsic::arm_neon_vshiftlu:
4472 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4473 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004474 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004475
4476 case Intrinsic::arm_neon_vrshifts:
4477 case Intrinsic::arm_neon_vrshiftu:
4478 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4479 break;
4480 return SDValue();
4481
4482 case Intrinsic::arm_neon_vqshifts:
4483 case Intrinsic::arm_neon_vqshiftu:
4484 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4485 break;
4486 return SDValue();
4487
4488 case Intrinsic::arm_neon_vqshiftsu:
4489 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4490 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004491 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004492
4493 case Intrinsic::arm_neon_vshiftn:
4494 case Intrinsic::arm_neon_vrshiftn:
4495 case Intrinsic::arm_neon_vqshiftns:
4496 case Intrinsic::arm_neon_vqshiftnu:
4497 case Intrinsic::arm_neon_vqshiftnsu:
4498 case Intrinsic::arm_neon_vqrshiftns:
4499 case Intrinsic::arm_neon_vqrshiftnu:
4500 case Intrinsic::arm_neon_vqrshiftnsu:
4501 // Narrowing shifts require an immediate right shift.
4502 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4503 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004504 llvm_unreachable("invalid shift count for narrowing vector shift "
4505 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004506
4507 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004508 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004509 }
4510
4511 switch (IntNo) {
4512 case Intrinsic::arm_neon_vshifts:
4513 case Intrinsic::arm_neon_vshiftu:
4514 // Opcode already set above.
4515 break;
4516 case Intrinsic::arm_neon_vshiftls:
4517 case Intrinsic::arm_neon_vshiftlu:
4518 if (Cnt == VT.getVectorElementType().getSizeInBits())
4519 VShiftOpc = ARMISD::VSHLLi;
4520 else
4521 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4522 ARMISD::VSHLLs : ARMISD::VSHLLu);
4523 break;
4524 case Intrinsic::arm_neon_vshiftn:
4525 VShiftOpc = ARMISD::VSHRN; break;
4526 case Intrinsic::arm_neon_vrshifts:
4527 VShiftOpc = ARMISD::VRSHRs; break;
4528 case Intrinsic::arm_neon_vrshiftu:
4529 VShiftOpc = ARMISD::VRSHRu; break;
4530 case Intrinsic::arm_neon_vrshiftn:
4531 VShiftOpc = ARMISD::VRSHRN; break;
4532 case Intrinsic::arm_neon_vqshifts:
4533 VShiftOpc = ARMISD::VQSHLs; break;
4534 case Intrinsic::arm_neon_vqshiftu:
4535 VShiftOpc = ARMISD::VQSHLu; break;
4536 case Intrinsic::arm_neon_vqshiftsu:
4537 VShiftOpc = ARMISD::VQSHLsu; break;
4538 case Intrinsic::arm_neon_vqshiftns:
4539 VShiftOpc = ARMISD::VQSHRNs; break;
4540 case Intrinsic::arm_neon_vqshiftnu:
4541 VShiftOpc = ARMISD::VQSHRNu; break;
4542 case Intrinsic::arm_neon_vqshiftnsu:
4543 VShiftOpc = ARMISD::VQSHRNsu; break;
4544 case Intrinsic::arm_neon_vqrshiftns:
4545 VShiftOpc = ARMISD::VQRSHRNs; break;
4546 case Intrinsic::arm_neon_vqrshiftnu:
4547 VShiftOpc = ARMISD::VQRSHRNu; break;
4548 case Intrinsic::arm_neon_vqrshiftnsu:
4549 VShiftOpc = ARMISD::VQRSHRNsu; break;
4550 }
4551
4552 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004554 }
4555
4556 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004557 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004558 int64_t Cnt;
4559 unsigned VShiftOpc = 0;
4560
4561 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4562 VShiftOpc = ARMISD::VSLI;
4563 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4564 VShiftOpc = ARMISD::VSRI;
4565 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004566 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004567 }
4568
4569 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4570 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004572 }
4573
4574 case Intrinsic::arm_neon_vqrshifts:
4575 case Intrinsic::arm_neon_vqrshiftu:
4576 // No immediate versions of these to check for.
4577 break;
4578 }
4579
4580 return SDValue();
4581}
4582
4583/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4584/// lowers them. As with the vector shift intrinsics, this is done during DAG
4585/// combining instead of DAG legalizing because the build_vectors for 64-bit
4586/// vector element shift counts are generally not legal, and it is hard to see
4587/// their values after they get legalized to loads from a constant pool.
4588static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4589 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004590 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004591
4592 // Nothing to be done for scalar shifts.
4593 if (! VT.isVector())
4594 return SDValue();
4595
4596 assert(ST->hasNEON() && "unexpected vector shift");
4597 int64_t Cnt;
4598
4599 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004600 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004601
4602 case ISD::SHL:
4603 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4604 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004605 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004606 break;
4607
4608 case ISD::SRA:
4609 case ISD::SRL:
4610 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4611 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4612 ARMISD::VSHRs : ARMISD::VSHRu);
4613 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004615 }
4616 }
4617 return SDValue();
4618}
4619
4620/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4621/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4622static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4623 const ARMSubtarget *ST) {
4624 SDValue N0 = N->getOperand(0);
4625
4626 // Check for sign- and zero-extensions of vector extract operations of 8-
4627 // and 16-bit vector elements. NEON supports these directly. They are
4628 // handled during DAG combining because type legalization will promote them
4629 // to 32-bit types and it is messy to recognize the operations after that.
4630 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4631 SDValue Vec = N0.getOperand(0);
4632 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004633 EVT VT = N->getValueType(0);
4634 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004635 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4636
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 if (VT == MVT::i32 &&
4638 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004639 TLI.isTypeLegal(Vec.getValueType())) {
4640
4641 unsigned Opc = 0;
4642 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004643 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004644 case ISD::SIGN_EXTEND:
4645 Opc = ARMISD::VGETLANEs;
4646 break;
4647 case ISD::ZERO_EXTEND:
4648 case ISD::ANY_EXTEND:
4649 Opc = ARMISD::VGETLANEu;
4650 break;
4651 }
4652 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4653 }
4654 }
4655
4656 return SDValue();
4657}
4658
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004659/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4660/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4661static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4662 const ARMSubtarget *ST) {
4663 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004664 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004665 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4666 // a NaN; only do the transformation when it matches that behavior.
4667
4668 // For now only do this when using NEON for FP operations; if using VFP, it
4669 // is not obvious that the benefit outweighs the cost of switching to the
4670 // NEON pipeline.
4671 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4672 N->getValueType(0) != MVT::f32)
4673 return SDValue();
4674
4675 SDValue CondLHS = N->getOperand(0);
4676 SDValue CondRHS = N->getOperand(1);
4677 SDValue LHS = N->getOperand(2);
4678 SDValue RHS = N->getOperand(3);
4679 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4680
4681 unsigned Opcode = 0;
4682 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004683 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004684 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004685 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004686 IsReversed = true ; // x CC y ? y : x
4687 } else {
4688 return SDValue();
4689 }
4690
Bob Wilsone742bb52010-02-24 22:15:53 +00004691 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004692 switch (CC) {
4693 default: break;
4694 case ISD::SETOLT:
4695 case ISD::SETOLE:
4696 case ISD::SETLT:
4697 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004698 case ISD::SETULT:
4699 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004700 // If LHS is NaN, an ordered comparison will be false and the result will
4701 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4702 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4703 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4704 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4705 break;
4706 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4707 // will return -0, so vmin can only be used for unsafe math or if one of
4708 // the operands is known to be nonzero.
4709 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4710 !UnsafeFPMath &&
4711 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4712 break;
4713 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004714 break;
4715
4716 case ISD::SETOGT:
4717 case ISD::SETOGE:
4718 case ISD::SETGT:
4719 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004720 case ISD::SETUGT:
4721 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004722 // If LHS is NaN, an ordered comparison will be false and the result will
4723 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4724 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4725 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4726 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4727 break;
4728 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4729 // will return +0, so vmax can only be used for unsafe math or if one of
4730 // the operands is known to be nonzero.
4731 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4732 !UnsafeFPMath &&
4733 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4734 break;
4735 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004736 break;
4737 }
4738
4739 if (!Opcode)
4740 return SDValue();
4741 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4742}
4743
Dan Gohman475871a2008-07-27 21:46:04 +00004744SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004745 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004746 switch (N->getOpcode()) {
4747 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004748 case ISD::ADD: return PerformADDCombine(N, DCI);
4749 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004750 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004751 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004752 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004753 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004754 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004755 case ISD::SHL:
4756 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004757 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004758 case ISD::SIGN_EXTEND:
4759 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004760 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4761 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004762 }
Dan Gohman475871a2008-07-27 21:46:04 +00004763 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004764}
4765
Bill Wendlingaf566342009-08-15 21:21:19 +00004766bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4767 if (!Subtarget->hasV6Ops())
4768 // Pre-v6 does not support unaligned mem access.
4769 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004770
4771 // v6+ may or may not support unaligned mem access depending on the system
4772 // configuration.
4773 // FIXME: This is pretty conservative. Should we provide cmdline option to
4774 // control the behaviour?
4775 if (!Subtarget->isTargetDarwin())
4776 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004777
4778 switch (VT.getSimpleVT().SimpleTy) {
4779 default:
4780 return false;
4781 case MVT::i8:
4782 case MVT::i16:
4783 case MVT::i32:
4784 return true;
4785 // FIXME: VLD1 etc with standard alignment is legal.
4786 }
4787}
4788
Evan Chenge6c835f2009-08-14 20:09:37 +00004789static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4790 if (V < 0)
4791 return false;
4792
4793 unsigned Scale = 1;
4794 switch (VT.getSimpleVT().SimpleTy) {
4795 default: return false;
4796 case MVT::i1:
4797 case MVT::i8:
4798 // Scale == 1;
4799 break;
4800 case MVT::i16:
4801 // Scale == 2;
4802 Scale = 2;
4803 break;
4804 case MVT::i32:
4805 // Scale == 4;
4806 Scale = 4;
4807 break;
4808 }
4809
4810 if ((V & (Scale - 1)) != 0)
4811 return false;
4812 V /= Scale;
4813 return V == (V & ((1LL << 5) - 1));
4814}
4815
4816static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4817 const ARMSubtarget *Subtarget) {
4818 bool isNeg = false;
4819 if (V < 0) {
4820 isNeg = true;
4821 V = - V;
4822 }
4823
4824 switch (VT.getSimpleVT().SimpleTy) {
4825 default: return false;
4826 case MVT::i1:
4827 case MVT::i8:
4828 case MVT::i16:
4829 case MVT::i32:
4830 // + imm12 or - imm8
4831 if (isNeg)
4832 return V == (V & ((1LL << 8) - 1));
4833 return V == (V & ((1LL << 12) - 1));
4834 case MVT::f32:
4835 case MVT::f64:
4836 // Same as ARM mode. FIXME: NEON?
4837 if (!Subtarget->hasVFP2())
4838 return false;
4839 if ((V & 3) != 0)
4840 return false;
4841 V >>= 2;
4842 return V == (V & ((1LL << 8) - 1));
4843 }
4844}
4845
Evan Chengb01fad62007-03-12 23:30:29 +00004846/// isLegalAddressImmediate - Return true if the integer value can be used
4847/// as the offset of the target addressing mode for load / store of the
4848/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004849static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004850 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004851 if (V == 0)
4852 return true;
4853
Evan Cheng65011532009-03-09 19:15:00 +00004854 if (!VT.isSimple())
4855 return false;
4856
Evan Chenge6c835f2009-08-14 20:09:37 +00004857 if (Subtarget->isThumb1Only())
4858 return isLegalT1AddressImmediate(V, VT);
4859 else if (Subtarget->isThumb2())
4860 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004861
Evan Chenge6c835f2009-08-14 20:09:37 +00004862 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004863 if (V < 0)
4864 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004866 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 case MVT::i1:
4868 case MVT::i8:
4869 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004870 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004871 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004873 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004874 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 case MVT::f32:
4876 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004877 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004878 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004879 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004880 return false;
4881 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004882 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004883 }
Evan Chenga8e29892007-01-19 07:51:42 +00004884}
4885
Evan Chenge6c835f2009-08-14 20:09:37 +00004886bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4887 EVT VT) const {
4888 int Scale = AM.Scale;
4889 if (Scale < 0)
4890 return false;
4891
4892 switch (VT.getSimpleVT().SimpleTy) {
4893 default: return false;
4894 case MVT::i1:
4895 case MVT::i8:
4896 case MVT::i16:
4897 case MVT::i32:
4898 if (Scale == 1)
4899 return true;
4900 // r + r << imm
4901 Scale = Scale & ~1;
4902 return Scale == 2 || Scale == 4 || Scale == 8;
4903 case MVT::i64:
4904 // r + r
4905 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4906 return true;
4907 return false;
4908 case MVT::isVoid:
4909 // Note, we allow "void" uses (basically, uses that aren't loads or
4910 // stores), because arm allows folding a scale into many arithmetic
4911 // operations. This should be made more precise and revisited later.
4912
4913 // Allow r << imm, but the imm has to be a multiple of two.
4914 if (Scale & 1) return false;
4915 return isPowerOf2_32(Scale);
4916 }
4917}
4918
Chris Lattner37caf8c2007-04-09 23:33:39 +00004919/// isLegalAddressingMode - Return true if the addressing mode represented
4920/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004921bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004922 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004923 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004924 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004925 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004926
Chris Lattner37caf8c2007-04-09 23:33:39 +00004927 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004928 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004929 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004930
Chris Lattner37caf8c2007-04-09 23:33:39 +00004931 switch (AM.Scale) {
4932 case 0: // no scale reg, must be "r+i" or "r", or "i".
4933 break;
4934 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004935 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004936 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004937 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004938 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004939 // ARM doesn't support any R+R*scale+imm addr modes.
4940 if (AM.BaseOffs)
4941 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004942
Bob Wilson2c7dab12009-04-08 17:55:28 +00004943 if (!VT.isSimple())
4944 return false;
4945
Evan Chenge6c835f2009-08-14 20:09:37 +00004946 if (Subtarget->isThumb2())
4947 return isLegalT2ScaledAddressingMode(AM, VT);
4948
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004949 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004951 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 case MVT::i1:
4953 case MVT::i8:
4954 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004955 if (Scale < 0) Scale = -Scale;
4956 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004957 return true;
4958 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004959 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004961 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004962 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004963 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004964 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004965 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004966
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004968 // Note, we allow "void" uses (basically, uses that aren't loads or
4969 // stores), because arm allows folding a scale into many arithmetic
4970 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004971
Chris Lattner37caf8c2007-04-09 23:33:39 +00004972 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004973 if (Scale & 1) return false;
4974 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004975 }
4976 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004977 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004978 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004979}
4980
Evan Cheng77e47512009-11-11 19:05:52 +00004981/// isLegalICmpImmediate - Return true if the specified immediate is legal
4982/// icmp immediate, that is the target has icmp instructions which can compare
4983/// a register against the immediate without having to materialize the
4984/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004985bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004986 if (!Subtarget->isThumb())
4987 return ARM_AM::getSOImmVal(Imm) != -1;
4988 if (Subtarget->isThumb2())
4989 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004990 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004991}
4992
Owen Andersone50ed302009-08-10 22:56:29 +00004993static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004994 bool isSEXTLoad, SDValue &Base,
4995 SDValue &Offset, bool &isInc,
4996 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004997 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4998 return false;
4999
Owen Anderson825b72b2009-08-11 20:47:22 +00005000 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005001 // AddressingMode 3
5002 Base = Ptr->getOperand(0);
5003 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005004 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005005 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005006 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005007 isInc = false;
5008 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5009 return true;
5010 }
5011 }
5012 isInc = (Ptr->getOpcode() == ISD::ADD);
5013 Offset = Ptr->getOperand(1);
5014 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005016 // AddressingMode 2
5017 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005018 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005019 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005020 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005021 isInc = false;
5022 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5023 Base = Ptr->getOperand(0);
5024 return true;
5025 }
5026 }
5027
5028 if (Ptr->getOpcode() == ISD::ADD) {
5029 isInc = true;
5030 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5031 if (ShOpcVal != ARM_AM::no_shift) {
5032 Base = Ptr->getOperand(1);
5033 Offset = Ptr->getOperand(0);
5034 } else {
5035 Base = Ptr->getOperand(0);
5036 Offset = Ptr->getOperand(1);
5037 }
5038 return true;
5039 }
5040
5041 isInc = (Ptr->getOpcode() == ISD::ADD);
5042 Base = Ptr->getOperand(0);
5043 Offset = Ptr->getOperand(1);
5044 return true;
5045 }
5046
Jim Grosbache5165492009-11-09 00:11:35 +00005047 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005048 return false;
5049}
5050
Owen Andersone50ed302009-08-10 22:56:29 +00005051static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005052 bool isSEXTLoad, SDValue &Base,
5053 SDValue &Offset, bool &isInc,
5054 SelectionDAG &DAG) {
5055 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5056 return false;
5057
5058 Base = Ptr->getOperand(0);
5059 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5060 int RHSC = (int)RHS->getZExtValue();
5061 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5062 assert(Ptr->getOpcode() == ISD::ADD);
5063 isInc = false;
5064 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5065 return true;
5066 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5067 isInc = Ptr->getOpcode() == ISD::ADD;
5068 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5069 return true;
5070 }
5071 }
5072
5073 return false;
5074}
5075
Evan Chenga8e29892007-01-19 07:51:42 +00005076/// getPreIndexedAddressParts - returns true by value, base pointer and
5077/// offset pointer and addressing mode by reference if the node's address
5078/// can be legally represented as pre-indexed load / store address.
5079bool
Dan Gohman475871a2008-07-27 21:46:04 +00005080ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5081 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005082 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005083 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005084 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005085 return false;
5086
Owen Andersone50ed302009-08-10 22:56:29 +00005087 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005088 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005089 bool isSEXTLoad = false;
5090 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5091 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005092 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005093 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5094 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5095 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005096 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005097 } else
5098 return false;
5099
5100 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005101 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005102 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005103 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5104 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005105 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005106 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005107 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005108 if (!isLegal)
5109 return false;
5110
5111 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5112 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005113}
5114
5115/// getPostIndexedAddressParts - returns true by value, base pointer and
5116/// offset pointer and addressing mode by reference if this node can be
5117/// combined with a load / store to form a post-indexed load / store.
5118bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005119 SDValue &Base,
5120 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005121 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005122 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005123 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005124 return false;
5125
Owen Andersone50ed302009-08-10 22:56:29 +00005126 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005127 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005128 bool isSEXTLoad = false;
5129 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005130 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005131 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005132 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5133 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005134 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005135 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005136 } else
5137 return false;
5138
5139 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005140 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005141 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005142 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005143 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005144 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005145 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5146 isInc, DAG);
5147 if (!isLegal)
5148 return false;
5149
Evan Cheng28dad2a2010-05-18 21:31:17 +00005150 if (Ptr != Base) {
5151 // Swap base ptr and offset to catch more post-index load / store when
5152 // it's legal. In Thumb2 mode, offset must be an immediate.
5153 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5154 !Subtarget->isThumb2())
5155 std::swap(Base, Offset);
5156
5157 // Post-indexed load / store update the base pointer.
5158 if (Ptr != Base)
5159 return false;
5160 }
5161
Evan Chenge88d5ce2009-07-02 07:28:31 +00005162 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5163 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005164}
5165
Dan Gohman475871a2008-07-27 21:46:04 +00005166void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005167 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005168 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005169 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005170 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005171 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005172 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005173 switch (Op.getOpcode()) {
5174 default: break;
5175 case ARMISD::CMOV: {
5176 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005177 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005178 if (KnownZero == 0 && KnownOne == 0) return;
5179
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005180 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005181 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5182 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005183 KnownZero &= KnownZeroRHS;
5184 KnownOne &= KnownOneRHS;
5185 return;
5186 }
5187 }
5188}
5189
5190//===----------------------------------------------------------------------===//
5191// ARM Inline Assembly Support
5192//===----------------------------------------------------------------------===//
5193
5194/// getConstraintType - Given a constraint letter, return the type of
5195/// constraint it is for this target.
5196ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005197ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5198 if (Constraint.size() == 1) {
5199 switch (Constraint[0]) {
5200 default: break;
5201 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005202 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005203 }
Evan Chenga8e29892007-01-19 07:51:42 +00005204 }
Chris Lattner4234f572007-03-25 02:14:49 +00005205 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005206}
5207
Bob Wilson2dc4f542009-03-20 22:42:55 +00005208std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005209ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005210 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005211 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005212 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005213 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005214 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005215 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005216 return std::make_pair(0U, ARM::tGPRRegisterClass);
5217 else
5218 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005219 case 'r':
5220 return std::make_pair(0U, ARM::GPRRegisterClass);
5221 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005223 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005224 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005225 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005226 if (VT.getSizeInBits() == 128)
5227 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005228 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005229 }
5230 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005231 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005232 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005233
Evan Chenga8e29892007-01-19 07:51:42 +00005234 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5235}
5236
5237std::vector<unsigned> ARMTargetLowering::
5238getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005239 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005240 if (Constraint.size() != 1)
5241 return std::vector<unsigned>();
5242
5243 switch (Constraint[0]) { // GCC ARM Constraint Letters
5244 default: break;
5245 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005246 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5247 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5248 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005249 case 'r':
5250 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5251 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5252 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5253 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005254 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005256 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5257 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5258 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5259 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5260 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5261 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5262 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5263 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005264 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005265 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5266 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5267 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5268 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005269 if (VT.getSizeInBits() == 128)
5270 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5271 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005272 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005273 }
5274
5275 return std::vector<unsigned>();
5276}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005277
5278/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5279/// vector. If it is invalid, don't add anything to Ops.
5280void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5281 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005282 std::vector<SDValue>&Ops,
5283 SelectionDAG &DAG) const {
5284 SDValue Result(0, 0);
5285
5286 switch (Constraint) {
5287 default: break;
5288 case 'I': case 'J': case 'K': case 'L':
5289 case 'M': case 'N': case 'O':
5290 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5291 if (!C)
5292 return;
5293
5294 int64_t CVal64 = C->getSExtValue();
5295 int CVal = (int) CVal64;
5296 // None of these constraints allow values larger than 32 bits. Check
5297 // that the value fits in an int.
5298 if (CVal != CVal64)
5299 return;
5300
5301 switch (Constraint) {
5302 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005303 if (Subtarget->isThumb1Only()) {
5304 // This must be a constant between 0 and 255, for ADD
5305 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005306 if (CVal >= 0 && CVal <= 255)
5307 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005308 } else if (Subtarget->isThumb2()) {
5309 // A constant that can be used as an immediate value in a
5310 // data-processing instruction.
5311 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5312 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005313 } else {
5314 // A constant that can be used as an immediate value in a
5315 // data-processing instruction.
5316 if (ARM_AM::getSOImmVal(CVal) != -1)
5317 break;
5318 }
5319 return;
5320
5321 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005322 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005323 // This must be a constant between -255 and -1, for negated ADD
5324 // immediates. This can be used in GCC with an "n" modifier that
5325 // prints the negated value, for use with SUB instructions. It is
5326 // not useful otherwise but is implemented for compatibility.
5327 if (CVal >= -255 && CVal <= -1)
5328 break;
5329 } else {
5330 // This must be a constant between -4095 and 4095. It is not clear
5331 // what this constraint is intended for. Implemented for
5332 // compatibility with GCC.
5333 if (CVal >= -4095 && CVal <= 4095)
5334 break;
5335 }
5336 return;
5337
5338 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005339 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005340 // A 32-bit value where only one byte has a nonzero value. Exclude
5341 // zero to match GCC. This constraint is used by GCC internally for
5342 // constants that can be loaded with a move/shift combination.
5343 // It is not useful otherwise but is implemented for compatibility.
5344 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5345 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005346 } else if (Subtarget->isThumb2()) {
5347 // A constant whose bitwise inverse can be used as an immediate
5348 // value in a data-processing instruction. This can be used in GCC
5349 // with a "B" modifier that prints the inverted value, for use with
5350 // BIC and MVN instructions. It is not useful otherwise but is
5351 // implemented for compatibility.
5352 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5353 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005354 } else {
5355 // A constant whose bitwise inverse can be used as an immediate
5356 // value in a data-processing instruction. This can be used in GCC
5357 // with a "B" modifier that prints the inverted value, for use with
5358 // BIC and MVN instructions. It is not useful otherwise but is
5359 // implemented for compatibility.
5360 if (ARM_AM::getSOImmVal(~CVal) != -1)
5361 break;
5362 }
5363 return;
5364
5365 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005366 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005367 // This must be a constant between -7 and 7,
5368 // for 3-operand ADD/SUB immediate instructions.
5369 if (CVal >= -7 && CVal < 7)
5370 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005371 } else if (Subtarget->isThumb2()) {
5372 // A constant whose negation can be used as an immediate value in a
5373 // data-processing instruction. This can be used in GCC with an "n"
5374 // modifier that prints the negated value, for use with SUB
5375 // instructions. It is not useful otherwise but is implemented for
5376 // compatibility.
5377 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5378 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005379 } else {
5380 // A constant whose negation can be used as an immediate value in a
5381 // data-processing instruction. This can be used in GCC with an "n"
5382 // modifier that prints the negated value, for use with SUB
5383 // instructions. It is not useful otherwise but is implemented for
5384 // compatibility.
5385 if (ARM_AM::getSOImmVal(-CVal) != -1)
5386 break;
5387 }
5388 return;
5389
5390 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005391 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005392 // This must be a multiple of 4 between 0 and 1020, for
5393 // ADD sp + immediate.
5394 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5395 break;
5396 } else {
5397 // A power of two or a constant between 0 and 32. This is used in
5398 // GCC for the shift amount on shifted register operands, but it is
5399 // useful in general for any shift amounts.
5400 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5401 break;
5402 }
5403 return;
5404
5405 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005406 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005407 // This must be a constant between 0 and 31, for shift amounts.
5408 if (CVal >= 0 && CVal <= 31)
5409 break;
5410 }
5411 return;
5412
5413 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005414 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005415 // This must be a multiple of 4 between -508 and 508, for
5416 // ADD/SUB sp = sp + immediate.
5417 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5418 break;
5419 }
5420 return;
5421 }
5422 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5423 break;
5424 }
5425
5426 if (Result.getNode()) {
5427 Ops.push_back(Result);
5428 return;
5429 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005430 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005431}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005432
5433bool
5434ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5435 // The ARM target isn't yet aware of offsets.
5436 return false;
5437}
Evan Cheng39382422009-10-28 01:44:26 +00005438
5439int ARM::getVFPf32Imm(const APFloat &FPImm) {
5440 APInt Imm = FPImm.bitcastToAPInt();
5441 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5442 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5443 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5444
5445 // We can handle 4 bits of mantissa.
5446 // mantissa = (16+UInt(e:f:g:h))/16.
5447 if (Mantissa & 0x7ffff)
5448 return -1;
5449 Mantissa >>= 19;
5450 if ((Mantissa & 0xf) != Mantissa)
5451 return -1;
5452
5453 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5454 if (Exp < -3 || Exp > 4)
5455 return -1;
5456 Exp = ((Exp+3) & 0x7) ^ 4;
5457
5458 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5459}
5460
5461int ARM::getVFPf64Imm(const APFloat &FPImm) {
5462 APInt Imm = FPImm.bitcastToAPInt();
5463 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5464 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5465 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5466
5467 // We can handle 4 bits of mantissa.
5468 // mantissa = (16+UInt(e:f:g:h))/16.
5469 if (Mantissa & 0xffffffffffffLL)
5470 return -1;
5471 Mantissa >>= 48;
5472 if ((Mantissa & 0xf) != Mantissa)
5473 return -1;
5474
5475 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5476 if (Exp < -3 || Exp > 4)
5477 return -1;
5478 Exp = ((Exp+3) & 0x7) ^ 4;
5479
5480 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5481}
5482
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005483bool ARM::isBitFieldInvertedMask(unsigned v) {
5484 if (v == 0xffffffff)
5485 return 0;
5486 // there can be 1's on either or both "outsides", all the "inside"
5487 // bits must be 0's
5488 unsigned int lsb = 0, msb = 31;
5489 while (v & (1 << msb)) --msb;
5490 while (v & (1 << lsb)) ++lsb;
5491 for (unsigned int i = lsb; i <= msb; ++i) {
5492 if (v & (1 << i))
5493 return 0;
5494 }
5495 return 1;
5496}
5497
Evan Cheng39382422009-10-28 01:44:26 +00005498/// isFPImmLegal - Returns true if the target can instruction select the
5499/// specified FP immediate natively. If false, the legalizer will
5500/// materialize the FP immediate as a load from a constant pool.
5501bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5502 if (!Subtarget->hasVFP3())
5503 return false;
5504 if (VT == MVT::f32)
5505 return ARM::getVFPf32Imm(Imm) != -1;
5506 if (VT == MVT::f64)
5507 return ARM::getVFPf64Imm(Imm) != -1;
5508 return false;
5509}