blob: 7f42c82abe9972cb1caf02e07b98f8b11c105c3a [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-1 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb1InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
16#include "ARMGenInstrInfo.inc"
17#include "ARMMachineFunctionInfo.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000020#include "llvm/CodeGen/MachineMemOperand.h"
21#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000022#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000023#include "Thumb1InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024
25using namespace llvm;
26
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000027Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI)
28 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000029}
30
Evan Cheng446c4282009-07-11 06:43:01 +000031unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000032 return 0;
33}
34
David Goodwinb50ea5c2009-07-02 22:18:33 +000035bool Thumb1InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
36 MachineBasicBlock::iterator I,
37 unsigned DestReg, unsigned SrcReg,
38 const TargetRegisterClass *DestRC,
39 const TargetRegisterClass *SrcRC) const {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000040 DebugLoc DL = DebugLoc::getUnknownLoc();
41 if (I != MBB.end()) DL = I->getDebugLoc();
42
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000043 if (DestRC == ARM::GPRRegisterClass) {
44 if (SrcRC == ARM::GPRRegisterClass) {
Evan Chengd8336062009-07-26 23:59:01 +000045 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000046 return true;
47 } else if (SrcRC == ARM::tGPRRegisterClass) {
Evan Chengd8336062009-07-26 23:59:01 +000048 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000049 return true;
50 }
51 } else if (DestRC == ARM::tGPRRegisterClass) {
52 if (SrcRC == ARM::GPRRegisterClass) {
Evan Chengd8336062009-07-26 23:59:01 +000053 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000054 return true;
55 } else if (SrcRC == ARM::tGPRRegisterClass) {
56 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
57 return true;
58 }
59 }
60
61 return false;
62}
63
David Goodwinb50ea5c2009-07-02 22:18:33 +000064bool Thumb1InstrInfo::
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000065canFoldMemoryOperand(const MachineInstr *MI,
66 const SmallVectorImpl<unsigned> &Ops) const {
67 if (Ops.size() != 1) return false;
68
69 unsigned OpNum = Ops[0];
70 unsigned Opc = MI->getOpcode();
71 switch (Opc) {
72 default: break;
73 case ARM::tMOVr:
Evan Chengd8336062009-07-26 23:59:01 +000074 case ARM::tMOVtgpr2gpr:
75 case ARM::tMOVgpr2tgpr:
76 case ARM::tMOVgpr2gpr: {
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000077 if (OpNum == 0) { // move -> store
78 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng86e5f7b2009-08-13 05:40:51 +000079 if (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
80 !isARMLowRegister(SrcReg))
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000081 // tSpill cannot take a high register operand.
82 return false;
83 } else { // move -> load
84 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng86e5f7b2009-08-13 05:40:51 +000085 if (TargetRegisterInfo::isPhysicalRegister(DstReg) &&
86 !isARMLowRegister(DstReg))
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000087 // tRestore cannot target a high register operand.
88 return false;
89 }
90 return true;
91 }
92 }
93
94 return false;
95}
96
David Goodwinb50ea5c2009-07-02 22:18:33 +000097void Thumb1InstrInfo::
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000098storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
99 unsigned SrcReg, bool isKill, int FI,
100 const TargetRegisterClass *RC) const {
101 DebugLoc DL = DebugLoc::getUnknownLoc();
102 if (I != MBB.end()) DL = I->getDebugLoc();
103
Evan Cheng86e5f7b2009-08-13 05:40:51 +0000104 assert((RC == ARM::tGPRRegisterClass ||
105 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
106 isARMLowRegister(SrcReg))) && "Unknown regclass!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000107
Jim Grosbach98793b92010-01-15 22:21:03 +0000108 if (RC == ARM::tGPRRegisterClass ||
109 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
110 isARMLowRegister(SrcReg))) {
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000111 MachineFunction &MF = *MBB.getParent();
112 MachineFrameInfo &MFI = *MF.getFrameInfo();
113 MachineMemOperand *MMO =
114 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
115 MachineMemOperand::MOStore, 0,
116 MFI.getObjectSize(FI),
117 MFI.getObjectAlignment(FI));
Evan Cheng446c4282009-07-11 06:43:01 +0000118 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tSpill))
119 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000120 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000121 }
122}
123
David Goodwinb50ea5c2009-07-02 22:18:33 +0000124void Thumb1InstrInfo::
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000125loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
126 unsigned DestReg, int FI,
127 const TargetRegisterClass *RC) const {
128 DebugLoc DL = DebugLoc::getUnknownLoc();
129 if (I != MBB.end()) DL = I->getDebugLoc();
130
Evan Cheng86e5f7b2009-08-13 05:40:51 +0000131 assert((RC == ARM::tGPRRegisterClass ||
132 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
133 isARMLowRegister(DestReg))) && "Unknown regclass!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000134
Jim Grosbach98793b92010-01-15 22:21:03 +0000135 if (RC == ARM::tGPRRegisterClass ||
136 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
137 isARMLowRegister(DestReg))) {
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000138 MachineFunction &MF = *MBB.getParent();
139 MachineFrameInfo &MFI = *MF.getFrameInfo();
140 MachineMemOperand *MMO =
141 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
142 MachineMemOperand::MOLoad, 0,
143 MFI.getObjectSize(FI),
144 MFI.getObjectAlignment(FI));
Evan Cheng446c4282009-07-11 06:43:01 +0000145 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tRestore), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000146 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000147 }
148}
149
David Goodwinb50ea5c2009-07-02 22:18:33 +0000150bool Thumb1InstrInfo::
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000151spillCalleeSavedRegisters(MachineBasicBlock &MBB,
152 MachineBasicBlock::iterator MI,
153 const std::vector<CalleeSavedInfo> &CSI) const {
154 if (CSI.empty())
155 return false;
156
157 DebugLoc DL = DebugLoc::getUnknownLoc();
158 if (MI != MBB.end()) DL = MI->getDebugLoc();
159
160 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, get(ARM::tPUSH));
Evan Cheng4b322e52009-08-11 21:11:32 +0000161 AddDefaultPred(MIB);
Evan Cheng89259792009-10-02 05:03:07 +0000162 MIB.addReg(0); // No write back.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000163 for (unsigned i = CSI.size(); i != 0; --i) {
164 unsigned Reg = CSI[i-1].getReg();
165 // Add the callee-saved register as live-in. It's killed at the spill.
166 MBB.addLiveIn(Reg);
167 MIB.addReg(Reg, RegState::Kill);
168 }
169 return true;
170}
171
David Goodwinb50ea5c2009-07-02 22:18:33 +0000172bool Thumb1InstrInfo::
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000173restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
174 MachineBasicBlock::iterator MI,
175 const std::vector<CalleeSavedInfo> &CSI) const {
176 MachineFunction &MF = *MBB.getParent();
177 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
178 if (CSI.empty())
179 return false;
180
181 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Evan Cheng4b322e52009-08-11 21:11:32 +0000182 DebugLoc DL = MI->getDebugLoc();
183 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::tPOP));
184 AddDefaultPred(MIB);
Evan Cheng10469f82009-10-01 20:54:53 +0000185 MIB.addReg(0); // No write back.
Evan Cheng4b322e52009-08-11 21:11:32 +0000186
John McCall6eeccd42009-12-16 20:31:50 +0000187 bool NumRegs = false;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000188 for (unsigned i = CSI.size(); i != 0; --i) {
189 unsigned Reg = CSI[i-1].getReg();
190 if (Reg == ARM::LR) {
191 // Special epilogue for vararg functions. See emitEpilogue
192 if (isVarArg)
193 continue;
194 Reg = ARM::PC;
Evan Cheng4b322e52009-08-11 21:11:32 +0000195 (*MIB).setDesc(get(ARM::tPOP_RET));
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000196 MI = MBB.erase(MI);
197 }
Evan Cheng4b322e52009-08-11 21:11:32 +0000198 MIB.addReg(Reg, getDefRegState(true));
John McCall6eeccd42009-12-16 20:31:50 +0000199 NumRegs = true;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000200 }
201
202 // It's illegal to emit pop instruction without operands.
Evan Cheng4b322e52009-08-11 21:11:32 +0000203 if (NumRegs)
204 MBB.insert(MI, &*MIB);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000205
206 return true;
207}
208
David Goodwinb50ea5c2009-07-02 22:18:33 +0000209MachineInstr *Thumb1InstrInfo::
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000210foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
211 const SmallVectorImpl<unsigned> &Ops, int FI) const {
212 if (Ops.size() != 1) return NULL;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000213
214 unsigned OpNum = Ops[0];
215 unsigned Opc = MI->getOpcode();
216 MachineInstr *NewMI = NULL;
217 switch (Opc) {
218 default: break;
219 case ARM::tMOVr:
Evan Chengd8336062009-07-26 23:59:01 +0000220 case ARM::tMOVtgpr2gpr:
221 case ARM::tMOVgpr2tgpr:
222 case ARM::tMOVgpr2gpr: {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000223 if (OpNum == 0) { // move -> store
224 unsigned SrcReg = MI->getOperand(1).getReg();
225 bool isKill = MI->getOperand(1).isKill();
Evan Cheng86e5f7b2009-08-13 05:40:51 +0000226 if (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
227 !isARMLowRegister(SrcReg))
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000228 // tSpill cannot take a high register operand.
229 break;
Evan Cheng446c4282009-07-11 06:43:01 +0000230 NewMI = AddDefaultPred(BuildMI(MF, MI->getDebugLoc(), get(ARM::tSpill))
231 .addReg(SrcReg, getKillRegState(isKill))
232 .addFrameIndex(FI).addImm(0));
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000233 } else { // move -> load
234 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng86e5f7b2009-08-13 05:40:51 +0000235 if (TargetRegisterInfo::isPhysicalRegister(DstReg) &&
236 !isARMLowRegister(DstReg))
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000237 // tRestore cannot target a high register operand.
238 break;
239 bool isDead = MI->getOperand(0).isDead();
Evan Cheng446c4282009-07-11 06:43:01 +0000240 NewMI = AddDefaultPred(BuildMI(MF, MI->getDebugLoc(), get(ARM::tRestore))
241 .addReg(DstReg,
242 RegState::Define | getDeadRegState(isDead))
243 .addFrameIndex(FI).addImm(0));
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000244 }
245 break;
246 }
247 }
248
249 return NewMI;
250}