blob: a54d97d33c40d0a7eb5072fca06a1aa2a671f4a8 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
16#include "AlphaGenInstrInfo.inc"
Owen Anderson718cb662007-09-07 04:06:50 +000017#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000018#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000020using namespace llvm;
21
22AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000023 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000024 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000025
26
27bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000028 unsigned& sourceReg, unsigned& destReg,
29 unsigned& SrcSR, unsigned& DstSR) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000030 unsigned oc = MI.getOpcode();
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +000031 if (oc == Alpha::BISr ||
Andrew Lenharthddc877c2006-03-09 18:18:51 +000032 oc == Alpha::CPYSS ||
33 oc == Alpha::CPYST ||
34 oc == Alpha::CPYSSt ||
35 oc == Alpha::CPYSTs) {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000036 // or r1, r2, r2
37 // cpys(s|t) r1 r2 r2
Evan Cheng1e3417292007-04-25 07:12:14 +000038 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000039 MI.getOperand(0).isReg() &&
40 MI.getOperand(1).isReg() &&
41 MI.getOperand(2).isReg() &&
Andrew Lenharth304d0f32005-01-22 23:41:55 +000042 "invalid Alpha BIS instruction!");
43 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
44 sourceReg = MI.getOperand(1).getReg();
45 destReg = MI.getOperand(0).getReg();
Evan Cheng04ee5a12009-01-20 19:12:24 +000046 SrcSR = DstSR = 0;
Andrew Lenharth304d0f32005-01-22 23:41:55 +000047 return true;
48 }
49 }
50 return false;
51}
Chris Lattner40839602006-02-02 20:12:32 +000052
53unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000054AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
55 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000056 switch (MI->getOpcode()) {
57 case Alpha::LDL:
58 case Alpha::LDQ:
59 case Alpha::LDBU:
60 case Alpha::LDWU:
61 case Alpha::LDS:
62 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000063 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000064 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000065 return MI->getOperand(0).getReg();
66 }
67 break;
68 }
69 return 0;
70}
71
Andrew Lenharth133d3102006-02-03 03:07:37 +000072unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000073AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
74 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000075 switch (MI->getOpcode()) {
76 case Alpha::STL:
77 case Alpha::STQ:
78 case Alpha::STB:
79 case Alpha::STW:
80 case Alpha::STS:
81 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000082 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000083 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000084 return MI->getOperand(0).getReg();
85 }
86 break;
87 }
88 return 0;
89}
90
Andrew Lenharthf81173f2006-10-31 16:49:55 +000091static bool isAlphaIntCondCode(unsigned Opcode) {
92 switch (Opcode) {
93 case Alpha::BEQ:
94 case Alpha::BNE:
95 case Alpha::BGE:
96 case Alpha::BGT:
97 case Alpha::BLE:
98 case Alpha::BLT:
99 case Alpha::BLBC:
100 case Alpha::BLBS:
101 return true;
102 default:
103 return false;
104 }
105}
106
Owen Anderson44eb65c2008-08-14 22:49:33 +0000107unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000108 MachineBasicBlock *TBB,
109 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000110 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000111 // FIXME this should probably have a DebugLoc argument
112 DebugLoc dl = DebugLoc::getUnknownLoc();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000113 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
114 assert((Cond.size() == 2 || Cond.size() == 0) &&
115 "Alpha branch conditions have two components!");
116
117 // One-way branch.
118 if (FBB == 0) {
119 if (Cond.empty()) // Unconditional branch
Dale Johannesen01b36e62009-02-13 02:30:42 +0000120 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000121 else // Conditional branch
122 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000123 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000124 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
125 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000126 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000127 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000128 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000129 }
130
131 // Two-way Conditional Branch.
132 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000133 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000134 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
135 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000136 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000137 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000138 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000139 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000140}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000141
Owen Anderson940f83e2008-08-26 18:03:31 +0000142bool AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000143 MachineBasicBlock::iterator MI,
144 unsigned DestReg, unsigned SrcReg,
145 const TargetRegisterClass *DestRC,
146 const TargetRegisterClass *SrcRC) const {
Owen Andersond10fd972007-12-31 06:32:00 +0000147 //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n";
148 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000149 // Not yet supported!
150 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000151 }
152
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000153 DebugLoc DL = DebugLoc::getUnknownLoc();
154 if (MI != MBB.end()) DL = MI->getDebugLoc();
155
Owen Andersond10fd972007-12-31 06:32:00 +0000156 if (DestRC == Alpha::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000157 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
158 .addReg(SrcReg)
159 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000160 } else if (DestRC == Alpha::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000161 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
162 .addReg(SrcReg)
163 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000164 } else if (DestRC == Alpha::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000165 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
166 .addReg(SrcReg)
167 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000168 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000169 // Attempt to copy register that is not GPR or FPR
170 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000171 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000172
173 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000174}
175
Owen Andersonf6372aa2008-01-01 21:11:32 +0000176void
177AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000178 MachineBasicBlock::iterator MI,
179 unsigned SrcReg, bool isKill, int FrameIdx,
180 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000181 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
182 // << FrameIdx << "\n";
183 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000184
185 DebugLoc DL = DebugLoc::getUnknownLoc();
186 if (MI != MBB.end()) DL = MI->getDebugLoc();
187
Owen Andersonf6372aa2008-01-01 21:11:32 +0000188 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000189 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000190 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000191 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
192 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000193 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000194 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000195 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
196 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000197 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000198 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000199 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
200 else
201 abort();
202}
203
204void AlphaInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
205 bool isKill,
206 SmallVectorImpl<MachineOperand> &Addr,
207 const TargetRegisterClass *RC,
208 SmallVectorImpl<MachineInstr*> &NewMIs) const {
209 unsigned Opc = 0;
210 if (RC == Alpha::F4RCRegisterClass)
211 Opc = Alpha::STS;
212 else if (RC == Alpha::F8RCRegisterClass)
213 Opc = Alpha::STT;
214 else if (RC == Alpha::GPRCRegisterClass)
215 Opc = Alpha::STQ;
216 else
217 abort();
Dale Johannesenc5b50512009-02-12 23:24:44 +0000218 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000219 MachineInstrBuilder MIB =
Bill Wendling587daed2009-05-13 21:33:08 +0000220 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill));
Dan Gohman97357612009-02-18 05:45:50 +0000221 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
222 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000223 NewMIs.push_back(MIB);
224}
225
226void
227AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
228 MachineBasicBlock::iterator MI,
229 unsigned DestReg, int FrameIdx,
230 const TargetRegisterClass *RC) const {
231 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
232 // << FrameIdx << "\n";
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000233 DebugLoc DL = DebugLoc::getUnknownLoc();
234 if (MI != MBB.end()) DL = MI->getDebugLoc();
235
Owen Andersonf6372aa2008-01-01 21:11:32 +0000236 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000237 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000238 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
239 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000240 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000241 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
242 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000243 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000244 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
245 else
246 abort();
247}
248
249void AlphaInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
250 SmallVectorImpl<MachineOperand> &Addr,
251 const TargetRegisterClass *RC,
252 SmallVectorImpl<MachineInstr*> &NewMIs) const {
253 unsigned Opc = 0;
254 if (RC == Alpha::F4RCRegisterClass)
255 Opc = Alpha::LDS;
256 else if (RC == Alpha::F8RCRegisterClass)
257 Opc = Alpha::LDT;
258 else if (RC == Alpha::GPRCRegisterClass)
259 Opc = Alpha::LDQ;
260 else
261 abort();
Dale Johannesenc5b50512009-02-12 23:24:44 +0000262 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000263 MachineInstrBuilder MIB =
Dale Johannesenc5b50512009-02-12 23:24:44 +0000264 BuildMI(MF, DL, get(Opc), DestReg);
Dan Gohman97357612009-02-18 05:45:50 +0000265 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
266 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000267 NewMIs.push_back(MIB);
268}
269
Dan Gohmanc54baa22008-12-03 18:43:12 +0000270MachineInstr *AlphaInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
271 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000272 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000273 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000274 if (Ops.size() != 1) return NULL;
275
276 // Make sure this is a reg-reg copy.
277 unsigned Opc = MI->getOpcode();
278
279 MachineInstr *NewMI = NULL;
280 switch(Opc) {
281 default:
282 break;
283 case Alpha::BISr:
284 case Alpha::CPYSS:
285 case Alpha::CPYST:
286 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
287 if (Ops[0] == 0) { // move -> store
288 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000289 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000290 Opc = (Opc == Alpha::BISr) ? Alpha::STQ :
291 ((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000292 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +0000293 .addReg(InReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000294 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000295 .addReg(Alpha::F31);
296 } else { // load -> move
297 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000298 bool isDead = MI->getOperand(0).isDead();
Owen Anderson43dbe052008-01-07 01:35:02 +0000299 Opc = (Opc == Alpha::BISr) ? Alpha::LDQ :
300 ((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000301 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +0000302 .addReg(OutReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000303 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000304 .addReg(Alpha::F31);
305 }
306 }
307 break;
308 }
Evan Cheng9f1c8312008-07-03 09:09:37 +0000309 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000310}
311
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000312static unsigned AlphaRevCondCode(unsigned Opcode) {
313 switch (Opcode) {
314 case Alpha::BEQ: return Alpha::BNE;
315 case Alpha::BNE: return Alpha::BEQ;
316 case Alpha::BGE: return Alpha::BLT;
317 case Alpha::BGT: return Alpha::BLE;
318 case Alpha::BLE: return Alpha::BGT;
319 case Alpha::BLT: return Alpha::BGE;
320 case Alpha::BLBC: return Alpha::BLBS;
321 case Alpha::BLBS: return Alpha::BLBC;
322 case Alpha::FBEQ: return Alpha::FBNE;
323 case Alpha::FBNE: return Alpha::FBEQ;
324 case Alpha::FBGE: return Alpha::FBLT;
325 case Alpha::FBGT: return Alpha::FBLE;
326 case Alpha::FBLE: return Alpha::FBGT;
327 case Alpha::FBLT: return Alpha::FBGE;
328 default:
329 assert(0 && "Unknown opcode");
330 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000331 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000332}
333
334// Branch analysis.
335bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000336 MachineBasicBlock *&FBB,
337 SmallVectorImpl<MachineOperand> &Cond,
338 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000339 // If the block has no terminators, it just falls into the block after it.
340 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000341 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000342 return false;
343
344 // Get the last instruction in the block.
345 MachineInstr *LastInst = I;
346
347 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000348 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000349 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000350 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000351 return false;
352 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
353 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
354 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000355 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000356 Cond.push_back(LastInst->getOperand(0));
357 Cond.push_back(LastInst->getOperand(1));
358 return false;
359 }
360 // Otherwise, don't know what this is.
361 return true;
362 }
363
364 // Get the instruction before it if it's a terminator.
365 MachineInstr *SecondLastInst = I;
366
367 // If there are three terminators, we don't know what sort of block this is.
368 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000369 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000370 return true;
371
372 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
373 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
374 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
375 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000376 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000377 Cond.push_back(SecondLastInst->getOperand(0));
378 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000379 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000380 return false;
381 }
382
Dale Johannesen13e8b512007-06-13 17:59:52 +0000383 // If the block ends with two Alpha::BRs, handle it. The second one is not
384 // executed, so remove it.
385 if (SecondLastInst->getOpcode() == Alpha::BR &&
386 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000387 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000388 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000389 if (AllowModify)
390 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000391 return false;
392 }
393
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000394 // Otherwise, can't handle this.
395 return true;
396}
397
Evan Chengb5cdaa22007-05-18 00:05:48 +0000398unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000399 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000400 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000401 --I;
402 if (I->getOpcode() != Alpha::BR &&
403 I->getOpcode() != Alpha::COND_BRANCH_I &&
404 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000405 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000406
407 // Remove the branch.
408 I->eraseFromParent();
409
410 I = MBB.end();
411
Evan Chengb5cdaa22007-05-18 00:05:48 +0000412 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000413 --I;
414 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
415 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000416 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000417
418 // Remove the branch.
419 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000420 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000421}
422
423void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
424 MachineBasicBlock::iterator MI) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000425 DebugLoc DL = DebugLoc::getUnknownLoc();
426 if (MI != MBB.end()) DL = MI->getDebugLoc();
427 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
428 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000429 .addReg(Alpha::R31);
430}
431
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000432bool AlphaInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000433 if (MBB.empty()) return false;
434
435 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000436 case Alpha::RETDAG: // Return.
437 case Alpha::RETDAGp:
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000438 case Alpha::BR: // Uncond branch.
439 case Alpha::JMP: // Indirect branch.
440 return true;
441 default: return false;
442 }
443}
444bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000445ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000446 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
447 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
448 return false;
449}
450