blob: 229f9d4784a46cd094e29643311bfb7c8467b3b6 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "AlphaMachineFunctionInfo.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000017#include "AlphaGenInstrInfo.inc"
Dan Gohman99114052009-06-03 20:30:14 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000020#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000022using namespace llvm;
23
24AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000025 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000026 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000027
28
29bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000030 unsigned& sourceReg, unsigned& destReg,
31 unsigned& SrcSR, unsigned& DstSR) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000032 unsigned oc = MI.getOpcode();
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +000033 if (oc == Alpha::BISr ||
Andrew Lenharthddc877c2006-03-09 18:18:51 +000034 oc == Alpha::CPYSS ||
35 oc == Alpha::CPYST ||
36 oc == Alpha::CPYSSt ||
37 oc == Alpha::CPYSTs) {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000038 // or r1, r2, r2
39 // cpys(s|t) r1 r2 r2
Evan Cheng1e3417292007-04-25 07:12:14 +000040 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000041 MI.getOperand(0).isReg() &&
42 MI.getOperand(1).isReg() &&
43 MI.getOperand(2).isReg() &&
Andrew Lenharth304d0f32005-01-22 23:41:55 +000044 "invalid Alpha BIS instruction!");
45 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
46 sourceReg = MI.getOperand(1).getReg();
47 destReg = MI.getOperand(0).getReg();
Evan Cheng04ee5a12009-01-20 19:12:24 +000048 SrcSR = DstSR = 0;
Andrew Lenharth304d0f32005-01-22 23:41:55 +000049 return true;
50 }
51 }
52 return false;
53}
Chris Lattner40839602006-02-02 20:12:32 +000054
55unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000056AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
57 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000058 switch (MI->getOpcode()) {
59 case Alpha::LDL:
60 case Alpha::LDQ:
61 case Alpha::LDBU:
62 case Alpha::LDWU:
63 case Alpha::LDS:
64 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000065 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000066 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000067 return MI->getOperand(0).getReg();
68 }
69 break;
70 }
71 return 0;
72}
73
Andrew Lenharth133d3102006-02-03 03:07:37 +000074unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000075AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
76 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000077 switch (MI->getOpcode()) {
78 case Alpha::STL:
79 case Alpha::STQ:
80 case Alpha::STB:
81 case Alpha::STW:
82 case Alpha::STS:
83 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000084 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000085 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000086 return MI->getOperand(0).getReg();
87 }
88 break;
89 }
90 return 0;
91}
92
Andrew Lenharthf81173f2006-10-31 16:49:55 +000093static bool isAlphaIntCondCode(unsigned Opcode) {
94 switch (Opcode) {
95 case Alpha::BEQ:
96 case Alpha::BNE:
97 case Alpha::BGE:
98 case Alpha::BGT:
99 case Alpha::BLE:
100 case Alpha::BLT:
101 case Alpha::BLBC:
102 case Alpha::BLBS:
103 return true;
104 default:
105 return false;
106 }
107}
108
Owen Anderson44eb65c2008-08-14 22:49:33 +0000109unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000110 MachineBasicBlock *TBB,
111 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000112 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000113 // FIXME this should probably have a DebugLoc argument
114 DebugLoc dl = DebugLoc::getUnknownLoc();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000115 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
116 assert((Cond.size() == 2 || Cond.size() == 0) &&
117 "Alpha branch conditions have two components!");
118
119 // One-way branch.
120 if (FBB == 0) {
121 if (Cond.empty()) // Unconditional branch
Dale Johannesen01b36e62009-02-13 02:30:42 +0000122 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000123 else // Conditional branch
124 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000125 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000126 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
127 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000128 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000129 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000130 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000131 }
132
133 // Two-way Conditional Branch.
134 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000135 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000136 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
137 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000138 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000139 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000140 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000141 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000142}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000143
Owen Anderson940f83e2008-08-26 18:03:31 +0000144bool AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000145 MachineBasicBlock::iterator MI,
146 unsigned DestReg, unsigned SrcReg,
147 const TargetRegisterClass *DestRC,
148 const TargetRegisterClass *SrcRC) const {
Owen Andersond10fd972007-12-31 06:32:00 +0000149 //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n";
150 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000151 // Not yet supported!
152 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000153 }
154
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000155 DebugLoc DL = DebugLoc::getUnknownLoc();
156 if (MI != MBB.end()) DL = MI->getDebugLoc();
157
Owen Andersond10fd972007-12-31 06:32:00 +0000158 if (DestRC == Alpha::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000159 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
160 .addReg(SrcReg)
161 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000162 } else if (DestRC == Alpha::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000163 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
164 .addReg(SrcReg)
165 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000166 } else if (DestRC == Alpha::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000167 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
168 .addReg(SrcReg)
169 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000170 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000171 // Attempt to copy register that is not GPR or FPR
172 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000173 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000174
175 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000176}
177
Owen Andersonf6372aa2008-01-01 21:11:32 +0000178void
179AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000180 MachineBasicBlock::iterator MI,
181 unsigned SrcReg, bool isKill, int FrameIdx,
182 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000183 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
184 // << FrameIdx << "\n";
185 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000186
187 DebugLoc DL = DebugLoc::getUnknownLoc();
188 if (MI != MBB.end()) DL = MI->getDebugLoc();
189
Owen Andersonf6372aa2008-01-01 21:11:32 +0000190 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000191 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000192 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000193 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
194 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000195 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000196 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000197 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
198 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000199 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000200 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000201 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
202 else
203 abort();
204}
205
206void AlphaInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
207 bool isKill,
208 SmallVectorImpl<MachineOperand> &Addr,
209 const TargetRegisterClass *RC,
210 SmallVectorImpl<MachineInstr*> &NewMIs) const {
211 unsigned Opc = 0;
212 if (RC == Alpha::F4RCRegisterClass)
213 Opc = Alpha::STS;
214 else if (RC == Alpha::F8RCRegisterClass)
215 Opc = Alpha::STT;
216 else if (RC == Alpha::GPRCRegisterClass)
217 Opc = Alpha::STQ;
218 else
219 abort();
Dale Johannesenc5b50512009-02-12 23:24:44 +0000220 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000221 MachineInstrBuilder MIB =
Bill Wendling587daed2009-05-13 21:33:08 +0000222 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill));
Dan Gohman97357612009-02-18 05:45:50 +0000223 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
224 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000225 NewMIs.push_back(MIB);
226}
227
228void
229AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
230 MachineBasicBlock::iterator MI,
231 unsigned DestReg, int FrameIdx,
232 const TargetRegisterClass *RC) const {
233 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
234 // << FrameIdx << "\n";
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000235 DebugLoc DL = DebugLoc::getUnknownLoc();
236 if (MI != MBB.end()) DL = MI->getDebugLoc();
237
Owen Andersonf6372aa2008-01-01 21:11:32 +0000238 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000239 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000240 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
241 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000242 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000243 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
244 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000245 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000246 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
247 else
248 abort();
249}
250
251void AlphaInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
252 SmallVectorImpl<MachineOperand> &Addr,
253 const TargetRegisterClass *RC,
254 SmallVectorImpl<MachineInstr*> &NewMIs) const {
255 unsigned Opc = 0;
256 if (RC == Alpha::F4RCRegisterClass)
257 Opc = Alpha::LDS;
258 else if (RC == Alpha::F8RCRegisterClass)
259 Opc = Alpha::LDT;
260 else if (RC == Alpha::GPRCRegisterClass)
261 Opc = Alpha::LDQ;
262 else
263 abort();
Dale Johannesenc5b50512009-02-12 23:24:44 +0000264 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000265 MachineInstrBuilder MIB =
Dale Johannesenc5b50512009-02-12 23:24:44 +0000266 BuildMI(MF, DL, get(Opc), DestReg);
Dan Gohman97357612009-02-18 05:45:50 +0000267 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
268 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000269 NewMIs.push_back(MIB);
270}
271
Dan Gohmanc54baa22008-12-03 18:43:12 +0000272MachineInstr *AlphaInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
273 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000274 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000275 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000276 if (Ops.size() != 1) return NULL;
277
278 // Make sure this is a reg-reg copy.
279 unsigned Opc = MI->getOpcode();
280
281 MachineInstr *NewMI = NULL;
282 switch(Opc) {
283 default:
284 break;
285 case Alpha::BISr:
286 case Alpha::CPYSS:
287 case Alpha::CPYST:
288 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
289 if (Ops[0] == 0) { // move -> store
290 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000291 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000292 Opc = (Opc == Alpha::BISr) ? Alpha::STQ :
293 ((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000294 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +0000295 .addReg(InReg, getKillRegState(isKill))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000296 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000297 .addReg(Alpha::F31);
298 } else { // load -> move
299 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000300 bool isDead = MI->getOperand(0).isDead();
Owen Anderson43dbe052008-01-07 01:35:02 +0000301 Opc = (Opc == Alpha::BISr) ? Alpha::LDQ :
302 ((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000303 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +0000304 .addReg(OutReg, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000305 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000306 .addReg(Alpha::F31);
307 }
308 }
309 break;
310 }
Evan Cheng9f1c8312008-07-03 09:09:37 +0000311 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000312}
313
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000314static unsigned AlphaRevCondCode(unsigned Opcode) {
315 switch (Opcode) {
316 case Alpha::BEQ: return Alpha::BNE;
317 case Alpha::BNE: return Alpha::BEQ;
318 case Alpha::BGE: return Alpha::BLT;
319 case Alpha::BGT: return Alpha::BLE;
320 case Alpha::BLE: return Alpha::BGT;
321 case Alpha::BLT: return Alpha::BGE;
322 case Alpha::BLBC: return Alpha::BLBS;
323 case Alpha::BLBS: return Alpha::BLBC;
324 case Alpha::FBEQ: return Alpha::FBNE;
325 case Alpha::FBNE: return Alpha::FBEQ;
326 case Alpha::FBGE: return Alpha::FBLT;
327 case Alpha::FBGT: return Alpha::FBLE;
328 case Alpha::FBLE: return Alpha::FBGT;
329 case Alpha::FBLT: return Alpha::FBGE;
330 default:
331 assert(0 && "Unknown opcode");
332 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000333 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000334}
335
336// Branch analysis.
337bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000338 MachineBasicBlock *&FBB,
339 SmallVectorImpl<MachineOperand> &Cond,
340 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000341 // If the block has no terminators, it just falls into the block after it.
342 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000343 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000344 return false;
345
346 // Get the last instruction in the block.
347 MachineInstr *LastInst = I;
348
349 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000350 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000351 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000352 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000353 return false;
354 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
355 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
356 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000357 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000358 Cond.push_back(LastInst->getOperand(0));
359 Cond.push_back(LastInst->getOperand(1));
360 return false;
361 }
362 // Otherwise, don't know what this is.
363 return true;
364 }
365
366 // Get the instruction before it if it's a terminator.
367 MachineInstr *SecondLastInst = I;
368
369 // If there are three terminators, we don't know what sort of block this is.
370 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000371 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000372 return true;
373
374 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
375 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
376 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
377 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000378 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000379 Cond.push_back(SecondLastInst->getOperand(0));
380 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000381 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000382 return false;
383 }
384
Dale Johannesen13e8b512007-06-13 17:59:52 +0000385 // If the block ends with two Alpha::BRs, handle it. The second one is not
386 // executed, so remove it.
387 if (SecondLastInst->getOpcode() == Alpha::BR &&
388 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000389 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000390 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000391 if (AllowModify)
392 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000393 return false;
394 }
395
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000396 // Otherwise, can't handle this.
397 return true;
398}
399
Evan Chengb5cdaa22007-05-18 00:05:48 +0000400unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000401 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000402 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000403 --I;
404 if (I->getOpcode() != Alpha::BR &&
405 I->getOpcode() != Alpha::COND_BRANCH_I &&
406 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000407 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000408
409 // Remove the branch.
410 I->eraseFromParent();
411
412 I = MBB.end();
413
Evan Chengb5cdaa22007-05-18 00:05:48 +0000414 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000415 --I;
416 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
417 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000418 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000419
420 // Remove the branch.
421 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000422 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000423}
424
425void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
426 MachineBasicBlock::iterator MI) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000427 DebugLoc DL = DebugLoc::getUnknownLoc();
428 if (MI != MBB.end()) DL = MI->getDebugLoc();
429 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
430 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000431 .addReg(Alpha::R31);
432}
433
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000434bool AlphaInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000435 if (MBB.empty()) return false;
436
437 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000438 case Alpha::RETDAG: // Return.
439 case Alpha::RETDAGp:
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000440 case Alpha::BR: // Uncond branch.
441 case Alpha::JMP: // Indirect branch.
442 return true;
443 default: return false;
444 }
445}
446bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000447ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000448 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
449 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
450 return false;
451}
452
Dan Gohman99114052009-06-03 20:30:14 +0000453/// getGlobalBaseReg - Return a virtual register initialized with the
454/// the global base register value. Output instructions required to
455/// initialize the register in the function entry block, if necessary.
456///
457unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
458 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
459 unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg();
460 if (GlobalBaseReg != 0)
461 return GlobalBaseReg;
462
463 // Insert the set of GlobalBaseReg into the first MBB of the function
464 MachineBasicBlock &FirstMBB = MF->front();
465 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
466 MachineRegisterInfo &RegInfo = MF->getRegInfo();
467 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
468
469 GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
470 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalBaseReg, Alpha::R29,
471 &Alpha::GPRCRegClass, &Alpha::GPRCRegClass);
472 assert(Ok && "Couldn't assign to global base register!");
473 RegInfo.addLiveIn(Alpha::R29);
474
475 AlphaFI->setGlobalBaseReg(GlobalBaseReg);
476 return GlobalBaseReg;
477}
478
479/// getGlobalRetAddr - Return a virtual register initialized with the
480/// the global base register value. Output instructions required to
481/// initialize the register in the function entry block, if necessary.
482///
483unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const {
484 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
485 unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr();
486 if (GlobalRetAddr != 0)
487 return GlobalRetAddr;
488
489 // Insert the set of GlobalRetAddr into the first MBB of the function
490 MachineBasicBlock &FirstMBB = MF->front();
491 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
492 MachineRegisterInfo &RegInfo = MF->getRegInfo();
493 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
494
495 GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
496 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalRetAddr, Alpha::R26,
497 &Alpha::GPRCRegClass, &Alpha::GPRCRegClass);
498 assert(Ok && "Couldn't assign to global return address register!");
499 RegInfo.addLiveIn(Alpha::R26);
500
501 AlphaFI->setGlobalRetAddr(GlobalRetAddr);
502 return GlobalRetAddr;
503}