blob: d55d7afba98ea7e1c2be9b84fa3d6b0dc5f8668a [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===- Mips.td - Describe the Mips Target Machine ----------*- tablegen -*-===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +00009// This is the top level entry point for the Mips target.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000011
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000013// Target-independent interfaces
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015
Evan Cheng027fdbe2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000018//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019// Register File, Calling Conv, Instruction Descriptions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021
22include "MipsRegisterInfo.td"
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000023include "MipsSchedule.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024include "MipsInstrInfo.td"
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000025include "MipsCallingConv.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +000027def MipsInstrInfo : InstrInfo;
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000028
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000029//===----------------------------------------------------------------------===//
30// Mips Subtarget features //
31//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000033def FeatureGP64Bit : SubtargetFeature<"gp64", "IsGP64bit", "true",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000034 "General Purpose Registers are 64-bit wide.">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000035def FeatureFP64Bit : SubtargetFeature<"fp64", "IsFP64bit", "true",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000036 "Support 64-bit FP registers.">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000037def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat",
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000038 "true", "Only supports single precision float">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000039def FeatureO32 : SubtargetFeature<"o32", "MipsABI", "O32",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000040 "Enable o32 ABI">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000041def FeatureEABI : SubtargetFeature<"eabi", "MipsABI", "EABI",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000042 "Enable eabi ABI">;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000043def FeatureVFPU : SubtargetFeature<"vfpu", "HasVFPU",
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000044 "true", "Enable vector FPU instructions.">;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000045def FeatureSEInReg : SubtargetFeature<"seinreg", "HasSEInReg", "true",
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000046 "Enable 'signext in register' instructions.">;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000047def FeatureCondMov : SubtargetFeature<"condmov", "HasCondMov", "true",
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000048 "Enable 'conditional move' instructions.">;
49def FeatureMulDivAdd : SubtargetFeature<"muldivadd", "HasMulDivAdd", "true",
50 "Enable 'multiply add/sub' instructions.">;
51def FeatureMinMax : SubtargetFeature<"minmax", "HasMinMax", "true",
52 "Enable 'min/max' instructions.">;
53def FeatureSwap : SubtargetFeature<"swap", "HasSwap", "true",
54 "Enable 'byte/half swap' instructions.">;
55def FeatureBitCount : SubtargetFeature<"bitcount", "HasBitCount", "true",
56 "Enable 'count leading bits' instructions.">;
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000057def FeatureMips32 : SubtargetFeature<"mips32", "MipsArchVersion", "Mips32",
58 "Mips32 ISA Support",
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +000059 [FeatureCondMov, FeatureBitCount]>;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000060def FeatureMips32r2 : SubtargetFeature<"mips32r2", "MipsArchVersion",
61 "Mips32r2", "Mips32r2 ISA Support",
62 [FeatureMips32, FeatureSEInReg]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000063
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000064//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000065// Mips processors supported.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000066//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000067
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000068class Proc<string Name, list<SubtargetFeature> Features>
69 : Processor<Name, MipsGenericItineraries, Features>;
70
Akira Hatanakaad5f0c92011-09-09 01:13:27 +000071def : Proc<"mips32r1", [FeatureMips32]>;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000072def : Proc<"4ke", [FeatureMips32r2]>;
73
Akira Hatanaka794bf172011-07-07 23:56:50 +000074def MipsAsmWriter : AsmWriter {
75 string AsmWriterClassName = "InstPrinter";
76 bit isMCAsmWriter = 1;
77}
78
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000079def Mips : Target {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080 let InstructionSet = MipsInstrInfo;
Akira Hatanaka794bf172011-07-07 23:56:50 +000081
82 let AssemblyWriters = [MipsAsmWriter];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083}
Akira Hatanaka794bf172011-07-07 23:56:50 +000084