blob: 392e735aa52b53868f01d6cff69c76436aa98297 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
Chris Lattner0bbea952005-08-26 20:25:03 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner26689592005-10-14 23:51:18 +000020#include "PPC.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021
22namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000023 namespace PPCISD {
24 enum NodeType {
25 // Start the numbering where the builting ops and target ops leave off.
26 FIRST_NUMBER = ISD::BUILTIN_OP_END+PPC::INSTRUCTION_LIST_END,
27
28 /// FSEL - Traditional three-operand fsel node.
29 ///
30 FSEL,
Chris Lattnerf7605322005-08-31 21:09:52 +000031
Nate Begemanc09eeec2005-09-06 22:03:27 +000032 /// FCFID - The FCFID instruction, taking an f64 operand and producing
33 /// and f64 value containing the FP representation of the integer that
34 /// was temporarily in the f64 operand.
35 FCFID,
36
37 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
38 /// operand, producing an f64 value containing the integer representation
39 /// of that FP value.
40 FCTIDZ, FCTIWZ,
Chris Lattner860e8862005-11-17 07:30:41 +000041
42 /// Hi/Lo - These represent the high and low 16-bit parts of a global
43 /// address respectively. These nodes have two operands, the first of
44 /// which must be a TargetGlobalAddress, and the second of which must be a
45 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
46 /// though these are usually folded into other nodes.
47 Hi, Lo,
48
49 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
50 /// at function entry, used for PIC code.
51 GlobalBaseReg,
Chris Lattner4172b102005-12-06 02:10:38 +000052
53
54 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
55 /// shift amounts. These nodes are generated by the multi-precision shift
56 /// code.
57 SRL, SRA, SHL,
Chris Lattner0bbea952005-08-26 20:25:03 +000058 };
59 }
60
Nate Begeman21e463b2005-10-16 05:39:50 +000061 class PPCTargetLowering : public TargetLowering {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000062 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
63 int ReturnAddrIndex; // FrameIndex for return slot.
64 public:
Nate Begeman21e463b2005-10-16 05:39:50 +000065 PPCTargetLowering(TargetMachine &TM);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000066
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000067 /// LowerOperation - Provide custom lowering hooks for some operations.
68 ///
69 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
70
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 /// LowerArguments - This hook must be implemented to indicate how we should
72 /// lower the arguments for the specified function, into the specified DAG.
73 virtual std::vector<SDOperand>
74 LowerArguments(Function &F, SelectionDAG &DAG);
75
76 /// LowerCallTo - This hook lowers an abstract call to a function into an
77 /// actual call.
78 virtual std::pair<SDOperand, SDOperand>
79 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
80 unsigned CC,
81 bool isTailCall, SDOperand Callee, ArgListTy &Args,
82 SelectionDAG &DAG);
Nate Begeman4a959452005-10-18 23:23:37 +000083
84 virtual SDOperand LowerReturnTo(SDOperand Chain, SDOperand Op,
85 SelectionDAG &DAG);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086
87 virtual SDOperand LowerVAStart(SDOperand Chain, SDOperand VAListP,
88 Value *VAListV, SelectionDAG &DAG);
89
90 virtual std::pair<SDOperand,SDOperand>
91 LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
92 const Type *ArgTy, SelectionDAG &DAG);
93
94 virtual std::pair<SDOperand, SDOperand>
95 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
96 SelectionDAG &DAG);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000097
98 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
99 MachineBasicBlock *MBB);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000100 };
101}
102
103#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H