blob: 3d28e602f6d60531b614bf991a8e0bf3d4865d90 [file] [log] [blame]
Scott Michel170783a2007-12-19 20:15:47 +00001; RUN: llvm-as -o - %s | llc -march=cellspu > %t1.s
Chris Lattner994d6cf2008-01-18 19:53:43 +00002; RUN: grep cbd %t1.s | count 3
3; RUN: grep chd %t1.s | count 3
4; RUN: grep cwd %t1.s | count 6
5; RUN: grep il %t1.s | count 4
6; RUN: grep ilh %t1.s | count 3
7; RUN: grep iohl %t1.s | count 1
8; RUN: grep ilhu %t1.s | count 1
9; RUN: grep shufb %t1.s | count 12
10; RUN: grep 17219 %t1.s | count 1
11; RUN: grep 22598 %t1.s | count 1
12; RUN: grep -- -39 %t1.s | count 1
13; RUN: grep 24 %t1.s | count 1
Scott Michel170783a2007-12-19 20:15:47 +000014; RUN: grep 1159 %t1.s | count 1
15; ModuleID = 'vecinsert.bc'
16target datalayout = "E-p:32:32:128-f64:64:128-f32:32:128-i64:32:128-i32:32:128-i16:16:128-i8:8:128-i1:8:128-a0:0:128-v128:128:128"
17target triple = "spu-unknown-elf"
18
19; 67 -> 0x43, as 8-bit vector constant load = 0x4343 (17219)0x4343
20define <16 x i8> @test_v16i8(<16 x i8> %P, i8 %x) {
21entry:
22 %tmp1 = insertelement <16 x i8> %P, i8 %x, i32 10
23 %tmp1.1 = insertelement <16 x i8> %tmp1, i8 67, i32 7
24 %tmp1.2 = insertelement <16 x i8> %tmp1.1, i8 %x, i32 15
25 ret <16 x i8> %tmp1.2
26}
27
28; 22598 -> 0x5846
29define <8 x i16> @test_v8i16(<8 x i16> %P, i16 %x) {
30entry:
31 %tmp1 = insertelement <8 x i16> %P, i16 %x, i32 5
32 %tmp1.1 = insertelement <8 x i16> %tmp1, i16 22598, i32 7
33 %tmp1.2 = insertelement <8 x i16> %tmp1.1, i16 %x, i32 2
34 ret <8 x i16> %tmp1.2
35}
36
37; 1574023 -> 0x180487 (ILHU 24/IOHL 1159)
38define <4 x i32> @test_v4i32_1(<4 x i32> %P, i32 %x) {
39entry:
40 %tmp1 = insertelement <4 x i32> %P, i32 %x, i32 2
41 %tmp1.1 = insertelement <4 x i32> %tmp1, i32 1574023, i32 1
42 %tmp1.2 = insertelement <4 x i32> %tmp1.1, i32 %x, i32 3
43 ret <4 x i32> %tmp1.2
44}
45
46; Should generate IL for the load
47define <4 x i32> @test_v4i32_2(<4 x i32> %P, i32 %x) {
48entry:
49 %tmp1 = insertelement <4 x i32> %P, i32 %x, i32 2
50 %tmp1.1 = insertelement <4 x i32> %tmp1, i32 -39, i32 1
51 %tmp1.2 = insertelement <4 x i32> %tmp1.1, i32 %x, i32 3
52 ret <4 x i32> %tmp1.2
53}