blob: 1dc969b4b69b40b378107720fd729ae2594f86e4 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Scott Michel21213e72009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Kalle Raiskilac9fda992010-08-02 10:25:47 +0000431 addRegisterClass(MVT::v2f32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
434 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
435 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000436
Duncan Sands83ec4b62008-06-06 12:08:01 +0000437 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000438 setOperationAction(ISD::ADD, VT, Legal);
439 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000440 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000441 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000443 setOperationAction(ISD::AND, VT, Legal);
444 setOperationAction(ISD::OR, VT, Legal);
445 setOperationAction(ISD::XOR, VT, Legal);
446 setOperationAction(ISD::LOAD, VT, Legal);
447 setOperationAction(ISD::SELECT, VT, Legal);
448 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000449
Scott Michel266bc8f2007-12-04 22:23:35 +0000450 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000451 setOperationAction(ISD::SDIV, VT, Expand);
452 setOperationAction(ISD::SREM, VT, Expand);
453 setOperationAction(ISD::UDIV, VT, Expand);
454 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000455
456 // Custom lower build_vector, constant pool spills, insert and
457 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000458 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
459 setOperationAction(ISD::ConstantPool, VT, Custom);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
461 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
463 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000464 }
465
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::AND, MVT::v16i8, Custom);
467 setOperationAction(ISD::OR, MVT::v16i8, Custom);
468 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
469 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000470
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000472
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000473 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
474 setOperationAction(ISD::STORE, MVT::v2f32, Custom);
475
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000477 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000478
Scott Michel266bc8f2007-12-04 22:23:35 +0000479 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000480
Scott Michel266bc8f2007-12-04 22:23:35 +0000481 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000482 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000483 setTargetDAGCombine(ISD::ZERO_EXTEND);
484 setTargetDAGCombine(ISD::SIGN_EXTEND);
485 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000486
Scott Michel266bc8f2007-12-04 22:23:35 +0000487 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000488
Scott Michele07d3de2008-12-09 03:37:19 +0000489 // Set pre-RA register scheduler default to BURR, which produces slightly
490 // better code than the default (could also be TDRR, but TargetLowering.h
491 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000492 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000493}
494
495const char *
496SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
497{
498 if (node_names.empty()) {
499 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
500 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
501 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
502 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000503 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000504 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
506 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
507 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000508 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000509 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000510 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000511 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000512 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
513 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000514 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
515 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000516 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
517 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
518 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000519 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000520 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000521 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
522 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
523 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000524 node_names[(unsigned) SPUISD::HALF2VEC] = "SPUISD::HALF2VEC";
525 node_names[(unsigned) SPUISD::VEC2HALF] = "SPUISD::VEC2HALF";
Scott Michel266bc8f2007-12-04 22:23:35 +0000526 }
527
528 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
529
530 return ((i != node_names.end()) ? i->second : 0);
531}
532
Bill Wendlingb4202b82009-07-01 18:50:55 +0000533/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000534unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
535 return 3;
536}
537
Scott Michelf0569be2008-12-27 04:51:36 +0000538//===----------------------------------------------------------------------===//
539// Return the Cell SPU's SETCC result type
540//===----------------------------------------------------------------------===//
541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000543 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
545 VT.getSimpleVT().SimpleTy :
546 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000547}
548
Scott Michel266bc8f2007-12-04 22:23:35 +0000549//===----------------------------------------------------------------------===//
550// Calling convention code:
551//===----------------------------------------------------------------------===//
552
553#include "SPUGenCallingConv.inc"
554
555//===----------------------------------------------------------------------===//
556// LowerOperation implementation
557//===----------------------------------------------------------------------===//
558
559/// Custom lower loads for CellSPU
560/*!
561 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
562 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000563
564 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000566
567\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000568%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000569%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000570%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000571%4 f32 = vec2perfslot %3
572%5 f64 = fp_extend %4
573\endverbatim
574*/
Dan Gohman475871a2008-07-27 21:46:04 +0000575static SDValue
576LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000577 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000578 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000579 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
580 EVT InVT = LN->getMemoryVT();
581 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000582 ISD::LoadExtType ExtType = LN->getExtensionType();
583 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000584 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000585 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michel266bc8f2007-12-04 22:23:35 +0000587 switch (LN->getAddressingMode()) {
588 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000589 SDValue result;
590 SDValue basePtr = LN->getBasePtr();
591 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000592
Scott Michelf0569be2008-12-27 04:51:36 +0000593 if (alignment == 16) {
594 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000595
Scott Michelf0569be2008-12-27 04:51:36 +0000596 // Special cases for a known aligned load to simplify the base pointer
597 // and the rotation amount:
598 if (basePtr.getOpcode() == ISD::ADD
599 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
600 // Known offset into basePtr
601 int64_t offset = CN->getSExtValue();
602 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000603
Scott Michelf0569be2008-12-27 04:51:36 +0000604 if (rotamt < 0)
605 rotamt += 16;
606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000608
609 // Simplify the base pointer for this case:
610 basePtr = basePtr.getOperand(0);
611 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000612 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000613 basePtr,
614 DAG.getConstant((offset & ~0xf), PtrVT));
615 }
616 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
617 || (basePtr.getOpcode() == SPUISD::IndirectAddr
618 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
619 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
620 // Plain aligned a-form address: rotate into preferred slot
621 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
622 int64_t rotamt = -vtm->prefslot_byte;
623 if (rotamt < 0)
624 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000626 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000627 // Offset the rotate amount by the basePtr and the preferred slot
628 // byte offset
629 int64_t rotamt = -vtm->prefslot_byte;
630 if (rotamt < 0)
631 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000632 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000633 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000634 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000635 }
Scott Michelf0569be2008-12-27 04:51:36 +0000636 } else {
637 // Unaligned load: must be more pessimistic about addressing modes:
638 if (basePtr.getOpcode() == ISD::ADD) {
639 MachineFunction &MF = DAG.getMachineFunction();
640 MachineRegisterInfo &RegInfo = MF.getRegInfo();
641 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
642 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000643
Scott Michelf0569be2008-12-27 04:51:36 +0000644 SDValue Op0 = basePtr.getOperand(0);
645 SDValue Op1 = basePtr.getOperand(1);
646
647 if (isa<ConstantSDNode>(Op1)) {
648 // Convert the (add <ptr>, <const>) to an indirect address contained
649 // in a register. Note that this is done because we need to avoid
650 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000652 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
653 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000654 } else {
655 // Convert the (add <arg1>, <arg2>) to an indirect address, which
656 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000657 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000658 }
659 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000660 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000661 basePtr,
662 DAG.getConstant(0, PtrVT));
663 }
664
665 // Offset the rotate amount by the basePtr and the preferred slot
666 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000667 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 basePtr,
669 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000670 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000671
Scott Michelf0569be2008-12-27 04:51:36 +0000672 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000674 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000675 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000676
677 // Update the chain
678 the_chain = result.getValue(1);
679
680 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000682 result.getValue(0), rotate);
683
Scott Michel30ee7df2008-12-04 03:02:42 +0000684 // Convert the loaded v16i8 vector to the appropriate vector type
685 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000686 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
687 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000688 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
689 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000690
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 // Handle extending loads by extending the scalar result:
692 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000693 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000694 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000695 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000696 } else if (ExtType == ISD::EXTLOAD) {
697 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000698
Scott Michel30ee7df2008-12-04 03:02:42 +0000699 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000700 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000701
Dale Johannesen33c960f2009-02-04 20:06:27 +0000702 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000703 }
704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000706 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000707 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000708 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000709 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000710
Dale Johannesen33c960f2009-02-04 20:06:27 +0000711 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000712 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000713 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000714 }
715 case ISD::PRE_INC:
716 case ISD::PRE_DEC:
717 case ISD::POST_INC:
718 case ISD::POST_DEC:
719 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000720 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000721 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
722 "than UNINDEXED\n" +
723 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000724 /*NOTREACHED*/
725 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000726 }
727
Dan Gohman475871a2008-07-27 21:46:04 +0000728 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000729}
730
731/// Custom lower stores for CellSPU
732/*!
733 All CellSPU stores are aligned to 16-byte boundaries, so for elements
734 within a 16-byte block, we have to generate a shuffle to insert the
735 requested element into its place, then store the resulting block.
736 */
Dan Gohman475871a2008-07-27 21:46:04 +0000737static SDValue
738LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000739 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000740 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000741 EVT VT = Value.getValueType();
742 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
743 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000744 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000745 unsigned alignment = SN->getAlignment();
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000746 const bool isVec = VT.isVector();
747 EVT eltTy = isVec ? VT.getVectorElementType(): VT;
Scott Michel266bc8f2007-12-04 22:23:35 +0000748
749 switch (SN->getAddressingMode()) {
750 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000751 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000752 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000753 eltTy, (128 / eltTy.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000754
Scott Michelf0569be2008-12-27 04:51:36 +0000755 SDValue alignLoadVec;
756 SDValue basePtr = SN->getBasePtr();
757 SDValue the_chain = SN->getChain();
758 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000759
Scott Michelf0569be2008-12-27 04:51:36 +0000760 if (alignment == 16) {
761 ConstantSDNode *CN;
Scott Michelf0569be2008-12-27 04:51:36 +0000762 // Special cases for a known aligned load to simplify the base pointer
763 // and insertion byte:
764 if (basePtr.getOpcode() == ISD::ADD
765 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
766 // Known offset into basePtr
767 int64_t offset = CN->getSExtValue();
768
769 // Simplify the base pointer for this case:
770 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000771 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000772 basePtr,
773 DAG.getConstant((offset & 0xf), PtrVT));
774
775 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000776 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000777 basePtr,
778 DAG.getConstant((offset & ~0xf), PtrVT));
779 }
780 } else {
781 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000782 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000783 basePtr,
784 DAG.getConstant(0, PtrVT));
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000785 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
786 basePtr,
787 DAG.getConstant(0, PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000788 }
789 } else {
790 // Unaligned load: must be more pessimistic about addressing modes:
791 if (basePtr.getOpcode() == ISD::ADD) {
792 MachineFunction &MF = DAG.getMachineFunction();
793 MachineRegisterInfo &RegInfo = MF.getRegInfo();
794 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
795 SDValue Flag;
796
797 SDValue Op0 = basePtr.getOperand(0);
798 SDValue Op1 = basePtr.getOperand(1);
799
800 if (isa<ConstantSDNode>(Op1)) {
801 // Convert the (add <ptr>, <const>) to an indirect address contained
802 // in a register. Note that this is done because we need to avoid
803 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000804 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000805 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
806 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000807 } else {
808 // Convert the (add <arg1>, <arg2>) to an indirect address, which
809 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000810 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000811 }
812 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000813 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000814 basePtr,
815 DAG.getConstant(0, PtrVT));
816 }
817
818 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000819 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000820 basePtr,
821 DAG.getConstant(0, PtrVT));
822 }
823
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000824 // Load the memory to which to store.
825 alignLoadVec = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000826 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000827 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000828
829 // Update the chain
830 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000831
Scott Michel9de5d0d2008-01-11 02:53:15 +0000832 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000833 SDValue theValue = SN->getValue();
834 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000835
836 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000837 && (theValue.getOpcode() == ISD::AssertZext
838 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000839 // Drill down and get the value for zero- and sign-extended
840 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000841 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000842 }
843
Scott Michel9de5d0d2008-01-11 02:53:15 +0000844 // If the base pointer is already a D-form address, then just create
845 // a new D-form address with a slot offset and the orignal base pointer.
846 // Otherwise generate a D-form address with the slot offset relative
847 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000848#if !defined(NDEBUG)
849 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000850 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000851 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000852 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000853 }
854#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000855
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000856 SDValue insertEltOp;
857 SDValue vectorizeOp;
858 if (isVec)
859 {
860 // FIXME: this works only if the vector is 64bit!
861 insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v2i64, insertEltOffs);
862 vectorizeOp = DAG.getNode(SPUISD::HALF2VEC, dl, vecVT, theValue);
863 }
864 else
865 {
866 insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
867 vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
868 }
Dale Johannesen33c960f2009-02-04 20:06:27 +0000869 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000870 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000871 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000873
Dale Johannesen33c960f2009-02-04 20:06:27 +0000874 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000875 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000876 LN->isVolatile(), LN->isNonTemporal(),
877 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000878
Scott Michel23f2ff72008-12-04 17:16:59 +0000879#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000880 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
881 const SDValue &currentRoot = DAG.getRoot();
882
883 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000884 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000885 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000886 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000887 DAG.setRoot(currentRoot);
888 }
889#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000890
Scott Michel266bc8f2007-12-04 22:23:35 +0000891 return result;
892 /*UNREACHED*/
893 }
894 case ISD::PRE_INC:
895 case ISD::PRE_DEC:
896 case ISD::POST_INC:
897 case ISD::POST_DEC:
898 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000899 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000900 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
901 "than UNINDEXED\n" +
902 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000903 /*NOTREACHED*/
904 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000905 }
906
Dan Gohman475871a2008-07-27 21:46:04 +0000907 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000908}
909
Scott Michel94bd57e2009-01-15 04:41:47 +0000910//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000911static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000912LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000913 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000914 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000915 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000916 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
917 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000918 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000919 // FIXME there is no actual debug info here
920 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000921
922 if (TM.getRelocationModel() == Reloc::Static) {
923 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000924 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000925 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000926 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000927 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
928 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
929 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000930 }
931 }
932
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000934 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000935 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000936}
937
Scott Michel94bd57e2009-01-15 04:41:47 +0000938//! Alternate entry point for generating the address of a constant pool entry
939SDValue
940SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
941 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
942}
943
Dan Gohman475871a2008-07-27 21:46:04 +0000944static SDValue
945LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000946 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000947 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000948 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
949 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000950 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000951 // FIXME there is no actual debug info here
952 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000953
954 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000955 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000956 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000957 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000958 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
959 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
960 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000961 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000962 }
963
Torok Edwinc23197a2009-07-14 16:55:14 +0000964 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000965 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000966 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000967}
968
Dan Gohman475871a2008-07-27 21:46:04 +0000969static SDValue
970LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000971 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000972 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000973 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +0000974 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
975 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000976 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000977 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000978 // FIXME there is no actual debug info here
979 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000980
Scott Michel266bc8f2007-12-04 22:23:35 +0000981 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000982 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000983 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000984 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000985 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
986 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
987 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000988 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000989 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000990 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000991 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000992 /*NOTREACHED*/
993 }
994
Dan Gohman475871a2008-07-27 21:46:04 +0000995 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000996}
997
Nate Begemanccef5802008-02-14 18:43:04 +0000998//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000999static SDValue
1000LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001001 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001002 // FIXME there is no actual debug info here
1003 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001006 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1007
1008 assert((FP != 0) &&
1009 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001010
Scott Michel170783a2007-12-19 20:15:47 +00001011 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 SDValue T = DAG.getConstant(dbits, MVT::i64);
1013 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001014 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001016 }
1017
Dan Gohman475871a2008-07-27 21:46:04 +00001018 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001019}
1020
Dan Gohman98ca4f22009-08-05 01:29:28 +00001021SDValue
1022SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001023 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001024 const SmallVectorImpl<ISD::InputArg>
1025 &Ins,
1026 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001027 SmallVectorImpl<SDValue> &InVals)
1028 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001029
Scott Michel266bc8f2007-12-04 22:23:35 +00001030 MachineFunction &MF = DAG.getMachineFunction();
1031 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001032 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001033 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001034
Scott Michel266bc8f2007-12-04 22:23:35 +00001035 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1036 unsigned ArgRegIdx = 0;
1037 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001038
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001040
Kalle Raiskilad258c492010-07-08 21:15:22 +00001041 SmallVector<CCValAssign, 16> ArgLocs;
1042 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1043 *DAG.getContext());
1044 // FIXME: allow for other calling conventions
1045 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1046
Scott Michel266bc8f2007-12-04 22:23:35 +00001047 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001048 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001049 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001050 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001051 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001052 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001053
Kalle Raiskilad258c492010-07-08 21:15:22 +00001054 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001055 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001056
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001058 default:
1059 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1060 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001062 ArgRegClass = &SPU::R8CRegClass;
1063 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001065 ArgRegClass = &SPU::R16CRegClass;
1066 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001068 ArgRegClass = &SPU::R32CRegClass;
1069 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001071 ArgRegClass = &SPU::R64CRegClass;
1072 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001074 ArgRegClass = &SPU::GPRCRegClass;
1075 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001077 ArgRegClass = &SPU::R32FPRegClass;
1078 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001080 ArgRegClass = &SPU::R64FPRegClass;
1081 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 case MVT::v2f64:
1083 case MVT::v4f32:
1084 case MVT::v2i64:
1085 case MVT::v4i32:
1086 case MVT::v8i16:
1087 case MVT::v16i8:
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001088 case MVT::v2i32:
Kalle Raiskilac9fda992010-08-02 10:25:47 +00001089 case MVT::v2f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001090 ArgRegClass = &SPU::VECREGRegClass;
1091 break;
Scott Micheld976c212008-10-30 01:51:48 +00001092 }
1093
1094 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001095 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001096 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001097 ++ArgRegIdx;
1098 } else {
1099 // We need to load the argument to a virtual register if we determined
1100 // above that we ran out of physical registers of the appropriate type
1101 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001102 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001104 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001105 ArgOffset += StackSlotSize;
1106 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001107
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001109 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001111 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001112
Scott Micheld976c212008-10-30 01:51:48 +00001113 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001114 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001115 // FIXME: we should be able to query the argument registers from
1116 // tablegen generated code.
1117 static const unsigned ArgRegs[] = {
1118 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1119 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1120 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1121 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1122 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1123 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1124 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1125 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1126 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1127 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1128 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1129 };
1130 // size of ArgRegs array
1131 unsigned NumArgRegs = 77;
1132
Scott Micheld976c212008-10-30 01:51:48 +00001133 // We will spill (79-3)+1 registers to the stack
1134 SmallVector<SDValue, 79-3+1> MemOps;
1135
1136 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001137 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001138 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001139 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001140 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001141 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1142 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001143 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1144 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001146 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001147
1148 // Increment address by stack slot size for the next stored argument
1149 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001150 }
1151 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001154 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001155
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001157}
1158
1159/// isLSAAddress - Return the immediate to use if the specified
1160/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001161static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001162 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001163 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001164
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001165 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001166 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1167 (Addr << 14 >> 14) != Addr)
1168 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001169
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001171}
1172
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001174SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001175 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001176 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001178 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 const SmallVectorImpl<ISD::InputArg> &Ins,
1180 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001181 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001182 // CellSPU target does not yet support tail call optimization.
1183 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001184
1185 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1186 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001187 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001188
1189 SmallVector<CCValAssign, 16> ArgLocs;
1190 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1191 *DAG.getContext());
1192 // FIXME: allow for other calling conventions
1193 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1194
1195 const unsigned NumArgRegs = ArgLocs.size();
1196
Scott Michel266bc8f2007-12-04 22:23:35 +00001197
1198 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001199 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001200
Scott Michel266bc8f2007-12-04 22:23:35 +00001201 // Set up a copy of the stack pointer for use loading and storing any
1202 // arguments that may not fit in the registers available for argument
1203 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001204 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001205
Scott Michel266bc8f2007-12-04 22:23:35 +00001206 // Figure out which arguments are going to go in registers, and which in
1207 // memory.
1208 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1209 unsigned ArgRegIdx = 0;
1210
1211 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001212 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001213 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001214 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001215
Kalle Raiskilad258c492010-07-08 21:15:22 +00001216 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1217 SDValue Arg = OutVals[ArgRegIdx];
1218 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001219
Scott Michel266bc8f2007-12-04 22:23:35 +00001220 // PtrOff will be used to store the current argument to the stack if a
1221 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001222 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001223 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001224
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001226 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 case MVT::i8:
1228 case MVT::i16:
1229 case MVT::i32:
1230 case MVT::i64:
1231 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 case MVT::f32:
1233 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 case MVT::v2i64:
1235 case MVT::v2f64:
1236 case MVT::v4f32:
1237 case MVT::v4i32:
1238 case MVT::v8i16:
1239 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001240 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001241 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001242 } else {
David Greene73657df2010-02-15 16:55:58 +00001243 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1244 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001245 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001246 }
1247 break;
1248 }
1249 }
1250
Bill Wendlingce90c242009-12-28 01:31:11 +00001251 // Accumulate how many bytes are to be pushed on the stack, including the
1252 // linkage area, and parameter passing area. According to the SPU ABI,
1253 // we minimally need space for [LR] and [SP].
1254 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1255
1256 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001257 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1258 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001259
1260 if (!MemOpChains.empty()) {
1261 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001263 &MemOpChains[0], MemOpChains.size());
1264 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001265
Scott Michel266bc8f2007-12-04 22:23:35 +00001266 // Build a sequence of copy-to-reg nodes chained together with token chain
1267 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001268 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001269 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001270 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001271 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001272 InFlag = Chain.getValue(1);
1273 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001274
Dan Gohman475871a2008-07-27 21:46:04 +00001275 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001276 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001277
Bill Wendling056292f2008-09-16 21:48:12 +00001278 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1279 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1280 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001281 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001282 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001284 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001285 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001286
Scott Michel9de5d0d2008-01-11 02:53:15 +00001287 if (!ST->usingLargeMem()) {
1288 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1289 // style calls, otherwise, external symbols are BRASL calls. This assumes
1290 // that declared/defined symbols are in the same compilation unit and can
1291 // be reached through PC-relative jumps.
1292 //
1293 // NOTE:
1294 // This may be an unsafe assumption for JIT and really large compilation
1295 // units.
1296 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001297 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001298 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001299 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001300 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001302 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1303 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001304 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001305 }
Scott Michel1df30c42008-12-29 03:23:36 +00001306 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001307 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001308 SDValue Zero = DAG.getConstant(0, PtrVT);
1309 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1310 Callee.getValueType());
1311
1312 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001313 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001314 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001315 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001316 }
1317 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001318 // If this is an absolute destination address that appears to be a legal
1319 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001320 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001321 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001322
1323 Ops.push_back(Chain);
1324 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001325
Scott Michel266bc8f2007-12-04 22:23:35 +00001326 // Add argument registers to the end of the list so that they are known live
1327 // into the call.
1328 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001329 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001330 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001331
Gabor Greifba36cb52008-08-28 21:40:38 +00001332 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001333 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001334 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001336 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001337 InFlag = Chain.getValue(1);
1338
Chris Lattnere563bbc2008-10-11 22:08:30 +00001339 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1340 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001342 InFlag = Chain.getValue(1);
1343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344 // If the function returns void, just return the chain.
1345 if (Ins.empty())
1346 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001347
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001350 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 case MVT::Other: break;
1352 case MVT::i32:
1353 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001354 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001358 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001361 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001362 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001365 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001366 case MVT::i8:
1367 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001368 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001370 case MVT::f32:
1371 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001372 case MVT::v2f64:
1373 case MVT::v2i64:
1374 case MVT::v4f32:
1375 case MVT::v4i32:
1376 case MVT::v8i16:
1377 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001379 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001381 break;
1382 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001383
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001385}
1386
Dan Gohman98ca4f22009-08-05 01:29:28 +00001387SDValue
1388SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001389 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001391 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001392 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393
Scott Michel266bc8f2007-12-04 22:23:35 +00001394 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1396 RVLocs, *DAG.getContext());
1397 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001398
Scott Michel266bc8f2007-12-04 22:23:35 +00001399 // If this is the first return lowered for this function, add the regs to the
1400 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001401 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001402 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001403 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001404 }
1405
Dan Gohman475871a2008-07-27 21:46:04 +00001406 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001407
Scott Michel266bc8f2007-12-04 22:23:35 +00001408 // Copy the result values into the output registers.
1409 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1410 CCValAssign &VA = RVLocs[i];
1411 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001412 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001413 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001414 Flag = Chain.getValue(1);
1415 }
1416
Gabor Greifba36cb52008-08-28 21:40:38 +00001417 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001419 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001421}
1422
1423
1424//===----------------------------------------------------------------------===//
1425// Vector related lowering:
1426//===----------------------------------------------------------------------===//
1427
1428static ConstantSDNode *
1429getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001430 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001431
Scott Michel266bc8f2007-12-04 22:23:35 +00001432 // Check to see if this buildvec has a single non-undef value in its elements.
1433 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1434 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001435 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001436 OpVal = N->getOperand(i);
1437 else if (OpVal != N->getOperand(i))
1438 return 0;
1439 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001440
Gabor Greifba36cb52008-08-28 21:40:38 +00001441 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001442 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001443 return CN;
1444 }
1445 }
1446
Scott Michel7ea02ff2009-03-17 01:15:45 +00001447 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001448}
1449
1450/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1451/// and the value fits into an unsigned 18-bit constant, and if so, return the
1452/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001453SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001454 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001455 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001456 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001458 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001459 uint32_t upper = uint32_t(UValue >> 32);
1460 uint32_t lower = uint32_t(UValue);
1461 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001462 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001463 Value = Value >> 32;
1464 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001465 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001466 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001467 }
1468
Dan Gohman475871a2008-07-27 21:46:04 +00001469 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001470}
1471
1472/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1473/// and the value fits into a signed 16-bit constant, and if so, return the
1474/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001475SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001476 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001477 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001478 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001479 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001480 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001481 uint32_t upper = uint32_t(UValue >> 32);
1482 uint32_t lower = uint32_t(UValue);
1483 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001484 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001485 Value = Value >> 32;
1486 }
Scott Michelad2715e2008-03-05 23:02:02 +00001487 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001488 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001489 }
1490 }
1491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001493}
1494
1495/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1496/// and the value fits into a signed 10-bit constant, and if so, return the
1497/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001498SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001499 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001500 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001501 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001503 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001504 uint32_t upper = uint32_t(UValue >> 32);
1505 uint32_t lower = uint32_t(UValue);
1506 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001507 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001508 Value = Value >> 32;
1509 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001510 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001511 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001512 }
1513
Dan Gohman475871a2008-07-27 21:46:04 +00001514 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001515}
1516
1517/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1518/// and the value fits into a signed 8-bit constant, and if so, return the
1519/// constant.
1520///
1521/// @note: The incoming vector is v16i8 because that's the only way we can load
1522/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1523/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001524SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001525 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001526 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001527 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001529 && Value <= 0xffff /* truncated from uint64_t */
1530 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001531 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001533 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001534 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001535 }
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001538}
1539
1540/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1541/// and the value fits into a signed 16-bit constant, and if so, return the
1542/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001543SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001544 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001545 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001546 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001548 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001550 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001551 }
1552
Dan Gohman475871a2008-07-27 21:46:04 +00001553 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001554}
1555
1556/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001557SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001558 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001560 }
1561
Dan Gohman475871a2008-07-27 21:46:04 +00001562 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001563}
1564
1565/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001566SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001567 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001569 }
1570
Dan Gohman475871a2008-07-27 21:46:04 +00001571 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001572}
1573
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001574//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001575static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001576LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001577 EVT VT = Op.getValueType();
1578 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001579 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001580 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1581 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1582 unsigned minSplatBits = EltVT.getSizeInBits();
1583
1584 if (minSplatBits < 16)
1585 minSplatBits = 16;
1586
1587 APInt APSplatBits, APSplatUndef;
1588 unsigned SplatBitSize;
1589 bool HasAnyUndefs;
1590
1591 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1592 HasAnyUndefs, minSplatBits)
1593 || minSplatBits < SplatBitSize)
1594 return SDValue(); // Wasn't a constant vector or splat exceeded min
1595
1596 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001597
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001599 default:
1600 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1601 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001602 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001604 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001605 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001606 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001607 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 SDValue T = DAG.getConstant(Value32, MVT::i32);
1609 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1610 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001611 break;
1612 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001614 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001615 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001616 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001617 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 SDValue T = DAG.getConstant(f64val, MVT::i64);
1619 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1620 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001621 break;
1622 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001624 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001625 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1626 SmallVector<SDValue, 8> Ops;
1627
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001629 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001631 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001633 unsigned short Value16 = SplatBits;
1634 SDValue T = DAG.getConstant(Value16, EltVT);
1635 SmallVector<SDValue, 8> Ops;
1636
1637 Ops.assign(8, T);
1638 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001639 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001641 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001642 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001643 }
Kalle Raiskilae1c91592010-08-02 11:22:10 +00001644 case MVT::v2f32:
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 case MVT::v2i32: {
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001646 return SDValue();
Scott Michel21213e72009-01-06 23:10:38 +00001647 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001649 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001650 }
1651 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001652
Dan Gohman475871a2008-07-27 21:46:04 +00001653 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001654}
1655
Scott Michel7ea02ff2009-03-17 01:15:45 +00001656/*!
1657 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001658SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001659SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001660 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001661 uint32_t upper = uint32_t(SplatVal >> 32);
1662 uint32_t lower = uint32_t(SplatVal);
1663
1664 if (upper == lower) {
1665 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001667 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001669 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001670 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001671 bool upper_special, lower_special;
1672
1673 // NOTE: This code creates common-case shuffle masks that can be easily
1674 // detected as common expressions. It is not attempting to create highly
1675 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1676
1677 // Detect if the upper or lower half is a special shuffle mask pattern:
1678 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1679 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1680
Scott Michel7ea02ff2009-03-17 01:15:45 +00001681 // Both upper and lower are special, lower to a constant pool load:
1682 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1684 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001685 SplatValCN, SplatValCN);
1686 }
1687
1688 SDValue LO32;
1689 SDValue HI32;
1690 SmallVector<SDValue, 16> ShufBytes;
1691 SDValue Result;
1692
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001693 // Create lower vector if not a special pattern
1694 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001696 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001698 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001699 }
1700
1701 // Create upper vector if not a special pattern
1702 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001704 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001706 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001707 }
1708
1709 // If either upper or lower are special, then the two input operands are
1710 // the same (basically, one of them is a "don't care")
1711 if (lower_special)
1712 LO32 = HI32;
1713 if (upper_special)
1714 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001715
1716 for (int i = 0; i < 4; ++i) {
1717 uint64_t val = 0;
1718 for (int j = 0; j < 4; ++j) {
1719 SDValue V;
1720 bool process_upper, process_lower;
1721 val <<= 8;
1722 process_upper = (upper_special && (i & 1) == 0);
1723 process_lower = (lower_special && (i & 1) == 1);
1724
1725 if (process_upper || process_lower) {
1726 if ((process_upper && upper == 0)
1727 || (process_lower && lower == 0))
1728 val |= 0x80;
1729 else if ((process_upper && upper == 0xffffffff)
1730 || (process_lower && lower == 0xffffffff))
1731 val |= 0xc0;
1732 else if ((process_upper && upper == 0x80000000)
1733 || (process_lower && lower == 0x80000000))
1734 val |= (j == 0 ? 0xe0 : 0x80);
1735 } else
1736 val |= i * 4 + j + ((i & 1) * 16);
1737 }
1738
Owen Anderson825b72b2009-08-11 20:47:22 +00001739 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001740 }
1741
Dale Johannesened2eee62009-02-06 01:31:28 +00001742 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001744 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001745 }
1746}
1747
Scott Michel266bc8f2007-12-04 22:23:35 +00001748/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1749/// which the Cell can operate. The code inspects V3 to ascertain whether the
1750/// permutation vector, V3, is monotonically increasing with one "exception"
1751/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001752/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001753/// In either case, the net result is going to eventually invoke SHUFB to
1754/// permute/shuffle the bytes from V1 and V2.
1755/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001756/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001757/// control word for byte/halfword/word insertion. This takes care of a single
1758/// element move from V2 into V1.
1759/// \note
1760/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001761static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001762 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue V1 = Op.getOperand(0);
1764 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001765 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001766
Scott Michel266bc8f2007-12-04 22:23:35 +00001767 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001768
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 // If we have a single element being moved from V1 to V2, this can be handled
1770 // using the C*[DX] compute mask instructions, but the vector elements have
1771 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001772 EVT VecVT = V1.getValueType();
1773 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001774 unsigned EltsFromV2 = 0;
1775 unsigned V2Elt = 0;
1776 unsigned V2EltIdx0 = 0;
1777 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001778 unsigned MaxElts = VecVT.getVectorNumElements();
1779 unsigned PrevElt = 0;
1780 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001781 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001782 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001783 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001784
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001786 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001787 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001789 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001790 maskVT = MVT::v8i16;
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001791 } else if (VecVT == MVT::v2i32 || VecVT == MVT::v2f32 ) {
1792 V2EltIdx0 = 2;
1793 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001795 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001796 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001797 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001798 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001799 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001800 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001801 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001802
Nate Begeman9008ca62009-04-27 18:41:29 +00001803 for (unsigned i = 0; i != MaxElts; ++i) {
1804 if (SVN->getMaskElt(i) < 0)
1805 continue;
1806
1807 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001808
Nate Begeman9008ca62009-04-27 18:41:29 +00001809 if (monotonic) {
1810 if (SrcElt >= V2EltIdx0) {
1811 if (1 >= (++EltsFromV2)) {
1812 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001813 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001814 } else if (CurrElt != SrcElt) {
1815 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001816 }
1817
Nate Begeman9008ca62009-04-27 18:41:29 +00001818 ++CurrElt;
1819 }
1820
1821 if (rotate) {
1822 if (PrevElt > 0 && SrcElt < MaxElts) {
1823 if ((PrevElt == SrcElt - 1)
1824 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001825 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001826 if (SrcElt == 0)
1827 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001828 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001829 rotate = false;
1830 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001831 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001832 // First time through, need to keep track of previous element
1833 PrevElt = SrcElt;
1834 } else {
1835 // This isn't a rotation, takes elements from vector 2
1836 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001837 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001839 }
1840
1841 if (EltsFromV2 == 1 && monotonic) {
1842 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001843 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001844
1845 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1846 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1847 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1848 DAG.getRegister(SPU::R1, PtrVT),
1849 DAG.getConstant(V2Elt, MVT::i32));
1850 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1851 maskVT, Pointer);
1852
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001854 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001855 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001856 } else if (rotate) {
1857 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001858
Dale Johannesena05dca42009-02-04 23:02:30 +00001859 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001861 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001862 // Convert the SHUFFLE_VECTOR mask's input element units to the
1863 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001864 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001865
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001867 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1868 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001869
Nate Begeman9008ca62009-04-27 18:41:29 +00001870 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001872 }
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001873 // For half vectors padd the mask with zeros for the second half.
1874 // This is needed because mask is assumed to be full vector elsewhere in
1875 // the SPU backend.
1876 if(VecVT == MVT::v2i32 || VecVT == MVT::v2f32)
1877 for( unsigned i = 0; i < 2; ++i )
1878 {
1879 for (unsigned j = 0; j < BytesPerElement; ++j)
1880 ResultMask.push_back(DAG.getConstant(0,MVT::i8));
1881 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001882
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001884 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001885 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001886 }
1887}
1888
Dan Gohman475871a2008-07-27 21:46:04 +00001889static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1890 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001891 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001892
Gabor Greifba36cb52008-08-28 21:40:38 +00001893 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001894 // For a constant, build the appropriate constant vector, which will
1895 // eventually simplify to a vector register load.
1896
Gabor Greifba36cb52008-08-28 21:40:38 +00001897 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001898 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001899 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001900 size_t n_copies;
1901
1902 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001904 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001905 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1907 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1908 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1909 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1910 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1911 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001912 case MVT::v2i32: n_copies = 2; VT = MVT::i32; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001913 }
1914
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001915 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001916 for (size_t j = 0; j < n_copies; ++j)
1917 ConstVecValues.push_back(CValue);
1918
Evan Chenga87008d2009-02-25 22:49:59 +00001919 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1920 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001921 } else {
1922 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001924 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 case MVT::i8:
1926 case MVT::i16:
1927 case MVT::i32:
1928 case MVT::i64:
1929 case MVT::f32:
1930 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001931 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001932 }
1933 }
1934
Dan Gohman475871a2008-07-27 21:46:04 +00001935 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001936}
1937
Dan Gohman475871a2008-07-27 21:46:04 +00001938static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue N = Op.getOperand(0);
1941 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001942 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001943 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001944
Scott Michel7a1c9e92008-11-22 23:50:42 +00001945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1946 // Constant argument:
1947 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001948
Scott Michel7a1c9e92008-11-22 23:50:42 +00001949 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001951 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001953 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001955 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001957 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001958
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001960 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001961 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001962 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001963
Scott Michel7a1c9e92008-11-22 23:50:42 +00001964 // Need to generate shuffle mask and extract:
1965 int prefslot_begin = -1, prefslot_end = -1;
1966 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1967
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001969 default:
1970 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001972 prefslot_begin = prefslot_end = 3;
1973 break;
1974 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001976 prefslot_begin = 2; prefslot_end = 3;
1977 break;
1978 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 case MVT::i32:
1980 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001981 prefslot_begin = 0; prefslot_end = 3;
1982 break;
1983 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 case MVT::i64:
1985 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001986 prefslot_begin = 0; prefslot_end = 7;
1987 break;
1988 }
1989 }
1990
1991 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1992 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1993
Scott Michel9b2420d2009-08-24 21:53:27 +00001994 unsigned int ShufBytes[16] = {
1995 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1996 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997 for (int i = 0; i < 16; ++i) {
1998 // zero fill uppper part of preferred slot, don't care about the
1999 // other slots:
2000 unsigned int mask_val;
2001 if (i <= prefslot_end) {
2002 mask_val =
2003 ((i < prefslot_begin)
2004 ? 0x80
2005 : elt_byte + (i - prefslot_begin));
2006
2007 ShufBytes[i] = mask_val;
2008 } else
2009 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2010 }
2011
2012 SDValue ShufMask[4];
2013 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002014 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002015 unsigned int bits = ((ShufBytes[bidx] << 24) |
2016 (ShufBytes[bidx+1] << 16) |
2017 (ShufBytes[bidx+2] << 8) |
2018 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020 }
2021
Scott Michel7ea02ff2009-03-17 01:15:45 +00002022 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002024 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002025
Dale Johannesened2eee62009-02-06 01:31:28 +00002026 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2027 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 N, N, ShufMaskVec));
2029 } else {
2030 // Variable index: Rotate the requested element into slot 0, then replicate
2031 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002032 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002033 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002034 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002035 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002036 }
2037
2038 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 if (Elt.getValueType() != MVT::i32)
2040 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041
2042 // Scale the index to a bit/byte shift quantity
2043 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002044 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2045 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002046 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002047
Scott Michel104de432008-11-24 17:11:17 +00002048 if (scaleShift > 0) {
2049 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2051 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002052 }
2053
Dale Johannesened2eee62009-02-06 01:31:28 +00002054 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002055
2056 // Replicate the bytes starting at byte 0 across the entire vector (for
2057 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002058 SDValue replicate;
2059
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002061 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002062 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002063 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002064 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 case MVT::i8: {
2066 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2067 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002068 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002069 break;
2070 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 case MVT::i16: {
2072 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2073 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002074 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002075 break;
2076 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 case MVT::i32:
2078 case MVT::f32: {
2079 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2080 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002081 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002082 break;
2083 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 case MVT::i64:
2085 case MVT::f64: {
2086 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2087 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2088 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002089 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002090 break;
2091 }
2092 }
2093
Dale Johannesened2eee62009-02-06 01:31:28 +00002094 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2095 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002096 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002097 }
2098
Scott Michel7a1c9e92008-11-22 23:50:42 +00002099 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002100}
2101
Dan Gohman475871a2008-07-27 21:46:04 +00002102static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2103 SDValue VecOp = Op.getOperand(0);
2104 SDValue ValOp = Op.getOperand(1);
2105 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002106 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002107 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002108
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002109 // use 0 when the lane to insert to is 'undef'
2110 int64_t Idx=0;
2111 if (IdxOp.getOpcode() != ISD::UNDEF) {
2112 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2113 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2114 Idx = (CN->getSExtValue());
2115 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002116
Owen Andersone50ed302009-08-10 22:56:29 +00002117 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002118 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002119 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002120 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002121 DAG.getConstant(Idx, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002122 // widen the mask when dealing with half vectors
2123 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
2124 128/ VT.getVectorElementType().getSizeInBits());
2125 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002126
Dan Gohman475871a2008-07-27 21:46:04 +00002127 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002128 DAG.getNode(SPUISD::SHUFB, dl, VT,
2129 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002130 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002132
2133 return result;
2134}
2135
Scott Michelf0569be2008-12-27 04:51:36 +00002136static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2137 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002138{
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002140 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002141 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002142
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002144 switch (Opc) {
2145 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002146 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002147 /*NOTREACHED*/
2148 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002149 case ISD::ADD: {
2150 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2151 // the result:
2152 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2154 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2155 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2156 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002157
2158 }
2159
Scott Michel266bc8f2007-12-04 22:23:35 +00002160 case ISD::SUB: {
2161 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2162 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002163 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2165 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2166 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2167 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002168 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002169 case ISD::ROTR:
2170 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002171 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002172 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002173
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002175 if (!N1VT.bitsEq(ShiftVT)) {
2176 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2177 ? ISD::ZERO_EXTEND
2178 : ISD::TRUNCATE;
2179 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2180 }
2181
2182 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002183 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2185 DAG.getNode(ISD::SHL, dl, MVT::i16,
2186 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002187
2188 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2190 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002191 }
2192 case ISD::SRL:
2193 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002195 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002196
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002198 if (!N1VT.bitsEq(ShiftVT)) {
2199 unsigned N1Opc = ISD::ZERO_EXTEND;
2200
2201 if (N1.getValueType().bitsGT(ShiftVT))
2202 N1Opc = ISD::TRUNCATE;
2203
2204 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2205 }
2206
Owen Anderson825b72b2009-08-11 20:47:22 +00002207 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2208 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002209 }
2210 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002211 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002213
Owen Anderson825b72b2009-08-11 20:47:22 +00002214 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002215 if (!N1VT.bitsEq(ShiftVT)) {
2216 unsigned N1Opc = ISD::SIGN_EXTEND;
2217
2218 if (N1VT.bitsGT(ShiftVT))
2219 N1Opc = ISD::TRUNCATE;
2220 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2221 }
2222
Owen Anderson825b72b2009-08-11 20:47:22 +00002223 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2224 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002225 }
2226 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002228
Owen Anderson825b72b2009-08-11 20:47:22 +00002229 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2230 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2231 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2232 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002233 break;
2234 }
2235 }
2236
Dan Gohman475871a2008-07-27 21:46:04 +00002237 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002238}
2239
2240//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002241static SDValue
2242LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2243 SDValue ConstVec;
2244 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002245 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002246 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002247
2248 ConstVec = Op.getOperand(0);
2249 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002250 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2251 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002252 ConstVec = ConstVec.getOperand(0);
2253 } else {
2254 ConstVec = Op.getOperand(1);
2255 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002256 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002257 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002258 }
2259 }
2260 }
2261
Gabor Greifba36cb52008-08-28 21:40:38 +00002262 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002263 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2264 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002265
Scott Michel7ea02ff2009-03-17 01:15:45 +00002266 APInt APSplatBits, APSplatUndef;
2267 unsigned SplatBitSize;
2268 bool HasAnyUndefs;
2269 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2270
2271 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2272 HasAnyUndefs, minSplatBits)
2273 && minSplatBits <= SplatBitSize) {
2274 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002276
Scott Michel7ea02ff2009-03-17 01:15:45 +00002277 SmallVector<SDValue, 16> tcVec;
2278 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002279 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002280 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002281 }
2282 }
Scott Michel9de57a92009-01-26 22:33:37 +00002283
Nate Begeman24dc3462008-07-29 19:07:27 +00002284 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2285 // lowered. Return the operation, rather than a null SDValue.
2286 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002287}
2288
Scott Michel266bc8f2007-12-04 22:23:35 +00002289//! Custom lowering for CTPOP (count population)
2290/*!
2291 Custom lowering code that counts the number ones in the input
2292 operand. SPU has such an instruction, but it counts the number of
2293 ones per byte, which then have to be accumulated.
2294*/
Dan Gohman475871a2008-07-27 21:46:04 +00002295static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002296 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002297 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2298 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002299 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002300
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002302 default:
2303 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002305 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002307
Dale Johannesena05dca42009-02-04 23:02:30 +00002308 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2309 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002312 }
2313
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002315 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002316 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002317
Chris Lattner84bc5422007-12-31 04:13:23 +00002318 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002319
Dan Gohman475871a2008-07-27 21:46:04 +00002320 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2322 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2323 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002324
Dale Johannesena05dca42009-02-04 23:02:30 +00002325 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2326 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002327
2328 // CNTB_result becomes the chain to which all of the virtual registers
2329 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002332
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002334 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002335
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002337
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 return DAG.getNode(ISD::AND, dl, MVT::i16,
2339 DAG.getNode(ISD::ADD, dl, MVT::i16,
2340 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002341 Tmp1, Shift1),
2342 Tmp1),
2343 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002344 }
2345
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002347 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002348 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002349
Chris Lattner84bc5422007-12-31 04:13:23 +00002350 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2351 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2355 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2356 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2357 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002358
Dale Johannesena05dca42009-02-04 23:02:30 +00002359 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2360 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002361
2362 // CNTB_result becomes the chain to which all of the virtual registers
2363 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002366
Dan Gohman475871a2008-07-27 21:46:04 +00002367 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002368 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002369
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 DAG.getNode(ISD::SRL, dl, MVT::i32,
2372 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002373 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002374
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2377 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002378
Dan Gohman475871a2008-07-27 21:46:04 +00002379 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002380 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002381
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 DAG.getNode(ISD::SRL, dl, MVT::i32,
2384 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002385 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2388 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002389
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002391 }
2392
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002394 break;
2395 }
2396
Dan Gohman475871a2008-07-27 21:46:04 +00002397 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002398}
2399
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002400//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002401/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002402 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2403 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002404 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002405static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002406 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002407 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002408 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002409 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002410
Owen Anderson825b72b2009-08-11 20:47:22 +00002411 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2412 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002413 // Convert f32 / f64 to i32 / i64 via libcall.
2414 RTLIB::Libcall LC =
2415 (Op.getOpcode() == ISD::FP_TO_SINT)
2416 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2417 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2418 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2419 SDValue Dummy;
2420 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2421 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002422
Eli Friedman36df4992009-05-27 00:47:34 +00002423 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002424}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002425
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002426//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2427/*!
2428 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2429 All conversions from i64 are expanded to a libcall.
2430 */
2431static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002432 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002434 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002435 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002436
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2438 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002439 // Convert i32, i64 to f64 via libcall:
2440 RTLIB::Libcall LC =
2441 (Op.getOpcode() == ISD::SINT_TO_FP)
2442 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2443 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2444 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2445 SDValue Dummy;
2446 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2447 }
2448
Eli Friedman36df4992009-05-27 00:47:34 +00002449 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002450}
2451
2452//! Lower ISD::SETCC
2453/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002455 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002456static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2457 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002458 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002459 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002460 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2461
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002462 SDValue lhs = Op.getOperand(0);
2463 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002464 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002466
Owen Andersone50ed302009-08-10 22:56:29 +00002467 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002470
2471 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2472 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002473 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002476 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 DAG.getNode(ISD::AND, dl, MVT::i32,
2480 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002483
2484 // SETO and SETUO only use the lhs operand:
2485 if (CC->get() == ISD::SETO) {
2486 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2487 // SETUO
2488 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002489 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2490 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 lhs, DAG.getConstantFP(0.0, lhsVT),
2492 ISD::SETUO),
2493 DAG.getConstant(ccResultAllOnes, ccResultVT));
2494 } else if (CC->get() == ISD::SETUO) {
2495 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002496 return DAG.getNode(ISD::AND, dl, ccResultVT,
2497 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002498 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002501 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002504 ISD::SETGT));
2505 }
2506
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002507 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002510 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512
2513 // If a value is negative, subtract from the sign magnitude constant:
2514 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2515
2516 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002517 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002519 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002521 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522 lhsSelectMask, lhsSignMag2TC, i64lhs);
2523
Dale Johannesenf5d97892009-02-04 01:48:28 +00002524 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002526 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002527 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002528 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529 rhsSelectMask, rhsSignMag2TC, i64rhs);
2530
2531 unsigned compareOp;
2532
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002533 switch (CC->get()) {
2534 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002535 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002536 compareOp = ISD::SETEQ; break;
2537 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002538 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002539 compareOp = ISD::SETGT; break;
2540 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002541 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002542 compareOp = ISD::SETGE; break;
2543 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002544 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002545 compareOp = ISD::SETLT; break;
2546 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002547 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002548 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002549 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002550 case ISD::SETONE:
2551 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002552 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002553 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002554 }
2555
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002556 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002557 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002558 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002559
2560 if ((CC->get() & 0x8) == 0) {
2561 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002562 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002564 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002565 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002567 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002568 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002569
Dale Johannesenf5d97892009-02-04 01:48:28 +00002570 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002571 }
2572
2573 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002574}
2575
Scott Michel7a1c9e92008-11-22 23:50:42 +00002576//! Lower ISD::SELECT_CC
2577/*!
2578 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2579 SELB instruction.
2580
2581 \note Need to revisit this in the future: if the code path through the true
2582 and false value computations is longer than the latency of a branch (6
2583 cycles), then it would be more advantageous to branch and insert a new basic
2584 block and branch on the condition. However, this code does not make that
2585 assumption, given the simplisitc uses so far.
2586 */
2587
Scott Michelf0569be2008-12-27 04:51:36 +00002588static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2589 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002590 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002591 SDValue lhs = Op.getOperand(0);
2592 SDValue rhs = Op.getOperand(1);
2593 SDValue trueval = Op.getOperand(2);
2594 SDValue falseval = Op.getOperand(3);
2595 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002596 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002597
Scott Michelf0569be2008-12-27 04:51:36 +00002598 // NOTE: SELB's arguments: $rA, $rB, $mask
2599 //
2600 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2601 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2602 // condition was true and 0s where the condition was false. Hence, the
2603 // arguments to SELB get reversed.
2604
Scott Michel7a1c9e92008-11-22 23:50:42 +00002605 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2606 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2607 // with another "cannot select select_cc" assert:
2608
Dale Johannesende064702009-02-06 21:50:26 +00002609 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002610 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002611 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002612 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002613}
2614
Scott Michelb30e8f62008-12-02 19:53:53 +00002615//! Custom lower ISD::TRUNCATE
2616static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2617{
Scott Michel6e1d1472009-03-16 18:47:25 +00002618 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002619 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002620 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002621 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2622 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002623 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002624
Scott Michel6e1d1472009-03-16 18:47:25 +00002625 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002626 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002627 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002628
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002630 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002631 unsigned maskHigh = 0x08090a0b;
2632 unsigned maskLow = 0x0c0d0e0f;
2633 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002634 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2635 DAG.getConstant(maskHigh, MVT::i32),
2636 DAG.getConstant(maskLow, MVT::i32),
2637 DAG.getConstant(maskHigh, MVT::i32),
2638 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002639
Scott Michel6e1d1472009-03-16 18:47:25 +00002640 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2641 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002642
Scott Michel6e1d1472009-03-16 18:47:25 +00002643 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002644 }
2645
Scott Michelf0569be2008-12-27 04:51:36 +00002646 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002647}
2648
Scott Michel77f452d2009-08-25 22:37:34 +00002649/*!
2650 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2651 * algorithm is to duplicate the sign bit using rotmai to generate at
2652 * least one byte full of sign bits. Then propagate the "sign-byte" into
2653 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2654 *
2655 * @param Op The sext operand
2656 * @param DAG The current DAG
2657 * @return The SDValue with the entire instruction sequence
2658 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002659static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2660{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002661 DebugLoc dl = Op.getDebugLoc();
2662
Scott Michel77f452d2009-08-25 22:37:34 +00002663 // Type to extend to
2664 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002665
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002666 // Type to extend from
2667 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002668 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002669
Scott Michel77f452d2009-08-25 22:37:34 +00002670 // The type to extend to needs to be a i128 and
2671 // the type to extend from needs to be i64 or i32.
2672 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002673 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2674
2675 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002676 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2677 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2678 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002679 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2680 DAG.getConstant(mask1, MVT::i32),
2681 DAG.getConstant(mask1, MVT::i32),
2682 DAG.getConstant(mask2, MVT::i32),
2683 DAG.getConstant(mask3, MVT::i32));
2684
Scott Michel77f452d2009-08-25 22:37:34 +00002685 // Word wise arithmetic right shift to generate at least one byte
2686 // that contains sign bits.
2687 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002688 SDValue sraVal = DAG.getNode(ISD::SRA,
2689 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002690 mvt,
2691 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002692 DAG.getConstant(31, MVT::i32));
2693
Scott Michel77f452d2009-08-25 22:37:34 +00002694 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2695 // and the input value into the lower 64 bits.
2696 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2697 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002698
2699 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2700}
2701
Scott Michel7a1c9e92008-11-22 23:50:42 +00002702//! Custom (target-specific) lowering entry point
2703/*!
2704 This is where LLVM's DAG selection process calls to do target-specific
2705 lowering of nodes.
2706 */
Dan Gohman475871a2008-07-27 21:46:04 +00002707SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002708SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002709{
Scott Michela59d4692008-02-23 18:41:37 +00002710 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002712
2713 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002714 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002715#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002716 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2717 errs() << "Op.getOpcode() = " << Opc << "\n";
2718 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002719 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002720#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002721 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002722 }
2723 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002724 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002725 case ISD::SEXTLOAD:
2726 case ISD::ZEXTLOAD:
2727 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2728 case ISD::STORE:
2729 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2730 case ISD::ConstantPool:
2731 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2732 case ISD::GlobalAddress:
2733 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2734 case ISD::JumpTable:
2735 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002736 case ISD::ConstantFP:
2737 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002738
Scott Michel02d711b2008-12-30 23:28:25 +00002739 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002740 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002741 case ISD::SUB:
2742 case ISD::ROTR:
2743 case ISD::ROTL:
2744 case ISD::SRL:
2745 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002746 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002747 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002748 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002749 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002750 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002751
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002752 case ISD::FP_TO_SINT:
2753 case ISD::FP_TO_UINT:
2754 return LowerFP_TO_INT(Op, DAG, *this);
2755
2756 case ISD::SINT_TO_FP:
2757 case ISD::UINT_TO_FP:
2758 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002759
Scott Michel266bc8f2007-12-04 22:23:35 +00002760 // Vector-related lowering.
2761 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002762 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002763 case ISD::SCALAR_TO_VECTOR:
2764 return LowerSCALAR_TO_VECTOR(Op, DAG);
2765 case ISD::VECTOR_SHUFFLE:
2766 return LowerVECTOR_SHUFFLE(Op, DAG);
2767 case ISD::EXTRACT_VECTOR_ELT:
2768 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2769 case ISD::INSERT_VECTOR_ELT:
2770 return LowerINSERT_VECTOR_ELT(Op, DAG);
2771
2772 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2773 case ISD::AND:
2774 case ISD::OR:
2775 case ISD::XOR:
2776 return LowerByteImmed(Op, DAG);
2777
2778 // Vector and i8 multiply:
2779 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002780 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002781 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002782
Scott Michel266bc8f2007-12-04 22:23:35 +00002783 case ISD::CTPOP:
2784 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002785
2786 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002787 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002788
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002789 case ISD::SETCC:
2790 return LowerSETCC(Op, DAG, *this);
2791
Scott Michelb30e8f62008-12-02 19:53:53 +00002792 case ISD::TRUNCATE:
2793 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002794
2795 case ISD::SIGN_EXTEND:
2796 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002797 }
2798
Dan Gohman475871a2008-07-27 21:46:04 +00002799 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002800}
2801
Duncan Sands1607f052008-12-01 11:39:25 +00002802void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2803 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002804 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002805{
2806#if 0
2807 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002808 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002809
2810 switch (Opc) {
2811 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002812 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2813 errs() << "Op.getOpcode() = " << Opc << "\n";
2814 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002815 N->dump();
2816 abort();
2817 /*NOTREACHED*/
2818 }
2819 }
2820#endif
2821
2822 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002823}
2824
Scott Michel266bc8f2007-12-04 22:23:35 +00002825//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002826// Target Optimization Hooks
2827//===----------------------------------------------------------------------===//
2828
Dan Gohman475871a2008-07-27 21:46:04 +00002829SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002830SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2831{
2832#if 0
2833 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002834#endif
2835 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002836 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002837 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002838 EVT NodeVT = N->getValueType(0); // The node's value type
2839 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002840 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002841 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002842
2843 switch (N->getOpcode()) {
2844 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002845 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002846 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002847
Scott Michelf0569be2008-12-27 04:51:36 +00002848 if (Op0.getOpcode() == SPUISD::IndirectAddr
2849 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2850 // Normalize the operands to reduce repeated code
2851 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002852
Scott Michelf0569be2008-12-27 04:51:36 +00002853 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2854 IndirectArg = Op1;
2855 AddArg = Op0;
2856 }
2857
2858 if (isa<ConstantSDNode>(AddArg)) {
2859 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2860 SDValue IndOp1 = IndirectArg.getOperand(1);
2861
2862 if (CN0->isNullValue()) {
2863 // (add (SPUindirect <arg>, <arg>), 0) ->
2864 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002865
Scott Michel23f2ff72008-12-04 17:16:59 +00002866#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002867 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002868 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002869 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2870 << "With: (SPUindirect <arg>, <arg>)\n";
2871 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002872#endif
2873
Scott Michelf0569be2008-12-27 04:51:36 +00002874 return IndirectArg;
2875 } else if (isa<ConstantSDNode>(IndOp1)) {
2876 // (add (SPUindirect <arg>, <const>), <const>) ->
2877 // (SPUindirect <arg>, <const + const>)
2878 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2879 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2880 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002881
Scott Michelf0569be2008-12-27 04:51:36 +00002882#if !defined(NDEBUG)
2883 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002884 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002885 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2886 << "), " << CN0->getSExtValue() << ")\n"
2887 << "With: (SPUindirect <arg>, "
2888 << combinedConst << ")\n";
2889 }
2890#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002891
Dale Johannesende064702009-02-06 21:50:26 +00002892 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002893 IndirectArg, combinedValue);
2894 }
Scott Michel053c1da2008-01-29 02:16:57 +00002895 }
2896 }
Scott Michela59d4692008-02-23 18:41:37 +00002897 break;
2898 }
2899 case ISD::SIGN_EXTEND:
2900 case ISD::ZERO_EXTEND:
2901 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002902 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002903 // (any_extend (SPUextract_elt0 <arg>)) ->
2904 // (SPUextract_elt0 <arg>)
2905 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002906#if !defined(NDEBUG)
2907 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002908 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002909 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002910 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002911 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002912 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002913 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002914#endif
Scott Michela59d4692008-02-23 18:41:37 +00002915
2916 return Op0;
2917 }
2918 break;
2919 }
2920 case SPUISD::IndirectAddr: {
2921 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002922 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002923 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002924 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2925 // (SPUaform <addr>, 0)
2926
Chris Lattner4437ae22009-08-23 07:05:07 +00002927 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002928 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002929 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002930 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002931 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002932
2933 return Op0;
2934 }
Scott Michelf0569be2008-12-27 04:51:36 +00002935 } else if (Op0.getOpcode() == ISD::ADD) {
2936 SDValue Op1 = N->getOperand(1);
2937 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2938 // (SPUindirect (add <arg>, <arg>), 0) ->
2939 // (SPUindirect <arg>, <arg>)
2940 if (CN1->isNullValue()) {
2941
2942#if !defined(NDEBUG)
2943 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002944 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002945 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2946 << "With: (SPUindirect <arg>, <arg>)\n";
2947 }
2948#endif
2949
Dale Johannesende064702009-02-06 21:50:26 +00002950 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002951 Op0.getOperand(0), Op0.getOperand(1));
2952 }
2953 }
Scott Michela59d4692008-02-23 18:41:37 +00002954 }
2955 break;
2956 }
2957 case SPUISD::SHLQUAD_L_BITS:
2958 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002959 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002960 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002961
Scott Michelf0569be2008-12-27 04:51:36 +00002962 // Kill degenerate vector shifts:
2963 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2964 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002965 Result = Op0;
2966 }
2967 }
2968 break;
2969 }
Scott Michelf0569be2008-12-27 04:51:36 +00002970 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002971 switch (Op0.getOpcode()) {
2972 default:
2973 break;
2974 case ISD::ANY_EXTEND:
2975 case ISD::ZERO_EXTEND:
2976 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002977 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002978 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002979 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002980 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002981 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002982 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002983 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002984 Result = Op000;
2985 }
2986 }
2987 break;
2988 }
Scott Michel104de432008-11-24 17:11:17 +00002989 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002990 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002991 // <arg>
2992 Result = Op0.getOperand(0);
2993 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002994 }
Scott Michela59d4692008-02-23 18:41:37 +00002995 }
2996 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002997 }
2998 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002999
Scott Michel58c58182008-01-17 20:38:41 +00003000 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003001#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003002 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003003 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003004 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003005 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003006 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003007 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003008 }
3009#endif
3010
3011 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003012}
3013
3014//===----------------------------------------------------------------------===//
3015// Inline Assembly Support
3016//===----------------------------------------------------------------------===//
3017
3018/// getConstraintType - Given a constraint letter, return the type of
3019/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003020SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003021SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3022 if (ConstraintLetter.size() == 1) {
3023 switch (ConstraintLetter[0]) {
3024 default: break;
3025 case 'b':
3026 case 'r':
3027 case 'f':
3028 case 'v':
3029 case 'y':
3030 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003031 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003032 }
3033 return TargetLowering::getConstraintType(ConstraintLetter);
3034}
3035
Scott Michel5af8f0e2008-07-16 17:17:29 +00003036std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003037SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003038 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003039{
3040 if (Constraint.size() == 1) {
3041 // GCC RS6000 Constraint Letters
3042 switch (Constraint[0]) {
3043 case 'b': // R1-R31
3044 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003046 return std::make_pair(0U, SPU::R64CRegisterClass);
3047 return std::make_pair(0U, SPU::R32CRegisterClass);
3048 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003050 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003051 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003052 return std::make_pair(0U, SPU::R64FPRegisterClass);
3053 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003054 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003055 return std::make_pair(0U, SPU::GPRCRegisterClass);
3056 }
3057 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003058
Scott Michel266bc8f2007-12-04 22:23:35 +00003059 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3060}
3061
Scott Michela59d4692008-02-23 18:41:37 +00003062//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003063void
Dan Gohman475871a2008-07-27 21:46:04 +00003064SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003065 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003066 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003067 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003068 const SelectionDAG &DAG,
3069 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003070#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003071 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003072
3073 switch (Op.getOpcode()) {
3074 default:
3075 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3076 break;
Scott Michela59d4692008-02-23 18:41:37 +00003077 case CALL:
3078 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003079 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003080 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003081 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003082 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003083 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003084 case SPUISD::SHLQUAD_L_BITS:
3085 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003086 case SPUISD::VEC_ROTL:
3087 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003088 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003089 case SPUISD::SELECT_MASK:
3090 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003091 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003092#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003093}
Scott Michel02d711b2008-12-30 23:28:25 +00003094
Scott Michelf0569be2008-12-27 04:51:36 +00003095unsigned
3096SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3097 unsigned Depth) const {
3098 switch (Op.getOpcode()) {
3099 default:
3100 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003101
Scott Michelf0569be2008-12-27 04:51:36 +00003102 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003103 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003104
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3106 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003107 }
3108 return VT.getSizeInBits();
3109 }
3110 }
3111}
Scott Michel1df30c42008-12-29 03:23:36 +00003112
Scott Michel203b2d62008-04-30 00:30:08 +00003113// LowerAsmOperandForConstraint
3114void
Dan Gohman475871a2008-07-27 21:46:04 +00003115SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003116 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003117 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003118 SelectionDAG &DAG) const {
3119 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003120 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003121}
3122
Scott Michel266bc8f2007-12-04 22:23:35 +00003123/// isLegalAddressImmediate - Return true if the integer value can be used
3124/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003125bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3126 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003127 // SPU's addresses are 256K:
3128 return (V > -(1 << 18) && V < (1 << 18) - 1);
3129}
3130
3131bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003132 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003133}
Dan Gohman6520e202008-10-18 02:06:02 +00003134
3135bool
3136SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3137 // The SPU target isn't yet aware of offsets.
3138 return false;
3139}