blob: 4da4997ab676b87dd7ba4eda6969b5cd1c2f5aac [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000027#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Dan Gohman844731a2008-05-13 00:00:25 +000042// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000043static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000044 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000045
Evan Cheng752195e2009-09-14 21:33:42 +000046STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000047
Devang Patel19974732007-05-03 01:11:54 +000048char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
51INITIALIZE_PASS_DEPENDENCY(LiveVariables)
52INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
53INITIALIZE_PASS_DEPENDENCY(PHIElimination)
54INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass)
55INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs)
56INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
57INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
58INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000059 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000060
Chris Lattnerf7da2c72006-08-24 22:43:55 +000061void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000062 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000063 AU.addRequired<AliasAnalysis>();
64 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000066 AU.addPreserved<LiveVariables>();
67 AU.addRequired<MachineLoopInfo>();
68 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000070
Owen Anderson95dad832008-10-07 20:22:28 +000071 if (!StrongPHIElim) {
72 AU.addPreservedID(PHIEliminationID);
73 AU.addRequiredID(PHIEliminationID);
74 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000075
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000076 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000077 AU.addPreserved<ProcessImplicitDefs>();
78 AU.addRequired<ProcessImplicitDefs>();
79 AU.addPreserved<SlotIndexes>();
80 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000081 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000082}
83
Chris Lattnerf7da2c72006-08-24 22:43:55 +000084void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000085 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000086 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000087 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000088 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000089
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000090 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000091
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000092 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
93 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000094}
95
Owen Anderson80b3ce62008-05-28 20:54:50 +000096/// runOnMachineFunction - Register allocate the whole function
97///
98bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
99 mf_ = &fn;
100 mri_ = &mf_->getRegInfo();
101 tm_ = &fn.getTarget();
102 tri_ = tm_->getRegisterInfo();
103 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000104 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000105 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000106 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000107 allocatableRegs_ = tri_->getAllocatableSet(fn);
108
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000109 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000110
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000111 numIntervals += getNumIntervals();
112
Chris Lattner70ca3582004-09-30 15:59:17 +0000113 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000114 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000115}
116
Chris Lattner70ca3582004-09-30 15:59:17 +0000117/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000118void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000119 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000120 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000121 I->second->print(OS, tri_);
122 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000123 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000124
Evan Cheng752195e2009-09-14 21:33:42 +0000125 printInstrs(OS);
126}
127
128void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000129 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000130 mf_->print(OS, indexes_);
Chris Lattner70ca3582004-09-30 15:59:17 +0000131}
132
Evan Cheng752195e2009-09-14 21:33:42 +0000133void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000134 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000135}
136
Evan Chengafff40a2010-05-04 20:26:52 +0000137static
Evan Cheng37499432010-05-05 18:27:40 +0000138bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000139 unsigned Reg = MI.getOperand(MOIdx).getReg();
140 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
141 const MachineOperand &MO = MI.getOperand(i);
142 if (!MO.isReg())
143 continue;
144 if (MO.getReg() == Reg && MO.isDef()) {
145 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
146 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000147 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000148 return true;
149 }
150 }
151 return false;
152}
153
Evan Cheng37499432010-05-05 18:27:40 +0000154/// isPartialRedef - Return true if the specified def at the specific index is
155/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000156/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000157bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
158 LiveInterval &interval) {
159 if (!MO.getSubReg() || MO.isEarlyClobber())
160 return false;
161
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000162 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000163 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000164 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000165 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
166 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000167 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
168 }
169 return false;
170}
171
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000172void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000173 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000174 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000175 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000176 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000177 LiveInterval &interval) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000178 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Evan Cheng419852c2008-04-03 16:39:43 +0000179
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000180 // Virtual registers may be defined multiple times (due to phi
181 // elimination and 2-addr elimination). Much of what we do only has to be
182 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000183 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000184 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000185 if (interval.empty()) {
186 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000187 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000188
189 // Make sure the first definition is not a partial redefinition. Add an
190 // <imp-def> of the full register.
Jakob Stoklund Olesenb0e1bc72011-10-05 16:51:21 +0000191 // FIXME: LiveIntervals shouldn't modify the code like this. Whoever
192 // created the machine instruction should annotate it with <undef> flags
193 // as needed. Then we can simply assert here. The REG_SEQUENCE lowering
194 // is the main suspect.
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000195 if (MO.getSubReg()) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000196 mi->addRegisterDefined(interval.reg);
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000197 // Mark all defs of interval.reg on this instruction as reading <undef>.
198 for (unsigned i = MOIdx, e = mi->getNumOperands(); i != e; ++i) {
199 MachineOperand &MO2 = mi->getOperand(i);
200 if (MO2.isReg() && MO2.getReg() == interval.reg && MO2.getSubReg())
201 MO2.setIsUndef();
202 }
203 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000204
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000205 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000206 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000207
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000208 // Loop over all of the blocks that the vreg is defined in. There are
209 // two cases we have to handle here. The most common case is a vreg
210 // whose lifetime is contained within a basic block. In this case there
211 // will be a single kill, in MBB, which comes after the definition.
212 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
213 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000214 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000216 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000218 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000219
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 // If the kill happens after the definition, we have an intra-block
221 // live range.
222 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000223 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000224 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000225 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000227 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000228 return;
229 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000230 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000231
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 // The other case we handle is when a virtual register lives to the end
233 // of the defining block, potentially live across some blocks, then is
234 // live into some number of blocks, but gets killed. Start by adding a
235 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000236 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000237 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 interval.addRange(NewLR);
239
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000240 bool PHIJoin = lv_->isPHIJoin(interval.reg);
241
242 if (PHIJoin) {
243 // A phi join register is killed at the end of the MBB and revived as a new
244 // valno in the killing blocks.
245 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
246 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000247 ValNo->setHasPHIKill(true);
248 } else {
249 // Iterate over all of the blocks that the variable is completely
250 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
251 // live interval.
252 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
253 E = vi.AliveBlocks.end(); I != E; ++I) {
254 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
255 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
256 interval.addRange(LR);
257 DEBUG(dbgs() << " +" << LR);
258 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259 }
260
261 // Finally, this virtual register is live from the start of any killing
262 // block to the 'use' slot of the killing instruction.
263 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
264 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000265 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000266 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000267
268 // Create interval with one of a NEW value number. Note that this value
269 // number isn't actually defined by an instruction, weird huh? :)
270 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000271 assert(getInstructionFromIndex(Start) == 0 &&
272 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000273 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000274 ValNo->setIsPHIDef(true);
275 }
276 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000277 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000278 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000279 }
280
281 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000282 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000283 // Multiple defs of the same virtual register by the same instruction.
284 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000285 // This is likely due to elimination of REG_SEQUENCE instructions. Return
286 // here since there is nothing to do.
287 return;
288
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289 // If this is the second time we see a virtual register definition, it
290 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000291 // the result of two address elimination, then the vreg is one of the
292 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000293
294 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000295 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
296 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000297 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
298 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 // If this is a two-address definition, then we have already processed
300 // the live range. The only problem is that we didn't realize there
301 // are actually two values in the live interval. Because of this we
302 // need to take the LiveRegion that defines this register and split it
303 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000304 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000305
Lang Hames35f291d2009-09-12 03:34:03 +0000306 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000307 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000308 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000309 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000310
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000311 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000312 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000313 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000314
Chris Lattner91725b72006-08-31 05:54:43 +0000315 // The new value number (#1) is defined by the instruction we claimed
316 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000317 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000318
Chris Lattner91725b72006-08-31 05:54:43 +0000319 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000320 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000321
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000322 // Add the new live interval which replaces the range for the input copy.
323 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000324 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000325 interval.addRange(LR);
326
327 // If this redefinition is dead, we need to add a dummy unit live
328 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000329 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000330 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000331 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332
Bill Wendling8e6179f2009-08-22 20:18:03 +0000333 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000334 dbgs() << " RESULT: ";
335 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000336 });
Evan Cheng37499432010-05-05 18:27:40 +0000337 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000338 // In the case of PHI elimination, each variable definition is only
339 // live until the end of the block. We've already taken care of the
340 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000341
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000342 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000343 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000344 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000345
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000346 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000347
Lang Hames74ab5ee2009-12-22 00:11:50 +0000348 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000349 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000351 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000352 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000353 } else {
354 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355 }
356 }
357
David Greene8a342292010-01-04 22:49:02 +0000358 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000359}
360
Chris Lattnerf35fef72004-07-23 21:24:19 +0000361void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000362 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000363 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000364 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000365 LiveInterval &interval) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000366 // A physical register cannot be live across basic block, so its
367 // lifetime must end somewhere in its defining basic block.
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000368 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000369
Lang Hames233a60e2009-11-03 23:52:08 +0000370 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000371 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000372 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000373
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000374 // If it is not used after definition, it is considered dead at
375 // the instruction defining it. Hence its interval is:
376 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000377 // For earlyclobbers, the defSlot was pushed back one; the extra
378 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000379 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000380 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000381 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000382 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000383 }
384
385 // If it is not dead on definition, it must be killed by a
386 // subsequent instruction. Hence its interval is:
387 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000388 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000389 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000390
Dale Johannesenbd635202010-02-10 00:55:42 +0000391 if (mi->isDebugValue())
392 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000393 if (getInstructionFromIndex(baseIndex) == 0)
394 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
395
Evan Cheng6130f662008-03-05 00:59:57 +0000396 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000397 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000398 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000399 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000400 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000401 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000402 if (DefIdx != -1) {
403 if (mi->isRegTiedToUseOperand(DefIdx)) {
404 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000405 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000406 } else {
407 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000408 // Then the register is essentially dead at the instruction that
409 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000410 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000411 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000412 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000413 }
414 goto exit;
415 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000416 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000417
Lang Hames233a60e2009-11-03 23:52:08 +0000418 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000420
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000421 // The only case we should have a dead physreg here without a killing or
422 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000423 // and never used. Another possible case is the implicit use of the
424 // physical register has been deleted by two-address pass.
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000425 end = start.getDeadSlot();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000426
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000427exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000428 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000429
Evan Cheng24a3cc42007-04-25 07:30:23 +0000430 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000431 VNInfo *ValNo = interval.getVNInfoAt(start);
432 bool Extend = ValNo != 0;
433 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000434 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000435 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000436 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000437 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000438}
439
Chris Lattnerf35fef72004-07-23 21:24:19 +0000440void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
441 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000442 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000443 MachineOperand& MO,
444 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000445 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000446 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000447 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000448 else
Evan Chengc45288e2009-04-27 20:42:46 +0000449 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000450 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000451}
452
Evan Chengb371f452007-02-19 21:49:54 +0000453void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000454 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000455 LiveInterval &interval, bool isAlias) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000456 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_));
Evan Chengb371f452007-02-19 21:49:54 +0000457
458 // Look for kills, if it reaches a def before it's killed, then it shouldn't
459 // be considered a livein.
460 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000461 MachineBasicBlock::iterator E = MBB->end();
462 // Skip over DBG_VALUE at the start of the MBB.
463 if (mi != E && mi->isDebugValue()) {
464 while (++mi != E && mi->isDebugValue())
465 ;
466 if (mi == E)
467 // MBB is empty except for DBG_VALUE's.
468 return;
469 }
470
Lang Hames233a60e2009-11-03 23:52:08 +0000471 SlotIndex baseIndex = MIIdx;
472 SlotIndex start = baseIndex;
473 if (getInstructionFromIndex(baseIndex) == 0)
474 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
475
476 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000477 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000478
Dale Johannesenbd635202010-02-10 00:55:42 +0000479 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000480 if (mi->killsRegister(interval.reg, tri_)) {
481 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000482 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000483 SeenDefUse = true;
484 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000485 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000486 // Another instruction redefines the register before it is ever read.
487 // Then the register is essentially dead at the instruction that defines
488 // it. Hence its interval is:
489 // [defSlot(def), defSlot(def)+1)
490 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000491 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000492 SeenDefUse = true;
493 break;
494 }
495
Evan Cheng4507f082010-03-16 21:51:27 +0000496 while (++mi != E && mi->isDebugValue())
497 // Skip over DBG_VALUE.
498 ;
499 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000500 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000501 }
502
Evan Cheng75611fb2007-06-27 01:16:36 +0000503 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000504 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000505 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000506 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000507 end = MIIdx.getDeadSlot();
Evan Cheng292da942007-06-27 18:47:28 +0000508 } else {
David Greene8a342292010-01-04 22:49:02 +0000509 DEBUG(dbgs() << " live through");
Jakob Stoklund Olesenec7e4ff2011-04-30 19:12:33 +0000510 end = getMBBEndIdx(MBB);
Evan Cheng292da942007-06-27 18:47:28 +0000511 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000512 }
513
Lang Hames6e2968c2010-09-25 12:04:16 +0000514 SlotIndex defIdx = getMBBStartIdx(MBB);
515 assert(getInstructionFromIndex(defIdx) == 0 &&
516 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000517 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000518 vni->setIsPHIDef(true);
519 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000520
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000521 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000522 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000523}
524
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000525/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000526/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000527/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000528/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000529void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000530 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000531 << "********** Function: "
532 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000533
534 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000535 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
536 MBBI != E; ++MBBI) {
537 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000538 if (MBB->empty())
539 continue;
540
Owen Anderson134eb732008-09-21 20:43:24 +0000541 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000542 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000543 DEBUG(dbgs() << "BB#" << MBB->getNumber()
544 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000545
Dan Gohmancb406c22007-10-03 19:26:29 +0000546 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000547 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000548 LE = MBB->livein_end(); LI != LE; ++LI) {
549 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000550 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000551
Owen Anderson99500ae2008-09-15 22:00:38 +0000552 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000553 if (getInstructionFromIndex(MIIndex) == 0)
554 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000555
Dale Johannesen1caedd02010-01-22 22:38:21 +0000556 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
557 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000558 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000559 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000560 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000561
Evan Cheng438f7bc2006-11-10 08:43:01 +0000562 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000563 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
564 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000565 if (!MO.isReg() || !MO.getReg())
566 continue;
567
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000568 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000569 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000570 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000571 else if (MO.isUndef())
572 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000573 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000574
Lang Hames233a60e2009-11-03 23:52:08 +0000575 // Move to the next instr slot.
576 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000577 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000578 }
Evan Chengd129d732009-07-17 19:43:40 +0000579
580 // Create empty intervals for registers defined by implicit_def's (except
581 // for those implicit_def that define values which are liveout of their
582 // blocks.
583 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
584 unsigned UndefReg = UndefUses[i];
585 (void)getOrCreateInterval(UndefReg);
586 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000587}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000588
Owen Anderson03857b22008-08-13 21:49:13 +0000589LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000590 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000591 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000592}
Evan Chengf2fbca62007-11-12 06:35:08 +0000593
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000594/// dupInterval - Duplicate a live interval. The caller is responsible for
595/// managing the allocated memory.
596LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
597 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000598 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000599 return NewLI;
600}
601
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000602/// shrinkToUses - After removing some uses of a register, shrink its live
603/// range to just the remaining uses. This method does not compute reaching
604/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000605bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000606 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000607 DEBUG(dbgs() << "Shrink: " << *li << '\n');
608 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000609 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000610 // Find all the values used, including PHI kills.
611 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
612
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000613 // Blocks that have already been added to WorkList as live-out.
614 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
615
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000616 // Visit all instructions reading li->reg.
617 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg);
618 MachineInstr *UseMI = I.skipInstruction();) {
619 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
620 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000621 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000622 // Note: This intentionally picks up the wrong VNI in case of an EC redef.
623 // See below.
624 VNInfo *VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000625 if (!VNI) {
626 // This shouldn't happen: readsVirtualRegister returns true, but there is
627 // no live value. It is likely caused by a target getting <undef> flags
628 // wrong.
629 DEBUG(dbgs() << Idx << '\t' << *UseMI
630 << "Warning: Instr claims to read non-existent value in "
631 << *li << '\n');
632 continue;
633 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000634 // Special case: An early-clobber tied operand reads and writes the
635 // register one slot early. The getVNInfoBefore call above would have
636 // picked up the value defined by UseMI. Adjust the kill slot and value.
637 if (SlotIndex::isSameInstr(VNI->def, Idx)) {
638 Idx = VNI->def;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000639 VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000640 assert(VNI && "Early-clobber tied value not available");
641 }
642 WorkList.push_back(std::make_pair(Idx, VNI));
643 }
644
645 // Create a new live interval with only minimal live segments per def.
646 LiveInterval NewLI(li->reg, 0);
647 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
648 I != E; ++I) {
649 VNInfo *VNI = *I;
650 if (VNI->isUnused())
651 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000652 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000653 }
654
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000655 // Keep track of the PHIs that are in use.
656 SmallPtrSet<VNInfo*, 8> UsedPHIs;
657
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000658 // Extend intervals to reach all uses in WorkList.
659 while (!WorkList.empty()) {
660 SlotIndex Idx = WorkList.back().first;
661 VNInfo *VNI = WorkList.back().second;
662 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000663 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000664 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000665
666 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000667 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000668 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000669 assert(ExtVNI == VNI && "Unexpected existing value number");
670 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000671 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000672 continue;
673 // The PHI is live, make sure the predecessors are live-out.
674 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
675 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000676 if (!LiveOut.insert(*PI))
677 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000678 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000679 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000680 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000681 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000682 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000683 continue;
684 }
685
686 // VNI is live-in to MBB.
687 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000688 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000689
690 // Make sure VNI is live-out from the predecessors.
691 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
692 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000693 if (!LiveOut.insert(*PI))
694 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000695 SlotIndex Stop = getMBBEndIdx(*PI);
696 assert(li->getVNInfoBefore(Stop) == VNI &&
697 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000698 WorkList.push_back(std::make_pair(Stop, VNI));
699 }
700 }
701
702 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000703 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000704 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
705 I != E; ++I) {
706 VNInfo *VNI = *I;
707 if (VNI->isUnused())
708 continue;
709 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
710 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000711 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000712 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000713 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000714 // This is a dead PHI. Remove it.
715 VNI->setIsUnused(true);
716 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000717 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
718 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000719 } else {
720 // This is a dead def. Make sure the instruction knows.
721 MachineInstr *MI = getInstructionFromIndex(VNI->def);
722 assert(MI && "No instruction defining live value");
723 MI->addRegisterDead(li->reg, tri_);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000724 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000725 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000726 dead->push_back(MI);
727 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000728 }
729 }
730
731 // Move the trimmed ranges back.
732 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000733 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000734 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000735}
736
737
Evan Chengf2fbca62007-11-12 06:35:08 +0000738//===----------------------------------------------------------------------===//
739// Register allocator hooks.
740//
741
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000742void LiveIntervals::addKillFlags() {
743 for (iterator I = begin(), E = end(); I != E; ++I) {
744 unsigned Reg = I->first;
745 if (TargetRegisterInfo::isPhysicalRegister(Reg))
746 continue;
747 if (mri_->reg_nodbg_empty(Reg))
748 continue;
749 LiveInterval *LI = I->second;
750
751 // Every instruction that kills Reg corresponds to a live range end point.
752 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
753 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000754 // A block index indicates an MBB edge.
755 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000756 continue;
757 MachineInstr *MI = getInstructionFromIndex(RI->end);
758 if (!MI)
759 continue;
760 MI->addRegisterKilled(Reg, NULL);
761 }
762 }
763}
764
Matt Beaumont-Gaybaffe7a2012-01-30 19:26:20 +0000765#ifndef NDEBUG
Lang Hames907cc8f2012-01-27 22:36:19 +0000766static bool intervalRangesSane(const LiveInterval& li) {
767 if (li.empty()) {
768 return true;
769 }
770
771 SlotIndex lastEnd = li.begin()->start;
772 for (LiveInterval::const_iterator lrItr = li.begin(), lrEnd = li.end();
773 lrItr != lrEnd; ++lrItr) {
774 const LiveRange& lr = *lrItr;
775 if (lastEnd > lr.start || lr.start >= lr.end)
776 return false;
777 lastEnd = lr.end;
778 }
779
780 return true;
781}
Matt Beaumont-Gaybaffe7a2012-01-30 19:26:20 +0000782#endif
Lang Hames907cc8f2012-01-27 22:36:19 +0000783
784template <typename DefSetT>
785static void handleMoveDefs(LiveIntervals& lis, SlotIndex origIdx,
786 SlotIndex miIdx, const DefSetT& defs) {
787 for (typename DefSetT::const_iterator defItr = defs.begin(),
788 defEnd = defs.end();
789 defItr != defEnd; ++defItr) {
790 unsigned def = *defItr;
791 LiveInterval& li = lis.getInterval(def);
792 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
793 assert(lr != 0 && "No range for def?");
794 lr->start = miIdx.getRegSlot();
795 lr->valno->def = miIdx.getRegSlot();
796 assert(intervalRangesSane(li) && "Broke live interval moving def.");
797 }
798}
799
800template <typename DeadDefSetT>
801static void handleMoveDeadDefs(LiveIntervals& lis, SlotIndex origIdx,
802 SlotIndex miIdx, const DeadDefSetT& deadDefs) {
803 for (typename DeadDefSetT::const_iterator deadDefItr = deadDefs.begin(),
804 deadDefEnd = deadDefs.end();
805 deadDefItr != deadDefEnd; ++deadDefItr) {
806 unsigned deadDef = *deadDefItr;
807 LiveInterval& li = lis.getInterval(deadDef);
808 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
809 assert(lr != 0 && "No range for dead def?");
810 assert(lr->start == origIdx.getRegSlot() && "Bad dead range start?");
811 assert(lr->end == origIdx.getDeadSlot() && "Bad dead range end?");
812 assert(lr->valno->def == origIdx.getRegSlot() && "Bad dead valno def.");
813 LiveRange t(*lr);
814 t.start = miIdx.getRegSlot();
815 t.valno->def = miIdx.getRegSlot();
816 t.end = miIdx.getDeadSlot();
817 li.removeRange(*lr);
818 li.addRange(t);
819 assert(intervalRangesSane(li) && "Broke live interval moving dead def.");
820 }
821}
822
823template <typename ECSetT>
824static void handleMoveECs(LiveIntervals& lis, SlotIndex origIdx,
825 SlotIndex miIdx, const ECSetT& ecs) {
826 for (typename ECSetT::const_iterator ecItr = ecs.begin(), ecEnd = ecs.end();
827 ecItr != ecEnd; ++ecItr) {
828 unsigned ec = *ecItr;
829 LiveInterval& li = lis.getInterval(ec);
830 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot(true));
831 assert(lr != 0 && "No range for early clobber?");
832 assert(lr->start == origIdx.getRegSlot(true) && "Bad EC range start?");
833 assert(lr->end == origIdx.getRegSlot() && "Bad EC range end.");
834 assert(lr->valno->def == origIdx.getRegSlot(true) && "Bad EC valno def.");
835 LiveRange t(*lr);
836 t.start = miIdx.getRegSlot(true);
837 t.valno->def = miIdx.getRegSlot(true);
838 t.end = miIdx.getRegSlot();
839 li.removeRange(*lr);
840 li.addRange(t);
841 assert(intervalRangesSane(li) && "Broke live interval moving EC.");
842 }
843}
844
845template <typename UseSetT>
846static void handleMoveUses(const MachineBasicBlock *mbb,
847 const MachineRegisterInfo& mri,
848 const BitVector& reservedRegs, LiveIntervals &lis,
849 SlotIndex origIdx, SlotIndex miIdx,
850 const UseSetT &uses) {
851 bool movingUp = miIdx < origIdx;
852 for (typename UseSetT::const_iterator usesItr = uses.begin(),
853 usesEnd = uses.end();
854 usesItr != usesEnd; ++usesItr) {
855 unsigned use = *usesItr;
856 if (!lis.hasInterval(use))
857 continue;
858 if (TargetRegisterInfo::isPhysicalRegister(use) && reservedRegs.test(use))
859 continue;
860 LiveInterval& li = lis.getInterval(use);
861 LiveRange* lr = li.getLiveRangeBefore(origIdx.getRegSlot());
862 assert(lr != 0 && "No range for use?");
863 bool liveThrough = lr->end > origIdx.getRegSlot();
864
865 if (movingUp) {
866 // If moving up and liveThrough - nothing to do.
867 // If not live through we need to extend the range to the last use
868 // between the old location and the new one.
869 if (!liveThrough) {
870 SlotIndex lastUseInRange = miIdx.getRegSlot();
871 for (MachineRegisterInfo::use_iterator useI = mri.use_begin(use),
872 useE = mri.use_end();
873 useI != useE; ++useI) {
874 const MachineInstr* mopI = &*useI;
875 const MachineOperand& mop = useI.getOperand();
876 SlotIndex instSlot = lis.getSlotIndexes()->getInstructionIndex(mopI);
877 SlotIndex opSlot = instSlot.getRegSlot(mop.isEarlyClobber());
878 if (opSlot >= lastUseInRange && opSlot < origIdx) {
879 lastUseInRange = opSlot;
880 }
881 }
882 lr->end = lastUseInRange;
883 }
884 } else {
885 // Moving down is easy - the existing live range end tells us where
886 // the last kill is.
887 if (!liveThrough) {
888 // Easy fix - just update the range endpoint.
889 lr->end = miIdx.getRegSlot();
890 } else {
891 bool liveOut = lr->end >= lis.getSlotIndexes()->getMBBEndIdx(mbb);
892 if (!liveOut && miIdx.getRegSlot() > lr->end) {
893 lr->end = miIdx.getRegSlot();
894 }
895 }
896 }
897 assert(intervalRangesSane(li) && "Broke live interval moving use.");
898 }
899}
900
901void LiveIntervals::moveInstr(MachineBasicBlock::iterator insertPt,
902 MachineInstr *mi) {
903 MachineBasicBlock* mbb = mi->getParent();
Lang Hames3f8d3c72012-01-27 23:52:25 +0000904 assert((insertPt == mbb->end() || insertPt->getParent() == mbb) &&
Lang Hames907cc8f2012-01-27 22:36:19 +0000905 "Cannot handle moves across basic block boundaries.");
906 assert(&*insertPt != mi && "No-op move requested?");
Andrew Trick99a7a132012-02-08 02:17:25 +0000907 assert(!mi->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames907cc8f2012-01-27 22:36:19 +0000908
909 // Grab the original instruction index.
910 SlotIndex origIdx = indexes_->getInstructionIndex(mi);
911
912 // Move the machine instr and obtain its new index.
913 indexes_->removeMachineInstrFromMaps(mi);
914 mbb->remove(mi);
915 mbb->insert(insertPt, mi);
916 SlotIndex miIdx = indexes_->insertMachineInstrInMaps(mi);
917
918 // Pick the direction.
919 bool movingUp = miIdx < origIdx;
920
921 // Collect the operands.
922 DenseSet<unsigned> uses, defs, deadDefs, ecs;
923 for (MachineInstr::mop_iterator mopItr = mi->operands_begin(),
924 mopEnd = mi->operands_end();
925 mopItr != mopEnd; ++mopItr) {
926 const MachineOperand& mop = *mopItr;
927
928 if (!mop.isReg() || mop.getReg() == 0)
929 continue;
930 unsigned reg = mop.getReg();
931 if (mop.isUse()) {
932 assert(mop.readsReg());
933 }
934
935 if (mop.readsReg() && !ecs.count(reg)) {
936 uses.insert(reg);
937 }
938 if (mop.isDef()) {
939 if (mop.isDead()) {
940 assert(!defs.count(reg) && "Can't mix defs with dead-defs.");
941 deadDefs.insert(reg);
942 } else if (mop.isEarlyClobber()) {
943 uses.erase(reg);
944 ecs.insert(reg);
945 } else {
946 assert(!deadDefs.count(reg) && "Can't mix defs with dead-defs.");
947 defs.insert(reg);
948 }
949 }
950 }
951
952 BitVector reservedRegs(tri_->getReservedRegs(*mbb->getParent()));
953
954 if (movingUp) {
955 handleMoveUses(mbb, *mri_, reservedRegs, *this, origIdx, miIdx, uses);
956 handleMoveECs(*this, origIdx, miIdx, ecs);
957 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
958 handleMoveDefs(*this, origIdx, miIdx, defs);
959 } else {
960 handleMoveDefs(*this, origIdx, miIdx, defs);
961 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
962 handleMoveECs(*this, origIdx, miIdx, ecs);
963 handleMoveUses(mbb, *mri_, reservedRegs, *this, origIdx, miIdx, uses);
964 }
965}
966
Evan Chengd70dbb52008-02-22 09:24:50 +0000967/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
968/// allow one) virtual register operand, then its uses are implicitly using
969/// the register. Returns the virtual register.
970unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
971 MachineInstr *MI) const {
972 unsigned RegOp = 0;
973 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
974 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000975 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000976 continue;
977 unsigned Reg = MO.getReg();
978 if (Reg == 0 || Reg == li.reg)
979 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000980
Chris Lattner1873d0c2009-06-27 04:06:41 +0000981 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
982 !allocatableRegs_[Reg])
983 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000984 RegOp = MO.getReg();
Lang Hames6c76e802012-01-25 21:53:23 +0000985 break; // Found vreg operand - leave the loop.
Evan Chengd70dbb52008-02-22 09:24:50 +0000986 }
987 return RegOp;
988}
989
990/// isValNoAvailableAt - Return true if the val# of the specified interval
991/// which reaches the given instruction also reaches the specified use index.
992bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000993 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000994 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
995 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +0000996}
997
Evan Chengf2fbca62007-11-12 06:35:08 +0000998/// isReMaterializable - Returns true if the definition MI of the specified
999/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001000bool
1001LiveIntervals::isReMaterializable(const LiveInterval &li,
1002 const VNInfo *ValNo, MachineInstr *MI,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001003 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001004 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001005 if (DisableReMat)
1006 return false;
1007
Dan Gohmana70dca12009-10-09 23:27:56 +00001008 if (!tii_->isTriviallyReMaterializable(MI, aa_))
1009 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +00001010
Dan Gohmana70dca12009-10-09 23:27:56 +00001011 // Target-specific code can mark an instruction as being rematerializable
1012 // if it has one virtual reg use, though it had better be something like
1013 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001014 unsigned ImpUse = getReMatImplicitUse(li, MI);
1015 if (ImpUse) {
1016 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +00001017 for (MachineRegisterInfo::use_nodbg_iterator
1018 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
1019 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001020 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +00001021 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +00001022 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +00001023 continue;
1024 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1025 return false;
1026 }
Evan Chengdc377862008-09-30 15:44:16 +00001027
1028 // If a register operand of the re-materialized instruction is going to
1029 // be spilled next, then it's not legal to re-materialize this instruction.
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001030 if (SpillIs)
1031 for (unsigned i = 0, e = SpillIs->size(); i != e; ++i)
1032 if (ImpUse == (*SpillIs)[i]->reg)
1033 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001034 }
1035 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001036}
1037
1038/// isReMaterializable - Returns true if every definition of MI of every
1039/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001040bool
1041LiveIntervals::isReMaterializable(const LiveInterval &li,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001042 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001043 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001044 isLoad = false;
1045 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1046 i != e; ++i) {
1047 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001048 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001049 continue; // Dead val#.
1050 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001051 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +00001052 if (!ReMatDefMI)
1053 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001054 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001055 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001056 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001057 return false;
1058 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001059 }
1060 return true;
1061}
1062
Evan Cheng81a03822007-11-17 00:40:40 +00001063bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001064 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1065
1066 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1067
1068 if (mbb == 0)
1069 return false;
1070
1071 for (++itr; itr != li.ranges.end(); ++itr) {
1072 MachineBasicBlock *mbb2 =
1073 indexes_->getMBBCoveringRange(itr->start, itr->end);
1074
1075 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001076 return false;
1077 }
Lang Hames233a60e2009-11-03 23:52:08 +00001078
Evan Cheng81a03822007-11-17 00:40:40 +00001079 return true;
1080}
1081
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001082float
1083LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1084 // Limit the loop depth ridiculousness.
1085 if (loopDepth > 200)
1086 loopDepth = 200;
1087
1088 // The loop depth is used to roughly estimate the number of times the
1089 // instruction is executed. Something like 10^d is simple, but will quickly
1090 // overflow a float. This expression behaves like 10^d for small d, but is
1091 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1092 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +00001093 // By the way, powf() might be unavailable here. For consistency,
1094 // We may take pow(double,double).
1095 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001096
1097 return (isDef + isUse) * lc;
1098}
1099
Owen Andersonc4dc1322008-06-05 17:15:43 +00001100LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00001101 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00001102 LiveInterval& Interval = getOrCreateInterval(reg);
1103 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001104 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +00001105 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00001106 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00001107 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001108 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00001109 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00001110 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001111
Owen Andersonc4dc1322008-06-05 17:15:43 +00001112 return LR;
1113}