blob: d6522822432e13be13a4b8c4d14d845746de0cea [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Hal Finkel4d989ac2012-04-01 19:22:40 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000026#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000027#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000028#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000029#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000030#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000031#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000032
Evan Cheng4db3cff2011-07-01 17:57:27 +000033#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000034#include "PPCGenInstrInfo.inc"
35
Dan Gohman82bcd232010-04-15 17:20:57 +000036namespace llvm {
Hal Finkel3fd00182011-12-05 17:55:17 +000037extern cl::opt<bool> DisablePPC32RS;
38extern cl::opt<bool> DisablePPC64RS;
Dan Gohman82bcd232010-04-15 17:20:57 +000039}
40
41using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000042
Chris Lattnerb1d26f62006-06-17 00:01:04 +000043PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000044 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000045 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000046
Andrew Trick2da8bc82010-12-24 05:03:26 +000047/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
48/// this target when scheduling the DAG.
49ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
50 const TargetMachine *TM,
51 const ScheduleDAG *DAG) const {
Hal Finkelc6d08f12011-10-17 04:03:49 +000052 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
Hal Finkel4d989ac2012-04-01 19:22:40 +000053 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2) {
Hal Finkel768c65f2011-11-22 16:21:04 +000054 const InstrItineraryData *II = TM->getInstrItineraryData();
Hal Finkel5b00cea2012-03-31 14:45:15 +000055 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkelc6d08f12011-10-17 04:03:49 +000056 }
Hal Finkel64c34e22011-12-02 04:58:02 +000057
58 return TargetInstrInfoImpl::CreateTargetHazardRecognizer(TM, DAG);
Andrew Trick2da8bc82010-12-24 05:03:26 +000059}
60
Hal Finkel64c34e22011-12-02 04:58:02 +000061/// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
62/// to use for this target when scheduling the DAG.
63ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetPostRAHazardRecognizer(
64 const InstrItineraryData *II,
65 const ScheduleDAG *DAG) const {
66 unsigned Directive = TM.getSubtarget<PPCSubtarget>().getDarwinDirective();
67
68 // Most subtargets use a PPC970 recognizer.
Hal Finkel4d989ac2012-04-01 19:22:40 +000069 if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2) {
Hal Finkel64c34e22011-12-02 04:58:02 +000070 const TargetInstrInfo *TII = TM.getInstrInfo();
71 assert(TII && "No InstrInfo?");
72
73 return new PPCHazardRecognizer970(*TII);
74 }
75
Hal Finkel4d989ac2012-04-01 19:22:40 +000076 return new PPCScoreboardHazardRecognizer(II, DAG);
Hal Finkel64c34e22011-12-02 04:58:02 +000077}
Andrew Trick6e8f4c42010-12-24 04:28:06 +000078unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000079 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000080 switch (MI->getOpcode()) {
81 default: break;
82 case PPC::LD:
83 case PPC::LWZ:
84 case PPC::LFS:
85 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000086 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
87 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000088 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000089 return MI->getOperand(0).getReg();
90 }
91 break;
92 }
93 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000094}
Chris Lattner40839602006-02-02 20:12:32 +000095
Andrew Trick6e8f4c42010-12-24 04:28:06 +000096unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +000097 int &FrameIndex) const {
98 switch (MI->getOpcode()) {
99 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000100 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000101 case PPC::STW:
102 case PPC::STFS:
103 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000104 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
105 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000106 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000107 return MI->getOperand(0).getReg();
108 }
109 break;
110 }
111 return 0;
112}
Chris Lattner40839602006-02-02 20:12:32 +0000113
Chris Lattner043870d2005-09-09 18:17:41 +0000114// commuteInstruction - We can commute rlwimi instructions, but only if the
115// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000116MachineInstr *
117PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000118 MachineFunction &MF = *MI->getParent()->getParent();
119
Chris Lattner043870d2005-09-09 18:17:41 +0000120 // Normal instructions can be commuted the obvious way.
121 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000122 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000123
Chris Lattner043870d2005-09-09 18:17:41 +0000124 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000125 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000126 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000127
Chris Lattner043870d2005-09-09 18:17:41 +0000128 // If we have a zero rotate count, we have:
129 // M = mask(MB,ME)
130 // Op0 = (Op1 & ~M) | (Op2 & M)
131 // Change this to:
132 // M = mask((ME+1)&31, (MB-1)&31)
133 // Op0 = (Op2 & ~M) | (Op1 & M)
134
135 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000136 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000137 unsigned Reg1 = MI->getOperand(1).getReg();
138 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000139 bool Reg1IsKill = MI->getOperand(1).isKill();
140 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000141 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000142 // If machine instrs are no longer in two-address forms, update
143 // destination register as well.
144 if (Reg0 == Reg1) {
145 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000146 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000147 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000148 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000149 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000150 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000151
152 // Masks.
153 unsigned MB = MI->getOperand(4).getImm();
154 unsigned ME = MI->getOperand(5).getImm();
155
156 if (NewMI) {
157 // Create a new instruction.
158 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
159 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000160 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000161 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
162 .addReg(Reg2, getKillRegState(Reg2IsKill))
163 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000164 .addImm((ME+1) & 31)
165 .addImm((MB-1) & 31);
166 }
167
168 if (ChangeReg0)
169 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000170 MI->getOperand(2).setReg(Reg1);
171 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000172 MI->getOperand(2).setIsKill(Reg1IsKill);
173 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000174
Chris Lattner043870d2005-09-09 18:17:41 +0000175 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000176 MI->getOperand(4).setImm((ME+1) & 31);
177 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000178 return MI;
179}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000180
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000181void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000182 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000183 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000184 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000185}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000186
187
188// Branch analysis.
Hal Finkel99f823f2012-06-08 15:38:21 +0000189// Note: If the condition register is set to CTR or CTR8 then this is a
190// BDNZ (imm == 1) or BDZ (imm == 0) branch.
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000191bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
192 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000193 SmallVectorImpl<MachineOperand> &Cond,
194 bool AllowModify) const {
Hal Finkel99f823f2012-06-08 15:38:21 +0000195 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
196
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000197 // If the block has no terminators, it just falls into the block after it.
198 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000199 if (I == MBB.begin())
200 return false;
201 --I;
202 while (I->isDebugValue()) {
203 if (I == MBB.begin())
204 return false;
205 --I;
206 }
207 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000208 return false;
209
210 // Get the last instruction in the block.
211 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000212
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000213 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000214 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000215 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000216 if (!LastInst->getOperand(0).isMBB())
217 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000218 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000219 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000220 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000221 if (!LastInst->getOperand(2).isMBB())
222 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000223 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000224 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000225 Cond.push_back(LastInst->getOperand(0));
226 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000227 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000228 } else if (LastInst->getOpcode() == PPC::BDNZ8 ||
229 LastInst->getOpcode() == PPC::BDNZ) {
230 if (!LastInst->getOperand(0).isMBB())
231 return true;
232 TBB = LastInst->getOperand(0).getMBB();
233 Cond.push_back(MachineOperand::CreateImm(1));
234 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
235 true));
236 return false;
237 } else if (LastInst->getOpcode() == PPC::BDZ8 ||
238 LastInst->getOpcode() == PPC::BDZ) {
239 if (!LastInst->getOperand(0).isMBB())
240 return true;
241 TBB = LastInst->getOperand(0).getMBB();
242 Cond.push_back(MachineOperand::CreateImm(0));
243 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
244 true));
245 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000246 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000247
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000248 // Otherwise, don't know what this is.
249 return true;
250 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000251
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000252 // Get the instruction before it if it's a terminator.
253 MachineInstr *SecondLastInst = I;
254
255 // If there are three terminators, we don't know what sort of block this is.
256 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000257 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000258 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000259
Chris Lattner289c2d52006-11-17 22:14:47 +0000260 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000261 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000262 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000263 if (!SecondLastInst->getOperand(2).isMBB() ||
264 !LastInst->getOperand(0).isMBB())
265 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000266 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000267 Cond.push_back(SecondLastInst->getOperand(0));
268 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000269 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000270 return false;
Hal Finkel99f823f2012-06-08 15:38:21 +0000271 } else if ((SecondLastInst->getOpcode() == PPC::BDNZ8 ||
272 SecondLastInst->getOpcode() == PPC::BDNZ) &&
273 LastInst->getOpcode() == PPC::B) {
274 if (!SecondLastInst->getOperand(0).isMBB() ||
275 !LastInst->getOperand(0).isMBB())
276 return true;
277 TBB = SecondLastInst->getOperand(0).getMBB();
278 Cond.push_back(MachineOperand::CreateImm(1));
279 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
280 true));
281 FBB = LastInst->getOperand(0).getMBB();
282 return false;
283 } else if ((SecondLastInst->getOpcode() == PPC::BDZ8 ||
284 SecondLastInst->getOpcode() == PPC::BDZ) &&
285 LastInst->getOpcode() == PPC::B) {
286 if (!SecondLastInst->getOperand(0).isMBB() ||
287 !LastInst->getOperand(0).isMBB())
288 return true;
289 TBB = SecondLastInst->getOperand(0).getMBB();
290 Cond.push_back(MachineOperand::CreateImm(0));
291 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
292 true));
293 FBB = LastInst->getOperand(0).getMBB();
294 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000295 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000296
Dale Johannesen13e8b512007-06-13 17:59:52 +0000297 // If the block ends with two PPC:Bs, handle it. The second one is not
298 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000299 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000300 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000301 if (!SecondLastInst->getOperand(0).isMBB())
302 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000303 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000304 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000305 if (AllowModify)
306 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000307 return false;
308 }
309
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000310 // Otherwise, can't handle this.
311 return true;
312}
313
Evan Chengb5cdaa22007-05-18 00:05:48 +0000314unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000315 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000316 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000317 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000318 while (I->isDebugValue()) {
319 if (I == MBB.begin())
320 return 0;
321 --I;
322 }
Hal Finkel99f823f2012-06-08 15:38:21 +0000323 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
324 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
325 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000326 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000327
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000328 // Remove the branch.
329 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000330
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000331 I = MBB.end();
332
Evan Chengb5cdaa22007-05-18 00:05:48 +0000333 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000334 --I;
Hal Finkel99f823f2012-06-08 15:38:21 +0000335 if (I->getOpcode() != PPC::BCC &&
336 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
337 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000338 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000339
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000340 // Remove the branch.
341 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000342 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000343}
344
Evan Chengb5cdaa22007-05-18 00:05:48 +0000345unsigned
346PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
347 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000348 const SmallVectorImpl<MachineOperand> &Cond,
349 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000350 // Shouldn't be a fall through.
351 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000352 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000353 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000354
Hal Finkel99f823f2012-06-08 15:38:21 +0000355 bool isPPC64 = TM.getSubtargetImpl()->isPPC64();
356
Chris Lattner54108062006-10-21 05:36:13 +0000357 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000358 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000359 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000360 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Hal Finkel99f823f2012-06-08 15:38:21 +0000361 else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
362 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
363 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
364 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000365 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000366 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000367 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000368 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000369 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000370
Chris Lattner879d09c2006-10-21 05:42:09 +0000371 // Two-way Conditional Branch.
Hal Finkel99f823f2012-06-08 15:38:21 +0000372 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
373 BuildMI(&MBB, DL, get(Cond[0].getImm() ?
374 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
375 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
376 else
377 BuildMI(&MBB, DL, get(PPC::BCC))
378 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000379 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000380 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000381}
382
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000383void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
384 MachineBasicBlock::iterator I, DebugLoc DL,
385 unsigned DestReg, unsigned SrcReg,
386 bool KillSrc) const {
387 unsigned Opc;
388 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
389 Opc = PPC::OR;
390 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
391 Opc = PPC::OR8;
392 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
393 Opc = PPC::FMR;
394 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
395 Opc = PPC::MCRF;
396 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
397 Opc = PPC::VOR;
398 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
399 Opc = PPC::CROR;
400 else
401 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000402
Evan Chenge837dea2011-06-28 19:10:37 +0000403 const MCInstrDesc &MCID = get(Opc);
404 if (MCID.getNumOperands() == 3)
405 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000406 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
407 else
Evan Chenge837dea2011-06-28 19:10:37 +0000408 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000409}
410
Hal Finkel3fd00182011-12-05 17:55:17 +0000411// This function returns true if a CR spill is necessary and false otherwise.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000412bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000413PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
414 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000415 int FrameIdx,
416 const TargetRegisterClass *RC,
417 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000418 DebugLoc DL;
Craig Topperc9099502012-04-20 06:31:50 +0000419 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000420 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000421 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000422 .addReg(SrcReg,
423 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000424 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000425 } else {
426 // FIXME: this spills LR immediately to memory in one step. To do this,
427 // we use R11, which we know cannot be used in the prolog/epilog. This is
428 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000429 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
430 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000431 .addReg(PPC::R11,
432 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000433 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000434 }
Craig Topperc9099502012-04-20 06:31:50 +0000435 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000436 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000437 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000438 .addReg(SrcReg,
439 getKillRegState(isKill)),
440 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000441 } else {
442 // FIXME: this spills LR immediately to memory in one step. To do this,
Hal Finkel7ad6b7d2011-12-07 06:32:37 +0000443 // we use X11, which we know cannot be used in the prolog/epilog. This is
Owen Andersonf6372aa2008-01-01 21:11:32 +0000444 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000445 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
446 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000447 .addReg(PPC::X11,
448 getKillRegState(isKill)),
449 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000450 }
Craig Topperc9099502012-04-20 06:31:50 +0000451 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000452 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000453 .addReg(SrcReg,
454 getKillRegState(isKill)),
455 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000456 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000457 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000458 .addReg(SrcReg,
459 getKillRegState(isKill)),
460 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000461 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkel3fd00182011-12-05 17:55:17 +0000462 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
463 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000464 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000465 .addReg(SrcReg,
466 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000467 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000468 return true;
469 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000470 // FIXME: We need a scatch reg here. The trouble with using R0 is that
471 // it's possible for the stack frame to be so big the save location is
472 // out of range of immediate offsets, necessitating another register.
473 // We hack this on Darwin by reserving R2. It's probably broken on Linux
474 // at the moment.
475
Hal Finkel234bb382011-12-07 06:34:06 +0000476 bool is64Bit = TM.getSubtargetImpl()->isPPC64();
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000477 // We need to store the CR in the low 4-bits of the saved value. First,
478 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000479 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Hal Finkel234bb382011-12-07 06:34:06 +0000480 (is64Bit ? PPC::X2 : PPC::R2) :
481 (is64Bit ? PPC::X0 : PPC::R0);
482 NewMIs.push_back(BuildMI(MF, DL, get(is64Bit ? PPC::MFCR8pseud :
483 PPC::MFCRpseud), ScratchReg)
Dale Johannesen5f07d522010-05-20 17:48:26 +0000484 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000485
Bill Wendling7194aaf2008-03-03 22:19:16 +0000486 // If the saved register wasn't CR0, shift the bits left so that they are
487 // in CR0's slot.
488 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000489 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000490 // rlwinm scratch, scratch, ShiftBits, 0, 31.
Hal Finkel234bb382011-12-07 06:34:06 +0000491 NewMIs.push_back(BuildMI(MF, DL, get(is64Bit ? PPC::RLWINM8 :
492 PPC::RLWINM), ScratchReg)
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000493 .addReg(ScratchReg).addImm(ShiftBits)
494 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000495 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000496
Hal Finkel234bb382011-12-07 06:34:06 +0000497 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(is64Bit ?
498 PPC::STW8 : PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000499 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000500 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000501 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000502 }
Craig Topperc9099502012-04-20 06:31:50 +0000503 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000504 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
505 // backend currently only uses CR1EQ as an individual bit, this should
506 // not cause any bug. If we need other uses of CR bits, the following
507 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000508 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000509 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
510 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000511 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000512 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
513 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000514 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000515 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
516 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000517 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000518 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
519 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000520 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000521 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
522 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000523 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000524 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
525 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000526 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000527 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
528 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000529 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000530 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
531 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000532 Reg = PPC::CR7;
533
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000534 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Craig Topperc9099502012-04-20 06:31:50 +0000535 &PPC::CRRCRegClass, NewMIs);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000536
Craig Topperc9099502012-04-20 06:31:50 +0000537 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000538 // We don't have indexed addressing for vector loads. Emit:
539 // R0 = ADDI FI#
540 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000541 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000542 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000543 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000544 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000545 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000546 .addReg(SrcReg, getKillRegState(isKill))
547 .addReg(PPC::R0)
548 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000549 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000550 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000551 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000552
553 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000554}
555
556void
557PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000558 MachineBasicBlock::iterator MI,
559 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000560 const TargetRegisterClass *RC,
561 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000562 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000563 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000564
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000565 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
566 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000567 FuncInfo->setSpillsCR();
568 }
569
Owen Andersonf6372aa2008-01-01 21:11:32 +0000570 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
571 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000572
573 const MachineFrameInfo &MFI = *MF.getFrameInfo();
574 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000575 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000576 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000577 MFI.getObjectSize(FrameIdx),
578 MFI.getObjectAlignment(FrameIdx));
579 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000580}
581
Hal Finkeld21e9302011-12-06 20:55:36 +0000582bool
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000583PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000584 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000585 const TargetRegisterClass *RC,
586 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Craig Topperc9099502012-04-20 06:31:50 +0000587 if (PPC::GPRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000588 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000589 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
590 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000591 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000592 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
593 PPC::R11), FrameIdx));
594 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000595 }
Craig Topperc9099502012-04-20 06:31:50 +0000596 } else if (PPC::G8RCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000597 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000598 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000599 FrameIdx));
600 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000601 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
Hal Finkel7ad6b7d2011-12-07 06:32:37 +0000602 PPC::X11), FrameIdx));
603 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::X11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000604 }
Craig Topperc9099502012-04-20 06:31:50 +0000605 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000606 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000607 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000608 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000609 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000610 FrameIdx));
Craig Topperc9099502012-04-20 06:31:50 +0000611 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
Hal Finkeld21e9302011-12-06 20:55:36 +0000612 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
613 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
614 NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
615 get(PPC::RESTORE_CR), DestReg)
616 , FrameIdx));
617 return true;
618 } else {
619 // FIXME: We need a scatch reg here. The trouble with using R0 is that
620 // it's possible for the stack frame to be so big the save location is
621 // out of range of immediate offsets, necessitating another register.
622 // We hack this on Darwin by reserving R2. It's probably broken on Linux
623 // at the moment.
624 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
625 PPC::R2 : PPC::R0;
626 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
627 ScratchReg), FrameIdx));
628
629 // If the reloaded register isn't CR0, shift the bits right so that they are
630 // in the right CR's slot.
631 if (DestReg != PPC::CR0) {
632 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
633 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
634 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
635 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
636 .addImm(31));
637 }
638
Hal Finkel234bb382011-12-07 06:34:06 +0000639 NewMIs.push_back(BuildMI(MF, DL, get(TM.getSubtargetImpl()->isPPC64() ?
640 PPC::MTCRF8 : PPC::MTCRF), DestReg)
Hal Finkeld21e9302011-12-06 20:55:36 +0000641 .addReg(ScratchReg));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000642 }
Craig Topperc9099502012-04-20 06:31:50 +0000643 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000644
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000645 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000646 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
647 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000648 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000649 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
650 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000651 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000652 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
653 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000654 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000655 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
656 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000657 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000658 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
659 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000660 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000661 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
662 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000663 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000664 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
665 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000666 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000667 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
668 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000669 Reg = PPC::CR7;
670
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000671 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Craig Topperc9099502012-04-20 06:31:50 +0000672 &PPC::CRRCRegClass, NewMIs);
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000673
Craig Topperc9099502012-04-20 06:31:50 +0000674 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000675 // We don't have indexed addressing for vector loads. Emit:
676 // R0 = ADDI FI#
677 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000678 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000679 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000680 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000681 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000682 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000683 .addReg(PPC::R0));
684 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000685 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000686 }
Hal Finkeld21e9302011-12-06 20:55:36 +0000687
688 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000689}
690
691void
692PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000693 MachineBasicBlock::iterator MI,
694 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000695 const TargetRegisterClass *RC,
696 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000697 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000698 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000699 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000700 if (MI != MBB.end()) DL = MI->getDebugLoc();
Hal Finkeld21e9302011-12-06 20:55:36 +0000701 if (LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs)) {
702 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
703 FuncInfo->setSpillsCR();
704 }
Owen Andersonf6372aa2008-01-01 21:11:32 +0000705 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
706 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000707
708 const MachineFrameInfo &MFI = *MF.getFrameInfo();
709 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000710 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000711 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000712 MFI.getObjectSize(FrameIdx),
713 MFI.getObjectAlignment(FrameIdx));
714 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000715}
716
Evan Cheng09652172010-04-26 07:39:36 +0000717MachineInstr*
718PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000719 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000720 const MDNode *MDPtr,
721 DebugLoc DL) const {
722 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
723 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
724 return &*MIB;
725}
726
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000727bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000728ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000729 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
Hal Finkel99f823f2012-06-08 15:38:21 +0000730 if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
731 Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
732 else
733 // Leave the CR# the same, but invert the condition.
734 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000735 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000736}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000737
738/// GetInstSize - Return the number of bytes of code the specified
739/// instruction may be. This returns the maximum number of bytes.
740///
741unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
742 switch (MI->getOpcode()) {
743 case PPC::INLINEASM: { // Inline Asm: Variable size.
744 const MachineFunction *MF = MI->getParent()->getParent();
745 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000746 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000747 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000748 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000749 case PPC::EH_LABEL:
750 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000751 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000752 return 0;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000753 case PPC::BL8_NOP_ELF:
754 case PPC::BLA8_NOP_ELF:
755 return 8;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000756 default:
757 return 4; // PowerPC instructions are all 4 bytes
758 }
759}