blob: 0e02ef0be84d5feeb0bee20222b0702975f5a417 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
18#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng258ff672006-12-01 21:52:41 +000021#include "llvm/CodeGen/LiveVariables.h"
Brian Gaeked0fde302003-11-11 22:41:34 +000022using namespace llvm;
23
Evan Chengaa3c1412006-05-30 21:45:53 +000024X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
25 : TargetInstrInfo(X86Insts, sizeof(X86Insts)/sizeof(X86Insts[0])),
Evan Cheng25ab6902006-09-08 06:48:29 +000026 TM(tm), RI(tm, *this) {
Chris Lattner72614082002-10-25 22:55:53 +000027}
28
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000029bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
30 unsigned& sourceReg,
31 unsigned& destReg) const {
32 MachineOpCode oc = MI.getOpcode();
Evan Cheng25ab6902006-09-08 06:48:29 +000033 if (oc == X86::MOV8rr || oc == X86::MOV16rr ||
34 oc == X86::MOV32rr || oc == X86::MOV64rr ||
Evan Cheng403be7e2006-05-08 08:01:26 +000035 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
Evan Chengbda54cd2006-02-01 23:03:16 +000036 oc == X86::FpMOV || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
Evan Chengfe5cb192006-02-16 22:45:17 +000037 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
Evan Cheng82521dd2006-03-21 07:09:35 +000038 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
Evan Cheng11e15b32006-04-03 20:53:28 +000039 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
Bill Wendling2f88dcd2007-03-08 22:09:11 +000040 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
Bill Wendling6dd29e02007-04-24 21:17:46 +000041 oc == X86::MMX_MOVD64rr || oc == X86::MMX_MOVQ64rr) {
Evan Cheng1e3417292007-04-25 07:12:14 +000042 assert(MI.getNumOperands() >= 2 &&
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000043 MI.getOperand(0).isRegister() &&
44 MI.getOperand(1).isRegister() &&
45 "invalid register-register move instruction");
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +000046 sourceReg = MI.getOperand(1).getReg();
47 destReg = MI.getOperand(0).getReg();
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000048 return true;
49 }
50 return false;
51}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +000052
Chris Lattner40839602006-02-02 20:12:32 +000053unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
54 int &FrameIndex) const {
55 switch (MI->getOpcode()) {
56 default: break;
57 case X86::MOV8rm:
58 case X86::MOV16rm:
Evan Chengf4df6802006-05-11 07:33:49 +000059 case X86::MOV16_rm:
Chris Lattner40839602006-02-02 20:12:32 +000060 case X86::MOV32rm:
Evan Chengf4df6802006-05-11 07:33:49 +000061 case X86::MOV32_rm:
Evan Cheng25ab6902006-09-08 06:48:29 +000062 case X86::MOV64rm:
Chris Lattner40839602006-02-02 20:12:32 +000063 case X86::FpLD64m:
64 case X86::MOVSSrm:
65 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +000066 case X86::MOVAPSrm:
67 case X86::MOVAPDrm:
Bill Wendling823efee2007-04-03 06:00:37 +000068 case X86::MMX_MOVD64rm:
69 case X86::MMX_MOVQ64rm:
Chris Lattner40839602006-02-02 20:12:32 +000070 if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() &&
71 MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() &&
72 MI->getOperand(2).getImmedValue() == 1 &&
73 MI->getOperand(3).getReg() == 0 &&
74 MI->getOperand(4).getImmedValue() == 0) {
75 FrameIndex = MI->getOperand(1).getFrameIndex();
76 return MI->getOperand(0).getReg();
77 }
78 break;
79 }
80 return 0;
81}
82
83unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
84 int &FrameIndex) const {
85 switch (MI->getOpcode()) {
86 default: break;
87 case X86::MOV8mr:
88 case X86::MOV16mr:
Evan Chengf4df6802006-05-11 07:33:49 +000089 case X86::MOV16_mr:
Chris Lattner40839602006-02-02 20:12:32 +000090 case X86::MOV32mr:
Evan Chengf4df6802006-05-11 07:33:49 +000091 case X86::MOV32_mr:
Evan Cheng25ab6902006-09-08 06:48:29 +000092 case X86::MOV64mr:
Chris Lattner40839602006-02-02 20:12:32 +000093 case X86::FpSTP64m:
94 case X86::MOVSSmr:
95 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +000096 case X86::MOVAPSmr:
97 case X86::MOVAPDmr:
Bill Wendling823efee2007-04-03 06:00:37 +000098 case X86::MMX_MOVD64mr:
99 case X86::MMX_MOVQ64mr:
Bill Wendling71bfd112007-04-03 23:48:32 +0000100 case X86::MMX_MOVNTQmr:
Chris Lattner40839602006-02-02 20:12:32 +0000101 if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() &&
102 MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() &&
Chris Lattner1c07e722006-02-02 20:38:12 +0000103 MI->getOperand(1).getImmedValue() == 1 &&
104 MI->getOperand(2).getReg() == 0 &&
105 MI->getOperand(3).getImmedValue() == 0) {
106 FrameIndex = MI->getOperand(0).getFrameIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000107 return MI->getOperand(4).getReg();
108 }
109 break;
110 }
111 return 0;
112}
113
114
Dan Gohman82a87a02007-06-19 01:48:05 +0000115bool X86InstrInfo::isTriviallyReMaterializable(MachineInstr *MI) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000116 switch (MI->getOpcode()) {
117 default: break;
Dan Gohman82a87a02007-06-19 01:48:05 +0000118 case X86::FpLD0:
119 case X86::FpLD1:
120 case X86::MOV8ri:
121 case X86::MOV16ri:
122 case X86::MOV32ri:
123 case X86::MMX_V_SET0:
124 case X86::MMX_V_SETALLONES:
125 case X86::V_SET0:
126 case X86::V_SETALLONES:
127 // These instructions are always trivially rematerializable.
128 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000129 case X86::MOV8rm:
130 case X86::MOV16rm:
131 case X86::MOV16_rm:
132 case X86::MOV32rm:
133 case X86::MOV32_rm:
134 case X86::MOV64rm:
135 case X86::FpLD64m:
136 case X86::MOVSSrm:
137 case X86::MOVSDrm:
138 case X86::MOVAPSrm:
139 case X86::MOVAPDrm:
140 case X86::MMX_MOVD64rm:
141 case X86::MMX_MOVQ64rm:
Dan Gohman82a87a02007-06-19 01:48:05 +0000142 // Loads from constant pools are trivially rematerializable.
Dan Gohmanc101e952007-06-14 20:50:44 +0000143 return MI->getOperand(1).isRegister() && MI->getOperand(2).isImmediate() &&
144 MI->getOperand(3).isRegister() && MI->getOperand(4).isConstantPoolIndex() &&
145 MI->getOperand(1).getReg() == 0 &&
146 MI->getOperand(2).getImmedValue() == 1 &&
147 MI->getOperand(3).getReg() == 0;
148 }
149 return false;
150}
151
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000152/// convertToThreeAddress - This method must be implemented by targets that
153/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
154/// may be able to convert a two-address instruction into a true
155/// three-address instruction on demand. This allows the X86 target (for
156/// example) to convert ADD and SHL instructions into LEA instructions if they
157/// would require register copies due to two-addressness.
158///
159/// This method returns a null pointer if the transformation cannot be
160/// performed, otherwise it returns the new instruction.
161///
Evan Cheng258ff672006-12-01 21:52:41 +0000162MachineInstr *
163X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
164 MachineBasicBlock::iterator &MBBI,
165 LiveVariables &LV) const {
166 MachineInstr *MI = MBBI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000167 // All instructions input are two-addr instructions. Get the known operands.
168 unsigned Dest = MI->getOperand(0).getReg();
169 unsigned Src = MI->getOperand(1).getReg();
170
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000171 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +0000172 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000173 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng258ff672006-12-01 21:52:41 +0000174 bool DisableLEA16 = true;
175
Evan Chengccba76b2006-05-30 20:26:50 +0000176 switch (MI->getOpcode()) {
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000177 default: return 0;
Evan Chengccba76b2006-05-30 20:26:50 +0000178 case X86::SHUFPSrri: {
179 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000180 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
181
Evan Chengaa3c1412006-05-30 21:45:53 +0000182 unsigned A = MI->getOperand(0).getReg();
183 unsigned B = MI->getOperand(1).getReg();
184 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000185 unsigned M = MI->getOperand(3).getImm();
186 if (B != C) return 0;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000187 NewMI = BuildMI(get(X86::PSHUFDri), A).addReg(B).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000188 break;
189 }
Chris Lattner995f5502007-03-28 18:12:31 +0000190 case X86::SHL64ri: {
191 assert(MI->getNumOperands() == 3 && "Unknown shift instruction!");
192 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
193 // the flags produced by a shift yet, so this is safe.
194 unsigned Dest = MI->getOperand(0).getReg();
195 unsigned Src = MI->getOperand(1).getReg();
196 unsigned ShAmt = MI->getOperand(2).getImm();
197 if (ShAmt == 0 || ShAmt >= 4) return 0;
198
199 NewMI = BuildMI(get(X86::LEA64r), Dest)
200 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
201 break;
202 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000203 case X86::SHL32ri: {
204 assert(MI->getNumOperands() == 3 && "Unknown shift instruction!");
205 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
206 // the flags produced by a shift yet, so this is safe.
207 unsigned Dest = MI->getOperand(0).getReg();
208 unsigned Src = MI->getOperand(1).getReg();
209 unsigned ShAmt = MI->getOperand(2).getImm();
210 if (ShAmt == 0 || ShAmt >= 4) return 0;
211
Chris Lattnerf2177b82007-03-28 00:58:40 +0000212 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
213 X86::LEA64_32r : X86::LEA32r;
214 NewMI = BuildMI(get(Opc), Dest)
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000215 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
216 break;
217 }
218 case X86::SHL16ri: {
219 assert(MI->getNumOperands() == 3 && "Unknown shift instruction!");
220 if (DisableLEA16) return 0;
221
222 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
223 // the flags produced by a shift yet, so this is safe.
224 unsigned Dest = MI->getOperand(0).getReg();
225 unsigned Src = MI->getOperand(1).getReg();
226 unsigned ShAmt = MI->getOperand(2).getImm();
227 if (ShAmt == 0 || ShAmt >= 4) return 0;
228
229 NewMI = BuildMI(get(X86::LEA16r), Dest)
230 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
231 break;
Evan Chengccba76b2006-05-30 20:26:50 +0000232 }
233 }
234
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000235 // FIXME: None of these instructions are promotable to LEAs without
236 // additional information. In particular, LEA doesn't set the flags that
Chris Lattner5aee0b92005-01-02 04:18:17 +0000237 // add and inc do. :(
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000238 if (0)
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000239 switch (MI->getOpcode()) {
240 case X86::INC32r:
Evan Cheng25ab6902006-09-08 06:48:29 +0000241 case X86::INC64_32r:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000242 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000243 NewMI = addRegOffset(BuildMI(get(X86::LEA32r), Dest), Src, 1);
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000244 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000245 case X86::INC16r:
Evan Cheng25ab6902006-09-08 06:48:29 +0000246 case X86::INC64_16r:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000247 if (DisableLEA16) return 0;
248 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000249 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, 1);
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000250 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000251 case X86::DEC32r:
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 case X86::DEC64_32r:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000253 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000254 NewMI = addRegOffset(BuildMI(get(X86::LEA32r), Dest), Src, -1);
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000255 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000256 case X86::DEC16r:
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 case X86::DEC64_16r:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000258 if (DisableLEA16) return 0;
259 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000260 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, -1);
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000261 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000262 case X86::ADD32rr:
263 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000264 NewMI = addRegReg(BuildMI(get(X86::LEA32r), Dest), Src,
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000265 MI->getOperand(2).getReg());
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000266 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000267 case X86::ADD16rr:
268 if (DisableLEA16) return 0;
269 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000270 NewMI = addRegReg(BuildMI(get(X86::LEA16r), Dest), Src,
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000271 MI->getOperand(2).getReg());
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000272 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000273 case X86::ADD32ri:
Evan Cheng6de01632006-05-19 18:43:41 +0000274 case X86::ADD32ri8:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000275 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
276 if (MI->getOperand(2).isImmediate())
Evan Chengc0f64ff2006-11-27 23:37:22 +0000277 NewMI = addRegOffset(BuildMI(get(X86::LEA32r), Dest), Src,
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000278 MI->getOperand(2).getImmedValue());
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000279 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000280 case X86::ADD16ri:
Evan Cheng6de01632006-05-19 18:43:41 +0000281 case X86::ADD16ri8:
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000282 if (DisableLEA16) return 0;
283 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
284 if (MI->getOperand(2).isImmediate())
Evan Chengc0f64ff2006-11-27 23:37:22 +0000285 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src,
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000286 MI->getOperand(2).getImmedValue());
287 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000288 case X86::SHL16ri:
289 if (DisableLEA16) return 0;
290 case X86::SHL32ri:
291 assert(MI->getNumOperands() == 3 && MI->getOperand(2).isImmediate() &&
292 "Unknown shl instruction!");
293 unsigned ShAmt = MI->getOperand(2).getImmedValue();
294 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
295 X86AddressMode AM;
296 AM.Scale = 1 << ShAmt;
297 AM.IndexReg = Src;
298 unsigned Opc = MI->getOpcode() == X86::SHL32ri ? X86::LEA32r :X86::LEA16r;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000299 NewMI = addFullAddress(BuildMI(get(Opc), Dest), AM);
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000300 }
301 break;
302 }
303
Evan Cheng258ff672006-12-01 21:52:41 +0000304 if (NewMI) {
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000305 NewMI->copyKillDeadInfo(MI);
Evan Cheng258ff672006-12-01 21:52:41 +0000306 LV.instructionChanged(MI, NewMI); // Update live variables
307 MFI->insert(MBBI, NewMI); // Insert the new inst
308 }
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000309 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000310}
311
Chris Lattner41e431b2005-01-19 07:11:01 +0000312/// commuteInstruction - We have a few instructions that must be hacked on to
313/// commute them.
314///
315MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
Chris Lattner6458f182006-09-28 23:33:12 +0000316 // FIXME: Can commute cmoves by changing the condition!
Chris Lattner41e431b2005-01-19 07:11:01 +0000317 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +0000318 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
319 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +0000320 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
321 case X86::SHLD32rri8:{// A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
Chris Lattner0df53d22005-01-19 07:31:24 +0000322 unsigned Opc;
323 unsigned Size;
324 switch (MI->getOpcode()) {
325 default: assert(0 && "Unreachable!");
326 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
327 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
328 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
329 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
330 }
Chris Lattner41e431b2005-01-19 07:11:01 +0000331 unsigned Amt = MI->getOperand(3).getImmedValue();
332 unsigned A = MI->getOperand(0).getReg();
333 unsigned B = MI->getOperand(1).getReg();
334 unsigned C = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000335 bool BisKill = MI->getOperand(1).isKill();
336 bool CisKill = MI->getOperand(2).isKill();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000337 return BuildMI(get(Opc), A).addReg(C, false, false, CisKill)
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000338 .addReg(B, false, false, BisKill).addImm(Size-Amt);
Chris Lattner41e431b2005-01-19 07:11:01 +0000339 }
340 default:
341 return TargetInstrInfo::commuteInstruction(MI);
342 }
343}
344
Chris Lattner7fbe9722006-10-20 17:42:20 +0000345static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
346 switch (BrOpc) {
347 default: return X86::COND_INVALID;
348 case X86::JE: return X86::COND_E;
349 case X86::JNE: return X86::COND_NE;
350 case X86::JL: return X86::COND_L;
351 case X86::JLE: return X86::COND_LE;
352 case X86::JG: return X86::COND_G;
353 case X86::JGE: return X86::COND_GE;
354 case X86::JB: return X86::COND_B;
355 case X86::JBE: return X86::COND_BE;
356 case X86::JA: return X86::COND_A;
357 case X86::JAE: return X86::COND_AE;
358 case X86::JS: return X86::COND_S;
359 case X86::JNS: return X86::COND_NS;
360 case X86::JP: return X86::COND_P;
361 case X86::JNP: return X86::COND_NP;
362 case X86::JO: return X86::COND_O;
363 case X86::JNO: return X86::COND_NO;
364 }
365}
366
367unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
368 switch (CC) {
369 default: assert(0 && "Illegal condition code!");
370 case X86::COND_E: return X86::JE;
371 case X86::COND_NE: return X86::JNE;
372 case X86::COND_L: return X86::JL;
373 case X86::COND_LE: return X86::JLE;
374 case X86::COND_G: return X86::JG;
375 case X86::COND_GE: return X86::JGE;
376 case X86::COND_B: return X86::JB;
377 case X86::COND_BE: return X86::JBE;
378 case X86::COND_A: return X86::JA;
379 case X86::COND_AE: return X86::JAE;
380 case X86::COND_S: return X86::JS;
381 case X86::COND_NS: return X86::JNS;
382 case X86::COND_P: return X86::JP;
383 case X86::COND_NP: return X86::JNP;
384 case X86::COND_O: return X86::JO;
385 case X86::COND_NO: return X86::JNO;
386 }
387}
388
Chris Lattner9cd68752006-10-21 05:52:40 +0000389/// GetOppositeBranchCondition - Return the inverse of the specified condition,
390/// e.g. turning COND_E to COND_NE.
391X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
392 switch (CC) {
393 default: assert(0 && "Illegal condition code!");
394 case X86::COND_E: return X86::COND_NE;
395 case X86::COND_NE: return X86::COND_E;
396 case X86::COND_L: return X86::COND_GE;
397 case X86::COND_LE: return X86::COND_G;
398 case X86::COND_G: return X86::COND_LE;
399 case X86::COND_GE: return X86::COND_L;
400 case X86::COND_B: return X86::COND_AE;
401 case X86::COND_BE: return X86::COND_A;
402 case X86::COND_A: return X86::COND_BE;
403 case X86::COND_AE: return X86::COND_B;
404 case X86::COND_S: return X86::COND_NS;
405 case X86::COND_NS: return X86::COND_S;
406 case X86::COND_P: return X86::COND_NP;
407 case X86::COND_NP: return X86::COND_P;
408 case X86::COND_O: return X86::COND_NO;
409 case X86::COND_NO: return X86::COND_O;
410 }
411}
412
Dale Johannesen318093b2007-06-14 22:03:45 +0000413// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
414bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
415 const TargetInstrDescriptor *TID = MI->getInstrDescriptor();
416 if (MI->getOpcode() == X86::FP_REG_KILL)
417 return false;
418 if (TID->Flags & M_TERMINATOR_FLAG)
419 return !isPredicated(MI);
420 return false;
421}
Chris Lattner9cd68752006-10-21 05:52:40 +0000422
Chris Lattner7fbe9722006-10-20 17:42:20 +0000423bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
424 MachineBasicBlock *&TBB,
425 MachineBasicBlock *&FBB,
426 std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000427 // If the block has no terminators, it just falls into the block after it.
428 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000429 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000430 return false;
431
432 // Get the last instruction in the block.
433 MachineInstr *LastInst = I;
434
435 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000436 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000437 if (!isBranch(LastInst->getOpcode()))
438 return true;
439
440 // If the block ends with a branch there are 3 possibilities:
441 // it's an unconditional, conditional, or indirect branch.
442
443 if (LastInst->getOpcode() == X86::JMP) {
444 TBB = LastInst->getOperand(0).getMachineBasicBlock();
445 return false;
446 }
447 X86::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
448 if (BranchCode == X86::COND_INVALID)
449 return true; // Can't handle indirect branch.
450
451 // Otherwise, block ends with fall-through condbranch.
452 TBB = LastInst->getOperand(0).getMachineBasicBlock();
453 Cond.push_back(MachineOperand::CreateImm(BranchCode));
454 return false;
455 }
456
457 // Get the instruction before it if it's a terminator.
458 MachineInstr *SecondLastInst = I;
459
460 // If there are three terminators, we don't know what sort of block this is.
Dale Johannesen318093b2007-06-14 22:03:45 +0000461 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000462 return true;
463
Chris Lattner6ce64432006-10-30 22:27:23 +0000464 // If the block ends with X86::JMP and a conditional branch, handle it.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000465 X86::CondCode BranchCode = GetCondFromBranchOpc(SecondLastInst->getOpcode());
466 if (BranchCode != X86::COND_INVALID && LastInst->getOpcode() == X86::JMP) {
Chris Lattner6ce64432006-10-30 22:27:23 +0000467 TBB = SecondLastInst->getOperand(0).getMachineBasicBlock();
468 Cond.push_back(MachineOperand::CreateImm(BranchCode));
469 FBB = LastInst->getOperand(0).getMachineBasicBlock();
470 return false;
471 }
Chris Lattner7fbe9722006-10-20 17:42:20 +0000472
Dale Johannesen13e8b512007-06-13 17:59:52 +0000473 // If the block ends with two X86::JMPs, handle it. The second one is not
474 // executed, so remove it.
475 if (SecondLastInst->getOpcode() == X86::JMP &&
476 LastInst->getOpcode() == X86::JMP) {
477 TBB = SecondLastInst->getOperand(0).getMachineBasicBlock();
478 I = LastInst;
479 I->eraseFromParent();
480 return false;
481 }
482
Chris Lattner7fbe9722006-10-20 17:42:20 +0000483 // Otherwise, can't handle this.
484 return true;
485}
486
Evan Cheng6ae36262007-05-18 00:18:17 +0000487unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000488 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000489 if (I == MBB.begin()) return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000490 --I;
491 if (I->getOpcode() != X86::JMP &&
492 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000493 return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000494
495 // Remove the branch.
496 I->eraseFromParent();
497
498 I = MBB.end();
499
Evan Cheng6ae36262007-05-18 00:18:17 +0000500 if (I == MBB.begin()) return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000501 --I;
502 if (GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000503 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000504
505 // Remove the branch.
506 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000507 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000508}
509
Evan Cheng6ae36262007-05-18 00:18:17 +0000510unsigned
511X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
512 MachineBasicBlock *FBB,
513 const std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000514 // Shouldn't be a fall through.
515 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +0000516 assert((Cond.size() == 1 || Cond.size() == 0) &&
517 "X86 branch conditions have one component!");
518
519 if (FBB == 0) { // One way branch.
520 if (Cond.empty()) {
521 // Unconditional branch?
Evan Chengc0f64ff2006-11-27 23:37:22 +0000522 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000523 } else {
524 // Conditional branch.
525 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000526 BuildMI(&MBB, get(Opc)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000527 }
Evan Cheng6ae36262007-05-18 00:18:17 +0000528 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000529 }
530
Chris Lattner879d09c2006-10-21 05:42:09 +0000531 // Two-way Conditional branch.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000532 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000533 BuildMI(&MBB, get(Opc)).addMBB(TBB);
534 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000535 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000536}
537
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000538bool X86InstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
539 if (MBB.empty()) return false;
540
541 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000542 case X86::RET: // Return.
543 case X86::RETI:
544 case X86::TAILJMPd:
545 case X86::TAILJMPr:
546 case X86::TAILJMPm:
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000547 case X86::JMP: // Uncond branch.
548 case X86::JMP32r: // Indirect branch.
549 case X86::JMP32m: // Indirect branch through mem.
550 return true;
551 default: return false;
552 }
553}
554
Chris Lattner7fbe9722006-10-20 17:42:20 +0000555bool X86InstrInfo::
556ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +0000557 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
558 Cond[0].setImm(GetOppositeBranchCondition((X86::CondCode)Cond[0].getImm()));
559 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000560}
561
Evan Cheng25ab6902006-09-08 06:48:29 +0000562const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
563 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
564 if (Subtarget->is64Bit())
565 return &X86::GR64RegClass;
566 else
567 return &X86::GR32RegClass;
568}