blob: 945cbbb6ccec9aa3a0d3eec62bb3a7c25fefff10 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000026#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000027#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000029#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000030using namespace llvm;
31
Rafael Espindola9a580232009-02-27 13:37:18 +000032namespace llvm {
33TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
34 bool isLocal = GV->hasLocalLinkage();
35 bool isDeclaration = GV->isDeclaration();
36 // FIXME: what should we do for protected and internal visibility?
37 // For variables, is internal different from hidden?
38 bool isHidden = GV->hasHiddenVisibility();
39
40 if (reloc == Reloc::PIC_) {
41 if (isLocal || isHidden)
42 return TLSModel::LocalDynamic;
43 else
44 return TLSModel::GeneralDynamic;
45 } else {
46 if (!isDeclaration || isHidden)
47 return TLSModel::LocalExec;
48 else
49 return TLSModel::InitialExec;
50 }
51}
52}
53
Evan Cheng56966222007-01-12 02:11:51 +000054/// InitLibcallNames - Set default libcall names.
55///
Evan Cheng79cca502007-01-12 22:51:10 +000056static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000057 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000058 Names[RTLIB::SHL_I32] = "__ashlsi3";
59 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000060 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000061 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000062 Names[RTLIB::SRL_I32] = "__lshrsi3";
63 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000064 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000065 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::SRA_I32] = "__ashrsi3";
67 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000068 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000069 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000070 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000071 Names[RTLIB::MUL_I32] = "__mulsi3";
72 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000073 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000074 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000075 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::SDIV_I32] = "__divsi3";
77 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000079 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000080 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::UDIV_I32] = "__udivsi3";
82 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000084 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000085 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::SREM_I32] = "__modsi3";
87 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000088 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000089 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000090 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000091 Names[RTLIB::UREM_I32] = "__umodsi3";
92 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000093 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000094 Names[RTLIB::NEG_I32] = "__negsi2";
95 Names[RTLIB::NEG_I64] = "__negdi2";
96 Names[RTLIB::ADD_F32] = "__addsf3";
97 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000098 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000099 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000100 Names[RTLIB::SUB_F32] = "__subsf3";
101 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000102 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000103 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::MUL_F32] = "__mulsf3";
105 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000106 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000107 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000108 Names[RTLIB::DIV_F32] = "__divsf3";
109 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000110 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000111 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000112 Names[RTLIB::REM_F32] = "fmodf";
113 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000114 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000115 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000116 Names[RTLIB::POWI_F32] = "__powisf2";
117 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000118 Names[RTLIB::POWI_F80] = "__powixf2";
119 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000120 Names[RTLIB::SQRT_F32] = "sqrtf";
121 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000122 Names[RTLIB::SQRT_F80] = "sqrtl";
123 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000124 Names[RTLIB::LOG_F32] = "logf";
125 Names[RTLIB::LOG_F64] = "log";
126 Names[RTLIB::LOG_F80] = "logl";
127 Names[RTLIB::LOG_PPCF128] = "logl";
128 Names[RTLIB::LOG2_F32] = "log2f";
129 Names[RTLIB::LOG2_F64] = "log2";
130 Names[RTLIB::LOG2_F80] = "log2l";
131 Names[RTLIB::LOG2_PPCF128] = "log2l";
132 Names[RTLIB::LOG10_F32] = "log10f";
133 Names[RTLIB::LOG10_F64] = "log10";
134 Names[RTLIB::LOG10_F80] = "log10l";
135 Names[RTLIB::LOG10_PPCF128] = "log10l";
136 Names[RTLIB::EXP_F32] = "expf";
137 Names[RTLIB::EXP_F64] = "exp";
138 Names[RTLIB::EXP_F80] = "expl";
139 Names[RTLIB::EXP_PPCF128] = "expl";
140 Names[RTLIB::EXP2_F32] = "exp2f";
141 Names[RTLIB::EXP2_F64] = "exp2";
142 Names[RTLIB::EXP2_F80] = "exp2l";
143 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000144 Names[RTLIB::SIN_F32] = "sinf";
145 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000146 Names[RTLIB::SIN_F80] = "sinl";
147 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000148 Names[RTLIB::COS_F32] = "cosf";
149 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000150 Names[RTLIB::COS_F80] = "cosl";
151 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000152 Names[RTLIB::POW_F32] = "powf";
153 Names[RTLIB::POW_F64] = "pow";
154 Names[RTLIB::POW_F80] = "powl";
155 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000156 Names[RTLIB::CEIL_F32] = "ceilf";
157 Names[RTLIB::CEIL_F64] = "ceil";
158 Names[RTLIB::CEIL_F80] = "ceill";
159 Names[RTLIB::CEIL_PPCF128] = "ceill";
160 Names[RTLIB::TRUNC_F32] = "truncf";
161 Names[RTLIB::TRUNC_F64] = "trunc";
162 Names[RTLIB::TRUNC_F80] = "truncl";
163 Names[RTLIB::TRUNC_PPCF128] = "truncl";
164 Names[RTLIB::RINT_F32] = "rintf";
165 Names[RTLIB::RINT_F64] = "rint";
166 Names[RTLIB::RINT_F80] = "rintl";
167 Names[RTLIB::RINT_PPCF128] = "rintl";
168 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
169 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
170 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
171 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
172 Names[RTLIB::FLOOR_F32] = "floorf";
173 Names[RTLIB::FLOOR_F64] = "floor";
174 Names[RTLIB::FLOOR_F80] = "floorl";
175 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000176 Names[RTLIB::COPYSIGN_F32] = "copysignf";
177 Names[RTLIB::COPYSIGN_F64] = "copysign";
178 Names[RTLIB::COPYSIGN_F80] = "copysignl";
179 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000181 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
182 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000183 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000184 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
185 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
186 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
187 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000188 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
189 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000190 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
191 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000192 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000193 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
194 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000195 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
196 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000198 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000199 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000200 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000201 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000204 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
205 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000206 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
207 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000208 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000209 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
210 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000211 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
212 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000213 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000214 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
215 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000216 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000217 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000218 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000219 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
221 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000222 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
223 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000224 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
225 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000226 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
227 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000228 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
229 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
230 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
231 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000232 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
233 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000234 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
235 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000236 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
237 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000238 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
239 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
240 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
241 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
242 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
243 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000244 Names[RTLIB::OEQ_F32] = "__eqsf2";
245 Names[RTLIB::OEQ_F64] = "__eqdf2";
246 Names[RTLIB::UNE_F32] = "__nesf2";
247 Names[RTLIB::UNE_F64] = "__nedf2";
248 Names[RTLIB::OGE_F32] = "__gesf2";
249 Names[RTLIB::OGE_F64] = "__gedf2";
250 Names[RTLIB::OLT_F32] = "__ltsf2";
251 Names[RTLIB::OLT_F64] = "__ltdf2";
252 Names[RTLIB::OLE_F32] = "__lesf2";
253 Names[RTLIB::OLE_F64] = "__ledf2";
254 Names[RTLIB::OGT_F32] = "__gtsf2";
255 Names[RTLIB::OGT_F64] = "__gtdf2";
256 Names[RTLIB::UO_F32] = "__unordsf2";
257 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000258 Names[RTLIB::O_F32] = "__unordsf2";
259 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000260 Names[RTLIB::MEMCPY] = "memcpy";
261 Names[RTLIB::MEMMOVE] = "memmove";
262 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000263 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Jim Grosbache03262f2010-06-18 21:43:38 +0000264 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_1] = "__sync_val_compare_and_swap_1";
265 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_2] = "__sync_val_compare_and_swap_2";
266 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_4] = "__sync_val_compare_and_swap_4";
267 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_8] = "__sync_val_compare_and_swap_8";
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000268 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_1] = "__sync_lock_test_and_set_1";
269 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_2] = "__sync_lock_test_and_set_2";
270 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_4] = "__sync_lock_test_and_set_4";
271 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_8] = "__sync_lock_test_and_set_8";
Jim Grosbache03262f2010-06-18 21:43:38 +0000272 Names[RTLIB::SYNC_FETCH_AND_ADD_1] = "__sync_fetch_and_add_1";
273 Names[RTLIB::SYNC_FETCH_AND_ADD_2] = "__sync_fetch_and_add_2";
274 Names[RTLIB::SYNC_FETCH_AND_ADD_4] = "__sync_fetch_and_add_4";
275 Names[RTLIB::SYNC_FETCH_AND_ADD_8] = "__sync_fetch_and_add_8";
276 Names[RTLIB::SYNC_FETCH_AND_SUB_1] = "__sync_fetch_and_sub_1";
277 Names[RTLIB::SYNC_FETCH_AND_SUB_2] = "__sync_fetch_and_sub_2";
278 Names[RTLIB::SYNC_FETCH_AND_SUB_4] = "__sync_fetch_and_sub_4";
279 Names[RTLIB::SYNC_FETCH_AND_SUB_8] = "__sync_fetch_and_sub_8";
280 Names[RTLIB::SYNC_FETCH_AND_AND_1] = "__sync_fetch_and_and_1";
281 Names[RTLIB::SYNC_FETCH_AND_AND_2] = "__sync_fetch_and_and_2";
282 Names[RTLIB::SYNC_FETCH_AND_AND_4] = "__sync_fetch_and_and_4";
283 Names[RTLIB::SYNC_FETCH_AND_AND_8] = "__sync_fetch_and_and_8";
284 Names[RTLIB::SYNC_FETCH_AND_OR_1] = "__sync_fetch_and_or_1";
285 Names[RTLIB::SYNC_FETCH_AND_OR_2] = "__sync_fetch_and_or_2";
286 Names[RTLIB::SYNC_FETCH_AND_OR_4] = "__sync_fetch_and_or_4";
287 Names[RTLIB::SYNC_FETCH_AND_OR_8] = "__sync_fetch_and_or_8";
288 Names[RTLIB::SYNC_FETCH_AND_XOR_1] = "__sync_fetch_and_xor_1";
289 Names[RTLIB::SYNC_FETCH_AND_XOR_2] = "__sync_fetch_and_xor_2";
290 Names[RTLIB::SYNC_FETCH_AND_XOR_4] = "__sync_fetch_and-xor_4";
291 Names[RTLIB::SYNC_FETCH_AND_XOR_8] = "__sync_fetch_and_xor_8";
292 Names[RTLIB::SYNC_FETCH_AND_NAND_1] = "__sync_fetch_and_nand_1";
293 Names[RTLIB::SYNC_FETCH_AND_NAND_2] = "__sync_fetch_and_nand_2";
294 Names[RTLIB::SYNC_FETCH_AND_NAND_4] = "__sync_fetch_and_nand_4";
295 Names[RTLIB::SYNC_FETCH_AND_NAND_8] = "__sync_fetch_and_nand_8";
Evan Chengd385fd62007-01-31 09:29:11 +0000296}
297
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000298/// InitLibcallCallingConvs - Set default libcall CallingConvs.
299///
300static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
301 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
302 CCs[i] = CallingConv::C;
303 }
304}
305
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000306/// getFPEXT - Return the FPEXT_*_* value for the given types, or
307/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000308RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 if (OpVT == MVT::f32) {
310 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPEXT_F32_F64;
312 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000313
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return UNKNOWN_LIBCALL;
315}
316
317/// getFPROUND - Return the FPROUND_*_* value for the given types, or
318/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000319RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 if (RetVT == MVT::f32) {
321 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000322 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000324 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000326 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 } else if (RetVT == MVT::f64) {
328 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000329 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000331 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000332 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000333
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return UNKNOWN_LIBCALL;
335}
336
337/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
338/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000339RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 if (OpVT == MVT::f32) {
341 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000342 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000344 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000352 if (RetVT == MVT::i8)
353 return FPTOSINT_F64_I8;
354 if (RetVT == MVT::i16)
355 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000359 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000361 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 } else if (OpVT == MVT::f80) {
363 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 } else if (OpVT == MVT::ppcf128) {
370 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return FPTOSINT_PPCF128_I128;
376 }
377 return UNKNOWN_LIBCALL;
378}
379
380/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
381/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000382RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 if (OpVT == MVT::f32) {
384 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000385 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000387 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000393 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000395 if (RetVT == MVT::i8)
396 return FPTOUINT_F64_I8;
397 if (RetVT == MVT::i16)
398 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000404 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 } else if (OpVT == MVT::f80) {
406 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 } else if (OpVT == MVT::ppcf128) {
413 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return FPTOUINT_PPCF128_I128;
419 }
420 return UNKNOWN_LIBCALL;
421}
422
423/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
424/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000425RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 if (OpVT == MVT::i32) {
427 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 } else if (OpVT == MVT::i64) {
436 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000443 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 } else if (OpVT == MVT::i128) {
445 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000446 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000448 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000450 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000452 return SINTTOFP_I128_PPCF128;
453 }
454 return UNKNOWN_LIBCALL;
455}
456
457/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
458/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000459RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 if (OpVT == MVT::i32) {
461 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000462 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000464 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000466 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000468 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 } else if (OpVT == MVT::i64) {
470 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000471 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000473 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000475 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000477 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 } else if (OpVT == MVT::i128) {
479 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000480 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000482 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000484 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000486 return UINTTOFP_I128_PPCF128;
487 }
488 return UNKNOWN_LIBCALL;
489}
490
Evan Chengd385fd62007-01-31 09:29:11 +0000491/// InitCmpLibcallCCs - Set default comparison libcall CC.
492///
493static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
494 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
495 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
496 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
497 CCs[RTLIB::UNE_F32] = ISD::SETNE;
498 CCs[RTLIB::UNE_F64] = ISD::SETNE;
499 CCs[RTLIB::OGE_F32] = ISD::SETGE;
500 CCs[RTLIB::OGE_F64] = ISD::SETGE;
501 CCs[RTLIB::OLT_F32] = ISD::SETLT;
502 CCs[RTLIB::OLT_F64] = ISD::SETLT;
503 CCs[RTLIB::OLE_F32] = ISD::SETLE;
504 CCs[RTLIB::OLE_F64] = ISD::SETLE;
505 CCs[RTLIB::OGT_F32] = ISD::SETGT;
506 CCs[RTLIB::OGT_F64] = ISD::SETGT;
507 CCs[RTLIB::UO_F32] = ISD::SETNE;
508 CCs[RTLIB::UO_F64] = ISD::SETNE;
509 CCs[RTLIB::O_F32] = ISD::SETEQ;
510 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000511}
512
Chris Lattnerf0144122009-07-28 03:13:23 +0000513/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000514TargetLowering::TargetLowering(const TargetMachine &tm,
515 const TargetLoweringObjectFile *tlof)
Chris Lattnerf0144122009-07-28 03:13:23 +0000516 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000517 // All operations default to being supported.
518 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000519 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000520 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000521 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000522 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000523
Chris Lattner1a3048b2007-12-22 20:47:56 +0000524 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000526 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000527 for (unsigned IM = (unsigned)ISD::PRE_INC;
528 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
530 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000531 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000532
533 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000536 }
Evan Chengd2cde682008-03-10 19:38:10 +0000537
538 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000540
541 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000542 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000543 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
545 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
546 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000547
Dale Johannesen0bb41602008-09-22 21:57:32 +0000548 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::FLOG , MVT::f64, Expand);
550 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
551 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
552 setOperationAction(ISD::FEXP , MVT::f64, Expand);
553 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
554 setOperationAction(ISD::FLOG , MVT::f32, Expand);
555 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
556 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
557 setOperationAction(ISD::FEXP , MVT::f32, Expand);
558 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000559
Chris Lattner41bab0b2008-01-15 21:58:08 +0000560 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000562
Owen Andersona69571c2006-05-03 01:29:57 +0000563 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000564 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000566 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000567 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000568 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000569 UseUnderscoreSetJmp = false;
570 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000571 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000572 IntDivIsCheap = false;
573 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000574 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000575 ExceptionPointerRegister = 0;
576 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000577 BooleanContents = UndefinedBooleanContent;
Evan Cheng211ffa12010-05-19 20:19:50 +0000578 SchedPreferenceInfo = Sched::Latency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000579 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000580 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000581 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000582 IfCvtDupBlockSizeLimit = 0;
583 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000584
585 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000586 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000587 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000588}
589
Chris Lattnerf0144122009-07-28 03:13:23 +0000590TargetLowering::~TargetLowering() {
591 delete &TLOF;
592}
Chris Lattnercba82f92005-01-16 07:28:11 +0000593
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000594/// canOpTrap - Returns true if the operation can trap for the value type.
595/// VT must be a legal type.
596bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
597 assert(isTypeLegal(VT));
598 switch (Op) {
599 default:
600 return false;
601 case ISD::FDIV:
602 case ISD::FREM:
603 case ISD::SDIV:
604 case ISD::UDIV:
605 case ISD::SREM:
606 case ISD::UREM:
607 return true;
608 }
609}
610
611
Owen Anderson23b9b192009-08-12 00:36:31 +0000612static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
613 unsigned &NumIntermediates,
614 EVT &RegisterVT,
615 TargetLowering* TLI) {
616 // Figure out the right, legal destination reg to copy into.
617 unsigned NumElts = VT.getVectorNumElements();
618 MVT EltTy = VT.getVectorElementType();
619
620 unsigned NumVectorRegs = 1;
621
622 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
623 // could break down into LHS/RHS like LegalizeDAG does.
624 if (!isPowerOf2_32(NumElts)) {
625 NumVectorRegs = NumElts;
626 NumElts = 1;
627 }
628
629 // Divide the input until we get to a supported size. This will always
630 // end with a scalar if the target doesn't support vectors.
631 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
632 NumElts >>= 1;
633 NumVectorRegs <<= 1;
634 }
635
636 NumIntermediates = NumVectorRegs;
637
638 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
639 if (!TLI->isTypeLegal(NewVT))
640 NewVT = EltTy;
641 IntermediateVT = NewVT;
642
643 EVT DestVT = TLI->getRegisterType(NewVT);
644 RegisterVT = DestVT;
645 if (EVT(DestVT).bitsLT(NewVT)) {
646 // Value is expanded, e.g. i64 -> i16.
647 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
648 } else {
649 // Otherwise, promotion or legal types use the same number of registers as
650 // the vector decimated to the appropriate level.
651 return NumVectorRegs;
652 }
653
654 return 1;
655}
656
Chris Lattner310968c2005-01-07 07:44:53 +0000657/// computeRegisterProperties - Once all of the register classes are added,
658/// this allows us to compute derived properties we expose.
659void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000661 "Too many value types for ValueTypeActions to hold!");
662
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000663 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000665 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000667 }
668 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000670
Chris Lattner310968c2005-01-07 07:44:53 +0000671 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000673 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000675
676 // Every integer value type larger than this largest register takes twice as
677 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000678 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000679 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
680 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000681 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000682 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
684 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000685 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000686 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000687
688 // Inspect all of the ValueType's smaller than the largest integer
689 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000690 unsigned LegalIntReg = LargestIntReg;
691 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 IntReg >= (unsigned)MVT::i1; --IntReg) {
693 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000694 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000695 LegalIntReg = IntReg;
696 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000697 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000699 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000700 }
701 }
702
Dale Johannesen161e8972007-10-05 20:04:43 +0000703 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 if (!isTypeLegal(MVT::ppcf128)) {
705 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
706 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
707 TransformToType[MVT::ppcf128] = MVT::f64;
708 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000709 }
710
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000711 // Decide how to handle f64. If the target does not have native f64 support,
712 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 if (!isTypeLegal(MVT::f64)) {
714 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
715 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
716 TransformToType[MVT::f64] = MVT::i64;
717 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000718 }
719
720 // Decide how to handle f32. If the target does not have native support for
721 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 if (!isTypeLegal(MVT::f32)) {
723 if (isTypeLegal(MVT::f64)) {
724 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
725 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
726 TransformToType[MVT::f32] = MVT::f64;
727 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000728 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
730 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
731 TransformToType[MVT::f32] = MVT::i32;
732 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000733 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000734 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000735
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000736 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
738 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000739 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000740 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000741 MVT IntermediateVT;
742 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000743 unsigned NumIntermediates;
744 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000745 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
746 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000747 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000748
749 // Determine if there is a legal wider type.
750 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000751 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000752 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
754 EVT SVT = (MVT::SimpleValueType)nVT;
Dale Johannesen76090172010-04-20 22:34:09 +0000755 if (isTypeSynthesizable(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000756 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000757 TransformToType[i] = SVT;
758 ValueTypeActions.setTypeAction(VT, Promote);
759 IsLegalWiderType = true;
760 break;
761 }
762 }
763 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000764 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000765 if (NVT == VT) {
766 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000768 ValueTypeActions.setTypeAction(VT, Expand);
769 } else {
770 TransformToType[i] = NVT;
771 ValueTypeActions.setTypeAction(VT, Promote);
772 }
773 }
Dan Gohman7f321562007-06-25 16:23:39 +0000774 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000775 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000776}
Chris Lattnercba82f92005-01-16 07:28:11 +0000777
Evan Cheng72261582005-12-20 06:22:03 +0000778const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
779 return NULL;
780}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000781
Scott Michel5b8f82e2008-03-10 15:42:14 +0000782
Owen Anderson825b72b2009-08-11 20:47:22 +0000783MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000784 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000785}
786
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000787MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
788 return MVT::i32; // return the default value
789}
790
Dan Gohman7f321562007-06-25 16:23:39 +0000791/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000792/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
793/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
794/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000795///
Dan Gohman7f321562007-06-25 16:23:39 +0000796/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000797/// register. It also returns the VT and quantity of the intermediate values
798/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000799///
Owen Anderson23b9b192009-08-12 00:36:31 +0000800unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000801 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000802 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000803 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000804 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000805 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000806 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000807
808 unsigned NumVectorRegs = 1;
809
Nate Begemand73ab882007-11-27 19:28:48 +0000810 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
811 // could break down into LHS/RHS like LegalizeDAG does.
812 if (!isPowerOf2_32(NumElts)) {
813 NumVectorRegs = NumElts;
814 NumElts = 1;
815 }
816
Chris Lattnerdc879292006-03-31 00:28:56 +0000817 // Divide the input until we get to a supported size. This will always
818 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000819 while (NumElts > 1 && !isTypeLegal(
820 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000821 NumElts >>= 1;
822 NumVectorRegs <<= 1;
823 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000824
825 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000826
Owen Anderson23b9b192009-08-12 00:36:31 +0000827 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000828 if (!isTypeLegal(NewVT))
829 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000830 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000831
Owen Anderson23b9b192009-08-12 00:36:31 +0000832 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000833 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000834 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000835 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000836 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000837 } else {
838 // Otherwise, promotion or legal types use the same number of registers as
839 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000840 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000841 }
842
Evan Chenge9b3da12006-05-17 18:10:06 +0000843 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000844}
845
Evan Cheng3ae05432008-01-24 00:22:01 +0000846/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000847/// function arguments in the caller parameter area. This is the actual
848/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000849unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000850 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000851}
852
Chris Lattner071c62f2010-01-25 23:26:13 +0000853/// getJumpTableEncoding - Return the entry encoding for a jump table in the
854/// current function. The returned value is a member of the
855/// MachineJumpTableInfo::JTEntryKind enum.
856unsigned TargetLowering::getJumpTableEncoding() const {
857 // In non-pic modes, just use the address of a block.
858 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
859 return MachineJumpTableInfo::EK_BlockAddress;
860
861 // In PIC mode, if the target supports a GPRel32 directive, use it.
862 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
863 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
864
865 // Otherwise, use a label difference.
866 return MachineJumpTableInfo::EK_LabelDifference32;
867}
868
Dan Gohman475871a2008-07-27 21:46:04 +0000869SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
870 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000871 // If our PIC model is GP relative, use the global offset table as the base.
872 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000873 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000874 return Table;
875}
876
Chris Lattner13e97a22010-01-26 05:30:30 +0000877/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
878/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
879/// MCExpr.
880const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000881TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
882 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000883 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000884 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000885}
886
Dan Gohman6520e202008-10-18 02:06:02 +0000887bool
888TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
889 // Assume that everything is safe in static mode.
890 if (getTargetMachine().getRelocationModel() == Reloc::Static)
891 return true;
892
893 // In dynamic-no-pic mode, assume that known defined values are safe.
894 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
895 GA &&
896 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000897 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000898 return true;
899
900 // Otherwise assume nothing is safe.
901 return false;
902}
903
Chris Lattnereb8146b2006-02-04 02:13:02 +0000904//===----------------------------------------------------------------------===//
905// Optimization Methods
906//===----------------------------------------------------------------------===//
907
Nate Begeman368e18d2006-02-16 21:11:51 +0000908/// ShrinkDemandedConstant - Check to see if the specified operand of the
909/// specified instruction is a constant integer. If so, check to see if there
910/// are any bits set in the constant that are not demanded. If so, shrink the
911/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000912bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000913 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000914 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000915
Chris Lattnerec665152006-02-26 23:36:02 +0000916 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000917 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000918 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000919 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000920 case ISD::AND:
921 case ISD::OR: {
922 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
923 if (!C) return false;
924
925 if (Op.getOpcode() == ISD::XOR &&
926 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
927 return false;
928
929 // if we can expand it to have all bits set, do it
930 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000931 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000932 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
933 DAG.getConstant(Demanded &
934 C->getAPIntValue(),
935 VT));
936 return CombineTo(Op, New);
937 }
938
Nate Begemande996292006-02-03 22:24:05 +0000939 break;
940 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000941 }
942
Nate Begemande996292006-02-03 22:24:05 +0000943 return false;
944}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000945
Dan Gohman97121ba2009-04-08 00:15:30 +0000946/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
947/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
948/// cast, but it could be generalized for targets with other types of
949/// implicit widening casts.
950bool
951TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
952 unsigned BitWidth,
953 const APInt &Demanded,
954 DebugLoc dl) {
955 assert(Op.getNumOperands() == 2 &&
956 "ShrinkDemandedOp only supports binary operators!");
957 assert(Op.getNode()->getNumValues() == 1 &&
958 "ShrinkDemandedOp only supports nodes with one result!");
959
960 // Don't do this if the node has another user, which may require the
961 // full value.
962 if (!Op.getNode()->hasOneUse())
963 return false;
964
965 // Search for the smallest integer type with free casts to and from
966 // Op's type. For expedience, just check power-of-2 integer types.
967 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
968 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
969 if (!isPowerOf2_32(SmallVTBits))
970 SmallVTBits = NextPowerOf2(SmallVTBits);
971 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000972 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000973 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
974 TLI.isZExtFree(SmallVT, Op.getValueType())) {
975 // We found a type with free casts.
976 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
977 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
978 Op.getNode()->getOperand(0)),
979 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
980 Op.getNode()->getOperand(1)));
981 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
982 return CombineTo(Op, Z);
983 }
984 }
985 return false;
986}
987
Nate Begeman368e18d2006-02-16 21:11:51 +0000988/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
989/// DemandedMask bits of the result of Op are ever used downstream. If we can
990/// use this information to simplify Op, create a new simplified DAG node and
991/// return true, returning the original and new nodes in Old and New. Otherwise,
992/// analyze the expression and return a mask of KnownOne and KnownZero bits for
993/// the expression (used to simplify the caller). The KnownZero/One bits may
994/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000995bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 const APInt &DemandedMask,
997 APInt &KnownZero,
998 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000999 TargetLoweringOpt &TLO,
1000 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001001 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +00001002 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001003 "Mask size mismatches value type size!");
1004 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001005 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +00001006
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001007 // Don't know anything.
1008 KnownZero = KnownOne = APInt(BitWidth, 0);
1009
Nate Begeman368e18d2006-02-16 21:11:51 +00001010 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001011 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 if (Depth != 0) {
1013 // If not at the root, Just compute the KnownZero/KnownOne bits to
1014 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +00001015 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 return false;
1017 }
1018 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001019 // just set the NewMask to all bits.
1020 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001021 } else if (DemandedMask == 0) {
1022 // Not demanding any bits from Op.
1023 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +00001024 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 return false;
1026 } else if (Depth == 6) { // Limit search depth.
1027 return false;
1028 }
1029
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001030 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001031 switch (Op.getOpcode()) {
1032 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001033 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001034 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
1035 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001036 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001037 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001038 // If the RHS is a constant, check to see if the LHS would be zero without
1039 // using the bits from the RHS. Below, we use knowledge about the RHS to
1040 // simplify the LHS, here we're using information from the LHS to simplify
1041 // the RHS.
1042 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 APInt LHSZero, LHSOne;
1044 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +00001045 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +00001046 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001048 return TLO.CombineTo(Op, Op.getOperand(0));
1049 // If any of the set bits in the RHS are known zero on the LHS, shrink
1050 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001051 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001052 return true;
1053 }
1054
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001055 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001056 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001057 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001058 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001059 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001060 KnownZero2, KnownOne2, TLO, Depth+1))
1061 return true;
1062 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1063
1064 // If all of the demanded bits are known one on one side, return the other.
1065 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001066 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001067 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001068 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001069 return TLO.CombineTo(Op, Op.getOperand(1));
1070 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001071 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001072 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1073 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001074 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001075 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001076 // If the operation can be done in a smaller type, do so.
Dan Gohman8a7f7422010-06-18 01:05:21 +00001077 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001078 return true;
1079
Nate Begeman368e18d2006-02-16 21:11:51 +00001080 // Output known-1 bits are only known if set in both the LHS & RHS.
1081 KnownOne &= KnownOne2;
1082 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1083 KnownZero |= KnownZero2;
1084 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001085 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001086 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001087 KnownOne, TLO, Depth+1))
1088 return true;
1089 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001090 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001091 KnownZero2, KnownOne2, TLO, Depth+1))
1092 return true;
1093 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1094
1095 // If all of the demanded bits are known zero on one side, return the other.
1096 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001097 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001098 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001099 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001100 return TLO.CombineTo(Op, Op.getOperand(1));
1101 // If all of the potentially set bits on one side are known to be set on
1102 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001103 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001104 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001105 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001106 return TLO.CombineTo(Op, Op.getOperand(1));
1107 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001108 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001109 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001110 // If the operation can be done in a smaller type, do so.
Dan Gohman8a7f7422010-06-18 01:05:21 +00001111 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001112 return true;
1113
Nate Begeman368e18d2006-02-16 21:11:51 +00001114 // Output known-0 bits are only known if clear in both the LHS & RHS.
1115 KnownZero &= KnownZero2;
1116 // Output known-1 are known to be set if set in either the LHS | RHS.
1117 KnownOne |= KnownOne2;
1118 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001119 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001120 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001121 KnownOne, TLO, Depth+1))
1122 return true;
1123 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001124 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001125 KnownOne2, TLO, Depth+1))
1126 return true;
1127 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1128
1129 // If all of the demanded bits are known zero on one side, return the other.
1130 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001131 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001132 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001133 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001134 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001135 // If the operation can be done in a smaller type, do so.
Dan Gohman8a7f7422010-06-18 01:05:21 +00001136 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001137 return true;
1138
Chris Lattner3687c1a2006-11-27 21:50:02 +00001139 // If all of the unknown bits are known to be zero on one side or the other
1140 // (but not both) turn this into an *inclusive* or.
1141 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001142 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001143 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001144 Op.getOperand(0),
1145 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001146
1147 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1148 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1149 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1150 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1151
Nate Begeman368e18d2006-02-16 21:11:51 +00001152 // If all of the demanded bits on one side are known, and all of the set
1153 // bits on that side are also known to be set on the other side, turn this
1154 // into an AND, as we know the bits will be cleared.
1155 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001156 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001157 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001158 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001160 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1161 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001162 }
1163 }
1164
1165 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001166 // for XOR, we prefer to force bits to 1 if they will make a -1.
1167 // if we can't force bits, try to shrink constant
1168 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1169 APInt Expanded = C->getAPIntValue() | (~NewMask);
1170 // if we can expand it to have all bits set, do it
1171 if (Expanded.isAllOnesValue()) {
1172 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001173 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001174 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001175 TLO.DAG.getConstant(Expanded, VT));
1176 return TLO.CombineTo(Op, New);
1177 }
1178 // if it already has all the bits set, nothing to change
1179 // but don't shrink either!
1180 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1181 return true;
1182 }
1183 }
1184
Nate Begeman368e18d2006-02-16 21:11:51 +00001185 KnownZero = KnownZeroOut;
1186 KnownOne = KnownOneOut;
1187 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001188 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001189 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001190 KnownOne, TLO, Depth+1))
1191 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001192 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001193 KnownOne2, TLO, Depth+1))
1194 return true;
1195 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1196 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1197
1198 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001199 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001200 return true;
1201
1202 // Only known if known in both the LHS and RHS.
1203 KnownOne &= KnownOne2;
1204 KnownZero &= KnownZero2;
1205 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001206 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001207 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001208 KnownOne, TLO, Depth+1))
1209 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001210 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001211 KnownOne2, TLO, Depth+1))
1212 return true;
1213 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1214 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1215
1216 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001217 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001218 return true;
1219
1220 // Only known if known in both the LHS and RHS.
1221 KnownOne &= KnownOne2;
1222 KnownZero &= KnownZero2;
1223 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001224 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001225 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001226 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001227 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001228
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001229 // If the shift count is an invalid immediate, don't do anything.
1230 if (ShAmt >= BitWidth)
1231 break;
1232
Chris Lattner895c4ab2007-04-17 21:14:16 +00001233 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1234 // single shift. We can do this if the bottom bits (which are shifted
1235 // out) are never demanded.
1236 if (InOp.getOpcode() == ISD::SRL &&
1237 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001238 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001239 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001240 unsigned Opc = ISD::SHL;
1241 int Diff = ShAmt-C1;
1242 if (Diff < 0) {
1243 Diff = -Diff;
1244 Opc = ISD::SRL;
1245 }
1246
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001248 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001249 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001250 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001251 InOp.getOperand(0), NewSA));
1252 }
1253 }
1254
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001255 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001256 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001257 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001258 KnownZero <<= SA->getZExtValue();
1259 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001260 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001261 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001262 }
1263 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001264 case ISD::SRL:
1265 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001266 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001267 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001268 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001270
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001271 // If the shift count is an invalid immediate, don't do anything.
1272 if (ShAmt >= BitWidth)
1273 break;
1274
Chris Lattner895c4ab2007-04-17 21:14:16 +00001275 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1276 // single shift. We can do this if the top bits (which are shifted out)
1277 // are never demanded.
1278 if (InOp.getOpcode() == ISD::SHL &&
1279 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001280 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001281 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001282 unsigned Opc = ISD::SRL;
1283 int Diff = ShAmt-C1;
1284 if (Diff < 0) {
1285 Diff = -Diff;
1286 Opc = ISD::SHL;
1287 }
1288
Dan Gohman475871a2008-07-27 21:46:04 +00001289 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001290 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001291 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001292 InOp.getOperand(0), NewSA));
1293 }
1294 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001295
1296 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001297 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001298 KnownZero, KnownOne, TLO, Depth+1))
1299 return true;
1300 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001301 KnownZero = KnownZero.lshr(ShAmt);
1302 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001303
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001304 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001305 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001306 }
1307 break;
1308 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001309 // If this is an arithmetic shift right and only the low-bit is set, we can
1310 // always convert this into a logical shr, even if the shift amount is
1311 // variable. The low bit of the shift cannot be an input sign bit unless
1312 // the shift amount is >= the size of the datatype, which is undefined.
1313 if (DemandedMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001314 return TLO.CombineTo(Op,
1315 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1316 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001317
Nate Begeman368e18d2006-02-16 21:11:51 +00001318 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001319 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001320 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001321
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001322 // If the shift count is an invalid immediate, don't do anything.
1323 if (ShAmt >= BitWidth)
1324 break;
1325
1326 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001327
1328 // If any of the demanded bits are produced by the sign extension, we also
1329 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001330 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1331 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001332 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001333
1334 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001335 KnownZero, KnownOne, TLO, Depth+1))
1336 return true;
1337 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001338 KnownZero = KnownZero.lshr(ShAmt);
1339 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001340
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001341 // Handle the sign bit, adjusted to where it is now in the mask.
1342 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001343
1344 // If the input sign bit is known to be zero, or if none of the top bits
1345 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001346 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001347 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1348 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001349 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001350 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001351 KnownOne |= HighBits;
1352 }
1353 }
1354 break;
1355 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001357
Chris Lattnerec665152006-02-26 23:36:02 +00001358 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001359 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001360 APInt NewBits =
1361 APInt::getHighBitsSet(BitWidth,
1362 BitWidth - EVT.getScalarType().getSizeInBits()) &
1363 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001364
Chris Lattnerec665152006-02-26 23:36:02 +00001365 // If none of the extended bits are demanded, eliminate the sextinreg.
1366 if (NewBits == 0)
1367 return TLO.CombineTo(Op, Op.getOperand(0));
1368
Dan Gohmand1996362010-01-09 02:13:55 +00001369 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001370 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001371 APInt InputDemandedBits =
1372 APInt::getLowBitsSet(BitWidth,
1373 EVT.getScalarType().getSizeInBits()) &
1374 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001375
Chris Lattnerec665152006-02-26 23:36:02 +00001376 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001377 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001378 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001379
1380 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1381 KnownZero, KnownOne, TLO, Depth+1))
1382 return true;
1383 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1384
1385 // If the sign bit of the input is known set or clear, then we know the
1386 // top bits of the result.
1387
Chris Lattnerec665152006-02-26 23:36:02 +00001388 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001389 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001390 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001391 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001392
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001393 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001394 KnownOne |= NewBits;
1395 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001396 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001397 KnownZero &= ~NewBits;
1398 KnownOne &= ~NewBits;
1399 }
1400 break;
1401 }
Chris Lattnerec665152006-02-26 23:36:02 +00001402 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001403 unsigned OperandBitWidth =
1404 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001405 APInt InMask = NewMask;
1406 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001407
1408 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001409 APInt NewBits =
1410 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1411 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001412 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001413 Op.getValueType(),
1414 Op.getOperand(0)));
1415
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001416 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001417 KnownZero, KnownOne, TLO, Depth+1))
1418 return true;
1419 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001420 KnownZero.zext(BitWidth);
1421 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001422 KnownZero |= NewBits;
1423 break;
1424 }
1425 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001426 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001427 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001428 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001429 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001430 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001431
1432 // If none of the top bits are demanded, convert this into an any_extend.
1433 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001434 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1435 Op.getValueType(),
1436 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001437
1438 // Since some of the sign extended bits are demanded, we know that the sign
1439 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001440 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001441 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001442 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001443
1444 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1445 KnownOne, TLO, Depth+1))
1446 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001447 KnownZero.zext(BitWidth);
1448 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001449
1450 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001451 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001452 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001453 Op.getValueType(),
1454 Op.getOperand(0)));
1455
1456 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001457 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001458 KnownOne |= NewBits;
1459 KnownZero &= ~NewBits;
1460 } else { // Otherwise, top bits aren't known.
1461 KnownOne &= ~NewBits;
1462 KnownZero &= ~NewBits;
1463 }
1464 break;
1465 }
1466 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001467 unsigned OperandBitWidth =
1468 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001469 APInt InMask = NewMask;
1470 InMask.trunc(OperandBitWidth);
1471 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001472 KnownZero, KnownOne, TLO, Depth+1))
1473 return true;
1474 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001475 KnownZero.zext(BitWidth);
1476 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001477 break;
1478 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001479 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001480 // Simplify the input, using demanded bit information, and compute the known
1481 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001482 unsigned OperandBitWidth =
1483 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001484 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001485 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001486 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001487 KnownZero, KnownOne, TLO, Depth+1))
1488 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001489 KnownZero.trunc(BitWidth);
1490 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001491
1492 // If the input is only used by this truncate, see if we can shrink it based
1493 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001494 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001496 switch (In.getOpcode()) {
1497 default: break;
1498 case ISD::SRL:
1499 // Shrink SRL by a constant if none of the high bits shifted in are
1500 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001501 if (TLO.LegalTypes() &&
1502 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1503 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1504 // undesirable.
1505 break;
1506 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1507 if (!ShAmt)
1508 break;
1509 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1510 OperandBitWidth - BitWidth);
1511 HighBits = HighBits.lshr(ShAmt->getZExtValue());
1512 HighBits.trunc(BitWidth);
1513
1514 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1515 // None of the shifted in bits are needed. Add a truncate of the
1516 // shift input, then shift it.
1517 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
1518 Op.getValueType(),
1519 In.getOperand(0));
1520 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1521 Op.getValueType(),
1522 NewTrunc,
1523 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001524 }
1525 break;
1526 }
1527 }
1528
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001529 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001530 break;
1531 }
Chris Lattnerec665152006-02-26 23:36:02 +00001532 case ISD::AssertZext: {
Dan Gohman400f75c2010-06-03 20:21:33 +00001533 // Demand all the bits of the input that are demanded in the output.
1534 // The low bits are obvious; the high bits are demanded because we're
1535 // asserting that they're zero here.
1536 if (SimplifyDemandedBits(Op.getOperand(0), NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001537 KnownZero, KnownOne, TLO, Depth+1))
1538 return true;
1539 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +00001540
1541 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1542 APInt InMask = APInt::getLowBitsSet(BitWidth,
1543 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001544 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001545 break;
1546 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001547 case ISD::BIT_CONVERT:
1548#if 0
1549 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1550 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001551 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1553 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001554 // Only do this xform if FGETSIGN is valid or if before legalize.
1555 if (!TLO.AfterLegalize ||
1556 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1557 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1558 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001559 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001560 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001561 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001563 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1564 Sign, ShAmt));
1565 }
1566 }
1567#endif
1568 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001569 case ISD::ADD:
1570 case ISD::MUL:
1571 case ISD::SUB: {
1572 // Add, Sub, and Mul don't demand any bits in positions beyond that
1573 // of the highest bit demanded of them.
1574 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1575 BitWidth - NewMask.countLeadingZeros());
1576 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1577 KnownOne2, TLO, Depth+1))
1578 return true;
1579 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1580 KnownOne2, TLO, Depth+1))
1581 return true;
1582 // See if the operation should be performed at a smaller bit width.
Dan Gohman8a7f7422010-06-18 01:05:21 +00001583 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001584 return true;
1585 }
1586 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001587 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001588 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001589 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001590 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001591 }
Chris Lattnerec665152006-02-26 23:36:02 +00001592
1593 // If we know the value of all of the demanded bits, return this as a
1594 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001595 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001596 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1597
Nate Begeman368e18d2006-02-16 21:11:51 +00001598 return false;
1599}
1600
Nate Begeman368e18d2006-02-16 21:11:51 +00001601/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1602/// in Mask are known to be either zero or one and return them in the
1603/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001604void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001605 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001606 APInt &KnownZero,
1607 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001608 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001609 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001610 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1611 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1612 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1613 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001614 "Should use MaskedValueIsZero if you don't know whether Op"
1615 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001616 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001617}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001618
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001619/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1620/// targets that want to expose additional information about sign bits to the
1621/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001622unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001623 unsigned Depth) const {
1624 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1625 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1626 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1627 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1628 "Should use ComputeNumSignBits if you don't know whether Op"
1629 " is a target node!");
1630 return 1;
1631}
1632
Dan Gohman97d11632009-02-15 23:59:32 +00001633/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1634/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1635/// determine which bit is set.
1636///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001637static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001638 // A left-shift of a constant one will have exactly one bit set, because
1639 // shifting the bit off the end is undefined.
1640 if (Val.getOpcode() == ISD::SHL)
1641 if (ConstantSDNode *C =
1642 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1643 if (C->getAPIntValue() == 1)
1644 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001645
Dan Gohman97d11632009-02-15 23:59:32 +00001646 // Similarly, a right-shift of a constant sign-bit will have exactly
1647 // one bit set.
1648 if (Val.getOpcode() == ISD::SRL)
1649 if (ConstantSDNode *C =
1650 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1651 if (C->getAPIntValue().isSignBit())
1652 return true;
1653
1654 // More could be done here, though the above checks are enough
1655 // to handle some common cases.
1656
1657 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001658 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001659 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001660 APInt Mask = APInt::getAllOnesValue(BitWidth);
1661 APInt KnownZero, KnownOne;
1662 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001663 return (KnownZero.countPopulation() == BitWidth - 1) &&
1664 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001665}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001666
Evan Chengfa1eb272007-02-08 22:13:59 +00001667/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001668/// and cc. If it is unable to simplify it, return a null SDValue.
1669SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001670TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001671 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001672 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001673 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001674 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001675
1676 // These setcc operations always fold.
1677 switch (Cond) {
1678 default: break;
1679 case ISD::SETFALSE:
1680 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1681 case ISD::SETTRUE:
1682 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1683 }
1684
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001685 if (isa<ConstantSDNode>(N0.getNode())) {
1686 // Ensure that the constant occurs on the RHS, and fold constant
1687 // comparisons.
1688 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1689 }
1690
Gabor Greifba36cb52008-08-28 21:40:38 +00001691 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001692 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001693
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001694 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1695 // equality comparison, then we're just comparing whether X itself is
1696 // zero.
1697 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1698 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1699 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001700 const APInt &ShAmt
1701 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001702 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1703 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1704 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1705 // (srl (ctlz x), 5) == 0 -> X != 0
1706 // (srl (ctlz x), 5) != 1 -> X != 0
1707 Cond = ISD::SETNE;
1708 } else {
1709 // (srl (ctlz x), 5) != 0 -> X == 0
1710 // (srl (ctlz x), 5) == 1 -> X == 0
1711 Cond = ISD::SETEQ;
1712 }
1713 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1714 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1715 Zero, Cond);
1716 }
1717 }
1718
1719 // If the LHS is '(and load, const)', the RHS is 0,
1720 // the test is for equality or unsigned, and all 1 bits of the const are
1721 // in the same partial word, see if we can shorten the load.
1722 if (DCI.isBeforeLegalize() &&
1723 N0.getOpcode() == ISD::AND && C1 == 0 &&
1724 N0.getNode()->hasOneUse() &&
1725 isa<LoadSDNode>(N0.getOperand(0)) &&
1726 N0.getOperand(0).getNode()->hasOneUse() &&
1727 isa<ConstantSDNode>(N0.getOperand(1))) {
1728 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001729 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001730 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001731 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001732 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001733 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001734 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1735 // 8 bits, but have to be careful...
1736 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1737 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001738 const APInt &Mask =
1739 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001740 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001741 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001742 for (unsigned offset=0; offset<origWidth/width; offset++) {
1743 if ((newMask & Mask) == Mask) {
1744 if (!TD->isLittleEndian())
1745 bestOffset = (origWidth/width - offset - 1) * (width/8);
1746 else
1747 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001748 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001749 bestWidth = width;
1750 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001751 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001752 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001753 }
1754 }
1755 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001756 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001757 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001758 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001759 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001760 SDValue Ptr = Lod->getBasePtr();
1761 if (bestOffset != 0)
1762 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1763 DAG.getConstant(bestOffset, PtrType));
1764 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1765 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1766 Lod->getSrcValue(),
1767 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001768 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001769 return DAG.getSetCC(dl, VT,
1770 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001771 DAG.getConstant(bestMask.trunc(bestWidth),
1772 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001773 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001774 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001775 }
1776 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001777
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001778 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1779 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1780 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1781
1782 // If the comparison constant has bits in the upper part, the
1783 // zero-extended value could never match.
1784 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1785 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001786 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001787 case ISD::SETUGT:
1788 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001789 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001790 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001791 case ISD::SETULE:
1792 case ISD::SETNE: return DAG.getConstant(1, VT);
1793 case ISD::SETGT:
1794 case ISD::SETGE:
1795 // True if the sign bit of C1 is set.
1796 return DAG.getConstant(C1.isNegative(), VT);
1797 case ISD::SETLT:
1798 case ISD::SETLE:
1799 // True if the sign bit of C1 isn't set.
1800 return DAG.getConstant(C1.isNonNegative(), VT);
1801 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001802 break;
1803 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001804 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001805
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001806 // Otherwise, we can perform the comparison with the low bits.
1807 switch (Cond) {
1808 case ISD::SETEQ:
1809 case ISD::SETNE:
1810 case ISD::SETUGT:
1811 case ISD::SETUGE:
1812 case ISD::SETULT:
1813 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001814 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001815 if (DCI.isBeforeLegalizeOps() ||
1816 (isOperationLegal(ISD::SETCC, newVT) &&
1817 getCondCodeAction(Cond, newVT)==Legal))
1818 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1819 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1820 Cond);
1821 break;
1822 }
1823 default:
1824 break; // todo, be more careful with signed comparisons
1825 }
1826 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001827 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001828 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001829 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001830 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001831 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1832
1833 // If the extended part has any inconsistent bits, it cannot ever
1834 // compare equal. In other words, they have to be all ones or all
1835 // zeros.
1836 APInt ExtBits =
1837 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1838 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1839 return DAG.getConstant(Cond == ISD::SETNE, VT);
1840
1841 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001842 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001843 if (Op0Ty == ExtSrcTy) {
1844 ZextOp = N0.getOperand(0);
1845 } else {
1846 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1847 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1848 DAG.getConstant(Imm, Op0Ty));
1849 }
1850 if (!DCI.isCalledByLegalizer())
1851 DCI.AddToWorklist(ZextOp.getNode());
1852 // Otherwise, make this a use of a zext.
1853 return DAG.getSetCC(dl, VT, ZextOp,
1854 DAG.getConstant(C1 & APInt::getLowBitsSet(
1855 ExtDstTyBits,
1856 ExtSrcTyBits),
1857 ExtDstTy),
1858 Cond);
1859 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1860 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001861 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001862 if (N0.getOpcode() == ISD::SETCC &&
1863 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001864 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001865 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001866 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001867 // Invert the condition.
1868 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1869 CC = ISD::getSetCCInverse(CC,
1870 N0.getOperand(0).getValueType().isInteger());
1871 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001872 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001873
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001874 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001875 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001876 N0.getOperand(0).getOpcode() == ISD::XOR &&
1877 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1878 isa<ConstantSDNode>(N0.getOperand(1)) &&
1879 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1880 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1881 // can only do this if the top bits are known zero.
1882 unsigned BitWidth = N0.getValueSizeInBits();
1883 if (DAG.MaskedValueIsZero(N0,
1884 APInt::getHighBitsSet(BitWidth,
1885 BitWidth-1))) {
1886 // Okay, get the un-inverted input value.
1887 SDValue Val;
1888 if (N0.getOpcode() == ISD::XOR)
1889 Val = N0.getOperand(0);
1890 else {
1891 assert(N0.getOpcode() == ISD::AND &&
1892 N0.getOperand(0).getOpcode() == ISD::XOR);
1893 // ((X^1)&1)^1 -> X & 1
1894 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1895 N0.getOperand(0).getOperand(0),
1896 N0.getOperand(1));
1897 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001898
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001899 return DAG.getSetCC(dl, VT, Val, N1,
1900 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1901 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001902 } else if (N1C->getAPIntValue() == 1 &&
1903 (VT == MVT::i1 ||
1904 getBooleanContents() == ZeroOrOneBooleanContent)) {
1905 SDValue Op0 = N0;
1906 if (Op0.getOpcode() == ISD::TRUNCATE)
1907 Op0 = Op0.getOperand(0);
1908
1909 if ((Op0.getOpcode() == ISD::XOR) &&
1910 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1911 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1912 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1913 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1914 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1915 Cond);
1916 } else if (Op0.getOpcode() == ISD::AND &&
1917 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1918 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1919 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001920 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001921 Op0 = DAG.getNode(ISD::AND, dl, VT,
1922 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1923 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001924 else if (Op0.getValueType().bitsLT(VT))
1925 Op0 = DAG.getNode(ISD::AND, dl, VT,
1926 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1927 DAG.getConstant(1, VT));
1928
Evan Cheng2c755ba2010-02-27 07:36:59 +00001929 return DAG.getSetCC(dl, VT, Op0,
1930 DAG.getConstant(0, Op0.getValueType()),
1931 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1932 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001933 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001934 }
1935
1936 APInt MinVal, MaxVal;
1937 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1938 if (ISD::isSignedIntSetCC(Cond)) {
1939 MinVal = APInt::getSignedMinValue(OperandBitSize);
1940 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1941 } else {
1942 MinVal = APInt::getMinValue(OperandBitSize);
1943 MaxVal = APInt::getMaxValue(OperandBitSize);
1944 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001945
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001946 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1947 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1948 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1949 // X >= C0 --> X > (C0-1)
1950 return DAG.getSetCC(dl, VT, N0,
1951 DAG.getConstant(C1-1, N1.getValueType()),
1952 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1953 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001954
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001955 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1956 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1957 // X <= C0 --> X < (C0+1)
1958 return DAG.getSetCC(dl, VT, N0,
1959 DAG.getConstant(C1+1, N1.getValueType()),
1960 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1961 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001962
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001963 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1964 return DAG.getConstant(0, VT); // X < MIN --> false
1965 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1966 return DAG.getConstant(1, VT); // X >= MIN --> true
1967 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1968 return DAG.getConstant(0, VT); // X > MAX --> false
1969 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1970 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001971
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001972 // Canonicalize setgt X, Min --> setne X, Min
1973 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1974 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1975 // Canonicalize setlt X, Max --> setne X, Max
1976 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1977 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001978
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001979 // If we have setult X, 1, turn it into seteq X, 0
1980 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1981 return DAG.getSetCC(dl, VT, N0,
1982 DAG.getConstant(MinVal, N0.getValueType()),
1983 ISD::SETEQ);
1984 // If we have setugt X, Max-1, turn it into seteq X, Max
1985 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1986 return DAG.getSetCC(dl, VT, N0,
1987 DAG.getConstant(MaxVal, N0.getValueType()),
1988 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001989
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001990 // If we have "setcc X, C0", check to see if we can shrink the immediate
1991 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001992
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001993 // SETUGT X, SINTMAX -> SETLT X, 0
1994 if (Cond == ISD::SETUGT &&
1995 C1 == APInt::getSignedMaxValue(OperandBitSize))
1996 return DAG.getSetCC(dl, VT, N0,
1997 DAG.getConstant(0, N1.getValueType()),
1998 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001999
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002000 // SETULT X, SINTMIN -> SETGT X, -1
2001 if (Cond == ISD::SETULT &&
2002 C1 == APInt::getSignedMinValue(OperandBitSize)) {
2003 SDValue ConstMinusOne =
2004 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
2005 N1.getValueType());
2006 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
2007 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002008
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002009 // Fold bit comparisons when we can.
2010 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00002011 (VT == N0.getValueType() ||
2012 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
2013 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002014 if (ConstantSDNode *AndRHS =
2015 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00002016 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002017 getPointerTy() : getShiftAmountTy();
2018 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2019 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00002020 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002021 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2022 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002023 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002024 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00002025 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002026 // (X & 8) == 8 --> (X & 8) >> 3
2027 // Perform the xform if C1 is a single bit.
2028 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002029 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2030 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2031 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00002032 }
2033 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002034 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002035 }
2036
Gabor Greifba36cb52008-08-28 21:40:38 +00002037 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002038 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002039 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002040 if (O.getNode()) return O;
2041 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002042 // If the RHS of an FP comparison is a constant, simplify it away in
2043 // some cases.
2044 if (CFP->getValueAPF().isNaN()) {
2045 // If an operand is known to be a nan, we can fold it.
2046 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002047 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002048 case 0: // Known false.
2049 return DAG.getConstant(0, VT);
2050 case 1: // Known true.
2051 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002052 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002053 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002054 }
2055 }
2056
2057 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2058 // constant if knowing that the operand is non-nan is enough. We prefer to
2059 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2060 // materialize 0.0.
2061 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002062 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002063
2064 // If the condition is not legal, see if we can find an equivalent one
2065 // which is legal.
2066 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2067 // If the comparison was an awkward floating-point == or != and one of
2068 // the comparison operands is infinity or negative infinity, convert the
2069 // condition to a less-awkward <= or >=.
2070 if (CFP->getValueAPF().isInfinity()) {
2071 if (CFP->getValueAPF().isNegative()) {
2072 if (Cond == ISD::SETOEQ &&
2073 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2074 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2075 if (Cond == ISD::SETUEQ &&
2076 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2077 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2078 if (Cond == ISD::SETUNE &&
2079 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2080 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2081 if (Cond == ISD::SETONE &&
2082 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2083 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2084 } else {
2085 if (Cond == ISD::SETOEQ &&
2086 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2087 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2088 if (Cond == ISD::SETUEQ &&
2089 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2090 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2091 if (Cond == ISD::SETUNE &&
2092 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2093 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2094 if (Cond == ISD::SETONE &&
2095 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2096 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2097 }
2098 }
2099 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002100 }
2101
2102 if (N0 == N1) {
2103 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002104 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002105 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2106 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2107 if (UOF == 2) // FP operators that are undefined on NaNs.
2108 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2109 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2110 return DAG.getConstant(UOF, VT);
2111 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2112 // if it is not already.
2113 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2114 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002115 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002116 }
2117
2118 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002119 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002120 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2121 N0.getOpcode() == ISD::XOR) {
2122 // Simplify (X+Y) == (X+Z) --> Y == Z
2123 if (N0.getOpcode() == N1.getOpcode()) {
2124 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002125 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002126 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002127 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002128 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2129 // If X op Y == Y op X, try other combinations.
2130 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002131 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2132 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002133 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002134 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2135 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002136 }
2137 }
2138
2139 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2140 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2141 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002142 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002143 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002144 DAG.getConstant(RHSC->getAPIntValue()-
2145 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002146 N0.getValueType()), Cond);
2147 }
2148
2149 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2150 if (N0.getOpcode() == ISD::XOR)
2151 // If we know that all of the inverted bits are zero, don't bother
2152 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002153 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2154 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002155 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002156 DAG.getConstant(LHSR->getAPIntValue() ^
2157 RHSC->getAPIntValue(),
2158 N0.getValueType()),
2159 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002160 }
2161
2162 // Turn (C1-X) == C2 --> X == C1-C2
2163 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002164 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002165 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002166 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002167 DAG.getConstant(SUBC->getAPIntValue() -
2168 RHSC->getAPIntValue(),
2169 N0.getValueType()),
2170 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002171 }
2172 }
2173 }
2174
2175 // Simplify (X+Z) == X --> Z == 0
2176 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002177 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002178 DAG.getConstant(0, N0.getValueType()), Cond);
2179 if (N0.getOperand(1) == N1) {
2180 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002181 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002182 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002183 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002184 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2185 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002186 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002187 N1,
2188 DAG.getConstant(1, getShiftAmountTy()));
2189 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002190 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002191 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002192 }
2193 }
2194 }
2195
2196 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2197 N1.getOpcode() == ISD::XOR) {
2198 // Simplify X == (X+Z) --> Z == 0
2199 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002200 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002201 DAG.getConstant(0, N1.getValueType()), Cond);
2202 } else if (N1.getOperand(1) == N0) {
2203 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002204 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002205 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002206 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002207 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2208 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002209 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002210 DAG.getConstant(1, getShiftAmountTy()));
2211 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002212 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002213 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002214 }
2215 }
2216 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002217
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002218 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002219 // Note that where y is variable and is known to have at most
2220 // one bit set (for example, if it is z&1) we cannot do this;
2221 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002222 if (N0.getOpcode() == ISD::AND)
2223 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002224 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002225 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2226 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002227 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002228 }
2229 }
2230 if (N1.getOpcode() == ISD::AND)
2231 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002232 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002233 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2234 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002235 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002236 }
2237 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002238 }
2239
2240 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002241 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002243 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002244 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002245 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2247 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002248 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002249 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002250 break;
2251 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002253 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002254 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2255 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 Temp = DAG.getNOT(dl, N0, MVT::i1);
2257 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002258 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002259 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002260 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002261 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2262 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 Temp = DAG.getNOT(dl, N1, MVT::i1);
2264 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002265 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002266 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002267 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002268 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2269 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 Temp = DAG.getNOT(dl, N0, MVT::i1);
2271 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002272 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002273 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002274 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002275 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2276 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 Temp = DAG.getNOT(dl, N1, MVT::i1);
2278 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002279 break;
2280 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002282 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002283 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002284 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002285 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002286 }
2287 return N0;
2288 }
2289
2290 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002291 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002292}
2293
Evan Chengad4196b2008-05-12 19:56:52 +00002294/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2295/// node is a GlobalAddress + offset.
Dan Gohman46510a72010-04-15 01:51:59 +00002296bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002297 int64_t &Offset) const {
2298 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002299 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2300 GA = GASD->getGlobal();
2301 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002302 return true;
2303 }
2304
2305 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002306 SDValue N1 = N->getOperand(0);
2307 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002308 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002309 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2310 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002311 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002312 return true;
2313 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002314 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002315 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2316 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002317 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002318 return true;
2319 }
2320 }
2321 }
2322 return false;
2323}
2324
2325
Dan Gohman475871a2008-07-27 21:46:04 +00002326SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002327PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2328 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002329 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002330}
2331
Chris Lattnereb8146b2006-02-04 02:13:02 +00002332//===----------------------------------------------------------------------===//
2333// Inline Assembler Implementation Methods
2334//===----------------------------------------------------------------------===//
2335
Chris Lattner4376fea2008-04-27 00:09:47 +00002336
Chris Lattnereb8146b2006-02-04 02:13:02 +00002337TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002338TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002339 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002340 if (Constraint.size() == 1) {
2341 switch (Constraint[0]) {
2342 default: break;
2343 case 'r': return C_RegisterClass;
2344 case 'm': // memory
2345 case 'o': // offsetable
2346 case 'V': // not offsetable
2347 return C_Memory;
2348 case 'i': // Simple Integer or Relocatable Constant
2349 case 'n': // Simple Integer
2350 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002351 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002352 case 'I': // Target registers.
2353 case 'J':
2354 case 'K':
2355 case 'L':
2356 case 'M':
2357 case 'N':
2358 case 'O':
2359 case 'P':
2360 return C_Other;
2361 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002362 }
Chris Lattner065421f2007-03-25 02:18:14 +00002363
2364 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2365 Constraint[Constraint.size()-1] == '}')
2366 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002367 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002368}
2369
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002370/// LowerXConstraint - try to replace an X constraint, which matches anything,
2371/// with another that has more specific requirements based on the type of the
2372/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002373const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002374 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002375 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002376 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002377 return "f"; // works for many targets
2378 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002379}
2380
Chris Lattner48884cd2007-08-25 00:47:38 +00002381/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2382/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002383void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002384 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002385 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002386 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002387 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002388 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002389 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002390 case 'X': // Allows any operand; labels (basic block) use this.
2391 if (Op.getOpcode() == ISD::BasicBlock) {
2392 Ops.push_back(Op);
2393 return;
2394 }
2395 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002396 case 'i': // Simple Integer or Relocatable Constant
2397 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002398 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002399 // These operands are interested in values of the form (GV+C), where C may
2400 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2401 // is possible and fine if either GV or C are missing.
2402 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2403 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2404
2405 // If we have "(add GV, C)", pull out GV/C
2406 if (Op.getOpcode() == ISD::ADD) {
2407 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2408 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2409 if (C == 0 || GA == 0) {
2410 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2411 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2412 }
2413 if (C == 0 || GA == 0)
2414 C = 0, GA = 0;
2415 }
2416
2417 // If we find a valid operand, map to the TargetXXX version so that the
2418 // value itself doesn't get selected.
2419 if (GA) { // Either &GV or &GV+C
2420 if (ConstraintLetter != 'n') {
2421 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002422 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002423 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2424 Op.getValueType(), Offs));
2425 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002426 }
2427 }
2428 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002429 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002430 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002431 // gcc prints these as sign extended. Sign extend value to 64 bits
2432 // now; without this it would get ZExt'd later in
2433 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2434 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002436 return;
2437 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002438 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002439 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002440 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002441 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002442}
2443
Chris Lattner4ccb0702006-01-26 20:37:03 +00002444std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002445getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002446 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002447 return std::vector<unsigned>();
2448}
2449
2450
2451std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002452getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002453 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002454 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002455 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002456 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2457
2458 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002459 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002460
2461 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002462 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2463 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002464 E = RI->regclass_end(); RCI != E; ++RCI) {
2465 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002466
Dan Gohmanf451cb82010-02-10 16:03:48 +00002467 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002468 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2469 bool isLegal = false;
2470 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2471 I != E; ++I) {
2472 if (isTypeLegal(*I)) {
2473 isLegal = true;
2474 break;
2475 }
2476 }
2477
2478 if (!isLegal) continue;
2479
Chris Lattner1efa40f2006-02-22 00:56:39 +00002480 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2481 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002482 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002483 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002484 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002485 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002486
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002487 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Chris Lattner4ccb0702006-01-26 20:37:03 +00002488}
Evan Cheng30b37b52006-03-13 23:18:16 +00002489
2490//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002491// Constraint Selection.
2492
Chris Lattner6bdcda32008-10-17 16:47:46 +00002493/// isMatchingInputConstraint - Return true of this is an input operand that is
2494/// a matching constraint like "4".
2495bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002496 assert(!ConstraintCode.empty() && "No known constraint!");
2497 return isdigit(ConstraintCode[0]);
2498}
2499
2500/// getMatchedOperand - If this is an input matching constraint, this method
2501/// returns the output operand it matches.
2502unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2503 assert(!ConstraintCode.empty() && "No known constraint!");
2504 return atoi(ConstraintCode.c_str());
2505}
2506
2507
Chris Lattner4376fea2008-04-27 00:09:47 +00002508/// getConstraintGenerality - Return an integer indicating how general CT
2509/// is.
2510static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2511 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002512 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002513 case TargetLowering::C_Other:
2514 case TargetLowering::C_Unknown:
2515 return 0;
2516 case TargetLowering::C_Register:
2517 return 1;
2518 case TargetLowering::C_RegisterClass:
2519 return 2;
2520 case TargetLowering::C_Memory:
2521 return 3;
2522 }
2523}
2524
2525/// ChooseConstraint - If there are multiple different constraints that we
2526/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002527/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002528/// Other -> immediates and magic values
2529/// Register -> one specific register
2530/// RegisterClass -> a group of regs
2531/// Memory -> memory
2532/// Ideally, we would pick the most specific constraint possible: if we have
2533/// something that fits into a register, we would pick it. The problem here
2534/// is that if we have something that could either be in a register or in
2535/// memory that use of the register could cause selection of *other*
2536/// operands to fail: they might only succeed if we pick memory. Because of
2537/// this the heuristic we use is:
2538///
2539/// 1) If there is an 'other' constraint, and if the operand is valid for
2540/// that constraint, use it. This makes us take advantage of 'i'
2541/// constraints when available.
2542/// 2) Otherwise, pick the most general constraint present. This prefers
2543/// 'm' over 'r', for example.
2544///
2545static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002546 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002547 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002548 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2549 unsigned BestIdx = 0;
2550 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2551 int BestGenerality = -1;
2552
2553 // Loop over the options, keeping track of the most general one.
2554 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2555 TargetLowering::ConstraintType CType =
2556 TLI.getConstraintType(OpInfo.Codes[i]);
2557
Chris Lattner5a096902008-04-27 00:37:18 +00002558 // If this is an 'other' constraint, see if the operand is valid for it.
2559 // For example, on X86 we might have an 'rI' constraint. If the operand
2560 // is an integer in the range [0..31] we want to use I (saving a load
2561 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002562 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002563 assert(OpInfo.Codes[i].size() == 1 &&
2564 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002565 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002566 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002567 ResultOps, *DAG);
2568 if (!ResultOps.empty()) {
2569 BestType = CType;
2570 BestIdx = i;
2571 break;
2572 }
2573 }
2574
Chris Lattner4376fea2008-04-27 00:09:47 +00002575 // This constraint letter is more general than the previous one, use it.
2576 int Generality = getConstraintGenerality(CType);
2577 if (Generality > BestGenerality) {
2578 BestType = CType;
2579 BestIdx = i;
2580 BestGenerality = Generality;
2581 }
2582 }
2583
2584 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2585 OpInfo.ConstraintType = BestType;
2586}
2587
2588/// ComputeConstraintToUse - Determines the constraint code and constraint
2589/// type to use for the specific AsmOperandInfo, setting
2590/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002591void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002592 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002593 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002594 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002595 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2596
2597 // Single-letter constraints ('r') are very common.
2598 if (OpInfo.Codes.size() == 1) {
2599 OpInfo.ConstraintCode = OpInfo.Codes[0];
2600 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2601 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002602 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002603 }
2604
2605 // 'X' matches anything.
2606 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2607 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002608 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002609 // the result, which is not what we want to look at; leave them alone.
2610 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002611 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2612 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002613 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002614 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002615
2616 // Otherwise, try to resolve it to something we know about by looking at
2617 // the actual operand type.
2618 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2619 OpInfo.ConstraintCode = Repl;
2620 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2621 }
2622 }
2623}
2624
2625//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002626// Loop Strength Reduction hooks
2627//===----------------------------------------------------------------------===//
2628
Chris Lattner1436bb62007-03-30 23:14:50 +00002629/// isLegalAddressingMode - Return true if the addressing mode represented
2630/// by AM is legal for this target, for a load/store of the specified type.
2631bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2632 const Type *Ty) const {
2633 // The default implementation of this implements a conservative RISCy, r+r and
2634 // r+i addr mode.
2635
2636 // Allows a sign-extended 16-bit immediate field.
2637 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2638 return false;
2639
2640 // No global is ever allowed as a base.
2641 if (AM.BaseGV)
2642 return false;
2643
2644 // Only support r+r,
2645 switch (AM.Scale) {
2646 case 0: // "r+i" or just "i", depending on HasBaseReg.
2647 break;
2648 case 1:
2649 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2650 return false;
2651 // Otherwise we have r+r or r+i.
2652 break;
2653 case 2:
2654 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2655 return false;
2656 // Allow 2*r as r+r.
2657 break;
2658 }
2659
2660 return true;
2661}
2662
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002663/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2664/// return a DAG expression to select that will generate the same value by
2665/// multiplying by a magic number. See:
2666/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002667SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2668 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002669 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002670 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002671
2672 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002673 // FIXME: We should be more aggressive here.
2674 if (!isTypeLegal(VT))
2675 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002676
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002677 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002678 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002679
2680 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002681 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002682 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002683 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002684 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002685 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002686 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002687 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002688 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002689 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002690 else
Dan Gohman475871a2008-07-27 21:46:04 +00002691 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002692 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002693 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002694 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002695 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002696 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002697 }
2698 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002699 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002700 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002701 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002702 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002703 }
2704 // Shift right algebraic if shift value is nonzero
2705 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002706 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002707 DAG.getConstant(magics.s, getShiftAmountTy()));
2708 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002709 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002710 }
2711 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002712 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002713 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002714 getShiftAmountTy()));
2715 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002716 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002717 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002718}
2719
2720/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2721/// return a DAG expression to select that will generate the same value by
2722/// multiplying by a magic number. See:
2723/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002724SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2725 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002727 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002728
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002729 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002730 // FIXME: We should be more aggressive here.
2731 if (!isTypeLegal(VT))
2732 return SDValue();
2733
2734 // FIXME: We should use a narrower constant when the upper
2735 // bits are known to be zero.
2736 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002737 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002738
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002739 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002740 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002741 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002742 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002743 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002744 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002745 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002746 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002747 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002748 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002749 else
Dan Gohman475871a2008-07-27 21:46:04 +00002750 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002751 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002752 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002753
2754 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002755 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2756 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002757 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002758 DAG.getConstant(magics.s, getShiftAmountTy()));
2759 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002760 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002761 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002762 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002763 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002764 DAG.getConstant(1, getShiftAmountTy()));
2765 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002766 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002767 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002768 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002769 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002770 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002771 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2772 }
2773}