blob: 9a656a7c83addf21c65e473f35742abdcae0fd7c [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000284 }
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000285
286 // Trivial bitcast if the types are the same size and the destination
287 // vector type is legal.
288 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
289 TLI.isTypeLegal(ValueVT))
290 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000291
Chris Lattner3ac18842010-08-24 23:20:40 +0000292 assert(ValueVT.getVectorElementType() == PartVT &&
293 ValueVT.getVectorNumElements() == 1 &&
294 "Only trivial scalar-to-vector conversions should get here!");
295 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
296}
297
298
299
Chris Lattnera13b8602010-08-24 23:10:06 +0000300
301static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
302 SDValue Val, SDValue *Parts, unsigned NumParts,
303 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000305/// getCopyToParts - Create a series of nodes that contain the specified value
306/// split into legal parts. If the parts contain more bits than Val, then, for
307/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000308static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000309 SDValue Val, SDValue *Parts, unsigned NumParts,
310 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000311 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000312 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000313
Chris Lattnera13b8602010-08-24 23:10:06 +0000314 // Handle the vector case separately.
315 if (ValueVT.isVector())
316 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000317
Chris Lattnera13b8602010-08-24 23:10:06 +0000318 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000320 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
322
Chris Lattnera13b8602010-08-24 23:10:06 +0000323 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000324 return;
325
Chris Lattnera13b8602010-08-24 23:10:06 +0000326 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
327 if (PartVT == ValueVT) {
328 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000329 Parts[0] = Val;
330 return;
331 }
332
Chris Lattnera13b8602010-08-24 23:10:06 +0000333 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
334 // If the parts cover more bits than the value has, promote the value.
335 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
336 assert(NumParts == 1 && "Do not know what to promote to!");
337 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
338 } else {
339 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000340 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000341 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
342 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
343 }
344 } else if (PartBits == ValueVT.getSizeInBits()) {
345 // Different types of the same size.
346 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000347 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000348 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
349 // If the parts cover less bits than value has, truncate the value.
350 assert(PartVT.isInteger() && ValueVT.isInteger() &&
351 "Unknown mismatch!");
352 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
353 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
354 }
355
356 // The value may have changed - recompute ValueVT.
357 ValueVT = Val.getValueType();
358 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
359 "Failed to tile the value with PartVT!");
360
361 if (NumParts == 1) {
362 assert(PartVT == ValueVT && "Type conversion failed!");
363 Parts[0] = Val;
364 return;
365 }
366
367 // Expand the value into multiple parts.
368 if (NumParts & (NumParts - 1)) {
369 // The number of parts is not a power of 2. Split off and copy the tail.
370 assert(PartVT.isInteger() && ValueVT.isInteger() &&
371 "Do not know what to expand to!");
372 unsigned RoundParts = 1 << Log2_32(NumParts);
373 unsigned RoundBits = RoundParts * PartBits;
374 unsigned OddParts = NumParts - RoundParts;
375 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
376 DAG.getIntPtrConstant(RoundBits));
377 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
378
379 if (TLI.isBigEndian())
380 // The odd parts were reversed by getCopyToParts - unreverse them.
381 std::reverse(Parts + RoundParts, Parts + NumParts);
382
383 NumParts = RoundParts;
384 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
385 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
386 }
387
388 // The number of parts is a power of 2. Repeatedly bisect the value using
389 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000391 EVT::getIntegerVT(*DAG.getContext(),
392 ValueVT.getSizeInBits()),
393 Val);
394
395 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
396 for (unsigned i = 0; i < NumParts; i += StepSize) {
397 unsigned ThisBits = StepSize * PartBits / 2;
398 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
399 SDValue &Part0 = Parts[i];
400 SDValue &Part1 = Parts[i+StepSize/2];
401
402 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
403 ThisVT, Part0, DAG.getIntPtrConstant(1));
404 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
405 ThisVT, Part0, DAG.getIntPtrConstant(0));
406
407 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000408 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
409 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000410 }
411 }
412 }
413
414 if (TLI.isBigEndian())
415 std::reverse(Parts, Parts + OrigNumParts);
416}
417
418
419/// getCopyToPartsVector - Create a series of nodes that contain the specified
420/// value split into legal parts.
421static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
422 SDValue Val, SDValue *Parts, unsigned NumParts,
423 EVT PartVT) {
424 EVT ValueVT = Val.getValueType();
425 assert(ValueVT.isVector() && "Not a vector");
426 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000427
Chris Lattnera13b8602010-08-24 23:10:06 +0000428 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000429 if (PartVT == ValueVT) {
430 // Nothing to do.
431 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
432 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000433 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000434 } else if (PartVT.isVector() &&
435 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
436 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
437 EVT ElementVT = PartVT.getVectorElementType();
438 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
439 // undef elements.
440 SmallVector<SDValue, 16> Ops;
441 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
442 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
443 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnere6f7c262010-08-25 22:49:25 +0000445 for (unsigned i = ValueVT.getVectorNumElements(),
446 e = PartVT.getVectorNumElements(); i != e; ++i)
447 Ops.push_back(DAG.getUNDEF(ElementVT));
448
449 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
450
451 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000452
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
454 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
455 } else {
456 // Vector -> scalar conversion.
457 assert(ValueVT.getVectorElementType() == PartVT &&
458 ValueVT.getVectorNumElements() == 1 &&
459 "Only trivial vector-to-scalar conversions should get here!");
460 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
461 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000463
Chris Lattnera13b8602010-08-24 23:10:06 +0000464 Parts[0] = Val;
465 return;
466 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000469 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000470 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000471 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000472 IntermediateVT,
473 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000476 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
477 NumParts = NumRegs; // Silence a compiler warning.
478 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000479
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 // Split the vector into intermediate operands.
481 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000482 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000483 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000486 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000487 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000488 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000489 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000490 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 // Split the intermediate operands into legal parts.
493 if (NumParts == NumIntermediates) {
494 // If the register was not expanded, promote or copy the value,
495 // as appropriate.
496 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000497 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000498 } else if (NumParts > 0) {
499 // If the intermediate type was expanded, split each the value into
500 // legal parts.
501 assert(NumParts % NumIntermediates == 0 &&
502 "Must expand into a divisible number of parts!");
503 unsigned Factor = NumParts / NumIntermediates;
504 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000505 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000506 }
507}
508
Chris Lattnera13b8602010-08-24 23:10:06 +0000509
510
511
Dan Gohman462f6b52010-05-29 17:53:24 +0000512namespace {
513 /// RegsForValue - This struct represents the registers (physical or virtual)
514 /// that a particular set of values is assigned, and the type information
515 /// about the value. The most common situation is to represent one value at a
516 /// time, but struct or array values are handled element-wise as multiple
517 /// values. The splitting of aggregates is performed recursively, so that we
518 /// never have aggregate-typed registers. The values at this point do not
519 /// necessarily have legal types, so each value may require one or more
520 /// registers of some legal type.
521 ///
522 struct RegsForValue {
523 /// ValueVTs - The value types of the values, which may not be legal, and
524 /// may need be promoted or synthesized from one or more registers.
525 ///
526 SmallVector<EVT, 4> ValueVTs;
527
528 /// RegVTs - The value types of the registers. This is the same size as
529 /// ValueVTs and it records, for each value, what the type of the assigned
530 /// register or registers are. (Individual values are never synthesized
531 /// from more than one type of register.)
532 ///
533 /// With virtual registers, the contents of RegVTs is redundant with TLI's
534 /// getRegisterType member function, however when with physical registers
535 /// it is necessary to have a separate record of the types.
536 ///
537 SmallVector<EVT, 4> RegVTs;
538
539 /// Regs - This list holds the registers assigned to the values.
540 /// Each legal or promoted value requires one register, and each
541 /// expanded value requires multiple registers.
542 ///
543 SmallVector<unsigned, 4> Regs;
544
545 RegsForValue() {}
546
547 RegsForValue(const SmallVector<unsigned, 4> &regs,
548 EVT regvt, EVT valuevt)
549 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
550
Dan Gohman462f6b52010-05-29 17:53:24 +0000551 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
552 unsigned Reg, const Type *Ty) {
553 ComputeValueVTs(tli, Ty, ValueVTs);
554
555 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
556 EVT ValueVT = ValueVTs[Value];
557 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
558 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
559 for (unsigned i = 0; i != NumRegs; ++i)
560 Regs.push_back(Reg + i);
561 RegVTs.push_back(RegisterVT);
562 Reg += NumRegs;
563 }
564 }
565
566 /// areValueTypesLegal - Return true if types of all the values are legal.
567 bool areValueTypesLegal(const TargetLowering &TLI) {
568 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
569 EVT RegisterVT = RegVTs[Value];
570 if (!TLI.isTypeLegal(RegisterVT))
571 return false;
572 }
573 return true;
574 }
575
576 /// append - Add the specified values to this one.
577 void append(const RegsForValue &RHS) {
578 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
579 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
580 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
581 }
582
583 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
584 /// this value and returns the result as a ValueVTs value. This uses
585 /// Chain/Flag as the input and updates them for the output Chain/Flag.
586 /// If the Flag pointer is NULL, no flag is used.
587 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
588 DebugLoc dl,
589 SDValue &Chain, SDValue *Flag) const;
590
591 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
592 /// specified value into the registers specified by this object. This uses
593 /// Chain/Flag as the input and updates them for the output Chain/Flag.
594 /// If the Flag pointer is NULL, no flag is used.
595 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
596 SDValue &Chain, SDValue *Flag) const;
597
598 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
599 /// operand list. This adds the code marker, matching input operand index
600 /// (if applicable), and includes the number of values added into it.
601 void AddInlineAsmOperands(unsigned Kind,
602 bool HasMatching, unsigned MatchingIdx,
603 SelectionDAG &DAG,
604 std::vector<SDValue> &Ops) const;
605 };
606}
607
608/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
609/// this value and returns the result as a ValueVT value. This uses
610/// Chain/Flag as the input and updates them for the output Chain/Flag.
611/// If the Flag pointer is NULL, no flag is used.
612SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
613 FunctionLoweringInfo &FuncInfo,
614 DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000616 // A Value with type {} or [0 x %t] needs no registers.
617 if (ValueVTs.empty())
618 return SDValue();
619
Dan Gohman462f6b52010-05-29 17:53:24 +0000620 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
621
622 // Assemble the legal parts into the final values.
623 SmallVector<SDValue, 4> Values(ValueVTs.size());
624 SmallVector<SDValue, 8> Parts;
625 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
626 // Copy the legal parts from the registers.
627 EVT ValueVT = ValueVTs[Value];
628 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
629 EVT RegisterVT = RegVTs[Value];
630
631 Parts.resize(NumRegs);
632 for (unsigned i = 0; i != NumRegs; ++i) {
633 SDValue P;
634 if (Flag == 0) {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
636 } else {
637 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
638 *Flag = P.getValue(2);
639 }
640
641 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000642 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000643
644 // If the source register was virtual and if we know something about it,
645 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000646 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000647 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000648 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000649
650 const FunctionLoweringInfo::LiveOutInfo *LOI =
651 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
652 if (!LOI)
653 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000654
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000655 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000656 unsigned NumSignBits = LOI->NumSignBits;
657 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000658
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000659 // FIXME: We capture more information than the dag can represent. For
660 // now, just use the tightest assertzext/assertsext possible.
661 bool isSExt = true;
662 EVT FromVT(MVT::Other);
663 if (NumSignBits == RegSize)
664 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
665 else if (NumZeroBits >= RegSize-1)
666 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
667 else if (NumSignBits > RegSize-8)
668 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
669 else if (NumZeroBits >= RegSize-8)
670 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
671 else if (NumSignBits > RegSize-16)
672 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
673 else if (NumZeroBits >= RegSize-16)
674 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
675 else if (NumSignBits > RegSize-32)
676 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
677 else if (NumZeroBits >= RegSize-32)
678 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
679 else
680 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000681
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000682 // Add an assertion node.
683 assert(FromVT != MVT::Other);
684 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
685 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000686 }
687
688 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
689 NumRegs, RegisterVT, ValueVT);
690 Part += NumRegs;
691 Parts.clear();
692 }
693
694 return DAG.getNode(ISD::MERGE_VALUES, dl,
695 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
696 &Values[0], ValueVTs.size());
697}
698
699/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
700/// specified value into the registers specified by this object. This uses
701/// Chain/Flag as the input and updates them for the output Chain/Flag.
702/// If the Flag pointer is NULL, no flag is used.
703void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
704 SDValue &Chain, SDValue *Flag) const {
705 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
706
707 // Get the list of the values's legal parts.
708 unsigned NumRegs = Regs.size();
709 SmallVector<SDValue, 8> Parts(NumRegs);
710 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
711 EVT ValueVT = ValueVTs[Value];
712 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
713 EVT RegisterVT = RegVTs[Value];
714
Chris Lattner3ac18842010-08-24 23:20:40 +0000715 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000716 &Parts[Part], NumParts, RegisterVT);
717 Part += NumParts;
718 }
719
720 // Copy the parts into the registers.
721 SmallVector<SDValue, 8> Chains(NumRegs);
722 for (unsigned i = 0; i != NumRegs; ++i) {
723 SDValue Part;
724 if (Flag == 0) {
725 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
726 } else {
727 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
728 *Flag = Part.getValue(1);
729 }
730
731 Chains[i] = Part.getValue(0);
732 }
733
734 if (NumRegs == 1 || Flag)
735 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
736 // flagged to it. That is the CopyToReg nodes and the user are considered
737 // a single scheduling unit. If we create a TokenFactor and return it as
738 // chain, then the TokenFactor is both a predecessor (operand) of the
739 // user as well as a successor (the TF operands are flagged to the user).
740 // c1, f1 = CopyToReg
741 // c2, f2 = CopyToReg
742 // c3 = TokenFactor c1, c2
743 // ...
744 // = op c3, ..., f2
745 Chain = Chains[NumRegs-1];
746 else
747 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
748}
749
750/// AddInlineAsmOperands - Add this value to the specified inlineasm node
751/// operand list. This adds the code marker and includes the number of
752/// values added into it.
753void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
754 unsigned MatchingIdx,
755 SelectionDAG &DAG,
756 std::vector<SDValue> &Ops) const {
757 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
758
759 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
760 if (HasMatching)
761 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
762 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
763 Ops.push_back(Res);
764
765 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
766 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
767 EVT RegisterVT = RegVTs[Value];
768 for (unsigned i = 0; i != NumRegs; ++i) {
769 assert(Reg < Regs.size() && "Mismatch in # registers expected");
770 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
771 }
772 }
773}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000774
Dan Gohman2048b852009-11-23 18:04:58 +0000775void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000776 AA = &aa;
777 GFI = gfi;
778 TD = DAG.getTarget().getTargetData();
779}
780
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000781/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000782/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000783/// for a new block. This doesn't clear out information about
784/// additional blocks that are needed to complete switch lowering
785/// or PHI node updating; that information is cleared out as it is
786/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000787void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000788 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000789 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000790 PendingLoads.clear();
791 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000792 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000793 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000794}
795
Devang Patel23385752011-05-23 17:44:13 +0000796/// clearDanglingDebugInfo - Clear the dangling debug information
797/// map. This function is seperated from the clear so that debug
798/// information that is dangling in a basic block can be properly
799/// resolved in a different basic block. This allows the
800/// SelectionDAG to resolve dangling debug information attached
801/// to PHI nodes.
802void SelectionDAGBuilder::clearDanglingDebugInfo() {
803 DanglingDebugInfoMap.clear();
804}
805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000806/// getRoot - Return the current virtual root of the Selection DAG,
807/// flushing any PendingLoad items. This must be done before emitting
808/// a store or any other node that may need to be ordered after any
809/// prior load instructions.
810///
Dan Gohman2048b852009-11-23 18:04:58 +0000811SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812 if (PendingLoads.empty())
813 return DAG.getRoot();
814
815 if (PendingLoads.size() == 1) {
816 SDValue Root = PendingLoads[0];
817 DAG.setRoot(Root);
818 PendingLoads.clear();
819 return Root;
820 }
821
822 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 &PendingLoads[0], PendingLoads.size());
825 PendingLoads.clear();
826 DAG.setRoot(Root);
827 return Root;
828}
829
830/// getControlRoot - Similar to getRoot, but instead of flushing all the
831/// PendingLoad items, flush all the PendingExports items. It is necessary
832/// to do this before emitting a terminator instruction.
833///
Dan Gohman2048b852009-11-23 18:04:58 +0000834SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835 SDValue Root = DAG.getRoot();
836
837 if (PendingExports.empty())
838 return Root;
839
840 // Turn all of the CopyToReg chains into one factored node.
841 if (Root.getOpcode() != ISD::EntryToken) {
842 unsigned i = 0, e = PendingExports.size();
843 for (; i != e; ++i) {
844 assert(PendingExports[i].getNode()->getNumOperands() > 1);
845 if (PendingExports[i].getNode()->getOperand(0) == Root)
846 break; // Don't add the root if we already indirectly depend on it.
847 }
848
849 if (i == e)
850 PendingExports.push_back(Root);
851 }
852
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000854 &PendingExports[0],
855 PendingExports.size());
856 PendingExports.clear();
857 DAG.setRoot(Root);
858 return Root;
859}
860
Bill Wendling4533cac2010-01-28 21:51:40 +0000861void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
862 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
863 DAG.AssignOrdering(Node, SDNodeOrder);
864
865 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
866 AssignOrderingToNode(Node->getOperand(I).getNode());
867}
868
Dan Gohman46510a72010-04-15 01:51:59 +0000869void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000870 // Set up outgoing PHI node register values before emitting the terminator.
871 if (isa<TerminatorInst>(&I))
872 HandlePHINodesInSuccessorBlocks(I.getParent());
873
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000874 CurDebugLoc = I.getDebugLoc();
875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000877
Dan Gohman92884f72010-04-20 15:03:56 +0000878 if (!isa<TerminatorInst>(&I) && !HasTailCall)
879 CopyToExportRegsIfNeeded(&I);
880
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000881 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882}
883
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000884void SelectionDAGBuilder::visitPHI(const PHINode &) {
885 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
886}
887
Dan Gohman46510a72010-04-15 01:51:59 +0000888void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000889 // Note: this doesn't use InstVisitor, because it has to work with
890 // ConstantExpr's in addition to instructions.
891 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000892 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000893 // Build the switch statement using the Instruction.def file.
894#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000895 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896#include "llvm/Instruction.def"
897 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000898
899 // Assign the ordering to the freshly created DAG nodes.
900 if (NodeMap.count(&I)) {
901 ++SDNodeOrder;
902 AssignOrderingToNode(getValue(&I).getNode());
903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000904}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000906// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
907// generate the debug data structures now that we've seen its definition.
908void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
909 SDValue Val) {
910 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000911 if (DDI.getDI()) {
912 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000913 DebugLoc dl = DDI.getdl();
914 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000915 MDNode *Variable = DI->getVariable();
916 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000917 SDDbgValue *SDV;
918 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000919 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000920 SDV = DAG.getDbgValue(Variable, Val.getNode(),
921 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
922 DAG.AddDbgValue(SDV, Val.getNode(), false);
923 }
Owen Anderson95771af2011-02-25 21:41:48 +0000924 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000925 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000926 DanglingDebugInfoMap[V] = DanglingDebugInfo();
927 }
928}
929
Dan Gohman28a17352010-07-01 01:59:43 +0000930// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000931SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000932 // If we already have an SDValue for this value, use it. It's important
933 // to do this first, so that we don't create a CopyFromReg if we already
934 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000935 SDValue &N = NodeMap[V];
936 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000937
Dan Gohman28a17352010-07-01 01:59:43 +0000938 // If there's a virtual register allocated and initialized for this
939 // value, use it.
940 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
941 if (It != FuncInfo.ValueMap.end()) {
942 unsigned InReg = It->second;
943 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
944 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000945 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
946 resolveDanglingDebugInfo(V, N);
947 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000948 }
949
950 // Otherwise create a new SDValue and remember it.
951 SDValue Val = getValueImpl(V);
952 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000953 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000954 return Val;
955}
956
957/// getNonRegisterValue - Return an SDValue for the given Value, but
958/// don't look in FuncInfo.ValueMap for a virtual register.
959SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
960 // If we already have an SDValue for this value, use it.
961 SDValue &N = NodeMap[V];
962 if (N.getNode()) return N;
963
964 // Otherwise create a new SDValue and remember it.
965 SDValue Val = getValueImpl(V);
966 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000968 return Val;
969}
970
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000971/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000972/// Create an SDValue for the given value.
973SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000975 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Dan Gohman383b5f62010-04-17 15:32:28 +0000977 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000981 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000983 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000984 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000985
Dan Gohman383b5f62010-04-17 15:32:28 +0000986 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000987 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000988
Nate Begeman9008ca62009-04-27 18:41:29 +0000989 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000990 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000991
Dan Gohman383b5f62010-04-17 15:32:28 +0000992 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993 visit(CE->getOpcode(), *CE);
994 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000995 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 return N1;
997 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1000 SmallVector<SDValue, 4> Constants;
1001 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1002 OI != OE; ++OI) {
1003 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001004 // If the operand is an empty aggregate, there are no values.
1005 if (!Val) continue;
1006 // Add each leaf value from the operand to the Constants list
1007 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1009 Constants.push_back(SDValue(Val, i));
1010 }
Bill Wendling87710f02009-12-21 23:47:40 +00001011
Bill Wendling4533cac2010-01-28 21:51:40 +00001012 return DAG.getMergeValues(&Constants[0], Constants.size(),
1013 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001014 }
1015
Duncan Sands1df98592010-02-16 11:11:14 +00001016 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001017 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1018 "Unknown struct or array constant!");
1019
Owen Andersone50ed302009-08-10 22:56:29 +00001020 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001021 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1022 unsigned NumElts = ValueVTs.size();
1023 if (NumElts == 0)
1024 return SDValue(); // empty struct
1025 SmallVector<SDValue, 4> Constants(NumElts);
1026 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001027 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001029 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001030 else if (EltVT.isFloatingPoint())
1031 Constants[i] = DAG.getConstantFP(0, EltVT);
1032 else
1033 Constants[i] = DAG.getConstant(0, EltVT);
1034 }
Bill Wendling87710f02009-12-21 23:47:40 +00001035
Bill Wendling4533cac2010-01-28 21:51:40 +00001036 return DAG.getMergeValues(&Constants[0], NumElts,
1037 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 }
1039
Dan Gohman383b5f62010-04-17 15:32:28 +00001040 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001041 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 const VectorType *VecTy = cast<VectorType>(V->getType());
1044 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 // Now that we know the number and type of the elements, get that number of
1047 // elements into the Ops array based on what kind of constant it is.
1048 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001049 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 for (unsigned i = 0; i != NumElements; ++i)
1051 Ops.push_back(getValue(CP->getOperand(i)));
1052 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001053 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001054 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055
1056 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001057 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 Op = DAG.getConstantFP(0, EltVT);
1059 else
1060 Op = DAG.getConstant(0, EltVT);
1061 Ops.assign(NumElements, Op);
1062 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001064 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001065 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1066 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 // If this is a static alloca, generate it as the frameindex instead of
1070 // computation.
1071 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1072 DenseMap<const AllocaInst*, int>::iterator SI =
1073 FuncInfo.StaticAllocaMap.find(AI);
1074 if (SI != FuncInfo.StaticAllocaMap.end())
1075 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1076 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001077
Dan Gohman28a17352010-07-01 01:59:43 +00001078 // If this is an instruction which fast-isel has deferred, select it now.
1079 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001080 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1081 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1082 SDValue Chain = DAG.getEntryNode();
1083 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001084 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001085
Dan Gohman28a17352010-07-01 01:59:43 +00001086 llvm_unreachable("Can't get register for value!");
1087 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088}
1089
Dan Gohman46510a72010-04-15 01:51:59 +00001090void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 SDValue Chain = getControlRoot();
1092 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001093 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001094
Dan Gohman7451d3e2010-05-29 17:03:36 +00001095 if (!FuncInfo.CanLowerReturn) {
1096 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001097 const Function *F = I.getParent()->getParent();
1098
1099 // Emit a store of the return value through the virtual register.
1100 // Leave Outs empty so that LowerReturn won't try to load return
1101 // registers the usual way.
1102 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001103 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001104 PtrValueVTs);
1105
1106 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1107 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001108
Owen Andersone50ed302009-08-10 22:56:29 +00001109 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001110 SmallVector<uint64_t, 4> Offsets;
1111 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001112 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001113
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001115 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001116 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1117 RetPtr.getValueType(), RetPtr,
1118 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001119 Chains[i] =
1120 DAG.getStore(Chain, getCurDebugLoc(),
1121 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001122 // FIXME: better loc info would be nice.
1123 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001124 }
1125
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1127 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001128 } else if (I.getNumOperands() != 0) {
1129 SmallVector<EVT, 4> ValueVTs;
1130 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1131 unsigned NumValues = ValueVTs.size();
1132 if (NumValues) {
1133 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001134 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1135 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001137 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001138
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 const Function *F = I.getParent()->getParent();
1140 if (F->paramHasAttr(0, Attribute::SExt))
1141 ExtendKind = ISD::SIGN_EXTEND;
1142 else if (F->paramHasAttr(0, Attribute::ZExt))
1143 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001144
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001145 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1146 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147
1148 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1149 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1150 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001151 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001152 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1153 &Parts[0], NumParts, PartVT, ExtendKind);
1154
1155 // 'inreg' on function refers to return value
1156 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1157 if (F->paramHasAttr(0, Attribute::InReg))
1158 Flags.setInReg();
1159
1160 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001161 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001162 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001163 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001164 Flags.setZExt();
1165
Dan Gohmanc9403652010-07-07 15:54:55 +00001166 for (unsigned i = 0; i < NumParts; ++i) {
1167 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1168 /*isfixed=*/true));
1169 OutVals.push_back(Parts[i]);
1170 }
Evan Cheng3927f432009-03-25 20:20:11 +00001171 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001172 }
1173 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174
1175 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001176 CallingConv::ID CallConv =
1177 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001179 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001180
1181 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001183 "LowerReturn didn't return a valid chain!");
1184
1185 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001187}
1188
Dan Gohmanad62f532009-04-23 23:13:24 +00001189/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1190/// created for it, emit nodes to copy the value into the virtual
1191/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001192void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001193 // Skip empty types
1194 if (V->getType()->isEmptyTy())
1195 return;
1196
Dan Gohman33b7a292010-04-16 17:15:02 +00001197 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1198 if (VMI != FuncInfo.ValueMap.end()) {
1199 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1200 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001201 }
1202}
1203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001204/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1205/// the current basic block, add it to ValueMap now so that we'll get a
1206/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001207void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001208 // No need to export constants.
1209 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // Already exported?
1212 if (FuncInfo.isExportedInst(V)) return;
1213
1214 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1215 CopyValueToVirtualRegister(V, Reg);
1216}
1217
Dan Gohman46510a72010-04-15 01:51:59 +00001218bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001219 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001220 // The operands of the setcc have to be in this block. We don't know
1221 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001222 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001223 // Can export from current BB.
1224 if (VI->getParent() == FromBB)
1225 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001227 // Is already exported, noop.
1228 return FuncInfo.isExportedInst(V);
1229 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231 // If this is an argument, we can export it if the BB is the entry block or
1232 // if it is already exported.
1233 if (isa<Argument>(V)) {
1234 if (FromBB == &FromBB->getParent()->getEntryBlock())
1235 return true;
1236
1237 // Otherwise, can only export this if it is already exported.
1238 return FuncInfo.isExportedInst(V);
1239 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001241 // Otherwise, constants can always be exported.
1242 return true;
1243}
1244
1245static bool InBlock(const Value *V, const BasicBlock *BB) {
1246 if (const Instruction *I = dyn_cast<Instruction>(V))
1247 return I->getParent() == BB;
1248 return true;
1249}
1250
Dan Gohmanc2277342008-10-17 21:16:08 +00001251/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1252/// This function emits a branch and is used at the leaves of an OR or an
1253/// AND operator tree.
1254///
1255void
Dan Gohman46510a72010-04-15 01:51:59 +00001256SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001257 MachineBasicBlock *TBB,
1258 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001259 MachineBasicBlock *CurBB,
1260 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262
Dan Gohmanc2277342008-10-17 21:16:08 +00001263 // If the leaf of the tree is a comparison, merge the condition into
1264 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001265 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001266 // The operands of the cmp have to be in this block. We don't know
1267 // how to export them from some other block. If this is the first block
1268 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001269 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001270 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1271 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001273 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001274 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001275 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001276 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001277 } else {
1278 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001279 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001280 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001281
1282 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1284 SwitchCases.push_back(CB);
1285 return;
1286 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001287 }
1288
1289 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001290 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001291 NULL, TBB, FBB, CurBB);
1292 SwitchCases.push_back(CB);
1293}
1294
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001296void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001297 MachineBasicBlock *TBB,
1298 MachineBasicBlock *FBB,
1299 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001301 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001302 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001303 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001304 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001305 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1306 BOp->getParent() != CurBB->getBasicBlock() ||
1307 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1308 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001309 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 return;
1311 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 // Create TmpBB after CurBB.
1314 MachineFunction::iterator BBI = CurBB;
1315 MachineFunction &MF = DAG.getMachineFunction();
1316 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1317 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 if (Opc == Instruction::Or) {
1320 // Codegen X | Y as:
1321 // jmp_if_X TBB
1322 // jmp TmpBB
1323 // TmpBB:
1324 // jmp_if_Y TBB
1325 // jmp FBB
1326 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001329 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001332 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 } else {
1334 assert(Opc == Instruction::And && "Unknown merge op!");
1335 // Codegen X & Y as:
1336 // jmp_if_X TmpBB
1337 // jmp FBB
1338 // TmpBB:
1339 // jmp_if_Y TBB
1340 // jmp FBB
1341 //
1342 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001344 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001345 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001348 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001349 }
1350}
1351
1352/// If the set of cases should be emitted as a series of branches, return true.
1353/// If we should emit this as a bunch of and/or'd together conditions, return
1354/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001355bool
Dan Gohman2048b852009-11-23 18:04:58 +00001356SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 // If this is two comparisons of the same values or'd or and'd together, they
1360 // will get folded into a single comparison, so don't emit two blocks.
1361 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1362 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1363 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1364 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1365 return false;
1366 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001367
Chris Lattner133ce872010-01-02 00:00:03 +00001368 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1369 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1370 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1371 Cases[0].CC == Cases[1].CC &&
1372 isa<Constant>(Cases[0].CmpRHS) &&
1373 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1374 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1375 return false;
1376 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1377 return false;
1378 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 return true;
1381}
1382
Dan Gohman46510a72010-04-15 01:51:59 +00001383void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001384 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001386 // Update machine-CFG edges.
1387 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1388
1389 // Figure out which block is immediately after the current one.
1390 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001391 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001392 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 NextBlock = BBI;
1394
1395 if (I.isUnconditional()) {
1396 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001400 if (Succ0MBB != NextBlock)
1401 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001403 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 return;
1406 }
1407
1408 // If this condition is one of the special cases we handle, do special stuff
1409 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001410 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1412
1413 // If this is a series of conditions that are or'd or and'd together, emit
1414 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001415 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // For example, instead of something like:
1417 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001420 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 // or C, F
1422 // jnz foo
1423 // Emit:
1424 // cmp A, B
1425 // je foo
1426 // cmp D, E
1427 // jle foo
1428 //
Dan Gohman46510a72010-04-15 01:51:59 +00001429 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001430 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001431 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 (BOp->getOpcode() == Instruction::And ||
1433 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1435 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 // If the compares in later blocks need to use values not currently
1437 // exported from this block, export them now. This block should always
1438 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001439 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 // Allow some cases to be rejected.
1442 if (ShouldEmitAsBranches(SwitchCases)) {
1443 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1444 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1445 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001449 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 SwitchCases.erase(SwitchCases.begin());
1451 return;
1452 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 // Okay, we decided not to do this, remove any inserted MBB's and clear
1455 // SwitchCases.
1456 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001457 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 SwitchCases.clear();
1460 }
1461 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001464 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001465 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 // Use visitSwitchCase to actually insert the fast branch sequence for this
1468 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001469 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470}
1471
1472/// visitSwitchCase - Emits the necessary code to represent a single node in
1473/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001474void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1475 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 SDValue Cond;
1477 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001478 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001479
1480 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 if (CB.CmpMHS == NULL) {
1482 // Fold "(X == true)" to X and "(X == false)" to !X to
1483 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001484 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001485 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001487 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001488 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001490 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 } else {
1494 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1495
Anton Korobeynikov23218582008-12-23 22:25:27 +00001496 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1497 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498
1499 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001500 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501
1502 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001503 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001504 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001506 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001507 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 DAG.getConstant(High-Low, VT), ISD::SETULE);
1510 }
1511 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001514 SwitchBB->addSuccessor(CB.TrueBB);
1515 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517 // Set NextBlock to be the MBB immediately after the current one, if any.
1518 // This is used to avoid emitting unnecessary branches to the next block.
1519 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001520 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001521 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 // If the lhs block is the next block, invert the condition so that we can
1525 // fall through to the lhs instead of the rhs block.
1526 if (CB.TrueBB == NextBlock) {
1527 std::swap(CB.TrueBB, CB.FalseBB);
1528 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001529 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001531
Dale Johannesenf5d97892009-02-04 01:48:28 +00001532 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001534 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001535
Evan Cheng266a99d2010-09-23 06:51:55 +00001536 // Insert the false branch. Do this even if it's a fall through branch,
1537 // this makes it easier to do DAG optimizations which require inverting
1538 // the branch condition.
1539 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1540 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001541
1542 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543}
1544
1545/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001546void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 // Emit the code for the jump table
1548 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001550 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1551 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001553 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1554 MVT::Other, Index.getValue(1),
1555 Table, Index);
1556 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557}
1558
1559/// visitJumpTableHeader - This function emits necessary code to produce index
1560/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001561void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001562 JumpTableHeader &JTH,
1563 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001564 // Subtract the lowest switch case value from the value being switched on and
1565 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 // difference between smallest and largest cases.
1567 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001568 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001569 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001570 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001571
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001572 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001573 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001574 // can be used as an index into the jump table in a subsequent basic block.
1575 // This value may be smaller or larger than the target's pointer type, and
1576 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001577 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001578
Dan Gohman89496d02010-07-02 00:10:16 +00001579 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001580 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1581 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582 JT.Reg = JumpTableReg;
1583
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001584 // Emit the range check for the jump table, and branch to the default block
1585 // for the switch statement if the value being switched on exceeds the largest
1586 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001587 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001588 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001589 DAG.getConstant(JTH.Last-JTH.First,VT),
1590 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591
1592 // Set NextBlock to be the MBB immediately after the current one, if any.
1593 // This is used to avoid emitting unnecessary branches to the next block.
1594 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001595 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001596
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001597 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 NextBlock = BBI;
1599
Dale Johannesen66978ee2009-01-31 02:22:37 +00001600 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001601 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001602 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603
Bill Wendling4533cac2010-01-28 21:51:40 +00001604 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001605 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1606 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001607
Bill Wendling87710f02009-12-21 23:47:40 +00001608 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609}
1610
1611/// visitBitTestHeader - This function emits necessary code to produce value
1612/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001613void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1614 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 // Subtract the minimum value
1616 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001618 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620
1621 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001622 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001623 TLI.getSetCCResultType(Sub.getValueType()),
1624 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001625 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626
Evan Chengd08e5b42011-01-06 01:02:44 +00001627 // Determine the type of the test operands.
1628 bool UsePtrType = false;
1629 if (!TLI.isTypeLegal(VT))
1630 UsePtrType = true;
1631 else {
1632 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1633 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1634 // Switch table case range are encoded into series of masks.
1635 // Just use pointer type, it's guaranteed to fit.
1636 UsePtrType = true;
1637 break;
1638 }
1639 }
1640 if (UsePtrType) {
1641 VT = TLI.getPointerTy();
1642 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1643 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644
Evan Chengd08e5b42011-01-06 01:02:44 +00001645 B.RegVT = VT;
1646 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001647 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001648 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649
1650 // Set NextBlock to be the MBB immediately after the current one, if any.
1651 // This is used to avoid emitting unnecessary branches to the next block.
1652 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001653 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001654 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 NextBlock = BBI;
1656
1657 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1658
Dan Gohman99be8ae2010-04-19 22:41:47 +00001659 SwitchBB->addSuccessor(B.Default);
1660 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661
Dale Johannesen66978ee2009-01-31 02:22:37 +00001662 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001664 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001665
Evan Cheng8c1f4322010-09-23 18:32:19 +00001666 if (MBB != NextBlock)
1667 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1668 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001669
Bill Wendling87710f02009-12-21 23:47:40 +00001670 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671}
1672
1673/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001674void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1675 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001676 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001677 BitTestCase &B,
1678 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001679 EVT VT = BB.RegVT;
1680 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1681 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001682 SDValue Cmp;
1683 if (CountPopulation_64(B.Mask) == 1) {
1684 // Testing for a single bit; just compare the shift count with what it
1685 // would need to be to shift a 1 bit in that position.
1686 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001687 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001688 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001689 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001690 ISD::SETEQ);
1691 } else {
1692 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001693 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1694 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001695
Dan Gohman8e0163a2010-06-24 02:06:24 +00001696 // Emit bit tests and jumps
1697 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001698 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001699 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001700 TLI.getSetCCResultType(VT),
1701 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001702 ISD::SETNE);
1703 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704
Dan Gohman99be8ae2010-04-19 22:41:47 +00001705 SwitchBB->addSuccessor(B.TargetBB);
1706 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001707
Dale Johannesen66978ee2009-01-31 02:22:37 +00001708 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001710 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 // Set NextBlock to be the MBB immediately after the current one, if any.
1713 // This is used to avoid emitting unnecessary branches to the next block.
1714 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001715 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001716 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 NextBlock = BBI;
1718
Evan Cheng8c1f4322010-09-23 18:32:19 +00001719 if (NextMBB != NextBlock)
1720 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1721 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001722
Bill Wendling87710f02009-12-21 23:47:40 +00001723 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724}
1725
Dan Gohman46510a72010-04-15 01:51:59 +00001726void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001727 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001728
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729 // Retrieve successors.
1730 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1731 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1732
Gabor Greifb67e6b32009-01-15 11:10:44 +00001733 const Value *Callee(I.getCalledValue());
1734 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735 visitInlineAsm(&I);
1736 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001737 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738
1739 // If the value of the invoke is used outside of its defining block, make it
1740 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001741 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742
1743 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001744 InvokeMBB->addSuccessor(Return);
1745 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001746
1747 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001748 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1749 MVT::Other, getControlRoot(),
1750 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751}
1752
Dan Gohman46510a72010-04-15 01:51:59 +00001753void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754}
1755
1756/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1757/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001758bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1759 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001760 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001761 MachineBasicBlock *Default,
1762 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001765 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001766 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001768 return false;
1769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 // Get the MachineFunction which holds the current MBB. This is used when
1771 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001772 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773
1774 // Figure out which block is immediately after the current one.
1775 MachineBasicBlock *NextBlock = 0;
1776 MachineFunction::iterator BBI = CR.CaseBB;
1777
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001778 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779 NextBlock = BBI;
1780
Benjamin Kramerce750f02010-11-22 09:45:38 +00001781 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001782 // is the same as the other, but has one bit unset that the other has set,
1783 // use bit manipulation to do two compares at once. For example:
1784 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001785 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1786 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1787 if (Size == 2 && CR.CaseBB == SwitchBB) {
1788 Case &Small = *CR.Range.first;
1789 Case &Big = *(CR.Range.second-1);
1790
1791 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1792 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1793 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1794
1795 // Check that there is only one bit different.
1796 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1797 (SmallValue | BigValue) == BigValue) {
1798 // Isolate the common bit.
1799 APInt CommonBit = BigValue & ~SmallValue;
1800 assert((SmallValue | CommonBit) == BigValue &&
1801 CommonBit.countPopulation() == 1 && "Not a common bit?");
1802
1803 SDValue CondLHS = getValue(SV);
1804 EVT VT = CondLHS.getValueType();
1805 DebugLoc DL = getCurDebugLoc();
1806
1807 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1808 DAG.getConstant(CommonBit, VT));
1809 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1810 Or, DAG.getConstant(BigValue, VT),
1811 ISD::SETEQ);
1812
1813 // Update successor info.
1814 SwitchBB->addSuccessor(Small.BB);
1815 SwitchBB->addSuccessor(Default);
1816
1817 // Insert the true branch.
1818 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1819 getControlRoot(), Cond,
1820 DAG.getBasicBlock(Small.BB));
1821
1822 // Insert the false branch.
1823 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1824 DAG.getBasicBlock(Default));
1825
1826 DAG.setRoot(BrCond);
1827 return true;
1828 }
1829 }
1830 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001832 // Rearrange the case blocks so that the last one falls through if possible.
1833 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1834 // The last case block won't fall through into 'NextBlock' if we emit the
1835 // branches in this order. See if rearranging a case value would help.
1836 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1837 if (I->BB == NextBlock) {
1838 std::swap(*I, BackCase);
1839 break;
1840 }
1841 }
1842 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844 // Create a CaseBlock record representing a conditional branch to
1845 // the Case's target mbb if the value being switched on SV is equal
1846 // to C.
1847 MachineBasicBlock *CurBlock = CR.CaseBB;
1848 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1849 MachineBasicBlock *FallThrough;
1850 if (I != E-1) {
1851 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1852 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001853
1854 // Put SV in a virtual register to make it available from the new blocks.
1855 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 } else {
1857 // If the last case doesn't match, go to the default block.
1858 FallThrough = Default;
1859 }
1860
Dan Gohman46510a72010-04-15 01:51:59 +00001861 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 ISD::CondCode CC;
1863 if (I->High == I->Low) {
1864 // This is just small small case range :) containing exactly 1 case
1865 CC = ISD::SETEQ;
1866 LHS = SV; RHS = I->High; MHS = NULL;
1867 } else {
1868 CC = ISD::SETLE;
1869 LHS = I->Low; MHS = SV; RHS = I->High;
1870 }
1871 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873 // If emitting the first comparison, just call visitSwitchCase to emit the
1874 // code into the current block. Otherwise, push the CaseBlock onto the
1875 // vector to be later processed by SDISel, and insert the node's MBB
1876 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001877 if (CurBlock == SwitchBB)
1878 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 else
1880 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 CurBlock = FallThrough;
1883 }
1884
1885 return true;
1886}
1887
1888static inline bool areJTsAllowed(const TargetLowering &TLI) {
1889 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1891 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001893
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001894static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001895 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001896 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001897 return (LastExt - FirstExt + 1ULL);
1898}
1899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001901bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1902 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001903 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001904 MachineBasicBlock* Default,
1905 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906 Case& FrontCase = *CR.Range.first;
1907 Case& BackCase = *(CR.Range.second-1);
1908
Chris Lattnere880efe2009-11-07 07:50:34 +00001909 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1910 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911
Chris Lattnere880efe2009-11-07 07:50:34 +00001912 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1914 I!=E; ++I)
1915 TSize += I->size();
1916
Dan Gohmane0567812010-04-08 23:03:40 +00001917 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001919
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001920 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001921 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922 if (Density < 0.4)
1923 return false;
1924
David Greene4b69d992010-01-05 01:24:57 +00001925 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001926 << "First entry: " << First << ". Last entry: " << Last << '\n'
1927 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001928 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929
1930 // Get the MachineFunction which holds the current MBB. This is used when
1931 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001932 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933
1934 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001936 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937
1938 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1939
1940 // Create a new basic block to hold the code for loading the address
1941 // of the jump table, and jumping to it. Update successor information;
1942 // we will either branch to the default case for the switch, or the jump
1943 // table.
1944 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1945 CurMF->insert(BBI, JumpTableBB);
1946 CR.CaseBB->addSuccessor(Default);
1947 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 // Build a vector of destination BBs, corresponding to each target
1950 // of the jump table. If the value of the jump table slot corresponds to
1951 // a case statement, push the case's BB onto the vector, otherwise, push
1952 // the default BB.
1953 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001954 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001956 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1957 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
1959 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 DestBBs.push_back(I->BB);
1961 if (TEI==High)
1962 ++I;
1963 } else {
1964 DestBBs.push_back(Default);
1965 }
1966 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001969 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1970 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 E = DestBBs.end(); I != E; ++I) {
1972 if (!SuccsHandled[(*I)->getNumber()]) {
1973 SuccsHandled[(*I)->getNumber()] = true;
1974 JumpTableBB->addSuccessor(*I);
1975 }
1976 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001977
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001978 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001979 unsigned JTEncoding = TLI.getJumpTableEncoding();
1980 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001981 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 // Set the jump table information so that we can codegen it as a second
1984 // MachineBasicBlock
1985 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001986 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1987 if (CR.CaseBB == SwitchBB)
1988 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 JTCases.push_back(JumpTableBlock(JTH, JT));
1991
1992 return true;
1993}
1994
1995/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1996/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001997bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1998 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001999 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002000 MachineBasicBlock *Default,
2001 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 // Get the MachineFunction which holds the current MBB. This is used when
2003 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002004 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005
2006 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002007 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002008 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009
2010 Case& FrontCase = *CR.Range.first;
2011 Case& BackCase = *(CR.Range.second-1);
2012 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2013
2014 // Size is the number of Cases represented by this range.
2015 unsigned Size = CR.Range.second - CR.Range.first;
2016
Chris Lattnere880efe2009-11-07 07:50:34 +00002017 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2018 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 double FMetric = 0;
2020 CaseItr Pivot = CR.Range.first + Size/2;
2021
2022 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2023 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002024 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2026 I!=E; ++I)
2027 TSize += I->size();
2028
Chris Lattnere880efe2009-11-07 07:50:34 +00002029 APInt LSize = FrontCase.size();
2030 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002031 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002032 << "First: " << First << ", Last: " << Last <<'\n'
2033 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2035 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002036 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2037 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002038 APInt Range = ComputeRange(LEnd, RBegin);
2039 assert((Range - 2ULL).isNonNegative() &&
2040 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002041 // Use volatile double here to avoid excess precision issues on some hosts,
2042 // e.g. that use 80-bit X87 registers.
2043 volatile double LDensity =
2044 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002045 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002046 volatile double RDensity =
2047 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002048 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002049 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002051 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002052 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2053 << "LDensity: " << LDensity
2054 << ", RDensity: " << RDensity << '\n'
2055 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 if (FMetric < Metric) {
2057 Pivot = J;
2058 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002059 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 }
2061
2062 LSize += J->size();
2063 RSize -= J->size();
2064 }
2065 if (areJTsAllowed(TLI)) {
2066 // If our case is dense we *really* should handle it earlier!
2067 assert((FMetric > 0) && "Should handle dense range earlier!");
2068 } else {
2069 Pivot = CR.Range.first + Size/2;
2070 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 CaseRange LHSR(CR.Range.first, Pivot);
2073 CaseRange RHSR(Pivot, CR.Range.second);
2074 Constant *C = Pivot->Low;
2075 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002078 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002080 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 // Pivot's Value, then we can branch directly to the LHS's Target,
2082 // rather than creating a leaf node for it.
2083 if ((LHSR.second - LHSR.first) == 1 &&
2084 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002085 cast<ConstantInt>(C)->getValue() ==
2086 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 TrueBB = LHSR.first->BB;
2088 } else {
2089 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2090 CurMF->insert(BBI, TrueBB);
2091 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002092
2093 // Put SV in a virtual register to make it available from the new blocks.
2094 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 // Similar to the optimization above, if the Value being switched on is
2098 // known to be less than the Constant CR.LT, and the current Case Value
2099 // is CR.LT - 1, then we can branch directly to the target block for
2100 // the current Case Value, rather than emitting a RHS leaf node for it.
2101 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2103 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104 FalseBB = RHSR.first->BB;
2105 } else {
2106 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2107 CurMF->insert(BBI, FalseBB);
2108 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002109
2110 // Put SV in a virtual register to make it available from the new blocks.
2111 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 }
2113
2114 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002115 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 // Otherwise, branch to LHS.
2117 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2118
Dan Gohman99be8ae2010-04-19 22:41:47 +00002119 if (CR.CaseBB == SwitchBB)
2120 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 else
2122 SwitchCases.push_back(CB);
2123
2124 return true;
2125}
2126
2127/// handleBitTestsSwitchCase - if current case range has few destination and
2128/// range span less, than machine word bitwidth, encode case range into series
2129/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002130bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2131 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002132 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002133 MachineBasicBlock* Default,
2134 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002135 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002136 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137
2138 Case& FrontCase = *CR.Range.first;
2139 Case& BackCase = *(CR.Range.second-1);
2140
2141 // Get the MachineFunction which holds the current MBB. This is used when
2142 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002143 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002145 // If target does not have legal shift left, do not emit bit tests at all.
2146 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2147 return false;
2148
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2151 I!=E; ++I) {
2152 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002153 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 // Count unique destinations
2157 SmallSet<MachineBasicBlock*, 4> Dests;
2158 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2159 Dests.insert(I->BB);
2160 if (Dests.size() > 3)
2161 // Don't bother the code below, if there are too much unique destinations
2162 return false;
2163 }
David Greene4b69d992010-01-05 01:24:57 +00002164 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002165 << Dests.size() << '\n'
2166 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2170 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002171 APInt cmpRange = maxValue - minValue;
2172
David Greene4b69d992010-01-05 01:24:57 +00002173 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002174 << "Low bound: " << minValue << '\n'
2175 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176
Dan Gohmane0567812010-04-08 23:03:40 +00002177 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 (!(Dests.size() == 1 && numCmps >= 3) &&
2179 !(Dests.size() == 2 && numCmps >= 5) &&
2180 !(Dests.size() >= 3 && numCmps >= 6)))
2181 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002182
David Greene4b69d992010-01-05 01:24:57 +00002183 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002184 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 // Optimize the case where all the case values fit in a
2187 // word without having to subtract minValue. In this case,
2188 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002189 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 CaseBitsVector CasesBits;
2196 unsigned i, count = 0;
2197
2198 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2199 MachineBasicBlock* Dest = I->BB;
2200 for (i = 0; i < count; ++i)
2201 if (Dest == CasesBits[i].BB)
2202 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 if (i == count) {
2205 assert((count < 3) && "Too much destinations to test!");
2206 CasesBits.push_back(CaseBits(0, Dest, 0));
2207 count++;
2208 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002209
2210 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2211 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2212
2213 uint64_t lo = (lowValue - lowBound).getZExtValue();
2214 uint64_t hi = (highValue - lowBound).getZExtValue();
2215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 for (uint64_t j = lo; j <= hi; j++) {
2217 CasesBits[i].Mask |= 1ULL << j;
2218 CasesBits[i].Bits++;
2219 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221 }
2222 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 BitTestInfo BTC;
2225
2226 // Figure out which block is immediately after the current one.
2227 MachineFunction::iterator BBI = CR.CaseBB;
2228 ++BBI;
2229
2230 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2231
David Greene4b69d992010-01-05 01:24:57 +00002232 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002234 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002235 << ", Bits: " << CasesBits[i].Bits
2236 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237
2238 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2239 CurMF->insert(BBI, CaseBB);
2240 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2241 CaseBB,
2242 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002243
2244 // Put SV in a virtual register to make it available from the new blocks.
2245 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002247
2248 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002249 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 CR.CaseBB, Default, BTC);
2251
Dan Gohman99be8ae2010-04-19 22:41:47 +00002252 if (CR.CaseBB == SwitchBB)
2253 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 BitTestCases.push_back(BTB);
2256
2257 return true;
2258}
2259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002261size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2262 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002263 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264
2265 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002266 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2268 Cases.push_back(Case(SI.getSuccessorValue(i),
2269 SI.getSuccessorValue(i),
2270 SMBB));
2271 }
2272 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2273
2274 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002275 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 // Must recompute end() each iteration because it may be
2277 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002278 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2279 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002280 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2281 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282 MachineBasicBlock* nextBB = J->BB;
2283 MachineBasicBlock* currentBB = I->BB;
2284
2285 // If the two neighboring cases go to the same destination, merge them
2286 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 I->High = J->High;
2289 J = Cases.erase(J);
2290 } else {
2291 I = J++;
2292 }
2293 }
2294
2295 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2296 if (I->Low != I->High)
2297 // A range counts double, since it requires two compares.
2298 ++numCmps;
2299 }
2300
2301 return numCmps;
2302}
2303
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002304void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2305 MachineBasicBlock *Last) {
2306 // Update JTCases.
2307 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2308 if (JTCases[i].first.HeaderBB == First)
2309 JTCases[i].first.HeaderBB = Last;
2310
2311 // Update BitTestCases.
2312 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2313 if (BitTestCases[i].Parent == First)
2314 BitTestCases[i].Parent = Last;
2315}
2316
Dan Gohman46510a72010-04-15 01:51:59 +00002317void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002318 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320 // Figure out which block is immediately after the current one.
2321 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2323
2324 // If there is only the default destination, branch to it if it is not the
2325 // next basic block. Otherwise, just fall through.
2326 if (SI.getNumOperands() == 2) {
2327 // Update machine-CFG edges.
2328
2329 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002330 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002331 if (Default != NextBlock)
2332 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2333 MVT::Other, getControlRoot(),
2334 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 return;
2337 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 // If there are any non-default case statements, create a vector of Cases
2340 // representing each one, and sort the vector so that we can efficiently
2341 // create a binary search tree from them.
2342 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002344 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002345 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002346 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347
2348 // Get the Value to be switched on and default basic blocks, which will be
2349 // inserted into CaseBlock records, representing basic blocks in the binary
2350 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002351 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352
2353 // Push the initial CaseRec onto the worklist
2354 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002355 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2356 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357
2358 while (!WorkList.empty()) {
2359 // Grab a record representing a case range to process off the worklist
2360 CaseRec CR = WorkList.back();
2361 WorkList.pop_back();
2362
Dan Gohman99be8ae2010-04-19 22:41:47 +00002363 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 // If the range has few cases (two or less) emit a series of specific
2367 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002368 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002371 // If the switch has more than 5 blocks, and at least 40% dense, and the
2372 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002374 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2378 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002379 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 }
2381}
2382
Dan Gohman46510a72010-04-15 01:51:59 +00002383void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002384 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002385
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002386 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002387 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002388 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002389 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002390 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002391 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002392 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2393 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002394 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002395
Bill Wendling4533cac2010-01-28 21:51:40 +00002396 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2397 MVT::Other, getControlRoot(),
2398 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002399}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400
Dan Gohman46510a72010-04-15 01:51:59 +00002401void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 // -0.0 - X --> fneg
2403 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002404 if (isa<Constant>(I.getOperand(0)) &&
2405 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2406 SDValue Op2 = getValue(I.getOperand(1));
2407 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2408 Op2.getValueType(), Op2));
2409 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002411
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002412 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413}
2414
Dan Gohman46510a72010-04-15 01:51:59 +00002415void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 SDValue Op1 = getValue(I.getOperand(0));
2417 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002418 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2419 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420}
2421
Dan Gohman46510a72010-04-15 01:51:59 +00002422void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 SDValue Op1 = getValue(I.getOperand(0));
2424 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002425
2426 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2427
Chris Lattnerd3027732011-02-13 09:02:52 +00002428 // Coerce the shift amount to the right type if we can.
2429 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002430 unsigned ShiftSize = ShiftTy.getSizeInBits();
2431 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002432 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002433
Dan Gohman57fc82d2009-04-09 03:51:29 +00002434 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002435 if (ShiftSize > Op2Size)
2436 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002437
Dan Gohman57fc82d2009-04-09 03:51:29 +00002438 // If the operand is larger than the shift count type but the shift
2439 // count type has enough bits to represent any shift value, truncate
2440 // it now. This is a common case and it exposes the truncate to
2441 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002442 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2443 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2444 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002445 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002446 else
Chris Lattnere0751182011-02-13 19:09:16 +00002447 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002449
Bill Wendling4533cac2010-01-28 21:51:40 +00002450 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2451 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452}
2453
Dan Gohman46510a72010-04-15 01:51:59 +00002454void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002456 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002458 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 predicate = ICmpInst::Predicate(IC->getPredicate());
2460 SDValue Op1 = getValue(I.getOperand(0));
2461 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002462 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002463
Owen Andersone50ed302009-08-10 22:56:29 +00002464 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002465 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466}
2467
Dan Gohman46510a72010-04-15 01:51:59 +00002468void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002470 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002471 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002472 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 predicate = FCmpInst::Predicate(FC->getPredicate());
2474 SDValue Op1 = getValue(I.getOperand(0));
2475 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002476 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002477 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002478 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479}
2480
Dan Gohman46510a72010-04-15 01:51:59 +00002481void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002482 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002483 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2484 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002485 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002486
Bill Wendling49fcff82009-12-21 22:30:11 +00002487 SmallVector<SDValue, 4> Values(NumValues);
2488 SDValue Cond = getValue(I.getOperand(0));
2489 SDValue TrueVal = getValue(I.getOperand(1));
2490 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002491
Bill Wendling4533cac2010-01-28 21:51:40 +00002492 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002493 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002494 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2495 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002496 SDValue(TrueVal.getNode(),
2497 TrueVal.getResNo() + i),
2498 SDValue(FalseVal.getNode(),
2499 FalseVal.getResNo() + i));
2500
Bill Wendling4533cac2010-01-28 21:51:40 +00002501 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2502 DAG.getVTList(&ValueVTs[0], NumValues),
2503 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002504}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505
Dan Gohman46510a72010-04-15 01:51:59 +00002506void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2508 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002509 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002510 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511}
2512
Dan Gohman46510a72010-04-15 01:51:59 +00002513void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2515 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2516 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002518 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519}
2520
Dan Gohman46510a72010-04-15 01:51:59 +00002521void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2523 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2524 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002525 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002526 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527}
2528
Dan Gohman46510a72010-04-15 01:51:59 +00002529void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530 // FPTrunc is never a no-op cast, no need to check
2531 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002532 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002533 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2534 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535}
2536
Dan Gohman46510a72010-04-15 01:51:59 +00002537void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538 // FPTrunc is never a no-op cast, no need to check
2539 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002540 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002541 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542}
2543
Dan Gohman46510a72010-04-15 01:51:59 +00002544void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 // FPToUI is never a no-op cast, no need to check
2546 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002547 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002548 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549}
2550
Dan Gohman46510a72010-04-15 01:51:59 +00002551void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 // FPToSI is never a no-op cast, no need to check
2553 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002554 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002555 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556}
2557
Dan Gohman46510a72010-04-15 01:51:59 +00002558void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559 // UIToFP is never a no-op cast, no need to check
2560 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002562 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563}
2564
Dan Gohman46510a72010-04-15 01:51:59 +00002565void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002566 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002568 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002569 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570}
2571
Dan Gohman46510a72010-04-15 01:51:59 +00002572void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573 // What to do depends on the size of the integer and the size of the pointer.
2574 // We can either truncate, zero extend, or no-op, accordingly.
2575 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002576 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002577 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578}
2579
Dan Gohman46510a72010-04-15 01:51:59 +00002580void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002581 // What to do depends on the size of the integer and the size of the pointer.
2582 // We can either truncate, zero extend, or no-op, accordingly.
2583 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002584 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002585 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002586}
2587
Dan Gohman46510a72010-04-15 01:51:59 +00002588void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002590 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591
Bill Wendling49fcff82009-12-21 22:30:11 +00002592 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002593 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002594 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002595 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002596 DestVT, N)); // convert types.
2597 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002598 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599}
2600
Dan Gohman46510a72010-04-15 01:51:59 +00002601void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602 SDValue InVec = getValue(I.getOperand(0));
2603 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002604 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002605 TLI.getPointerTy(),
2606 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002607 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2608 TLI.getValueType(I.getType()),
2609 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610}
2611
Dan Gohman46510a72010-04-15 01:51:59 +00002612void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002614 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002615 TLI.getPointerTy(),
2616 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002617 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2618 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619}
2620
Mon P Wangaeb06d22008-11-10 04:46:22 +00002621// Utility for visitShuffleVector - Returns true if the mask is mask starting
2622// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002623static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2624 unsigned MaskNumElts = Mask.size();
2625 for (unsigned i = 0; i != MaskNumElts; ++i)
2626 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002628 return true;
2629}
2630
Dan Gohman46510a72010-04-15 01:51:59 +00002631void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002633 SDValue Src1 = getValue(I.getOperand(0));
2634 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002635
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 // Convert the ConstantVector mask operand into an array of ints, with -1
2637 // representing undef values.
2638 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002639 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002640 unsigned MaskNumElts = MaskElts.size();
2641 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002642 if (isa<UndefValue>(MaskElts[i]))
2643 Mask.push_back(-1);
2644 else
2645 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2646 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002647
Owen Andersone50ed302009-08-10 22:56:29 +00002648 EVT VT = TLI.getValueType(I.getType());
2649 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002650 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002651
Mon P Wangc7849c22008-11-16 05:06:27 +00002652 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002653 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2654 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002655 return;
2656 }
2657
2658 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002659 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2660 // Mask is longer than the source vectors and is a multiple of the source
2661 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002662 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002663 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2664 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002665 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2666 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002667 return;
2668 }
2669
Mon P Wangc7849c22008-11-16 05:06:27 +00002670 // Pad both vectors with undefs to make them the same length as the mask.
2671 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2673 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002674 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002675
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2677 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002678 MOps1[0] = Src1;
2679 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002680
2681 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2682 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 &MOps1[0], NumConcat);
2684 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002685 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002687
Mon P Wangaeb06d22008-11-10 04:46:22 +00002688 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002690 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002691 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002692 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 MappedOps.push_back(Idx);
2694 else
2695 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002696 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002697
Bill Wendling4533cac2010-01-28 21:51:40 +00002698 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2699 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002700 return;
2701 }
2702
Mon P Wangc7849c22008-11-16 05:06:27 +00002703 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002704 // Analyze the access pattern of the vector to see if we can extract
2705 // two subvectors and do the shuffle. The analysis is done by calculating
2706 // the range of elements the mask access on both vectors.
2707 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2708 int MaxRange[2] = {-1, -1};
2709
Nate Begeman5a5ca152009-04-29 05:20:52 +00002710 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 int Idx = Mask[i];
2712 int Input = 0;
2713 if (Idx < 0)
2714 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002715
Nate Begeman5a5ca152009-04-29 05:20:52 +00002716 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 Input = 1;
2718 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002719 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 if (Idx > MaxRange[Input])
2721 MaxRange[Input] = Idx;
2722 if (Idx < MinRange[Input])
2723 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002724 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002725
Mon P Wangc7849c22008-11-16 05:06:27 +00002726 // Check if the access is smaller than the vector size and can we find
2727 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002728 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2729 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002730 int StartIdx[2]; // StartIdx to extract from
2731 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002732 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002733 RangeUse[Input] = 0; // Unused
2734 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002735 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002736 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002737 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002738 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002739 RangeUse[Input] = 1; // Extract from beginning of the vector
2740 StartIdx[Input] = 0;
2741 } else {
2742 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002743 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002744 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002745 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002746 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002747 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002748 }
2749
Bill Wendling636e2582009-08-21 18:16:06 +00002750 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002751 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002752 return;
2753 }
2754 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2755 // Extract appropriate subvector and generate a vector shuffle
2756 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002757 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002758 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002759 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002760 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002761 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002762 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002763 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002764
Mon P Wangc7849c22008-11-16 05:06:27 +00002765 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002767 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 int Idx = Mask[i];
2769 if (Idx < 0)
2770 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002771 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 MappedOps.push_back(Idx - StartIdx[0]);
2773 else
2774 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002775 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002776
Bill Wendling4533cac2010-01-28 21:51:40 +00002777 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2778 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002779 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002780 }
2781 }
2782
Mon P Wangc7849c22008-11-16 05:06:27 +00002783 // We can't use either concat vectors or extract subvectors so fall back to
2784 // replacing the shuffle with extract and build vector.
2785 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT EltVT = VT.getVectorElementType();
2787 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002788 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002789 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002791 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002792 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002794 SDValue Res;
2795
Nate Begeman5a5ca152009-04-29 05:20:52 +00002796 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002797 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2798 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002799 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002800 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2801 EltVT, Src2,
2802 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2803
2804 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002805 }
2806 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002807
Bill Wendling4533cac2010-01-28 21:51:40 +00002808 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2809 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810}
2811
Dan Gohman46510a72010-04-15 01:51:59 +00002812void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813 const Value *Op0 = I.getOperand(0);
2814 const Value *Op1 = I.getOperand(1);
2815 const Type *AggTy = I.getType();
2816 const Type *ValTy = Op1->getType();
2817 bool IntoUndef = isa<UndefValue>(Op0);
2818 bool FromUndef = isa<UndefValue>(Op1);
2819
Dan Gohman0dadb152010-10-06 16:18:29 +00002820 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002821
Owen Andersone50ed302009-08-10 22:56:29 +00002822 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002824 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2826
2827 unsigned NumAggValues = AggValueVTs.size();
2828 unsigned NumValValues = ValValueVTs.size();
2829 SmallVector<SDValue, 4> Values(NumAggValues);
2830
2831 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 unsigned i = 0;
2833 // Copy the beginning value(s) from the original aggregate.
2834 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002835 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836 SDValue(Agg.getNode(), Agg.getResNo() + i);
2837 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002838 if (NumValValues) {
2839 SDValue Val = getValue(Op1);
2840 for (; i != LinearIndex + NumValValues; ++i)
2841 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2842 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2843 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 // Copy remaining value(s) from the original aggregate.
2845 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002846 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 SDValue(Agg.getNode(), Agg.getResNo() + i);
2848
Bill Wendling4533cac2010-01-28 21:51:40 +00002849 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2850 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2851 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852}
2853
Dan Gohman46510a72010-04-15 01:51:59 +00002854void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855 const Value *Op0 = I.getOperand(0);
2856 const Type *AggTy = Op0->getType();
2857 const Type *ValTy = I.getType();
2858 bool OutOfUndef = isa<UndefValue>(Op0);
2859
Dan Gohman0dadb152010-10-06 16:18:29 +00002860 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002861
Owen Andersone50ed302009-08-10 22:56:29 +00002862 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2864
2865 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00002866
2867 // Ignore a extractvalue that produces an empty object
2868 if (!NumValValues) {
2869 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2870 return;
2871 }
2872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 SmallVector<SDValue, 4> Values(NumValValues);
2874
2875 SDValue Agg = getValue(Op0);
2876 // Copy out the selected value(s).
2877 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2878 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002879 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002880 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002881 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002882
Bill Wendling4533cac2010-01-28 21:51:40 +00002883 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2884 DAG.getVTList(&ValValueVTs[0], NumValValues),
2885 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002886}
2887
Dan Gohman46510a72010-04-15 01:51:59 +00002888void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002889 SDValue N = getValue(I.getOperand(0));
2890 const Type *Ty = I.getOperand(0)->getType();
2891
Dan Gohman46510a72010-04-15 01:51:59 +00002892 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002893 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002894 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2896 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2897 if (Field) {
2898 // N = N + Offset
2899 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002900 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002901 DAG.getIntPtrConstant(Offset));
2902 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904 Ty = StTy->getElementType(Field);
2905 } else {
2906 Ty = cast<SequentialType>(Ty)->getElementType();
2907
2908 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002909 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002910 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002911 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002912 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002913 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002914 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002915 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002916 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002917 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2918 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002919 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002920 else
Evan Chengb1032a82009-02-09 20:54:38 +00002921 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002922
Dale Johannesen66978ee2009-01-31 02:22:37 +00002923 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002924 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 continue;
2926 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002927
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002928 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002929 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2930 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931 SDValue IdxN = getValue(Idx);
2932
2933 // If the index is smaller or larger than intptr_t, truncate or extend
2934 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002935 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936
2937 // If this is a multiply by a power of two, turn it into a shl
2938 // immediately. This is a very common case.
2939 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002940 if (ElementSize.isPowerOf2()) {
2941 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002942 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002943 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002944 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002945 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002946 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002947 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002948 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949 }
2950 }
2951
Scott Michelfdc40a02009-02-17 22:15:04 +00002952 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002953 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002954 }
2955 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002957 setValue(&I, N);
2958}
2959
Dan Gohman46510a72010-04-15 01:51:59 +00002960void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961 // If this is a fixed sized alloca in the entry block of the function,
2962 // allocate it statically on the stack.
2963 if (FuncInfo.StaticAllocaMap.count(&I))
2964 return; // getValue will auto-populate this.
2965
2966 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002967 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 unsigned Align =
2969 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2970 I.getAlignment());
2971
2972 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002973
Owen Andersone50ed302009-08-10 22:56:29 +00002974 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002975 if (AllocSize.getValueType() != IntPtr)
2976 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2977
2978 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2979 AllocSize,
2980 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982 // Handle alignment. If the requested alignment is less than or equal to
2983 // the stack alignment, ignore it. If the size is greater than or equal to
2984 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002985 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 if (Align <= StackAlign)
2987 Align = 0;
2988
2989 // Round the size of the allocation up to the stack alignment size
2990 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002991 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002992 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002996 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002997 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2999
3000 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003001 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003002 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003003 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004 setValue(&I, DSA);
3005 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 // Inform the Frame Information that we have just allocated a variable-sized
3008 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003009 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010}
3011
Dan Gohman46510a72010-04-15 01:51:59 +00003012void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 const Value *SV = I.getOperand(0);
3014 SDValue Ptr = getValue(SV);
3015
3016 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003019 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003020 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003021 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022
Owen Andersone50ed302009-08-10 22:56:29 +00003023 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003024 SmallVector<uint64_t, 4> Offsets;
3025 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3026 unsigned NumValues = ValueVTs.size();
3027 if (NumValues == 0)
3028 return;
3029
3030 SDValue Root;
3031 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003032 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003033 // Serialize volatile loads with other side effects.
3034 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003035 else if (AA->pointsToConstantMemory(
3036 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037 // Do not serialize (non-volatile) loads of constant memory with anything.
3038 Root = DAG.getEntryNode();
3039 ConstantMemory = true;
3040 } else {
3041 // Do not serialize non-volatile loads against each other.
3042 Root = DAG.getRoot();
3043 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003046 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3047 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003048 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003049 unsigned ChainI = 0;
3050 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3051 // Serializing loads here may result in excessive register pressure, and
3052 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3053 // could recover a bit by hoisting nodes upward in the chain by recognizing
3054 // they are side-effect free or do not alias. The optimizer should really
3055 // avoid this case by converting large object/array copies to llvm.memcpy
3056 // (MaxParallelChains should always remain as failsafe).
3057 if (ChainI == MaxParallelChains) {
3058 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3059 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3060 MVT::Other, &Chains[0], ChainI);
3061 Root = Chain;
3062 ChainI = 0;
3063 }
Bill Wendling856ff412009-12-22 00:12:37 +00003064 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3065 PtrVT, Ptr,
3066 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003067 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003068 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003069 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003072 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003076 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003077 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 if (isVolatile)
3079 DAG.setRoot(Chain);
3080 else
3081 PendingLoads.push_back(Chain);
3082 }
3083
Bill Wendling4533cac2010-01-28 21:51:40 +00003084 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3085 DAG.getVTList(&ValueVTs[0], NumValues),
3086 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003087}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088
Dan Gohman46510a72010-04-15 01:51:59 +00003089void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3090 const Value *SrcV = I.getOperand(0);
3091 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092
Owen Andersone50ed302009-08-10 22:56:29 +00003093 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094 SmallVector<uint64_t, 4> Offsets;
3095 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3096 unsigned NumValues = ValueVTs.size();
3097 if (NumValues == 0)
3098 return;
3099
3100 // Get the lowered operands. Note that we do this after
3101 // checking if NumResults is zero, because with zero results
3102 // the operands won't have values in the map.
3103 SDValue Src = getValue(SrcV);
3104 SDValue Ptr = getValue(PtrV);
3105
3106 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003107 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3108 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003109 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003111 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003113 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003114
Andrew Trickde91f3c2010-11-12 17:50:46 +00003115 unsigned ChainI = 0;
3116 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3117 // See visitLoad comments.
3118 if (ChainI == MaxParallelChains) {
3119 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3120 MVT::Other, &Chains[0], ChainI);
3121 Root = Chain;
3122 ChainI = 0;
3123 }
Bill Wendling856ff412009-12-22 00:12:37 +00003124 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3125 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003126 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3127 SDValue(Src.getNode(), Src.getResNo() + i),
3128 Add, MachinePointerInfo(PtrV, Offsets[i]),
3129 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3130 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003131 }
3132
Devang Patel7e13efa2010-10-26 22:14:52 +00003133 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003134 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003135 ++SDNodeOrder;
3136 AssignOrderingToNode(StoreNode.getNode());
3137 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138}
3139
3140/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3141/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003142void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003143 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 bool HasChain = !I.doesNotAccessMemory();
3145 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3146
3147 // Build the operand list.
3148 SmallVector<SDValue, 8> Ops;
3149 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3150 if (OnlyLoad) {
3151 // We don't need to serialize loads against other loads.
3152 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003153 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003154 Ops.push_back(getRoot());
3155 }
3156 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003157
3158 // Info is set by getTgtMemInstrinsic
3159 TargetLowering::IntrinsicInfo Info;
3160 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3161
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003162 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003163 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3164 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003165 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166
3167 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003168 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3169 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003170 assert(TLI.isTypeLegal(Op.getValueType()) &&
3171 "Intrinsic uses a non-legal type?");
3172 Ops.push_back(Op);
3173 }
3174
Owen Andersone50ed302009-08-10 22:56:29 +00003175 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003176 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3177#ifndef NDEBUG
3178 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3179 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3180 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003181 }
Bob Wilson8d919552009-07-31 22:41:21 +00003182#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003184 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003186
Bob Wilson8d919552009-07-31 22:41:21 +00003187 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188
3189 // Create the node.
3190 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003191 if (IsTgtIntrinsic) {
3192 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003193 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003194 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003195 Info.memVT,
3196 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003197 Info.align, Info.vol,
3198 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003199 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003200 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003201 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003202 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003203 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003204 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003205 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003206 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003207 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003208 }
3209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210 if (HasChain) {
3211 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3212 if (OnlyLoad)
3213 PendingLoads.push_back(Chain);
3214 else
3215 DAG.setRoot(Chain);
3216 }
Bill Wendling856ff412009-12-22 00:12:37 +00003217
Benjamin Kramerf0127052010-01-05 13:12:22 +00003218 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003219 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003220 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003221 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003222 }
Bill Wendling856ff412009-12-22 00:12:37 +00003223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003224 setValue(&I, Result);
3225 }
3226}
3227
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003228/// GetSignificand - Get the significand and build it into a floating-point
3229/// number with exponent of 1:
3230///
3231/// Op = (Op & 0x007fffff) | 0x3f800000;
3232///
3233/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003234static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003235GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3237 DAG.getConstant(0x007fffff, MVT::i32));
3238 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3239 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003240 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003241}
3242
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003243/// GetExponent - Get the exponent:
3244///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003245/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246///
3247/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003248static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003249GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003250 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3252 DAG.getConstant(0x7f800000, MVT::i32));
3253 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003254 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3256 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003257 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003258}
3259
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003260/// getF32Constant - Get 32-bit floating point constant.
3261static SDValue
3262getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003264}
3265
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003266/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267/// visitIntrinsicCall: I is a call instruction
3268/// Op is the associated NodeType for I
3269const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003270SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3271 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003272 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003273 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003274 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003275 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003276 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003277 getValue(I.getArgOperand(0)),
3278 getValue(I.getArgOperand(1)),
3279 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280 setValue(&I, L);
3281 DAG.setRoot(L.getValue(1));
3282 return 0;
3283}
3284
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003285// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003286const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003287SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003288 SDValue Op1 = getValue(I.getArgOperand(0));
3289 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003290
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003292 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003293 return 0;
3294}
Bill Wendling74c37652008-12-09 22:08:41 +00003295
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3297/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003298void
Dan Gohman46510a72010-04-15 01:51:59 +00003299SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003300 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003301 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003302
Gabor Greif0635f352010-06-25 09:38:13 +00003303 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003304 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003305 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003306
3307 // Put the exponent in the right bit position for later addition to the
3308 // final result:
3309 //
3310 // #define LOG2OFe 1.4426950f
3311 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003313 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003315
3316 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3318 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003319
3320 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003322 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003323
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003324 if (LimitFloatPrecision <= 6) {
3325 // For floating-point precision of 6:
3326 //
3327 // TwoToFractionalPartOfX =
3328 // 0.997535578f +
3329 // (0.735607626f + 0.252464424f * x) * x;
3330 //
3331 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003335 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3337 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003339 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003340
3341 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003343 TwoToFracPartOfX, IntegerPartOfX);
3344
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003345 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003346 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3347 // For floating-point precision of 12:
3348 //
3349 // TwoToFractionalPartOfX =
3350 // 0.999892986f +
3351 // (0.696457318f +
3352 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3353 //
3354 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3360 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003361 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3363 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003364 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003365 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003366
3367 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003369 TwoToFracPartOfX, IntegerPartOfX);
3370
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003371 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003372 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3373 // For floating-point precision of 18:
3374 //
3375 // TwoToFractionalPartOfX =
3376 // 0.999999982f +
3377 // (0.693148872f +
3378 // (0.240227044f +
3379 // (0.554906021e-1f +
3380 // (0.961591928e-2f +
3381 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3382 //
3383 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003387 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3389 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3392 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3395 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003396 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3398 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003399 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3401 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003402 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003403 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003405
3406 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003408 TwoToFracPartOfX, IntegerPartOfX);
3409
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003410 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003411 }
3412 } else {
3413 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003414 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003415 getValue(I.getArgOperand(0)).getValueType(),
3416 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003417 }
3418
Dale Johannesen59e577f2008-09-05 18:38:42 +00003419 setValue(&I, result);
3420}
3421
Bill Wendling39150252008-09-09 20:39:27 +00003422/// visitLog - Lower a log intrinsic. Handles the special sequences for
3423/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003424void
Dan Gohman46510a72010-04-15 01:51:59 +00003425SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003426 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003427 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003428
Gabor Greif0635f352010-06-25 09:38:13 +00003429 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003430 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003431 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003432 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003433
3434 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003435 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003437 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003438
3439 // Get the significand and build it into a floating-point number with
3440 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003441 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003442
3443 if (LimitFloatPrecision <= 6) {
3444 // For floating-point precision of 6:
3445 //
3446 // LogofMantissa =
3447 // -1.1609546f +
3448 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003449 //
Bill Wendling39150252008-09-09 20:39:27 +00003450 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3456 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003458
Scott Michelfdc40a02009-02-17 22:15:04 +00003459 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003461 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3462 // For floating-point precision of 12:
3463 //
3464 // LogOfMantissa =
3465 // -1.7417939f +
3466 // (2.8212026f +
3467 // (-1.4699568f +
3468 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3469 //
3470 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003472 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3476 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3479 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3482 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003484
Scott Michelfdc40a02009-02-17 22:15:04 +00003485 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003487 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3488 // For floating-point precision of 18:
3489 //
3490 // LogOfMantissa =
3491 // -2.1072184f +
3492 // (4.2372794f +
3493 // (-3.7029485f +
3494 // (2.2781945f +
3495 // (-0.87823314f +
3496 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3497 //
3498 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003502 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3504 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3507 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003508 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3510 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003511 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3513 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003514 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3516 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003517 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003518
Scott Michelfdc40a02009-02-17 22:15:04 +00003519 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003521 }
3522 } else {
3523 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003524 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003525 getValue(I.getArgOperand(0)).getValueType(),
3526 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003527 }
3528
Dale Johannesen59e577f2008-09-05 18:38:42 +00003529 setValue(&I, result);
3530}
3531
Bill Wendling3eb59402008-09-09 00:28:24 +00003532/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3533/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003534void
Dan Gohman46510a72010-04-15 01:51:59 +00003535SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003536 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003537 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003538
Gabor Greif0635f352010-06-25 09:38:13 +00003539 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003540 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003541 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003542 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003543
Bill Wendling39150252008-09-09 20:39:27 +00003544 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003545 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003546
Bill Wendling3eb59402008-09-09 00:28:24 +00003547 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003548 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003549 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003550
Bill Wendling3eb59402008-09-09 00:28:24 +00003551 // Different possible minimax approximations of significand in
3552 // floating-point for various degrees of accuracy over [1,2].
3553 if (LimitFloatPrecision <= 6) {
3554 // For floating-point precision of 6:
3555 //
3556 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3557 //
3558 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3564 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003566
Scott Michelfdc40a02009-02-17 22:15:04 +00003567 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003569 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3570 // For floating-point precision of 12:
3571 //
3572 // Log2ofMantissa =
3573 // -2.51285454f +
3574 // (4.07009056f +
3575 // (-2.12067489f +
3576 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003577 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003578 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3584 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003585 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3587 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003588 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3590 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003592
Scott Michelfdc40a02009-02-17 22:15:04 +00003593 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003595 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3596 // For floating-point precision of 18:
3597 //
3598 // Log2ofMantissa =
3599 // -3.0400495f +
3600 // (6.1129976f +
3601 // (-5.3420409f +
3602 // (3.2865683f +
3603 // (-1.2669343f +
3604 // (0.27515199f -
3605 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3606 //
3607 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3613 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3616 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3619 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3622 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3625 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003627
Scott Michelfdc40a02009-02-17 22:15:04 +00003628 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003630 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003631 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003632 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003633 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003634 getValue(I.getArgOperand(0)).getValueType(),
3635 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003636 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003637
Dale Johannesen59e577f2008-09-05 18:38:42 +00003638 setValue(&I, result);
3639}
3640
Bill Wendling3eb59402008-09-09 00:28:24 +00003641/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3642/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003643void
Dan Gohman46510a72010-04-15 01:51:59 +00003644SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003645 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003646 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003647
Gabor Greif0635f352010-06-25 09:38:13 +00003648 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003649 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003650 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003651 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003652
Bill Wendling39150252008-09-09 20:39:27 +00003653 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003654 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003657
3658 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003659 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003660 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003661
3662 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003663 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003664 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003665 // Log10ofMantissa =
3666 // -0.50419619f +
3667 // (0.60948995f - 0.10380950f * x) * x;
3668 //
3669 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3675 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003677
Scott Michelfdc40a02009-02-17 22:15:04 +00003678 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003680 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3681 // For floating-point precision of 12:
3682 //
3683 // Log10ofMantissa =
3684 // -0.64831180f +
3685 // (0.91751397f +
3686 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3687 //
3688 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003690 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003692 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3694 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3697 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003699
Scott Michelfdc40a02009-02-17 22:15:04 +00003700 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003702 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003703 // For floating-point precision of 18:
3704 //
3705 // Log10ofMantissa =
3706 // -0.84299375f +
3707 // (1.5327582f +
3708 // (-1.0688956f +
3709 // (0.49102474f +
3710 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3711 //
3712 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003716 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3718 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003719 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3721 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3724 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003725 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3727 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003729
Scott Michelfdc40a02009-02-17 22:15:04 +00003730 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003732 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003733 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003734 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003735 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003736 getValue(I.getArgOperand(0)).getValueType(),
3737 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003738 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003739
Dale Johannesen59e577f2008-09-05 18:38:42 +00003740 setValue(&I, result);
3741}
3742
Bill Wendlinge10c8142008-09-09 22:39:21 +00003743/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3744/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003745void
Dan Gohman46510a72010-04-15 01:51:59 +00003746SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003747 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003748 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003749
Gabor Greif0635f352010-06-25 09:38:13 +00003750 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003751 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003752 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003753
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003755
3756 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3758 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003759
3760 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003762 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003763
3764 if (LimitFloatPrecision <= 6) {
3765 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003766 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003767 // TwoToFractionalPartOfX =
3768 // 0.997535578f +
3769 // (0.735607626f + 0.252464424f * x) * x;
3770 //
3771 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3777 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003779 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003780 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003782
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003783 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003785 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3786 // For floating-point precision of 12:
3787 //
3788 // TwoToFractionalPartOfX =
3789 // 0.999892986f +
3790 // (0.696457318f +
3791 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3792 //
3793 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3799 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3802 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003804 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003805 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003807
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003808 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003810 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3811 // For floating-point precision of 18:
3812 //
3813 // TwoToFractionalPartOfX =
3814 // 0.999999982f +
3815 // (0.693148872f +
3816 // (0.240227044f +
3817 // (0.554906021e-1f +
3818 // (0.961591928e-2f +
3819 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3820 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3826 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3829 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3832 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3835 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3838 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003840 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003841 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003843
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003844 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003846 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003847 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003848 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003849 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003850 getValue(I.getArgOperand(0)).getValueType(),
3851 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003852 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003853
Dale Johannesen601d3c02008-09-05 01:48:15 +00003854 setValue(&I, result);
3855}
3856
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003857/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3858/// limited-precision mode with x == 10.0f.
3859void
Dan Gohman46510a72010-04-15 01:51:59 +00003860SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003861 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003862 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003863 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003864 bool IsExp10 = false;
3865
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003867 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003868 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3869 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3870 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3871 APFloat Ten(10.0f);
3872 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3873 }
3874 }
3875 }
3876
3877 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003878 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003879
3880 // Put the exponent in the right bit position for later addition to the
3881 // final result:
3882 //
3883 // #define LOG2OF10 3.3219281f
3884 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003888
3889 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3891 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003892
3893 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003895 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003896
3897 if (LimitFloatPrecision <= 6) {
3898 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003899 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003900 // twoToFractionalPartOfX =
3901 // 0.997535578f +
3902 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003903 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003904 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3910 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003912 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003913 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003915
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003916 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003918 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3919 // For floating-point precision of 12:
3920 //
3921 // TwoToFractionalPartOfX =
3922 // 0.999892986f +
3923 // (0.696457318f +
3924 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3925 //
3926 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003930 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3932 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3935 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003937 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003938 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003940
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003941 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003943 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3944 // For floating-point precision of 18:
3945 //
3946 // TwoToFractionalPartOfX =
3947 // 0.999999982f +
3948 // (0.693148872f +
3949 // (0.240227044f +
3950 // (0.554906021e-1f +
3951 // (0.961591928e-2f +
3952 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3953 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003955 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3959 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3962 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3965 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3968 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3971 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003973 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003974 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003976
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003977 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003979 }
3980 } else {
3981 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003982 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003983 getValue(I.getArgOperand(0)).getValueType(),
3984 getValue(I.getArgOperand(0)),
3985 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003986 }
3987
3988 setValue(&I, result);
3989}
3990
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003991
3992/// ExpandPowI - Expand a llvm.powi intrinsic.
3993static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3994 SelectionDAG &DAG) {
3995 // If RHS is a constant, we can expand this out to a multiplication tree,
3996 // otherwise we end up lowering to a call to __powidf2 (for example). When
3997 // optimizing for size, we only want to do this if the expansion would produce
3998 // a small number of multiplies, otherwise we do the full expansion.
3999 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4000 // Get the exponent as a positive value.
4001 unsigned Val = RHSC->getSExtValue();
4002 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004003
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004004 // powi(x, 0) -> 1.0
4005 if (Val == 0)
4006 return DAG.getConstantFP(1.0, LHS.getValueType());
4007
Dan Gohmanae541aa2010-04-15 04:33:49 +00004008 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004009 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4010 // If optimizing for size, don't insert too many multiplies. This
4011 // inserts up to 5 multiplies.
4012 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4013 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004014 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004015 // powi(x,15) generates one more multiply than it should), but this has
4016 // the benefit of being both really simple and much better than a libcall.
4017 SDValue Res; // Logically starts equal to 1.0
4018 SDValue CurSquare = LHS;
4019 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004020 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004021 if (Res.getNode())
4022 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4023 else
4024 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004025 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004026
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004027 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4028 CurSquare, CurSquare);
4029 Val >>= 1;
4030 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004031
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004032 // If the original was negative, invert the result, producing 1/(x*x*x).
4033 if (RHSC->getSExtValue() < 0)
4034 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4035 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4036 return Res;
4037 }
4038 }
4039
4040 // Otherwise, expand to a libcall.
4041 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4042}
4043
Devang Patel227dfdb2011-05-16 21:24:05 +00004044// getTruncatedArgReg - Find underlying register used for an truncated
4045// argument.
4046static unsigned getTruncatedArgReg(const SDValue &N) {
4047 if (N.getOpcode() != ISD::TRUNCATE)
4048 return 0;
4049
4050 const SDValue &Ext = N.getOperand(0);
4051 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4052 const SDValue &CFR = Ext.getOperand(0);
4053 if (CFR.getOpcode() == ISD::CopyFromReg)
4054 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4055 else
4056 if (CFR.getOpcode() == ISD::TRUNCATE)
4057 return getTruncatedArgReg(CFR);
4058 }
4059 return 0;
4060}
4061
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004062/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4063/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4064/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004065bool
Devang Patel78a06e52010-08-25 20:39:26 +00004066SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004067 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004068 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004069 const Argument *Arg = dyn_cast<Argument>(V);
4070 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004071 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004072
Devang Patel719f6a92010-04-29 20:40:36 +00004073 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004074 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4075 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4076
Devang Patela83ce982010-04-29 18:50:36 +00004077 // Ignore inlined function arguments here.
4078 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004079 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004080 return false;
4081
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004082 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004083 if (Arg->hasByValAttr()) {
4084 // Byval arguments' frame index is recorded during argument lowering.
4085 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004086 Reg = TRI->getFrameRegister(MF);
4087 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004088 // If byval argument ofset is not recorded then ignore this.
4089 if (!Offset)
4090 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004091 }
4092
Devang Patel227dfdb2011-05-16 21:24:05 +00004093 if (N.getNode()) {
4094 if (N.getOpcode() == ISD::CopyFromReg)
4095 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4096 else
4097 Reg = getTruncatedArgReg(N);
4098 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004099 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4100 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4101 if (PR)
4102 Reg = PR;
4103 }
4104 }
4105
Evan Chenga36acad2010-04-29 06:33:38 +00004106 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004107 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004108 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004109 if (VMI != FuncInfo.ValueMap.end())
4110 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004111 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004112
Devang Patel8bc9ef72010-11-02 17:19:03 +00004113 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004114 // Check if frame index is available.
4115 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004116 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004117 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4118 Reg = TRI->getFrameRegister(MF);
4119 Offset = FINode->getIndex();
4120 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004121 }
4122
4123 if (!Reg)
4124 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004125
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004126 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4127 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004128 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004129 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004130 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004131}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004132
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004133// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004134#if defined(_MSC_VER) && defined(setjmp) && \
4135 !defined(setjmp_undefined_for_msvc)
4136# pragma push_macro("setjmp")
4137# undef setjmp
4138# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004139#endif
4140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004141/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4142/// we want to emit this as a call to a named external function, return the name
4143/// otherwise lower it and return null.
4144const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004145SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004146 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004147 SDValue Res;
4148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004149 switch (Intrinsic) {
4150 default:
4151 // By default, turn this into a target intrinsic node.
4152 visitTargetIntrinsic(I, Intrinsic);
4153 return 0;
4154 case Intrinsic::vastart: visitVAStart(I); return 0;
4155 case Intrinsic::vaend: visitVAEnd(I); return 0;
4156 case Intrinsic::vacopy: visitVACopy(I); return 0;
4157 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004158 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004159 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004160 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004161 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004162 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004163 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004164 return 0;
4165 case Intrinsic::setjmp:
4166 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004167 case Intrinsic::longjmp:
4168 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004169 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004170 // Assert for address < 256 since we support only user defined address
4171 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004172 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004173 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004174 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004175 < 256 &&
4176 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004177 SDValue Op1 = getValue(I.getArgOperand(0));
4178 SDValue Op2 = getValue(I.getArgOperand(1));
4179 SDValue Op3 = getValue(I.getArgOperand(2));
4180 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4181 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004182 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004183 MachinePointerInfo(I.getArgOperand(0)),
4184 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004185 return 0;
4186 }
Chris Lattner824b9582008-11-21 16:42:48 +00004187 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004188 // Assert for address < 256 since we support only user defined address
4189 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004190 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004191 < 256 &&
4192 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004193 SDValue Op1 = getValue(I.getArgOperand(0));
4194 SDValue Op2 = getValue(I.getArgOperand(1));
4195 SDValue Op3 = getValue(I.getArgOperand(2));
4196 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4197 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004198 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004199 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004200 return 0;
4201 }
Chris Lattner824b9582008-11-21 16:42:48 +00004202 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004203 // Assert for address < 256 since we support only user defined address
4204 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004205 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004206 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004207 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004208 < 256 &&
4209 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004210 SDValue Op1 = getValue(I.getArgOperand(0));
4211 SDValue Op2 = getValue(I.getArgOperand(1));
4212 SDValue Op3 = getValue(I.getArgOperand(2));
4213 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4214 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004215 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004216 MachinePointerInfo(I.getArgOperand(0)),
4217 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004218 return 0;
4219 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004220 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004221 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004222 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004223 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004224 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004225 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004226
4227 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4228 // but do not always have a corresponding SDNode built. The SDNodeOrder
4229 // absolute, but not relative, values are different depending on whether
4230 // debug info exists.
4231 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004232
4233 // Check if address has undef value.
4234 if (isa<UndefValue>(Address) ||
4235 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004236 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004237 return 0;
4238 }
4239
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004240 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004241 if (!N.getNode() && isa<Argument>(Address))
4242 // Check unused arguments map.
4243 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004244 SDDbgValue *SDV;
4245 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004246 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004247 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004248 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4249 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4250 Address = BCI->getOperand(0);
4251 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4252
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004253 if (isParameter && !AI) {
4254 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4255 if (FINode)
4256 // Byval parameter. We have a frame index at this point.
4257 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4258 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004259 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004260 // Address is an argument, so try to emit its dbg value using
4261 // virtual register info from the FuncInfo.ValueMap.
4262 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004263 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004264 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004265 } else if (AI)
4266 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4267 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004268 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004269 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004270 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004271 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004272 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004273 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4274 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004275 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004276 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004277 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004278 // If variable is pinned by a alloca in dominating bb then
4279 // use StaticAllocaMap.
4280 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004281 if (AI->getParent() != DI.getParent()) {
4282 DenseMap<const AllocaInst*, int>::iterator SI =
4283 FuncInfo.StaticAllocaMap.find(AI);
4284 if (SI != FuncInfo.StaticAllocaMap.end()) {
4285 SDV = DAG.getDbgValue(Variable, SI->second,
4286 0, dl, SDNodeOrder);
4287 DAG.AddDbgValue(SDV, 0, false);
4288 return 0;
4289 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004290 }
4291 }
Devang Patelafeaae72010-12-06 22:39:26 +00004292 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004293 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004294 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004295 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004296 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004297 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004298 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004299 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004300 return 0;
4301
4302 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004303 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004304 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004305 if (!V)
4306 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004307
4308 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4309 // but do not always have a corresponding SDNode built. The SDNodeOrder
4310 // absolute, but not relative, values are different depending on whether
4311 // debug info exists.
4312 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004313 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004314 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004315 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4316 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004317 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004318 // Do not use getValue() in here; we don't want to generate code at
4319 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004320 SDValue N = NodeMap[V];
4321 if (!N.getNode() && isa<Argument>(V))
4322 // Check unused arguments map.
4323 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004324 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004325 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004326 SDV = DAG.getDbgValue(Variable, N.getNode(),
4327 N.getResNo(), Offset, dl, SDNodeOrder);
4328 DAG.AddDbgValue(SDV, N.getNode(), false);
4329 }
Devang Patela778f5c2011-02-18 22:43:42 +00004330 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004331 // Do not call getValue(V) yet, as we don't want to generate code.
4332 // Remember it for later.
4333 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4334 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004335 } else {
Devang Patel00190342010-03-15 19:15:44 +00004336 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004337 // data available is an unreferenced parameter.
4338 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004339 }
Devang Patel00190342010-03-15 19:15:44 +00004340 }
4341
4342 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004343 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004344 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004345 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004346 // Don't handle byval struct arguments or VLAs, for example.
4347 if (!AI)
4348 return 0;
4349 DenseMap<const AllocaInst*, int>::iterator SI =
4350 FuncInfo.StaticAllocaMap.find(AI);
4351 if (SI == FuncInfo.StaticAllocaMap.end())
4352 return 0; // VLAs.
4353 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004354
Chris Lattner512063d2010-04-05 06:19:28 +00004355 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4356 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4357 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004358 return 0;
4359 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004361 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004362 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004363 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004365 SDValue Ops[1];
4366 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004367 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004368 setValue(&I, Op);
4369 DAG.setRoot(Op.getValue(1));
4370 return 0;
4371 }
4372
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004373 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004374 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004375 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004376 if (CallMBB->isLandingPad())
4377 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004378 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004379#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004380 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004381#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004382 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4383 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004384 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004385 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004386
Chris Lattner3a5815f2009-09-17 23:54:54 +00004387 // Insert the EHSELECTION instruction.
4388 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4389 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004390 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004391 Ops[1] = getRoot();
4392 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004393 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004394 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004395 return 0;
4396 }
4397
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004398 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004399 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004400 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004401 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4402 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004403 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004404 return 0;
4405 }
4406
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004407 case Intrinsic::eh_return_i32:
4408 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004409 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4410 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4411 MVT::Other,
4412 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004413 getValue(I.getArgOperand(0)),
4414 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004415 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004416 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004417 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004418 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004419 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004420 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004421 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004422 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004423 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004424 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004425 TLI.getPointerTy()),
4426 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004427 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004428 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004429 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004430 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4431 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004432 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004433 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004434 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004435 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004436 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004437 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004438 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004439
Chris Lattner512063d2010-04-05 06:19:28 +00004440 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004441 return 0;
4442 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004443 case Intrinsic::eh_sjlj_setjmp: {
4444 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004445 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004446 return 0;
4447 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004448 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004449 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004450 getRoot(), getValue(I.getArgOperand(0))));
4451 return 0;
4452 }
4453 case Intrinsic::eh_sjlj_dispatch_setup: {
4454 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004455 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004456 return 0;
4457 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004458
Dale Johannesen0488fb62010-09-30 23:57:10 +00004459 case Intrinsic::x86_mmx_pslli_w:
4460 case Intrinsic::x86_mmx_pslli_d:
4461 case Intrinsic::x86_mmx_pslli_q:
4462 case Intrinsic::x86_mmx_psrli_w:
4463 case Intrinsic::x86_mmx_psrli_d:
4464 case Intrinsic::x86_mmx_psrli_q:
4465 case Intrinsic::x86_mmx_psrai_w:
4466 case Intrinsic::x86_mmx_psrai_d: {
4467 SDValue ShAmt = getValue(I.getArgOperand(1));
4468 if (isa<ConstantSDNode>(ShAmt)) {
4469 visitTargetIntrinsic(I, Intrinsic);
4470 return 0;
4471 }
4472 unsigned NewIntrinsic = 0;
4473 EVT ShAmtVT = MVT::v2i32;
4474 switch (Intrinsic) {
4475 case Intrinsic::x86_mmx_pslli_w:
4476 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4477 break;
4478 case Intrinsic::x86_mmx_pslli_d:
4479 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4480 break;
4481 case Intrinsic::x86_mmx_pslli_q:
4482 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4483 break;
4484 case Intrinsic::x86_mmx_psrli_w:
4485 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4486 break;
4487 case Intrinsic::x86_mmx_psrli_d:
4488 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4489 break;
4490 case Intrinsic::x86_mmx_psrli_q:
4491 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4492 break;
4493 case Intrinsic::x86_mmx_psrai_w:
4494 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4495 break;
4496 case Intrinsic::x86_mmx_psrai_d:
4497 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4498 break;
4499 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4500 }
4501
4502 // The vector shift intrinsics with scalars uses 32b shift amounts but
4503 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4504 // to be zero.
4505 // We must do this early because v2i32 is not a legal type.
4506 DebugLoc dl = getCurDebugLoc();
4507 SDValue ShOps[2];
4508 ShOps[0] = ShAmt;
4509 ShOps[1] = DAG.getConstant(0, MVT::i32);
4510 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4511 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004512 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004513 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4514 DAG.getConstant(NewIntrinsic, MVT::i32),
4515 getValue(I.getArgOperand(0)), ShAmt);
4516 setValue(&I, Res);
4517 return 0;
4518 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004519 case Intrinsic::convertff:
4520 case Intrinsic::convertfsi:
4521 case Intrinsic::convertfui:
4522 case Intrinsic::convertsif:
4523 case Intrinsic::convertuif:
4524 case Intrinsic::convertss:
4525 case Intrinsic::convertsu:
4526 case Intrinsic::convertus:
4527 case Intrinsic::convertuu: {
4528 ISD::CvtCode Code = ISD::CVT_INVALID;
4529 switch (Intrinsic) {
4530 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4531 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4532 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4533 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4534 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4535 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4536 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4537 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4538 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4539 }
Owen Andersone50ed302009-08-10 22:56:29 +00004540 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004541 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004542 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4543 DAG.getValueType(DestVT),
4544 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004545 getValue(I.getArgOperand(1)),
4546 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004547 Code);
4548 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004549 return 0;
4550 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004552 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004553 getValue(I.getArgOperand(0)).getValueType(),
4554 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 return 0;
4556 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004557 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4558 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 return 0;
4560 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004561 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004562 getValue(I.getArgOperand(0)).getValueType(),
4563 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004564 return 0;
4565 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004566 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004567 getValue(I.getArgOperand(0)).getValueType(),
4568 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004569 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004570 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004571 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004572 return 0;
4573 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004574 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004575 return 0;
4576 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004577 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004578 return 0;
4579 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004580 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004581 return 0;
4582 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004583 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004584 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004585 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004586 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004588 case Intrinsic::convert_to_fp16:
4589 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004590 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004591 return 0;
4592 case Intrinsic::convert_from_fp16:
4593 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004594 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004595 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004596 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004597 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004598 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004599 return 0;
4600 }
4601 case Intrinsic::readcyclecounter: {
4602 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004603 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4604 DAG.getVTList(MVT::i64, MVT::Other),
4605 &Op, 1);
4606 setValue(&I, Res);
4607 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 return 0;
4609 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004610 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004611 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004612 getValue(I.getArgOperand(0)).getValueType(),
4613 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004614 return 0;
4615 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004616 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004617 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004618 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004619 return 0;
4620 }
4621 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004622 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004623 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004624 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004625 return 0;
4626 }
4627 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004628 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004629 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004630 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004631 return 0;
4632 }
4633 case Intrinsic::stacksave: {
4634 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004635 Res = DAG.getNode(ISD::STACKSAVE, dl,
4636 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4637 setValue(&I, Res);
4638 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004639 return 0;
4640 }
4641 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004642 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004643 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 return 0;
4645 }
Bill Wendling57344502008-11-18 11:01:33 +00004646 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004647 // Emit code into the DAG to store the stack guard onto the stack.
4648 MachineFunction &MF = DAG.getMachineFunction();
4649 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004650 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004651
Gabor Greif0635f352010-06-25 09:38:13 +00004652 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4653 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004654
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004655 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004656 MFI->setStackProtectorIndex(FI);
4657
4658 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4659
4660 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004661 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004662 MachinePointerInfo::getFixedStack(FI),
4663 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004664 setValue(&I, Res);
4665 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004666 return 0;
4667 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004668 case Intrinsic::objectsize: {
4669 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004670 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004671
4672 assert(CI && "Non-constant type in __builtin_object_size?");
4673
Gabor Greif0635f352010-06-25 09:38:13 +00004674 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004675 EVT Ty = Arg.getValueType();
4676
Dan Gohmane368b462010-06-18 14:22:04 +00004677 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004678 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004679 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004680 Res = DAG.getConstant(0, Ty);
4681
4682 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004683 return 0;
4684 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 case Intrinsic::var_annotation:
4686 // Discard annotate attributes
4687 return 0;
4688
4689 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004690 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691
4692 SDValue Ops[6];
4693 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004694 Ops[1] = getValue(I.getArgOperand(0));
4695 Ops[2] = getValue(I.getArgOperand(1));
4696 Ops[3] = getValue(I.getArgOperand(2));
4697 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 Ops[5] = DAG.getSrcValue(F);
4699
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004700 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4701 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4702 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004704 setValue(&I, Res);
4705 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 return 0;
4707 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004708 case Intrinsic::gcroot:
4709 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004710 const Value *Alloca = I.getArgOperand(0);
4711 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004713 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4714 GFI->addStackRoot(FI->getIndex(), TypeMap);
4715 }
4716 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 case Intrinsic::gcread:
4718 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004719 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004721 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004722 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004723 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004724 case Intrinsic::trap: {
4725 StringRef TrapFuncName = getTrapFunctionName();
4726 if (TrapFuncName.empty()) {
4727 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4728 return 0;
4729 }
4730 TargetLowering::ArgListTy Args;
4731 std::pair<SDValue, SDValue> Result =
4732 TLI.LowerCallTo(getRoot(), I.getType(),
4733 false, false, false, false, 0, CallingConv::C,
4734 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4735 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4736 Args, DAG, getCurDebugLoc());
4737 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004739 }
Bill Wendlingef375462008-11-21 02:38:44 +00004740 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004741 return implVisitAluOverflow(I, ISD::UADDO);
4742 case Intrinsic::sadd_with_overflow:
4743 return implVisitAluOverflow(I, ISD::SADDO);
4744 case Intrinsic::usub_with_overflow:
4745 return implVisitAluOverflow(I, ISD::USUBO);
4746 case Intrinsic::ssub_with_overflow:
4747 return implVisitAluOverflow(I, ISD::SSUBO);
4748 case Intrinsic::umul_with_overflow:
4749 return implVisitAluOverflow(I, ISD::UMULO);
4750 case Intrinsic::smul_with_overflow:
4751 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 case Intrinsic::prefetch: {
4754 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004755 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004757 Ops[1] = getValue(I.getArgOperand(0));
4758 Ops[2] = getValue(I.getArgOperand(1));
4759 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004760 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4761 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004762 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004763 EVT::getIntegerVT(*Context, 8),
4764 MachinePointerInfo(I.getArgOperand(0)),
4765 0, /* align */
4766 false, /* volatile */
4767 rw==0, /* read */
4768 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004769 return 0;
4770 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004771 case Intrinsic::memory_barrier: {
4772 SDValue Ops[6];
4773 Ops[0] = getRoot();
4774 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004775 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004776
Bill Wendling4533cac2010-01-28 21:51:40 +00004777 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778 return 0;
4779 }
4780 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004781 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004782 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004783 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004784 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004785 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004786 getValue(I.getArgOperand(0)),
4787 getValue(I.getArgOperand(1)),
4788 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004789 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004790 setValue(&I, L);
4791 DAG.setRoot(L.getValue(1));
4792 return 0;
4793 }
4794 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004795 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004796 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004797 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004798 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004799 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004800 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004801 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004802 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004803 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004804 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004805 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004806 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004807 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004808 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004809 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004810 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004811 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004812 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004813 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004814 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004815 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004816
4817 case Intrinsic::invariant_start:
4818 case Intrinsic::lifetime_start:
4819 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004820 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004821 return 0;
4822 case Intrinsic::invariant_end:
4823 case Intrinsic::lifetime_end:
4824 // Discard region information.
4825 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004826 }
4827}
4828
Dan Gohman46510a72010-04-15 01:51:59 +00004829void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004830 bool isTailCall,
4831 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004832 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4833 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004834 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004835 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004836 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004837
4838 TargetLowering::ArgListTy Args;
4839 TargetLowering::ArgListEntry Entry;
4840 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004841
4842 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004843 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004844 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004845 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4846 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004847
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004848 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004849 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004850
4851 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004852 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004853
4854 if (!CanLowerReturn) {
4855 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4856 FTy->getReturnType());
4857 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4858 FTy->getReturnType());
4859 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004860 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004861 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4862
Chris Lattnerecf42c42010-09-21 16:36:31 +00004863 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004864 Entry.Node = DemoteStackSlot;
4865 Entry.Ty = StackSlotPtrType;
4866 Entry.isSExt = false;
4867 Entry.isZExt = false;
4868 Entry.isInReg = false;
4869 Entry.isSRet = true;
4870 Entry.isNest = false;
4871 Entry.isByVal = false;
4872 Entry.Alignment = Align;
4873 Args.push_back(Entry);
4874 RetTy = Type::getVoidTy(FTy->getContext());
4875 }
4876
Dan Gohman46510a72010-04-15 01:51:59 +00004877 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004878 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00004879 const Value *V = *i;
4880
4881 // Skip empty types
4882 if (V->getType()->isEmptyTy())
4883 continue;
4884
4885 SDValue ArgNode = getValue(V);
4886 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887
4888 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004889 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4890 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4891 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4892 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4893 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4894 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004895 Entry.Alignment = CS.getParamAlignment(attrInd);
4896 Args.push_back(Entry);
4897 }
4898
Chris Lattner512063d2010-04-05 06:19:28 +00004899 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900 // Insert a label before the invoke call to mark the try range. This can be
4901 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004902 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004903
Jim Grosbachca752c92010-01-28 01:45:32 +00004904 // For SjLj, keep track of which landing pads go with which invokes
4905 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004906 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004907 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004908 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004909 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004910 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004911 }
4912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913 // Both PendingLoads and PendingExports must be flushed here;
4914 // this call might not return.
4915 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004916 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 }
4918
Dan Gohman98ca4f22009-08-05 01:29:28 +00004919 // Check if target-independent constraints permit a tail call here.
4920 // Target-dependent constraints are checked within TLI.LowerCallTo.
4921 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004922 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004923 isTailCall = false;
4924
Dan Gohmanbadcda42010-08-28 00:51:03 +00004925 // If there's a possibility that fast-isel has already selected some amount
4926 // of the current basic block, don't emit a tail call.
4927 if (isTailCall && EnableFastISel)
4928 isTailCall = false;
4929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004931 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004932 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004933 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004934 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004935 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004936 isTailCall,
4937 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004938 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004939 assert((isTailCall || Result.second.getNode()) &&
4940 "Non-null chain expected with non-tail call!");
4941 assert((Result.second.getNode() || !Result.first.getNode()) &&
4942 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004943 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004945 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004946 // The instruction result is the result of loading from the
4947 // hidden sret parameter.
4948 SmallVector<EVT, 1> PVTs;
4949 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4950
4951 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4952 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4953 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004954 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004955 SmallVector<SDValue, 4> Values(NumValues);
4956 SmallVector<SDValue, 4> Chains(NumValues);
4957
4958 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004959 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4960 DemoteStackSlot,
4961 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004962 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004963 Add,
4964 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4965 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004966 Values[i] = L;
4967 Chains[i] = L.getValue(1);
4968 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004969
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004970 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4971 MVT::Other, &Chains[0], NumValues);
4972 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004973
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004974 // Collect the legal value parts into potentially illegal values
4975 // that correspond to the original function's return values.
4976 SmallVector<EVT, 4> RetTys;
4977 RetTy = FTy->getReturnType();
4978 ComputeValueVTs(TLI, RetTy, RetTys);
4979 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4980 SmallVector<SDValue, 4> ReturnValues;
4981 unsigned CurReg = 0;
4982 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4983 EVT VT = RetTys[I];
4984 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4985 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004986
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004987 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004988 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004989 RegisterVT, VT, AssertOp);
4990 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004991 CurReg += NumRegs;
4992 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004993
Bill Wendling4533cac2010-01-28 21:51:40 +00004994 setValue(CS.getInstruction(),
4995 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4996 DAG.getVTList(&RetTys[0], RetTys.size()),
4997 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004998 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004999
Evan Chengc249e482011-04-01 19:57:01 +00005000 // Assign order to nodes here. If the call does not produce a result, it won't
5001 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005002 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005003 // As a special case, a null chain means that a tail call has been emitted and
5004 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005005 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005006 ++SDNodeOrder;
5007 AssignOrderingToNode(DAG.getRoot().getNode());
5008 } else {
5009 DAG.setRoot(Result.second);
5010 ++SDNodeOrder;
5011 AssignOrderingToNode(Result.second.getNode());
5012 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005013
Chris Lattner512063d2010-04-05 06:19:28 +00005014 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005015 // Insert a label at the end of the invoke call to mark the try range. This
5016 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005017 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005018 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005019
5020 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005021 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005022 }
5023}
5024
Chris Lattner8047d9a2009-12-24 00:37:38 +00005025/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5026/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005027static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5028 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005029 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005030 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005031 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005032 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005033 if (C->isNullValue())
5034 continue;
5035 // Unknown instruction.
5036 return false;
5037 }
5038 return true;
5039}
5040
Dan Gohman46510a72010-04-15 01:51:59 +00005041static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
5042 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005043 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005044
Chris Lattner8047d9a2009-12-24 00:37:38 +00005045 // Check to see if this load can be trivially constant folded, e.g. if the
5046 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005047 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005048 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005049 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005050 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005051
Dan Gohman46510a72010-04-15 01:51:59 +00005052 if (const Constant *LoadCst =
5053 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5054 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005055 return Builder.getValue(LoadCst);
5056 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005057
Chris Lattner8047d9a2009-12-24 00:37:38 +00005058 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5059 // still constant memory, the input chain can be the entry node.
5060 SDValue Root;
5061 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005062
Chris Lattner8047d9a2009-12-24 00:37:38 +00005063 // Do not serialize (non-volatile) loads of constant memory with anything.
5064 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5065 Root = Builder.DAG.getEntryNode();
5066 ConstantMemory = true;
5067 } else {
5068 // Do not serialize non-volatile loads against each other.
5069 Root = Builder.DAG.getRoot();
5070 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005071
Chris Lattner8047d9a2009-12-24 00:37:38 +00005072 SDValue Ptr = Builder.getValue(PtrVal);
5073 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005074 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005075 false /*volatile*/,
5076 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005077
Chris Lattner8047d9a2009-12-24 00:37:38 +00005078 if (!ConstantMemory)
5079 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5080 return LoadVal;
5081}
5082
5083
5084/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5085/// If so, return true and lower it, otherwise return false and it will be
5086/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005087bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005088 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005089 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005090 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005091
Gabor Greif0635f352010-06-25 09:38:13 +00005092 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005093 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005094 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005095 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005096 return false;
5097
Gabor Greif0635f352010-06-25 09:38:13 +00005098 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005099
Chris Lattner8047d9a2009-12-24 00:37:38 +00005100 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5101 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005102 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5103 bool ActuallyDoIt = true;
5104 MVT LoadVT;
5105 const Type *LoadTy;
5106 switch (Size->getZExtValue()) {
5107 default:
5108 LoadVT = MVT::Other;
5109 LoadTy = 0;
5110 ActuallyDoIt = false;
5111 break;
5112 case 2:
5113 LoadVT = MVT::i16;
5114 LoadTy = Type::getInt16Ty(Size->getContext());
5115 break;
5116 case 4:
5117 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005118 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005119 break;
5120 case 8:
5121 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005122 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005123 break;
5124 /*
5125 case 16:
5126 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005127 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005128 LoadTy = VectorType::get(LoadTy, 4);
5129 break;
5130 */
5131 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005132
Chris Lattner04b091a2009-12-24 01:07:17 +00005133 // This turns into unaligned loads. We only do this if the target natively
5134 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5135 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005136
Chris Lattner04b091a2009-12-24 01:07:17 +00005137 // Require that we can find a legal MVT, and only do this if the target
5138 // supports unaligned loads of that type. Expanding into byte loads would
5139 // bloat the code.
5140 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5141 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5142 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5143 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5144 ActuallyDoIt = false;
5145 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005146
Chris Lattner04b091a2009-12-24 01:07:17 +00005147 if (ActuallyDoIt) {
5148 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5149 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005150
Chris Lattner04b091a2009-12-24 01:07:17 +00005151 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5152 ISD::SETNE);
5153 EVT CallVT = TLI.getValueType(I.getType(), true);
5154 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5155 return true;
5156 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005157 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005158
5159
Chris Lattner8047d9a2009-12-24 00:37:38 +00005160 return false;
5161}
5162
5163
Dan Gohman46510a72010-04-15 01:51:59 +00005164void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005165 // Handle inline assembly differently.
5166 if (isa<InlineAsm>(I.getCalledValue())) {
5167 visitInlineAsm(&I);
5168 return;
5169 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005170
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005171 // See if any floating point values are being passed to this function. This is
5172 // used to emit an undefined reference to fltused on Windows.
5173 const FunctionType *FT =
5174 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5175 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5176 if (FT->isVarArg() &&
5177 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5178 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5179 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005180 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005181 i != e; ++i) {
5182 if (!i->isFloatingPointTy()) continue;
5183 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5184 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005185 }
5186 }
5187 }
5188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005189 const char *RenameFn = 0;
5190 if (Function *F = I.getCalledFunction()) {
5191 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005192 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005193 if (unsigned IID = II->getIntrinsicID(F)) {
5194 RenameFn = visitIntrinsicCall(I, IID);
5195 if (!RenameFn)
5196 return;
5197 }
5198 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199 if (unsigned IID = F->getIntrinsicID()) {
5200 RenameFn = visitIntrinsicCall(I, IID);
5201 if (!RenameFn)
5202 return;
5203 }
5204 }
5205
5206 // Check for well-known libc/libm calls. If the function is internal, it
5207 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005208 if (!F->hasLocalLinkage() && F->hasName()) {
5209 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005210 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005211 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005212 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5213 I.getType() == I.getArgOperand(0)->getType() &&
5214 I.getType() == I.getArgOperand(1)->getType()) {
5215 SDValue LHS = getValue(I.getArgOperand(0));
5216 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005217 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5218 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219 return;
5220 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005221 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005222 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005223 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5224 I.getType() == I.getArgOperand(0)->getType()) {
5225 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005226 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5227 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 return;
5229 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005230 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005231 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005232 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5233 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005234 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005235 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005236 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5237 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005238 return;
5239 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005240 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005241 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005242 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5243 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005244 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005245 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005246 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5247 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248 return;
5249 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005250 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005251 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005252 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5253 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005254 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005255 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005256 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5257 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005258 return;
5259 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005260 } else if (Name == "memcmp") {
5261 if (visitMemCmpCall(I))
5262 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005263 }
5264 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005265 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005267 SDValue Callee;
5268 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005269 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005270 else
Bill Wendling056292f2008-09-16 21:48:12 +00005271 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005272
Bill Wendling0d580132009-12-23 01:28:19 +00005273 // Check if we can potentially perform a tail call. More detailed checking is
5274 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005275 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005276}
5277
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005278namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005279
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005280/// AsmOperandInfo - This contains information for each constraint that we are
5281/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005282class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005283public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005284 /// CallOperand - If this is the result output operand or a clobber
5285 /// this is null, otherwise it is the incoming operand to the CallInst.
5286 /// This gets modified as the asm is processed.
5287 SDValue CallOperand;
5288
5289 /// AssignedRegs - If this is a register or register class operand, this
5290 /// contains the set of register corresponding to the operand.
5291 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005292
John Thompsoneac6e1d2010-09-13 18:15:37 +00005293 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005294 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005297 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5298 /// busy in OutputRegs/InputRegs.
5299 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005300 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005301 std::set<unsigned> &InputRegs,
5302 const TargetRegisterInfo &TRI) const {
5303 if (isOutReg) {
5304 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5305 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5306 }
5307 if (isInReg) {
5308 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5309 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5310 }
5311 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005312
Owen Andersone50ed302009-08-10 22:56:29 +00005313 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005314 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005316 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005317 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005318 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005319 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005320
Chris Lattner81249c92008-10-17 17:05:25 +00005321 if (isa<BasicBlock>(CallOperandVal))
5322 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005323
Chris Lattner81249c92008-10-17 17:05:25 +00005324 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005325
Eric Christophercef81b72011-05-09 20:04:43 +00005326 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005327 // If this is an indirect operand, the operand is a pointer to the
5328 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005329 if (isIndirect) {
5330 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5331 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005332 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005333 OpTy = PtrTy->getElementType();
5334 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005335
Eric Christophercef81b72011-05-09 20:04:43 +00005336 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
5337 if (const StructType *STy = dyn_cast<StructType>(OpTy))
5338 if (STy->getNumElements() == 1)
5339 OpTy = STy->getElementType(0);
5340
Chris Lattner81249c92008-10-17 17:05:25 +00005341 // If OpTy is not a single value, it may be a struct/union that we
5342 // can tile with integers.
5343 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5344 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5345 switch (BitSize) {
5346 default: break;
5347 case 1:
5348 case 8:
5349 case 16:
5350 case 32:
5351 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005352 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005353 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005354 break;
5355 }
5356 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005357
Chris Lattner81249c92008-10-17 17:05:25 +00005358 return TLI.getValueType(OpTy, true);
5359 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361private:
5362 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5363 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 const TargetRegisterInfo &TRI) {
5366 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5367 Regs.insert(Reg);
5368 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5369 for (; *Aliases; ++Aliases)
5370 Regs.insert(*Aliases);
5371 }
5372};
Dan Gohman462f6b52010-05-29 17:53:24 +00005373
John Thompson44ab89e2010-10-29 17:29:13 +00005374typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5375
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005376} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005377
Dan Gohman462f6b52010-05-29 17:53:24 +00005378/// isAllocatableRegister - If the specified register is safe to allocate,
5379/// i.e. it isn't a stack pointer or some other special register, return the
5380/// register class for the register. Otherwise, return null.
5381static const TargetRegisterClass *
5382isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5383 const TargetLowering &TLI,
5384 const TargetRegisterInfo *TRI) {
5385 EVT FoundVT = MVT::Other;
5386 const TargetRegisterClass *FoundRC = 0;
5387 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5388 E = TRI->regclass_end(); RCI != E; ++RCI) {
5389 EVT ThisVT = MVT::Other;
5390
5391 const TargetRegisterClass *RC = *RCI;
5392 // If none of the value types for this register class are valid, we
5393 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5394 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5395 I != E; ++I) {
5396 if (TLI.isTypeLegal(*I)) {
5397 // If we have already found this register in a different register class,
5398 // choose the one with the largest VT specified. For example, on
5399 // PowerPC, we favor f64 register classes over f32.
5400 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5401 ThisVT = *I;
5402 break;
5403 }
5404 }
5405 }
5406
5407 if (ThisVT == MVT::Other) continue;
5408
5409 // NOTE: This isn't ideal. In particular, this might allocate the
5410 // frame pointer in functions that need it (due to them not being taken
5411 // out of allocation, because a variable sized allocation hasn't been seen
5412 // yet). This is a slight code pessimization, but should still work.
5413 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5414 E = RC->allocation_order_end(MF); I != E; ++I)
5415 if (*I == Reg) {
5416 // We found a matching register class. Keep looking at others in case
5417 // we find one with larger registers that this physreg is also in.
5418 FoundRC = RC;
5419 FoundVT = ThisVT;
5420 break;
5421 }
5422 }
5423 return FoundRC;
5424}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425
5426/// GetRegistersForValue - Assign registers (virtual or physical) for the
5427/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005428/// register allocator to handle the assignment process. However, if the asm
5429/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430/// allocation. This produces generally horrible, but correct, code.
5431///
5432/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433/// Input and OutputRegs are the set of already allocated physical registers.
5434///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005435static void GetRegistersForValue(SelectionDAG &DAG,
5436 const TargetLowering &TLI,
5437 DebugLoc DL,
5438 SDISelAsmOperandInfo &OpInfo,
5439 std::set<unsigned> &OutputRegs,
5440 std::set<unsigned> &InputRegs) {
5441 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443 // Compute whether this value requires an input register, an output register,
5444 // or both.
5445 bool isOutReg = false;
5446 bool isInReg = false;
5447 switch (OpInfo.Type) {
5448 case InlineAsm::isOutput:
5449 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005450
5451 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005452 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005453 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005454 break;
5455 case InlineAsm::isInput:
5456 isInReg = true;
5457 isOutReg = false;
5458 break;
5459 case InlineAsm::isClobber:
5460 isOutReg = true;
5461 isInReg = true;
5462 break;
5463 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005464
5465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 MachineFunction &MF = DAG.getMachineFunction();
5467 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 // If this is a constraint for a single physreg, or a constraint for a
5470 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005471 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5473 OpInfo.ConstraintVT);
5474
5475 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005477 // If this is a FP input in an integer register (or visa versa) insert a bit
5478 // cast of the input value. More generally, handle any case where the input
5479 // value disagrees with the register class we plan to stick this in.
5480 if (OpInfo.Type == InlineAsm::isInput &&
5481 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005482 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005483 // types are identical size, use a bitcast to convert (e.g. two differing
5484 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005485 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005486 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005487 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005488 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005489 OpInfo.ConstraintVT = RegVT;
5490 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5491 // If the input is a FP value and we want it in FP registers, do a
5492 // bitcast to the corresponding integer type. This turns an f64 value
5493 // into i64, which can be passed with two i32 values on a 32-bit
5494 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005495 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005496 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005497 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005498 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005499 OpInfo.ConstraintVT = RegVT;
5500 }
5501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005502
Owen Anderson23b9b192009-08-12 00:36:31 +00005503 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005504 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005505
Owen Andersone50ed302009-08-10 22:56:29 +00005506 EVT RegVT;
5507 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508
5509 // If this is a constraint for a specific physical register, like {r17},
5510 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005511 if (unsigned AssignedReg = PhysReg.first) {
5512 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005514 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 // Get the actual register value type. This is important, because the user
5517 // may have asked for (e.g.) the AX register in i32 type. We need to
5518 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005519 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005522 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005523
5524 // If this is an expanded reference, add the rest of the regs to Regs.
5525 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005526 TargetRegisterClass::iterator I = RC->begin();
5527 for (; *I != AssignedReg; ++I)
5528 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 // Already added the first reg.
5531 --NumRegs; ++I;
5532 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005533 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 Regs.push_back(*I);
5535 }
5536 }
Bill Wendling651ad132009-12-22 01:25:10 +00005537
Dan Gohman7451d3e2010-05-29 17:03:36 +00005538 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5540 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5541 return;
5542 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 // Otherwise, if this was a reference to an LLVM register class, create vregs
5545 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005546 if (const TargetRegisterClass *RC = PhysReg.second) {
5547 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005549 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550
Evan Chengfb112882009-03-23 08:01:15 +00005551 // Create the appropriate number of virtual registers.
5552 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5553 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005554 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005555
Dan Gohman7451d3e2010-05-29 17:03:36 +00005556 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005557 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005559
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005560 // This is a reference to a register class that doesn't directly correspond
5561 // to an LLVM register class. Allocate NumRegs consecutive, available,
5562 // registers from the class.
5563 std::vector<unsigned> RegClassRegs
5564 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5565 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005566
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5568 unsigned NumAllocated = 0;
5569 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5570 unsigned Reg = RegClassRegs[i];
5571 // See if this register is available.
5572 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5573 (isInReg && InputRegs.count(Reg))) { // Already used.
5574 // Make sure we find consecutive registers.
5575 NumAllocated = 0;
5576 continue;
5577 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579 // Check to see if this register is allocatable (i.e. don't give out the
5580 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005581 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5582 if (!RC) { // Couldn't allocate this register.
5583 // Reset NumAllocated to make sure we return consecutive registers.
5584 NumAllocated = 0;
5585 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 // Okay, this register is good, we can use it.
5589 ++NumAllocated;
5590
5591 // If we allocated enough consecutive registers, succeed.
5592 if (NumAllocated == NumRegs) {
5593 unsigned RegStart = (i-NumAllocated)+1;
5594 unsigned RegEnd = i+1;
5595 // Mark all of the allocated registers used.
5596 for (unsigned i = RegStart; i != RegEnd; ++i)
5597 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohman7451d3e2010-05-29 17:03:36 +00005599 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 OpInfo.ConstraintVT);
5601 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5602 return;
5603 }
5604 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005605
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 // Otherwise, we couldn't allocate enough registers for this.
5607}
5608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609/// visitInlineAsm - Handle a call to an InlineAsm object.
5610///
Dan Gohman46510a72010-04-15 01:51:59 +00005611void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5612 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613
5614 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005615 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617 std::set<unsigned> OutputRegs, InputRegs;
5618
Evan Chengce1cdac2011-05-06 20:52:23 +00005619 TargetLowering::AsmOperandInfoVector
5620 TargetConstraints = TLI.ParseConstraints(CS);
5621
John Thompsoneac6e1d2010-09-13 18:15:37 +00005622 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005623
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5625 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005626 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5627 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005628 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005629
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631
5632 // Compute the value type for each operand.
5633 switch (OpInfo.Type) {
5634 case InlineAsm::isOutput:
5635 // Indirect outputs just consume an argument.
5636 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005637 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005638 break;
5639 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 // The return value of the call is this value. As such, there is no
5642 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005643 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005644 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005645 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5646 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5647 } else {
5648 assert(ResNo == 0 && "Asm only has one result!");
5649 OpVT = TLI.getValueType(CS.getType());
5650 }
5651 ++ResNo;
5652 break;
5653 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005654 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 break;
5656 case InlineAsm::isClobber:
5657 // Nothing to do.
5658 break;
5659 }
5660
5661 // If this is an input or an indirect output, process the call argument.
5662 // BasicBlocks are labels, currently appearing only in asm's.
5663 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005664 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005666 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669
Owen Anderson1d0be152009-08-13 21:58:54 +00005670 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005674
John Thompsoneac6e1d2010-09-13 18:15:37 +00005675 // Indirect operand accesses access memory.
5676 if (OpInfo.isIndirect)
5677 hasMemory = true;
5678 else {
5679 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005680 TargetLowering::ConstraintType
5681 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005682 if (CType == TargetLowering::C_Memory) {
5683 hasMemory = true;
5684 break;
5685 }
5686 }
5687 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005688 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005689
John Thompsoneac6e1d2010-09-13 18:15:37 +00005690 SDValue Chain, Flag;
5691
5692 // We won't need to flush pending loads if this asm doesn't touch
5693 // memory and is nonvolatile.
5694 if (hasMemory || IA->hasSideEffects())
5695 Chain = getRoot();
5696 else
5697 Chain = DAG.getRoot();
5698
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005699 // Second pass over the constraints: compute which constraint option to use
5700 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005701 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005702 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005703
John Thompson54584742010-09-24 22:24:05 +00005704 // If this is an output operand with a matching input operand, look up the
5705 // matching input. If their types mismatch, e.g. one is an integer, the
5706 // other is floating point, or their sizes are different, flag it as an
5707 // error.
5708 if (OpInfo.hasMatchingInput()) {
5709 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005710
John Thompson54584742010-09-24 22:24:05 +00005711 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5712 if ((OpInfo.ConstraintVT.isInteger() !=
5713 Input.ConstraintVT.isInteger()) ||
5714 (OpInfo.ConstraintVT.getSizeInBits() !=
5715 Input.ConstraintVT.getSizeInBits())) {
5716 report_fatal_error("Unsupported asm: input constraint"
5717 " with a matching output constraint of"
5718 " incompatible type!");
5719 }
5720 Input.ConstraintVT = OpInfo.ConstraintVT;
5721 }
5722 }
5723
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005725 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727 // If this is a memory input, and if the operand is not indirect, do what we
5728 // need to to provide an address for the memory input.
5729 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5730 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005731 assert((OpInfo.isMultipleAlternative ||
5732 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 // Memory operands really want the address of the value. If we don't have
5736 // an indirect input, put it in the constpool if we can, otherwise spill
5737 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 // If the operand is a float, integer, or vector constant, spill to a
5740 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005741 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5743 isa<ConstantVector>(OpVal)) {
5744 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5745 TLI.getPointerTy());
5746 } else {
5747 // Otherwise, create a stack slot and emit a store to it before the
5748 // asm.
5749 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005750 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5752 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005753 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005754 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005755 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005756 OpInfo.CallOperand, StackSlot,
5757 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005758 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759 OpInfo.CallOperand = StackSlot;
5760 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005761
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762 // There is no longer a Value* corresponding to this operand.
5763 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765 // It is now an indirect operand.
5766 OpInfo.isIndirect = true;
5767 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 // If this constraint is for a specific register, allocate it before
5770 // anything else.
5771 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005772 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5773 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005777 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5779 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005780
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781 // C_Register operands have already been allocated, Other/Memory don't need
5782 // to be.
5783 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005784 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5785 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005786 }
5787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5789 std::vector<SDValue> AsmNodeOperands;
5790 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5791 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005792 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5793 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Chris Lattnerdecc2672010-04-07 05:20:54 +00005795 // If we have a !srcloc metadata node associated with it, we want to attach
5796 // this to the ultimately generated inline asm machineinstr. To do this, we
5797 // pass in the third operand as this (potentially null) inline asm MDNode.
5798 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5799 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005800
Evan Chengc36b7062011-01-07 23:50:32 +00005801 // Remember the HasSideEffect and AlignStack bits as operand 3.
5802 unsigned ExtraInfo = 0;
5803 if (IA->hasSideEffects())
5804 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5805 if (IA->isAlignStack())
5806 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5807 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5808 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005809
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810 // Loop over all of the inputs, copying the operand values into the
5811 // appropriate registers and processing the output regs.
5812 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5815 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5818 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5819
5820 switch (OpInfo.Type) {
5821 case InlineAsm::isOutput: {
5822 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5823 OpInfo.ConstraintType != TargetLowering::C_Register) {
5824 // Memory output, or 'other' output (e.g. 'X' constraint).
5825 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5826
5827 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005828 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5829 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830 TLI.getPointerTy()));
5831 AsmNodeOperands.push_back(OpInfo.CallOperand);
5832 break;
5833 }
5834
5835 // Otherwise, this is a register or register class output.
5836
5837 // Copy the output from the appropriate register. Find a register that
5838 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005839 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005840 report_fatal_error("Couldn't allocate output reg for constraint '" +
5841 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842
5843 // If this is an indirect operand, store through the pointer after the
5844 // asm.
5845 if (OpInfo.isIndirect) {
5846 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5847 OpInfo.CallOperandVal));
5848 } else {
5849 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005850 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851 // Concatenate this output onto the outputs list.
5852 RetValRegs.append(OpInfo.AssignedRegs);
5853 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005855 // Add information to the INLINEASM node to know that this register is
5856 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005857 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005858 InlineAsm::Kind_RegDefEarlyClobber :
5859 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005860 false,
5861 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005862 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005863 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 break;
5865 }
5866 case InlineAsm::isInput: {
5867 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005868
Chris Lattner6bdcda32008-10-17 16:47:46 +00005869 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 // If this is required to match an output register we have already set,
5871 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005872 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 // Scan until we find the definition we already emitted of this operand.
5875 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005876 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 for (; OperandNo; --OperandNo) {
5878 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005879 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005880 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005881 assert((InlineAsm::isRegDefKind(OpFlag) ||
5882 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5883 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005884 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 }
5886
Evan Cheng697cbbf2009-03-20 18:03:34 +00005887 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005888 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005889 if (InlineAsm::isRegDefKind(OpFlag) ||
5890 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005891 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005892 if (OpInfo.isIndirect) {
5893 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005894 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005895 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5896 " don't know how to handle tied "
5897 "indirect register inputs");
5898 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005900 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005902 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005903 MatchedRegs.RegVTs.push_back(RegVT);
5904 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005905 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005906 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005907 MatchedRegs.Regs.push_back
5908 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005909
5910 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005911 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005912 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005913 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005914 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005915 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005918
Chris Lattnerdecc2672010-04-07 05:20:54 +00005919 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5920 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5921 "Unexpected number of operands");
5922 // Add information to the INLINEASM node to know about this input.
5923 // See InlineAsm.h isUseOperandTiedToDef.
5924 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5925 OpInfo.getMatchedOperand());
5926 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5927 TLI.getPointerTy()));
5928 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5929 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005931
Dale Johannesenb5611a62010-07-13 20:17:05 +00005932 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005933 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5934 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005935 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005936
Dale Johannesenb5611a62010-07-13 20:17:05 +00005937 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938 std::vector<SDValue> Ops;
5939 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005940 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005941 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005942 report_fatal_error("Invalid operand for inline asm constraint '" +
5943 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005946 unsigned ResOpType =
5947 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005948 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 TLI.getPointerTy()));
5950 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5951 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005952 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005953
Chris Lattnerdecc2672010-04-07 05:20:54 +00005954 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5956 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5957 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005960 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005961 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 TLI.getPointerTy()));
5963 AsmNodeOperands.push_back(InOperandVal);
5964 break;
5965 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5968 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5969 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005970 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 "Don't know how to handle indirect register inputs yet!");
5972
5973 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005974 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005975 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005976 report_fatal_error("Couldn't allocate input reg for constraint '" +
5977 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978
Dale Johannesen66978ee2009-01-31 02:22:37 +00005979 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005980 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005981
Chris Lattnerdecc2672010-04-07 05:20:54 +00005982 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005983 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 break;
5985 }
5986 case InlineAsm::isClobber: {
5987 // Add the clobbered value to the operand list, so that the register
5988 // allocator is aware that the physreg got clobbered.
5989 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005990 OpInfo.AssignedRegs.AddInlineAsmOperands(
5991 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005992 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005993 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 break;
5995 }
5996 }
5997 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005998
Chris Lattnerdecc2672010-04-07 05:20:54 +00005999 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006000 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006002
Dale Johannesen66978ee2009-01-31 02:22:37 +00006003 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006004 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006005 &AsmNodeOperands[0], AsmNodeOperands.size());
6006 Flag = Chain.getValue(1);
6007
6008 // If this asm returns a register value, copy the result from that register
6009 // and set it as the value of the call.
6010 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006011 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006012 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006013
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006014 // FIXME: Why don't we do this for inline asms with MRVs?
6015 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006016 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006017
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006018 // If any of the results of the inline asm is a vector, it may have the
6019 // wrong width/num elts. This can happen for register classes that can
6020 // contain multiple different value types. The preg or vreg allocated may
6021 // not have the same VT as was expected. Convert it to the right type
6022 // with bit_convert.
6023 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006024 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006025 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006026
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006027 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006028 ResultType.isInteger() && Val.getValueType().isInteger()) {
6029 // If a result value was tied to an input value, the computed result may
6030 // have a wider width than the expected result. Extract the relevant
6031 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006032 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006033 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006034
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006035 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006036 }
Dan Gohman95915732008-10-18 01:03:45 +00006037
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006038 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006039 // Don't need to use this as a chain in this case.
6040 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6041 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006043
Dan Gohman46510a72010-04-15 01:51:59 +00006044 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 // Process indirect outputs, first output all of the flagged copies out of
6047 // physregs.
6048 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6049 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006050 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006051 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006052 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6054 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 // Emit the non-flagged stores from the physregs.
6057 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006058 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6059 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6060 StoresToEmit[i].first,
6061 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006062 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006063 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006064 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006065 }
6066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006068 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 DAG.setRoot(Chain);
6072}
6073
Dan Gohman46510a72010-04-15 01:51:59 +00006074void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006075 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6076 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006077 getValue(I.getArgOperand(0)),
6078 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006079}
6080
Dan Gohman46510a72010-04-15 01:51:59 +00006081void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006082 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006083 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6084 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006085 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006086 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 setValue(&I, V);
6088 DAG.setRoot(V.getValue(1));
6089}
6090
Dan Gohman46510a72010-04-15 01:51:59 +00006091void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006092 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6093 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006094 getValue(I.getArgOperand(0)),
6095 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096}
6097
Dan Gohman46510a72010-04-15 01:51:59 +00006098void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006099 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6100 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006101 getValue(I.getArgOperand(0)),
6102 getValue(I.getArgOperand(1)),
6103 DAG.getSrcValue(I.getArgOperand(0)),
6104 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105}
6106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006108/// implementation, which just calls LowerCall.
6109/// FIXME: When all targets are
6110/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111std::pair<SDValue, SDValue>
6112TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6113 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006114 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006115 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006116 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006118 ArgListTy &Args, SelectionDAG &DAG,
6119 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006121 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006122 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006124 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006125 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6126 for (unsigned Value = 0, NumValues = ValueVTs.size();
6127 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006128 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006129 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006130 SDValue Op = SDValue(Args[i].Node.getNode(),
6131 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 ISD::ArgFlagsTy Flags;
6133 unsigned OriginalAlignment =
6134 getTargetData()->getABITypeAlignment(ArgTy);
6135
6136 if (Args[i].isZExt)
6137 Flags.setZExt();
6138 if (Args[i].isSExt)
6139 Flags.setSExt();
6140 if (Args[i].isInReg)
6141 Flags.setInReg();
6142 if (Args[i].isSRet)
6143 Flags.setSRet();
6144 if (Args[i].isByVal) {
6145 Flags.setByVal();
6146 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6147 const Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006148 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006149 // For ByVal, alignment should come from FE. BE will guess if this
6150 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006151 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152 if (Args[i].Alignment)
6153 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006154 else
6155 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006156 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006157 }
6158 if (Args[i].isNest)
6159 Flags.setNest();
6160 Flags.setOrigAlign(OriginalAlignment);
6161
Owen Anderson23b9b192009-08-12 00:36:31 +00006162 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6163 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 SmallVector<SDValue, 4> Parts(NumParts);
6165 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6166
6167 if (Args[i].isSExt)
6168 ExtendKind = ISD::SIGN_EXTEND;
6169 else if (Args[i].isZExt)
6170 ExtendKind = ISD::ZERO_EXTEND;
6171
Bill Wendling46ada192010-03-02 01:55:18 +00006172 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006173 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174
Dan Gohman98ca4f22009-08-05 01:29:28 +00006175 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006176 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006177 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6178 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006179 if (NumParts > 1 && j == 0)
6180 MyFlags.Flags.setSplit();
6181 else if (j != 0)
6182 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183
Dan Gohman98ca4f22009-08-05 01:29:28 +00006184 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006185 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006186 }
6187 }
6188 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006189
Dan Gohman98ca4f22009-08-05 01:29:28 +00006190 // Handle the incoming return values from the call.
6191 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006192 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006194 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006195 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006196 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6197 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006198 for (unsigned i = 0; i != NumRegs; ++i) {
6199 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006200 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006201 MyFlags.Used = isReturnValueUsed;
6202 if (RetSExt)
6203 MyFlags.Flags.setSExt();
6204 if (RetZExt)
6205 MyFlags.Flags.setZExt();
6206 if (isInreg)
6207 MyFlags.Flags.setInReg();
6208 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006210 }
6211
Dan Gohman98ca4f22009-08-05 01:29:28 +00006212 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006213 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006214 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006215
6216 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006217 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006218 "LowerCall didn't return a valid chain!");
6219 assert((!isTailCall || InVals.empty()) &&
6220 "LowerCall emitted a return value for a tail call!");
6221 assert((isTailCall || InVals.size() == Ins.size()) &&
6222 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006223
6224 // For a tail call, the return value is merely live-out and there aren't
6225 // any nodes in the DAG representing it. Return a special value to
6226 // indicate that a tail call has been emitted and no more Instructions
6227 // should be processed in the current block.
6228 if (isTailCall) {
6229 DAG.setRoot(Chain);
6230 return std::make_pair(SDValue(), SDValue());
6231 }
6232
Evan Chengaf1871f2010-03-11 19:38:18 +00006233 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6234 assert(InVals[i].getNode() &&
6235 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006236 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006237 "LowerCall emitted a value with the wrong type!");
6238 });
6239
Dan Gohman98ca4f22009-08-05 01:29:28 +00006240 // Collect the legal value parts into potentially illegal values
6241 // that correspond to the original function's return values.
6242 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6243 if (RetSExt)
6244 AssertOp = ISD::AssertSext;
6245 else if (RetZExt)
6246 AssertOp = ISD::AssertZext;
6247 SmallVector<SDValue, 4> ReturnValues;
6248 unsigned CurReg = 0;
6249 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006250 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006251 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6252 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006253
Bill Wendling46ada192010-03-02 01:55:18 +00006254 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006255 NumRegs, RegisterVT, VT,
6256 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006257 CurReg += NumRegs;
6258 }
6259
6260 // For a function returning void, there is no return value. We can't create
6261 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006262 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006263 if (ReturnValues.empty())
6264 return std::make_pair(SDValue(), Chain);
6265
6266 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6267 DAG.getVTList(&RetTys[0], RetTys.size()),
6268 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006269 return std::make_pair(Res, Chain);
6270}
6271
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006272void TargetLowering::LowerOperationWrapper(SDNode *N,
6273 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006274 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006275 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006276 if (Res.getNode())
6277 Results.push_back(Res);
6278}
6279
Dan Gohmand858e902010-04-17 15:26:15 +00006280SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006281 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282 return SDValue();
6283}
6284
Dan Gohman46510a72010-04-15 01:51:59 +00006285void
6286SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006287 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006288 assert((Op.getOpcode() != ISD::CopyFromReg ||
6289 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6290 "Copy from a reg to the same reg!");
6291 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6292
Owen Anderson23b9b192009-08-12 00:36:31 +00006293 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006294 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006295 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006296 PendingExports.push_back(Chain);
6297}
6298
6299#include "llvm/CodeGen/SelectionDAGISel.h"
6300
Eli Friedman23d32432011-05-05 16:53:34 +00006301/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6302/// entry block, return true. This includes arguments used by switches, since
6303/// the switch may expand into multiple basic blocks.
6304static bool isOnlyUsedInEntryBlock(const Argument *A) {
6305 // With FastISel active, we may be splitting blocks, so force creation
6306 // of virtual registers for all non-dead arguments.
6307 if (EnableFastISel)
6308 return A->use_empty();
6309
6310 const BasicBlock *Entry = A->getParent()->begin();
6311 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6312 UI != E; ++UI) {
6313 const User *U = *UI;
6314 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6315 return false; // Use not in entry block.
6316 }
6317 return true;
6318}
6319
Dan Gohman46510a72010-04-15 01:51:59 +00006320void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006321 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006322 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006323 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006324 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006325 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006326 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006327
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006328 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006329 SmallVector<ISD::OutputArg, 4> Outs;
6330 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6331 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006332
Dan Gohman7451d3e2010-05-29 17:03:36 +00006333 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006334 // Put in an sret pointer parameter before all the other parameters.
6335 SmallVector<EVT, 1> ValueVTs;
6336 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6337
6338 // NOTE: Assuming that a pointer will never break down to more than one VT
6339 // or one register.
6340 ISD::ArgFlagsTy Flags;
6341 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006342 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006343 ISD::InputArg RetArg(Flags, RegisterVT, true);
6344 Ins.push_back(RetArg);
6345 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006346
Dan Gohman98ca4f22009-08-05 01:29:28 +00006347 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006348 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006349 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006350 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006351 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006352 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6353 bool isArgValueUsed = !I->use_empty();
6354 for (unsigned Value = 0, NumValues = ValueVTs.size();
6355 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006356 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006357 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006358 ISD::ArgFlagsTy Flags;
6359 unsigned OriginalAlignment =
6360 TD->getABITypeAlignment(ArgTy);
6361
6362 if (F.paramHasAttr(Idx, Attribute::ZExt))
6363 Flags.setZExt();
6364 if (F.paramHasAttr(Idx, Attribute::SExt))
6365 Flags.setSExt();
6366 if (F.paramHasAttr(Idx, Attribute::InReg))
6367 Flags.setInReg();
6368 if (F.paramHasAttr(Idx, Attribute::StructRet))
6369 Flags.setSRet();
6370 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6371 Flags.setByVal();
6372 const PointerType *Ty = cast<PointerType>(I->getType());
6373 const Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006374 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006375 // For ByVal, alignment should be passed from FE. BE will guess if
6376 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006377 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006378 if (F.getParamAlignment(Idx))
6379 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006380 else
6381 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006382 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006383 }
6384 if (F.paramHasAttr(Idx, Attribute::Nest))
6385 Flags.setNest();
6386 Flags.setOrigAlign(OriginalAlignment);
6387
Owen Anderson23b9b192009-08-12 00:36:31 +00006388 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6389 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006390 for (unsigned i = 0; i != NumRegs; ++i) {
6391 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6392 if (NumRegs > 1 && i == 0)
6393 MyFlags.Flags.setSplit();
6394 // if it isn't first piece, alignment must be 1
6395 else if (i > 0)
6396 MyFlags.Flags.setOrigAlign(1);
6397 Ins.push_back(MyFlags);
6398 }
6399 }
6400 }
6401
6402 // Call the target to set up the argument values.
6403 SmallVector<SDValue, 8> InVals;
6404 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6405 F.isVarArg(), Ins,
6406 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006407
6408 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006409 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006410 "LowerFormalArguments didn't return a valid chain!");
6411 assert(InVals.size() == Ins.size() &&
6412 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006413 DEBUG({
6414 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6415 assert(InVals[i].getNode() &&
6416 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006417 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006418 "LowerFormalArguments emitted a value with the wrong type!");
6419 }
6420 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006421
Dan Gohman5e866062009-08-06 15:37:27 +00006422 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006423 DAG.setRoot(NewRoot);
6424
6425 // Set up the argument values.
6426 unsigned i = 0;
6427 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006428 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006429 // Create a virtual register for the sret pointer, and put in a copy
6430 // from the sret argument into it.
6431 SmallVector<EVT, 1> ValueVTs;
6432 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6433 EVT VT = ValueVTs[0];
6434 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6435 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006436 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006437 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006438
Dan Gohman2048b852009-11-23 18:04:58 +00006439 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006440 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6441 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006442 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006443 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6444 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006445 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006446
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006447 // i indexes lowered arguments. Bump it past the hidden sret argument.
6448 // Idx indexes LLVM arguments. Don't touch it.
6449 ++i;
6450 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006451
Dan Gohman46510a72010-04-15 01:51:59 +00006452 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006453 ++I, ++Idx) {
6454 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006455 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006456 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006458
6459 // If this argument is unused then remember its value. It is used to generate
6460 // debugging information.
6461 if (I->use_empty() && NumValues)
6462 SDB->setUnusedArgValue(I, InVals[i]);
6463
Eli Friedman23d32432011-05-05 16:53:34 +00006464 for (unsigned Val = 0; Val != NumValues; ++Val) {
6465 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006466 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6467 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006468
6469 if (!I->use_empty()) {
6470 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6471 if (F.paramHasAttr(Idx, Attribute::SExt))
6472 AssertOp = ISD::AssertSext;
6473 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6474 AssertOp = ISD::AssertZext;
6475
Bill Wendling46ada192010-03-02 01:55:18 +00006476 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006477 NumParts, PartVT, VT,
6478 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006479 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006480
Dan Gohman98ca4f22009-08-05 01:29:28 +00006481 i += NumParts;
6482 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006483
Eli Friedman23d32432011-05-05 16:53:34 +00006484 // We don't need to do anything else for unused arguments.
6485 if (ArgValues.empty())
6486 continue;
6487
Devang Patel0b48ead2010-08-31 22:22:42 +00006488 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006489 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006490 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006491 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6492 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6493
Eli Friedman23d32432011-05-05 16:53:34 +00006494 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6495 SDB->getCurDebugLoc());
6496 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006497
Eli Friedman23d32432011-05-05 16:53:34 +00006498 // If this argument is live outside of the entry block, insert a copy from
6499 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006500 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006501 // If we can, though, try to skip creating an unnecessary vreg.
6502 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006503 // general. It's also subtly incompatible with the hacks FastISel
6504 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006505 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6506 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6507 FuncInfo->ValueMap[I] = Reg;
6508 continue;
6509 }
6510 }
6511 if (!isOnlyUsedInEntryBlock(I)) {
6512 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006513 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006514 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006515 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006516
Dan Gohman98ca4f22009-08-05 01:29:28 +00006517 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006518
6519 // Finally, if the target has anything special to do, allow it to do so.
6520 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006521 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006522}
6523
6524/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6525/// ensure constants are generated when needed. Remember the virtual registers
6526/// that need to be added to the Machine PHI nodes as input. We cannot just
6527/// directly add them, because expansion might result in multiple MBB's for one
6528/// BB. As such, the start of the BB might correspond to a different MBB than
6529/// the end.
6530///
6531void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006532SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006533 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006534
6535 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6536
6537 // Check successor nodes' PHI nodes that expect a constant to be available
6538 // from this block.
6539 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006540 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006541 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006542 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006544 // If this terminator has multiple identical successors (common for
6545 // switches), only handle each succ once.
6546 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006548 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006549
6550 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6551 // nodes and Machine PHI nodes, but the incoming operands have not been
6552 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006553 for (BasicBlock::const_iterator I = SuccBB->begin();
6554 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006555 // Ignore dead phi's.
6556 if (PN->use_empty()) continue;
6557
Rafael Espindola3fa82832011-05-13 15:18:06 +00006558 // Skip empty types
6559 if (PN->getType()->isEmptyTy())
6560 continue;
6561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006562 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006563 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006564
Dan Gohman46510a72010-04-15 01:51:59 +00006565 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006566 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006567 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006568 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006569 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006570 }
6571 Reg = RegOut;
6572 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006573 DenseMap<const Value *, unsigned>::iterator I =
6574 FuncInfo.ValueMap.find(PHIOp);
6575 if (I != FuncInfo.ValueMap.end())
6576 Reg = I->second;
6577 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006578 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006579 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006580 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006581 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006582 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583 }
6584 }
6585
6586 // Remember that this register needs to added to the machine PHI node as
6587 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006588 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006589 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6590 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006591 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006592 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006593 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006594 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006595 Reg += NumRegisters;
6596 }
6597 }
6598 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006599 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006600}