blob: 9c3d25536475914a9e1342bf485d22a3adc6c8b0 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonbd3ba462008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
David Greene1d44df62010-01-04 23:02:10 +000033#include "llvm/Support/Debug.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000034#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000035#include "llvm/Target/TargetMachine.h"
Andrew Trick8dd26252012-02-10 04:10:36 +000036#include "llvm/Support/ErrorHandling.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/ADT/DepthFirstIterator.h"
Evan Cheng04104072007-06-27 05:23:00 +000038#include "llvm/ADT/SmallPtrSet.h"
Owen Andersonbffdf662008-06-27 07:05:59 +000039#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/ADT/STLExtras.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000041#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000042using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveVariables::ID = 0;
Andrew Trick8dd26252012-02-10 04:10:36 +000045char &llvm::LiveVariablesID = LiveVariables::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +000046INITIALIZE_PASS_BEGIN(LiveVariables, "livevars",
47 "Live Variable Analysis", false, false)
48INITIALIZE_PASS_DEPENDENCY(UnreachableMachineBlockElim)
49INITIALIZE_PASS_END(LiveVariables, "livevars",
Owen Andersonce665bd2010-10-07 22:25:06 +000050 "Live Variable Analysis", false, false)
Chris Lattnerbc40e892003-01-13 20:01:16 +000051
Owen Andersonbd3ba462008-08-04 23:54:43 +000052
53void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
54 AU.addRequiredID(UnreachableMachineBlockElimID);
55 AU.setPreservesAll();
Dan Gohmanad2afc22009-07-31 18:16:33 +000056 MachineFunctionPass::getAnalysisUsage(AU);
Owen Andersonbd3ba462008-08-04 23:54:43 +000057}
58
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000059MachineInstr *
60LiveVariables::VarInfo::findKill(const MachineBasicBlock *MBB) const {
61 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
62 if (Kills[i]->getParent() == MBB)
63 return Kills[i];
64 return NULL;
65}
66
Chris Lattnerdacceef2006-01-04 05:40:30 +000067void LiveVariables::VarInfo::dump() const {
David Greene1d44df62010-01-04 23:02:10 +000068 dbgs() << " Alive in blocks: ";
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000069 for (SparseBitVector<>::iterator I = AliveBlocks.begin(),
70 E = AliveBlocks.end(); I != E; ++I)
David Greene1d44df62010-01-04 23:02:10 +000071 dbgs() << *I << ", ";
72 dbgs() << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000073 if (Kills.empty())
David Greene1d44df62010-01-04 23:02:10 +000074 dbgs() << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000075 else {
76 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
David Greene1d44df62010-01-04 23:02:10 +000077 dbgs() << "\n #" << i << ": " << *Kills[i];
78 dbgs() << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000079 }
80}
81
Bill Wendling90a38682008-02-20 06:10:21 +000082/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattnerfb2cb692003-05-12 14:24:00 +000083LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000084 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000085 "getVarInfo: not a virtual register!");
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +000086 VirtRegInfo.grow(RegIdx);
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000087 return VirtRegInfo[RegIdx];
Chris Lattnerfb2cb692003-05-12 14:24:00 +000088}
89
Owen Anderson40a627d2008-01-15 22:58:11 +000090void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
91 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +000092 MachineBasicBlock *MBB,
93 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +000094 unsigned BBNum = MBB->getNumber();
Andrew Trick8247e0d2012-02-03 05:12:30 +000095
Chris Lattnerbc40e892003-01-13 20:01:16 +000096 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling90a38682008-02-20 06:10:21 +000097 // remove it.
Chris Lattnerbc40e892003-01-13 20:01:16 +000098 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +000099 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000100 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
101 break;
102 }
Andrew Trick8247e0d2012-02-03 05:12:30 +0000103
Owen Anderson40a627d2008-01-15 22:58:11 +0000104 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000105
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000106 if (VRInfo.AliveBlocks.test(BBNum))
Chris Lattnerbc40e892003-01-13 20:01:16 +0000107 return; // We already know the block is live
108
109 // Mark the variable known alive in this bb
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000110 VRInfo.AliveBlocks.set(BBNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000111
Benjamin Kramerf337fb22011-03-08 17:28:36 +0000112 WorkList.insert(WorkList.end(), MBB->pred_rbegin(), MBB->pred_rend());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000113}
114
Bill Wendling420cdeb2008-02-20 07:36:31 +0000115void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson40a627d2008-01-15 22:58:11 +0000116 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +0000117 MachineBasicBlock *MBB) {
118 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson40a627d2008-01-15 22:58:11 +0000119 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000120
Evan Cheng56184902007-05-08 19:00:00 +0000121 while (!WorkList.empty()) {
122 MachineBasicBlock *Pred = WorkList.back();
123 WorkList.pop_back();
Owen Anderson40a627d2008-01-15 22:58:11 +0000124 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng56184902007-05-08 19:00:00 +0000125 }
126}
127
Owen Anderson7047dd42008-01-15 22:02:46 +0000128void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000129 MachineInstr *MI) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000130 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000131
Owen Andersona0185402007-11-08 01:20:48 +0000132 unsigned BBNum = MBB->getNumber();
133
Owen Anderson7047dd42008-01-15 22:02:46 +0000134 VarInfo& VRInfo = getVarInfo(reg);
Evan Chengc6a24102007-03-17 09:29:54 +0000135
Bill Wendling90a38682008-02-20 06:10:21 +0000136 // Check to see if this basic block is already a kill block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000137 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling90a38682008-02-20 06:10:21 +0000138 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnerbc40e892003-01-13 20:01:16 +0000139 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000140 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000141 return;
142 }
143
144#ifndef NDEBUG
145 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000146 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000147#endif
148
Bill Wendlingebcba612008-06-23 23:41:14 +0000149 // This situation can occur:
150 //
151 // ,------.
152 // | |
153 // | v
154 // | t2 = phi ... t1 ...
155 // | |
156 // | v
157 // | t1 = ...
158 // | ... = ... t1 ...
159 // | |
160 // `------'
161 //
162 // where there is a use in a PHI node that's a predecessor to the defining
163 // block. We don't want to mark all predecessors as having the value "alive"
164 // in this case.
165 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000166
Bill Wendling90a38682008-02-20 06:10:21 +0000167 // Add a new kill entry for this basic block. If this virtual register is
168 // already marked as alive in this basic block, that means it is alive in at
169 // least one of the successor blocks, it's not a kill.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000170 if (!VRInfo.AliveBlocks.test(BBNum))
Evan Chenge2ee9962007-03-09 09:48:56 +0000171 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000172
Bill Wendling420cdeb2008-02-20 07:36:31 +0000173 // Update all dominating blocks to mark them as "known live".
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000174 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
175 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengea1d9cd2008-04-02 18:04:08 +0000176 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000177}
178
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000179void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
180 VarInfo &VRInfo = getVarInfo(Reg);
181
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000182 if (VRInfo.AliveBlocks.empty())
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000183 // If vr is not alive in any block, then defaults to dead.
184 VRInfo.Kills.push_back(MI);
185}
186
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000187/// FindLastPartialDef - Return the last partial def of the specified register.
Evan Cheng60c7df22009-09-22 08:34:46 +0000188/// Also returns the sub-registers that're defined by the instruction.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000189MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
Evan Cheng60c7df22009-09-22 08:34:46 +0000190 SmallSet<unsigned,4> &PartDefRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000191 unsigned LastDefReg = 0;
192 unsigned LastDefDist = 0;
193 MachineInstr *LastDef = NULL;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000194 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000195 unsigned SubReg = *SubRegs; ++SubRegs) {
196 MachineInstr *Def = PhysRegDef[SubReg];
197 if (!Def)
198 continue;
199 unsigned Dist = DistanceMap[Def];
200 if (Dist > LastDefDist) {
201 LastDefReg = SubReg;
202 LastDef = Def;
203 LastDefDist = Dist;
204 }
205 }
Evan Cheng60c7df22009-09-22 08:34:46 +0000206
207 if (!LastDef)
208 return 0;
209
210 PartDefRegs.insert(LastDefReg);
211 for (unsigned i = 0, e = LastDef->getNumOperands(); i != e; ++i) {
212 MachineOperand &MO = LastDef->getOperand(i);
213 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
214 continue;
215 unsigned DefReg = MO.getReg();
216 if (TRI->isSubRegister(Reg, DefReg)) {
217 PartDefRegs.insert(DefReg);
Craig Topper9ebfbf82012-03-05 05:37:41 +0000218 for (const uint16_t *SubRegs = TRI->getSubRegisters(DefReg);
Evan Cheng60c7df22009-09-22 08:34:46 +0000219 unsigned SubReg = *SubRegs; ++SubRegs)
220 PartDefRegs.insert(SubReg);
221 }
222 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000223 return LastDef;
224}
225
Bill Wendling6d794742008-02-20 09:15:16 +0000226/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
227/// implicit defs to a machine instruction if there was an earlier def of its
228/// super-register.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000229void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng236490d2009-11-13 20:36:40 +0000230 MachineInstr *LastDef = PhysRegDef[Reg];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000231 // If there was a previous use or a "full" def all is well.
Evan Cheng236490d2009-11-13 20:36:40 +0000232 if (!LastDef && !PhysRegUse[Reg]) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000233 // Otherwise, the last sub-register def implicitly defines this register.
234 // e.g.
235 // AH =
236 // AL = ... <imp-def EAX>, <imp-kill AH>
237 // = AH
238 // ...
239 // = EAX
240 // All of the sub-registers must have been defined before the use of Reg!
Evan Cheng60c7df22009-09-22 08:34:46 +0000241 SmallSet<unsigned, 4> PartDefRegs;
242 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefRegs);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000243 // If LastPartialDef is NULL, it must be using a livein register.
244 if (LastPartialDef) {
245 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
246 true/*IsImp*/));
247 PhysRegDef[Reg] = LastPartialDef;
Owen Andersonbbf55832008-08-14 23:41:38 +0000248 SmallSet<unsigned, 8> Processed;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000249 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000250 unsigned SubReg = *SubRegs; ++SubRegs) {
251 if (Processed.count(SubReg))
252 continue;
Evan Cheng60c7df22009-09-22 08:34:46 +0000253 if (PartDefRegs.count(SubReg))
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000254 continue;
255 // This part of Reg was defined before the last partial def. It's killed
256 // here.
257 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
258 false/*IsDef*/,
259 true/*IsImp*/));
260 PhysRegDef[SubReg] = LastPartialDef;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000261 for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000262 Processed.insert(*SS);
263 }
264 }
Evan Chengbfe8afa2012-01-14 01:53:46 +0000265 } else if (LastDef && !PhysRegUse[Reg] &&
266 !LastDef->findRegisterDefOperand(Reg))
Evan Cheng236490d2009-11-13 20:36:40 +0000267 // Last def defines the super register, add an implicit def of reg.
Evan Chengbfe8afa2012-01-14 01:53:46 +0000268 LastDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
269 true/*IsImp*/));
Bill Wendling90a38682008-02-20 06:10:21 +0000270
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000271 // Remember this use.
272 PhysRegUse[Reg] = MI;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000273 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000274 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000275 PhysRegUse[SubReg] = MI;
Evan Cheng4efe7412007-06-26 21:03:35 +0000276}
277
Evan Chenga4025df2009-12-01 00:44:45 +0000278/// FindLastRefOrPartRef - Return the last reference or partial reference of
279/// the specified register.
280MachineInstr *LiveVariables::FindLastRefOrPartRef(unsigned Reg) {
281 MachineInstr *LastDef = PhysRegDef[Reg];
282 MachineInstr *LastUse = PhysRegUse[Reg];
283 if (!LastDef && !LastUse)
Chris Lattner98cdfc72010-06-14 18:28:34 +0000284 return 0;
Evan Chenga4025df2009-12-01 00:44:45 +0000285
286 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
287 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
Evan Chenga4025df2009-12-01 00:44:45 +0000288 unsigned LastPartDefDist = 0;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000289 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Chenga4025df2009-12-01 00:44:45 +0000290 unsigned SubReg = *SubRegs; ++SubRegs) {
291 MachineInstr *Def = PhysRegDef[SubReg];
292 if (Def && Def != LastDef) {
293 // There was a def of this sub-register in between. This is a partial
294 // def, keep track of the last one.
295 unsigned Dist = DistanceMap[Def];
Benjamin Kramere7078ae2010-01-07 17:29:08 +0000296 if (Dist > LastPartDefDist)
Evan Chenga4025df2009-12-01 00:44:45 +0000297 LastPartDefDist = Dist;
Benjamin Kramere7078ae2010-01-07 17:29:08 +0000298 } else if (MachineInstr *Use = PhysRegUse[SubReg]) {
Evan Chenga4025df2009-12-01 00:44:45 +0000299 unsigned Dist = DistanceMap[Use];
300 if (Dist > LastRefOrPartRefDist) {
301 LastRefOrPartRefDist = Dist;
302 LastRefOrPartRef = Use;
303 }
304 }
305 }
306
307 return LastRefOrPartRef;
308}
309
Evan Chenga894ae12009-01-20 21:25:12 +0000310bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Chengad934b82009-09-24 02:15:22 +0000311 MachineInstr *LastDef = PhysRegDef[Reg];
312 MachineInstr *LastUse = PhysRegUse[Reg];
313 if (!LastDef && !LastUse)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000314 return false;
315
Evan Chengad934b82009-09-24 02:15:22 +0000316 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000317 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
318 // The whole register is used.
319 // AL =
320 // AH =
321 //
322 // = AX
323 // = AL, AX<imp-use, kill>
324 // AX =
325 //
326 // Or whole register is defined, but not used at all.
327 // AX<dead> =
328 // ...
329 // AX =
330 //
331 // Or whole register is defined, but only partly used.
332 // AX<dead> = AL<imp-def>
333 // = AL<kill>
Andrew Trick8247e0d2012-02-03 05:12:30 +0000334 // AX =
Evan Chengad934b82009-09-24 02:15:22 +0000335 MachineInstr *LastPartDef = 0;
336 unsigned LastPartDefDist = 0;
Owen Andersonbbf55832008-08-14 23:41:38 +0000337 SmallSet<unsigned, 8> PartUses;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000338 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000339 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Chengad934b82009-09-24 02:15:22 +0000340 MachineInstr *Def = PhysRegDef[SubReg];
341 if (Def && Def != LastDef) {
342 // There was a def of this sub-register in between. This is a partial
343 // def, keep track of the last one.
344 unsigned Dist = DistanceMap[Def];
345 if (Dist > LastPartDefDist) {
346 LastPartDefDist = Dist;
347 LastPartDef = Def;
348 }
349 continue;
350 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000351 if (MachineInstr *Use = PhysRegUse[SubReg]) {
352 PartUses.insert(SubReg);
Craig Topper9ebfbf82012-03-05 05:37:41 +0000353 for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000354 PartUses.insert(*SS);
355 unsigned Dist = DistanceMap[Use];
356 if (Dist > LastRefOrPartRefDist) {
357 LastRefOrPartRefDist = Dist;
358 LastRefOrPartRef = Use;
Evan Cheng4efe7412007-06-26 21:03:35 +0000359 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000360 }
361 }
Evan Chenga894ae12009-01-20 21:25:12 +0000362
Jakob Stoklund Olesen53e000b2010-03-05 21:49:17 +0000363 if (!PhysRegUse[Reg]) {
Evan Chengad934b82009-09-24 02:15:22 +0000364 // Partial uses. Mark register def dead and add implicit def of
365 // sub-registers which are used.
366 // EAX<dead> = op AL<imp-def>
367 // That is, EAX def is dead but AL def extends pass it.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000368 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
Craig Topper9ebfbf82012-03-05 05:37:41 +0000369 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000370 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Chengad934b82009-09-24 02:15:22 +0000371 if (!PartUses.count(SubReg))
372 continue;
373 bool NeedDef = true;
374 if (PhysRegDef[Reg] == PhysRegDef[SubReg]) {
375 MachineOperand *MO = PhysRegDef[Reg]->findRegisterDefOperand(SubReg);
376 if (MO) {
377 NeedDef = false;
378 assert(!MO->isDead());
Evan Cheng2c4d96d2009-07-06 21:34:05 +0000379 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000380 }
Evan Chengad934b82009-09-24 02:15:22 +0000381 if (NeedDef)
382 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
383 true/*IsDef*/, true/*IsImp*/));
Evan Chenga4025df2009-12-01 00:44:45 +0000384 MachineInstr *LastSubRef = FindLastRefOrPartRef(SubReg);
385 if (LastSubRef)
386 LastSubRef->addRegisterKilled(SubReg, TRI, true);
387 else {
388 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
389 PhysRegUse[SubReg] = LastRefOrPartRef;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000390 for (const uint16_t *SSRegs = TRI->getSubRegisters(SubReg);
Evan Chenga4025df2009-12-01 00:44:45 +0000391 unsigned SSReg = *SSRegs; ++SSRegs)
392 PhysRegUse[SSReg] = LastRefOrPartRef;
393 }
Craig Topper9ebfbf82012-03-05 05:37:41 +0000394 for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
Evan Chengad934b82009-09-24 02:15:22 +0000395 PartUses.erase(*SS);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000396 }
Jakob Stoklund Olesen53e000b2010-03-05 21:49:17 +0000397 } else if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI) {
398 if (LastPartDef)
399 // The last partial def kills the register.
400 LastPartDef->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/,
401 true/*IsImp*/, true/*IsKill*/));
402 else {
403 MachineOperand *MO =
404 LastRefOrPartRef->findRegisterDefOperand(Reg, false, TRI);
405 bool NeedEC = MO->isEarlyClobber() && MO->getReg() != Reg;
406 // If the last reference is the last def, then it's not used at all.
407 // That is, unless we are currently processing the last reference itself.
408 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
409 if (NeedEC) {
410 // If we are adding a subreg def and the superreg def is marked early
411 // clobber, add an early clobber marker to the subreg def.
412 MO = LastRefOrPartRef->findRegisterDefOperand(Reg);
413 if (MO)
414 MO->setIsEarlyClobber();
415 }
416 }
Evan Chengad934b82009-09-24 02:15:22 +0000417 } else
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000418 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
419 return true;
420}
421
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000422void LiveVariables::HandleRegMask(const MachineOperand &MO) {
423 // Call HandlePhysRegKill() for all live registers clobbered by Mask.
424 // Clobbered registers are always dead, sp there is no need to use
425 // HandlePhysRegDef().
426 for (unsigned Reg = 1, NumRegs = TRI->getNumRegs(); Reg != NumRegs; ++Reg) {
427 // Skip dead regs.
428 if (!PhysRegDef[Reg] && !PhysRegUse[Reg])
429 continue;
430 // Skip mask-preserved regs.
Evan Cheng7423db22012-01-21 03:31:03 +0000431 if (!MO.clobbersPhysReg(Reg))
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000432 continue;
433 // Kill the largest clobbered super-register.
434 // This avoids needless implicit operands.
435 unsigned Super = Reg;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000436 for (const uint16_t *SR = TRI->getSuperRegisters(Reg); *SR; ++SR)
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000437 if ((PhysRegDef[*SR] || PhysRegUse[*SR]) && MO.clobbersPhysReg(*SR))
438 Super = *SR;
439 HandlePhysRegKill(Super, 0);
440 }
441}
442
Evan Cheng296925d2009-09-23 06:28:31 +0000443void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI,
Evan Chengad934b82009-09-24 02:15:22 +0000444 SmallVector<unsigned, 4> &Defs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000445 // What parts of the register are previously defined?
Owen Andersonbffdf662008-06-27 07:05:59 +0000446 SmallSet<unsigned, 32> Live;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000447 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
448 Live.insert(Reg);
Craig Topper9ebfbf82012-03-05 05:37:41 +0000449 for (const uint16_t *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000450 Live.insert(*SS);
451 } else {
Craig Topper9ebfbf82012-03-05 05:37:41 +0000452 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000453 unsigned SubReg = *SubRegs; ++SubRegs) {
454 // If a register isn't itself defined, but all parts that make up of it
455 // are defined, then consider it also defined.
456 // e.g.
457 // AL =
458 // AH =
459 // = AX
Evan Chengad934b82009-09-24 02:15:22 +0000460 if (Live.count(SubReg))
461 continue;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000462 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
463 Live.insert(SubReg);
Craig Topper9ebfbf82012-03-05 05:37:41 +0000464 for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000465 Live.insert(*SS);
466 }
Bill Wendling420cdeb2008-02-20 07:36:31 +0000467 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000468 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000469
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000470 // Start from the largest piece, find the last time any part of the register
471 // is referenced.
Evan Chengad934b82009-09-24 02:15:22 +0000472 HandlePhysRegKill(Reg, MI);
473 // Only some of the sub-registers are used.
Craig Topper9ebfbf82012-03-05 05:37:41 +0000474 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Chengad934b82009-09-24 02:15:22 +0000475 unsigned SubReg = *SubRegs; ++SubRegs) {
476 if (!Live.count(SubReg))
477 // Skip if this sub-register isn't defined.
478 continue;
479 HandlePhysRegKill(SubReg, MI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000480 }
481
Evan Chengad934b82009-09-24 02:15:22 +0000482 if (MI)
483 Defs.push_back(Reg); // Remember this def.
Evan Cheng296925d2009-09-23 06:28:31 +0000484}
485
486void LiveVariables::UpdatePhysRegDefs(MachineInstr *MI,
487 SmallVector<unsigned, 4> &Defs) {
488 while (!Defs.empty()) {
489 unsigned Reg = Defs.back();
490 Defs.pop_back();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000491 PhysRegDef[Reg] = MI;
492 PhysRegUse[Reg] = NULL;
Craig Topper9ebfbf82012-03-05 05:37:41 +0000493 for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng4efe7412007-06-26 21:03:35 +0000494 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000495 PhysRegDef[SubReg] = MI;
496 PhysRegUse[SubReg] = NULL;
Evan Cheng4efe7412007-06-26 21:03:35 +0000497 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000498 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000499}
500
Evan Chengc6a24102007-03-17 09:29:54 +0000501bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
502 MF = &mf;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000503 MRI = &mf.getRegInfo();
Evan Cheng6130f662008-03-05 00:59:57 +0000504 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000505
Evan Cheng6130f662008-03-05 00:59:57 +0000506 ReservedRegisters = TRI->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000507
Evan Cheng6130f662008-03-05 00:59:57 +0000508 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000509 PhysRegDef = new MachineInstr*[NumRegs];
510 PhysRegUse = new MachineInstr*[NumRegs];
Evan Chenge96f5012007-04-25 19:34:00 +0000511 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000512 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
513 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000514 PHIJoins.clear();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000515
Andrew Trick8dd26252012-02-10 04:10:36 +0000516 // FIXME: LiveIntervals will be updated to remove its dependence on
517 // LiveVariables to improve compilation time and eliminate bizarre pass
518 // dependencies. Until then, we can't change much in -O0.
519 if (!MRI->isSSA())
520 report_fatal_error("regalloc=... not currently supported with -O0");
521
Evan Chengc6a24102007-03-17 09:29:54 +0000522 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000523
Chris Lattnerbc40e892003-01-13 20:01:16 +0000524 // Calculate live variable information in depth first order on the CFG of the
525 // function. This guarantees that we will see the definition of a virtual
526 // register before its uses due to dominance properties of SSA (except for PHI
527 // nodes, which are treated as a special case).
Evan Chengc6a24102007-03-17 09:29:54 +0000528 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000529 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling6d794742008-02-20 09:15:16 +0000530
Evan Cheng04104072007-06-27 05:23:00 +0000531 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
532 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
533 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000534 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000535
Evan Chengb371f452007-02-19 21:49:54 +0000536 // Mark live-in registers as live-in.
Evan Cheng296925d2009-09-23 06:28:31 +0000537 SmallVector<unsigned, 4> Defs;
Dan Gohman81bf03e2010-04-13 16:57:55 +0000538 for (MachineBasicBlock::livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000539 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000540 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000541 "Cannot have a live-in virtual register!");
Evan Chengad934b82009-09-24 02:15:22 +0000542 HandlePhysRegDef(*II, 0, Defs);
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000543 }
544
Chris Lattnerbc40e892003-01-13 20:01:16 +0000545 // Loop over all of the instructions, processing them.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000546 DistanceMap.clear();
547 unsigned Dist = 0;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000548 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000549 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000550 MachineInstr *MI = I;
Chris Lattner518bb532010-02-09 19:54:29 +0000551 if (MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000552 continue;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000553 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000554
555 // Process all of the operands of the instruction...
556 unsigned NumOperandsToProcess = MI->getNumOperands();
557
558 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
559 // of the uses. They will be handled in other basic blocks.
Chris Lattner518bb532010-02-09 19:54:29 +0000560 if (MI->isPHI())
Misha Brukman09ba9062004-06-24 21:31:16 +0000561 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000562
Evan Chengd05e8052010-03-26 02:12:24 +0000563 // Clear kill and dead markers. LV will recompute them.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000564 SmallVector<unsigned, 4> UseRegs;
565 SmallVector<unsigned, 4> DefRegs;
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000566 SmallVector<unsigned, 1> RegMasks;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000567 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Evan Chengd05e8052010-03-26 02:12:24 +0000568 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000569 if (MO.isRegMask()) {
570 RegMasks.push_back(i);
571 continue;
572 }
Evan Chenga894ae12009-01-20 21:25:12 +0000573 if (!MO.isReg() || MO.getReg() == 0)
574 continue;
575 unsigned MOReg = MO.getReg();
Evan Chengd05e8052010-03-26 02:12:24 +0000576 if (MO.isUse()) {
577 MO.setIsKill(false);
Evan Chenga894ae12009-01-20 21:25:12 +0000578 UseRegs.push_back(MOReg);
Evan Chengd05e8052010-03-26 02:12:24 +0000579 } else /*MO.isDef()*/ {
580 MO.setIsDead(false);
Evan Chenga894ae12009-01-20 21:25:12 +0000581 DefRegs.push_back(MOReg);
Evan Chengd05e8052010-03-26 02:12:24 +0000582 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000583 }
584
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000585 // Process all uses.
586 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
587 unsigned MOReg = UseRegs[i];
588 if (TargetRegisterInfo::isVirtualRegister(MOReg))
589 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000590 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000591 HandlePhysRegUse(MOReg, MI);
592 }
593
Jakob Stoklund Olesen8c47ad82012-01-21 00:58:53 +0000594 // Process all masked registers. (Call clobbers).
595 for (unsigned i = 0, e = RegMasks.size(); i != e; ++i)
596 HandleRegMask(MI->getOperand(RegMasks[i]));
597
Bill Wendling6d794742008-02-20 09:15:16 +0000598 // Process all defs.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000599 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
600 unsigned MOReg = DefRegs[i];
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000601 if (TargetRegisterInfo::isVirtualRegister(MOReg))
602 HandleVirtRegDef(MOReg, MI);
Evan Chengad934b82009-09-24 02:15:22 +0000603 else if (!ReservedRegisters[MOReg])
604 HandlePhysRegDef(MOReg, MI, Defs);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000605 }
Evan Cheng296925d2009-09-23 06:28:31 +0000606 UpdatePhysRegDefs(MI, Defs);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000607 }
608
609 // Handle any virtual assignments from PHI nodes which might be at the
610 // bottom of this basic block. We check all of our successor blocks to see
611 // if they have PHI nodes, and if so, we simulate an assignment at the end
612 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000613 if (!PHIVarInfo[MBB->getNumber()].empty()) {
614 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000615
Evan Chenge96f5012007-04-25 19:34:00 +0000616 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling420cdeb2008-02-20 07:36:31 +0000617 E = VarInfoVec.end(); I != E; ++I)
618 // Mark it alive only in the block we are representing.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000619 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson40a627d2008-01-15 22:58:11 +0000620 MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000621 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000622
Bill Wendling6d794742008-02-20 09:15:16 +0000623 // Finally, if the last instruction in the block is a return, make sure to
624 // mark it as using all of the live-out values in the function.
Dale Johannesen88004c22010-06-05 00:30:45 +0000625 // Things marked both call and return are tail calls; do not do this for
626 // them. The tail callee need not take the same registers as input
627 // that it produces as output, and there are dependencies for its input
628 // registers elsewhere.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000629 if (!MBB->empty() && MBB->back().isReturn()
630 && !MBB->back().isCall()) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000631 MachineInstr *Ret = &MBB->back();
Bill Wendling420cdeb2008-02-20 07:36:31 +0000632
Chris Lattner84bc5422007-12-31 04:13:23 +0000633 for (MachineRegisterInfo::liveout_iterator
634 I = MF->getRegInfo().liveout_begin(),
635 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000636 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman48b0b882008-06-25 22:14:43 +0000637 "Cannot have a live-out virtual register!");
Chris Lattnerd493b342005-04-09 15:23:25 +0000638 HandlePhysRegUse(*I, Ret);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000639
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000640 // Add live-out registers as implicit uses.
Evan Cheng6130f662008-03-05 00:59:57 +0000641 if (!Ret->readsRegister(*I))
Chris Lattner8019f412007-12-30 00:41:17 +0000642 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattnerd493b342005-04-09 15:23:25 +0000643 }
644 }
645
Evan Chengbfe8afa2012-01-14 01:53:46 +0000646 // MachineCSE may CSE instructions which write to non-allocatable physical
647 // registers across MBBs. Remember if any reserved register is liveout.
648 SmallSet<unsigned, 4> LiveOuts;
649 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
650 SE = MBB->succ_end(); SI != SE; ++SI) {
651 MachineBasicBlock *SuccMBB = *SI;
652 if (SuccMBB->isLandingPad())
653 continue;
654 for (MachineBasicBlock::livein_iterator LI = SuccMBB->livein_begin(),
655 LE = SuccMBB->livein_end(); LI != LE; ++LI) {
656 unsigned LReg = *LI;
657 if (!TRI->isInAllocatableClass(LReg))
658 // Ignore other live-ins, e.g. those that are live into landing pads.
659 LiveOuts.insert(LReg);
660 }
661 }
662
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000663 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
664 // available at the end of the basic block.
Evan Chenge96f5012007-04-25 19:34:00 +0000665 for (unsigned i = 0; i != NumRegs; ++i)
Evan Chengbfe8afa2012-01-14 01:53:46 +0000666 if ((PhysRegDef[i] || PhysRegUse[i]) && !LiveOuts.count(i))
Evan Chengad934b82009-09-24 02:15:22 +0000667 HandlePhysRegDef(i, 0, Defs);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000668
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000669 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
670 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000671 }
672
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000673 // Convert and transfer the dead / killed information we have gathered into
674 // VirtRegInfo onto MI's.
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +0000675 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i) {
676 const unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
677 for (unsigned j = 0, e2 = VirtRegInfo[Reg].Kills.size(); j != e2; ++j)
678 if (VirtRegInfo[Reg].Kills[j] == MRI->getVRegDef(Reg))
679 VirtRegInfo[Reg].Kills[j]->addRegisterDead(Reg, TRI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000680 else
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +0000681 VirtRegInfo[Reg].Kills[j]->addRegisterKilled(Reg, TRI);
682 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000683
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000684 // Check to make sure there are no unreachable blocks in the MC CFG for the
685 // function. If so, it is due to a bug in the instruction selector or some
686 // other part of the code generator if this happens.
687#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000688 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000689 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
690#endif
691
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000692 delete[] PhysRegDef;
693 delete[] PhysRegUse;
Evan Chenge96f5012007-04-25 19:34:00 +0000694 delete[] PHIVarInfo;
695
Chris Lattnerbc40e892003-01-13 20:01:16 +0000696 return false;
697}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000698
Evan Chengbe04dc12008-07-03 00:07:19 +0000699/// replaceKillInstruction - Update register kill info by replacing a kill
700/// instruction with a new one.
701void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
702 MachineInstr *NewMI) {
703 VarInfo &VI = getVarInfo(Reg);
Evan Cheng5b9f60b2008-07-03 00:28:27 +0000704 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengbe04dc12008-07-03 00:07:19 +0000705}
706
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000707/// removeVirtualRegistersKilled - Remove all killed info for the specified
708/// instruction.
709void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000710 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
711 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000712 if (MO.isReg() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000713 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000714 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000715 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000716 bool removed = getVarInfo(Reg).removeKill(MI);
717 assert(removed && "kill not in register's VarInfo?");
Duncan Sands1f6a3292011-08-12 14:54:45 +0000718 (void)removed;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000719 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000720 }
721 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000722}
723
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000724/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling6d794742008-02-20 09:15:16 +0000725/// particular, we want to map the variable information of a virtual register
726/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000727///
728void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
729 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
730 I != E; ++I)
731 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000732 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000733 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendling90a38682008-02-20 06:10:21 +0000734 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
735 .push_back(BBI->getOperand(i).getReg());
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000736}
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000737
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000738bool LiveVariables::VarInfo::isLiveIn(const MachineBasicBlock &MBB,
739 unsigned Reg,
740 MachineRegisterInfo &MRI) {
741 unsigned Num = MBB.getNumber();
742
743 // Reg is live-through.
744 if (AliveBlocks.test(Num))
745 return true;
746
747 // Registers defined in MBB cannot be live in.
748 const MachineInstr *Def = MRI.getVRegDef(Reg);
749 if (Def && Def->getParent() == &MBB)
750 return false;
751
752 // Reg was not defined in MBB, was it killed here?
753 return findKill(&MBB);
754}
755
Jakob Stoklund Olesen8f722352009-12-01 17:13:31 +0000756bool LiveVariables::isLiveOut(unsigned Reg, const MachineBasicBlock &MBB) {
757 LiveVariables::VarInfo &VI = getVarInfo(Reg);
758
759 // Loop over all of the successors of the basic block, checking to see if
760 // the value is either live in the block, or if it is killed in the block.
Benjamin Kramerf337fb22011-03-08 17:28:36 +0000761 SmallVector<MachineBasicBlock*, 8> OpSuccBlocks;
Jakob Stoklund Olesen8f722352009-12-01 17:13:31 +0000762 for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(),
763 E = MBB.succ_end(); SI != E; ++SI) {
764 MachineBasicBlock *SuccMBB = *SI;
765
766 // Is it alive in this successor?
767 unsigned SuccIdx = SuccMBB->getNumber();
768 if (VI.AliveBlocks.test(SuccIdx))
769 return true;
770 OpSuccBlocks.push_back(SuccMBB);
771 }
772
773 // Check to see if this value is live because there is a use in a successor
774 // that kills it.
775 switch (OpSuccBlocks.size()) {
776 case 1: {
777 MachineBasicBlock *SuccMBB = OpSuccBlocks[0];
778 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
779 if (VI.Kills[i]->getParent() == SuccMBB)
780 return true;
781 break;
782 }
783 case 2: {
784 MachineBasicBlock *SuccMBB1 = OpSuccBlocks[0], *SuccMBB2 = OpSuccBlocks[1];
785 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
786 if (VI.Kills[i]->getParent() == SuccMBB1 ||
787 VI.Kills[i]->getParent() == SuccMBB2)
788 return true;
789 break;
790 }
791 default:
792 std::sort(OpSuccBlocks.begin(), OpSuccBlocks.end());
793 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
794 if (std::binary_search(OpSuccBlocks.begin(), OpSuccBlocks.end(),
795 VI.Kills[i]->getParent()))
796 return true;
797 }
798 return false;
799}
800
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000801/// addNewBlock - Add a new basic block BB as an empty succcessor to DomBB. All
802/// variables that are live out of DomBB will be marked as passing live through
803/// BB.
804void LiveVariables::addNewBlock(MachineBasicBlock *BB,
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000805 MachineBasicBlock *DomBB,
806 MachineBasicBlock *SuccBB) {
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000807 const unsigned NumNew = BB->getNumber();
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000808
809 // All registers used by PHI nodes in SuccBB must be live through BB.
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000810 for (MachineBasicBlock::iterator BBI = SuccBB->begin(),
Chris Lattner518bb532010-02-09 19:54:29 +0000811 BBE = SuccBB->end(); BBI != BBE && BBI->isPHI(); ++BBI)
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000812 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
813 if (BBI->getOperand(i+1).getMBB() == BB)
814 getVarInfo(BBI->getOperand(i).getReg()).AliveBlocks.set(NumNew);
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000815
816 // Update info for all live variables
Jakob Stoklund Olesenb421c562011-01-08 23:10:57 +0000817 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
818 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000819 VarInfo &VI = getVarInfo(Reg);
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000820 if (!VI.AliveBlocks.test(NumNew) && VI.isLiveIn(*SuccBB, Reg, *MRI))
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000821 VI.AliveBlocks.set(NumNew);
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000822 }
823}