blob: 0ab0f9865fbc76698f24ec0e74e6d2630bc367e7 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
44// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
46def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
Bill Wendling7173da52007-11-13 09:19:02 +000048def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000049 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000050def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000051 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
59
Chris Lattner3d254552008-01-15 22:02:54 +000060def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 [SDNPHasChain, SDNPOptInFlag]>;
62
63def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
64 [SDNPInFlag]>;
65def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
66 [SDNPInFlag]>;
67
68def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
69 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
70
71def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
72 [SDNPHasChain]>;
73
74def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
75 [SDNPOutFlag]>;
76
77def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
78 [SDNPOutFlag]>;
79
80def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
81
82def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
83def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
85
86def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
87
88//===----------------------------------------------------------------------===//
89// ARM Instruction Predicate Definitions.
90//
91def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
92def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
93def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
94def IsThumb : Predicate<"Subtarget->isThumb()">;
95def IsARM : Predicate<"!Subtarget->isThumb()">;
96
97//===----------------------------------------------------------------------===//
98// ARM Flag Definitions.
99
100class RegConstraint<string C> {
101 string Constraints = C;
102}
103
104//===----------------------------------------------------------------------===//
105// ARM specific transformation functions and pattern fragments.
106//
107
108// so_imm_XFORM - Return a so_imm value packed into the format described for
109// so_imm def below.
110def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000111 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 MVT::i32);
113}]>;
114
115// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
116// so_imm_neg def below.
117def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000118 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 MVT::i32);
120}]>;
121
122// so_imm_not_XFORM - Return a so_imm value packed into the format described for
123// so_imm_not def below.
124def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000125 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 MVT::i32);
127}]>;
128
129// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
130def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000131 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 return v == 8 || v == 16 || v == 24;
133}]>;
134
135/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
136def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000137 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138}]>;
139
140/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
141def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000142 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143}]>;
144
145def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000146 PatLeaf<(imm), [{
147 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
148 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
150def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000151 PatLeaf<(imm), [{
152 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
153 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154
155// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
156def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000157 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158}]>;
159
Evan Cheng7b0249b2008-08-28 23:39:26 +0000160class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
161class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
163//===----------------------------------------------------------------------===//
164// Operand Definitions.
165//
166
167// Branch target.
168def brtarget : Operand<OtherVT>;
169
170// A list of registers separated by comma. Used by load/store multiple.
171def reglist : Operand<i32> {
172 let PrintMethod = "printRegisterList";
173}
174
175// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
176def cpinst_operand : Operand<i32> {
177 let PrintMethod = "printCPInstOperand";
178}
179
180def jtblock_operand : Operand<i32> {
181 let PrintMethod = "printJTBlockOperand";
182}
183
184// Local PC labels.
185def pclabel : Operand<i32> {
186 let PrintMethod = "printPCLabel";
187}
188
189// shifter_operand operands: so_reg and so_imm.
190def so_reg : Operand<i32>, // reg reg imm
191 ComplexPattern<i32, 3, "SelectShifterOperandReg",
192 [shl,srl,sra,rotr]> {
193 let PrintMethod = "printSORegOperand";
194 let MIOperandInfo = (ops GPR, GPR, i32imm);
195}
196
197// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
198// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
199// represented in the imm field in the same 12-bit form that they are encoded
200// into so_imm instructions: the 8-bit immediate is the least significant bits
201// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
202def so_imm : Operand<i32>,
203 PatLeaf<(imm),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000204 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 so_imm_XFORM> {
206 let PrintMethod = "printSOImmOperand";
207}
208
209// Break so_imm's up into two pieces. This handles immediates with up to 16
210// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
211// get the first/second pieces.
212def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
215 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 let PrintMethod = "printSOImm2PartOperand";
217}
218
219def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000220 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
222}]>;
223
224def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000225 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
227}]>;
228
229
230// Define ARM specific addressing modes.
231
232// addrmode2 := reg +/- reg shop imm
233// addrmode2 := reg +/- imm12
234//
235def addrmode2 : Operand<i32>,
236 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
237 let PrintMethod = "printAddrMode2Operand";
238 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
239}
240
241def am2offset : Operand<i32>,
242 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
243 let PrintMethod = "printAddrMode2OffsetOperand";
244 let MIOperandInfo = (ops GPR, i32imm);
245}
246
247// addrmode3 := reg +/- reg
248// addrmode3 := reg +/- imm8
249//
250def addrmode3 : Operand<i32>,
251 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
252 let PrintMethod = "printAddrMode3Operand";
253 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
254}
255
256def am3offset : Operand<i32>,
257 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
258 let PrintMethod = "printAddrMode3OffsetOperand";
259 let MIOperandInfo = (ops GPR, i32imm);
260}
261
262// addrmode4 := reg, <mode|W>
263//
264def addrmode4 : Operand<i32>,
265 ComplexPattern<i32, 2, "", []> {
266 let PrintMethod = "printAddrMode4Operand";
267 let MIOperandInfo = (ops GPR, i32imm);
268}
269
270// addrmode5 := reg +/- imm8*4
271//
272def addrmode5 : Operand<i32>,
273 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
274 let PrintMethod = "printAddrMode5Operand";
275 let MIOperandInfo = (ops GPR, i32imm);
276}
277
278// addrmodepc := pc + reg
279//
280def addrmodepc : Operand<i32>,
281 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
282 let PrintMethod = "printAddrModePCOperand";
283 let MIOperandInfo = (ops GPR, i32imm);
284}
285
286// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
287// register whose default is 0 (no register).
288def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
289 (ops (i32 14), (i32 zero_reg))> {
290 let PrintMethod = "printPredicateOperand";
291}
292
293// Conditional code result for instructions whose 's' bit is set, e.g. subs.
294//
295def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
296 let PrintMethod = "printSBitModifierOperand";
297}
298
299//===----------------------------------------------------------------------===//
300// ARM Instruction flags. These need to match ARMInstrInfo.h.
301//
302
303// Addressing mode.
304class AddrMode<bits<4> val> {
305 bits<4> Value = val;
306}
307def AddrModeNone : AddrMode<0>;
308def AddrMode1 : AddrMode<1>;
309def AddrMode2 : AddrMode<2>;
310def AddrMode3 : AddrMode<3>;
311def AddrMode4 : AddrMode<4>;
312def AddrMode5 : AddrMode<5>;
313def AddrModeT1 : AddrMode<6>;
314def AddrModeT2 : AddrMode<7>;
315def AddrModeT4 : AddrMode<8>;
316def AddrModeTs : AddrMode<9>;
317
318// Instruction size.
319class SizeFlagVal<bits<3> val> {
320 bits<3> Value = val;
321}
322def SizeInvalid : SizeFlagVal<0>; // Unset.
323def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
324def Size8Bytes : SizeFlagVal<2>;
325def Size4Bytes : SizeFlagVal<3>;
326def Size2Bytes : SizeFlagVal<4>;
327
328// Load / store index mode.
329class IndexMode<bits<2> val> {
330 bits<2> Value = val;
331}
332def IndexModeNone : IndexMode<0>;
333def IndexModePre : IndexMode<1>;
334def IndexModePost : IndexMode<2>;
335
336//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000337
Evan Cheng7b0249b2008-08-28 23:39:26 +0000338include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000339
340//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000341// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342//
343
Evan Cheng40d64532008-08-29 07:36:24 +0000344/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345/// binop that produces a value.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000346multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng3eb25b32008-09-12 23:15:39 +0000347 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 opc, " $dst, $a, $b",
349 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000350 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 opc, " $dst, $a, $b",
352 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000353 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 opc, " $dst, $a, $b",
355 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
356}
357
358/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
359/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000360let Defs = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000361multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng3eb25b32008-09-12 23:15:39 +0000362 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000364 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000365 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000367 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000368 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000370 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
371}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372}
373
374/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
375/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
376/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000377let Defs = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000378multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng3eb25b32008-09-12 23:15:39 +0000379 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000381 [(opnode GPR:$a, so_imm:$b)]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000382 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000384 [(opnode GPR:$a, GPR:$b)]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000385 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000387 [(opnode GPR:$a, so_reg:$b)]>;
388}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389}
390
391/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
392/// register and one whose operand is a register rotated by 8/16/24.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000393multiclass AI_unary_rrot<bits<4> opcod, string opc, PatFrag opnode> {
394 def r : AI<opcod, (outs GPR:$dst), (ins GPR:$Src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 opc, " $dst, $Src",
396 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000397 def r_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 opc, " $dst, $Src, ror $rot",
399 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
400 Requires<[IsARM, HasV6]>;
401}
402
403/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
404/// register and one whose operand is a register rotated by 8/16/24.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000405multiclass AI_bin_rrot<bits<4> opcod, string opc, PatFrag opnode> {
406 def rr : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
407 Pseudo, opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
409 Requires<[IsARM, HasV6]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000410 def rr_rot : AI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
411 Pseudo, opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 [(set GPR:$dst, (opnode GPR:$LHS,
413 (rotr GPR:$RHS, rot_imm:$rot)))]>,
414 Requires<[IsARM, HasV6]>;
415}
416
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
418/// setting carry bit. But it can optionally set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000419let Uses = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000420multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
421 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng3eb25b32008-09-12 23:15:39 +0000422 BinaryFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000423 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000424 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Cheng3eb25b32008-09-12 23:15:39 +0000425 BinaryFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000426 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000427 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng3eb25b32008-09-12 23:15:39 +0000428 BinaryFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000429 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
430}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431}
432
433//===----------------------------------------------------------------------===//
434// Instructions
435//===----------------------------------------------------------------------===//
436
437//===----------------------------------------------------------------------===//
438// Miscellaneous Instructions.
439//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
441/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
442/// the function. The first operand is the ID# for this instruction, the second
443/// is the index into the MachineConstantPool that this is, the third is the
444/// size in bytes of this constant pool entry.
445let isNotDuplicable = 1 in
446def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000447PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
448 i32imm:$size),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449 "${instid:label} ${cpidx:cpentry}", []>;
450
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000451let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452def ADJCALLSTACKUP :
Bill Wendling22f8deb2007-11-13 00:44:25 +0000453PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
454 "@ ADJCALLSTACKUP $amt1",
455 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456
457def ADJCALLSTACKDOWN :
Evan Chengb783fa32007-07-19 01:14:50 +0000458PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459 "@ ADJCALLSTACKDOWN $amt",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000460 [(ARMcallseq_start imm:$amt)]>;
461}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463def DWARF_LOC :
Evan Chengb783fa32007-07-19 01:14:50 +0000464PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 ".loc $file, $line, $col",
466 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
467
468let isNotDuplicable = 1 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000469def PICADD : AXI1<0x0, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
470 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
472
Evan Cheng8610a3b2008-01-07 23:56:57 +0000473let AddedComplexity = 10 in {
474let isSimpleLoad = 1 in
Evan Chengae7b1d72008-09-01 07:34:13 +0000475def PICLD : AXI2ldw<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000476 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 [(set GPR:$dst, (load addrmodepc:$addr))]>;
478
Evan Chengae7b1d72008-09-01 07:34:13 +0000479def PICLDZH : AXI3ldh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000480 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
482
Evan Chengae7b1d72008-09-01 07:34:13 +0000483def PICLDZB : AXI2ldb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000484 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
486
Evan Chengae7b1d72008-09-01 07:34:13 +0000487def PICLDH : AXI3ldh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000488 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
490
Evan Chengae7b1d72008-09-01 07:34:13 +0000491def PICLDB : AXI2ldb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000492 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
494
Evan Chengae7b1d72008-09-01 07:34:13 +0000495def PICLDSH : AXI3ldsh<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000496 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
498
Evan Chengae7b1d72008-09-01 07:34:13 +0000499def PICLDSB : AXI3ldsb<0x0, (outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000500 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
502}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000503let AddedComplexity = 10 in {
Evan Chengae7b1d72008-09-01 07:34:13 +0000504def PICSTR : AXI2stw<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 [(store GPR:$src, addrmodepc:$addr)]>;
507
Evan Chengae7b1d72008-09-01 07:34:13 +0000508def PICSTRH : AXI3sth<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000509 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
511
Evan Chengae7b1d72008-09-01 07:34:13 +0000512def PICSTRB : AXI2stb<0x0, (outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000513 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
515}
516}
517
518//===----------------------------------------------------------------------===//
519// Control Flow Instructions.
520//
521
522let isReturn = 1, isTerminator = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000523 def BX_RET : AI<0x1, (outs), (ins), BranchMisc, "bx", " lr", [(ARMretflag)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524
525// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000526// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
527// operand list.
Evan Cheng8610a3b2008-01-07 23:56:57 +0000528let isReturn = 1, isTerminator = 1 in
Evan Chengd36b01c2008-09-01 07:48:18 +0000529 def LDM_RET : AXI4ldpc<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000530 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000531 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 []>;
533
Evan Cheng37e7c752007-07-21 00:34:19 +0000534let isCall = 1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 Defs = [R0, R1, R2, R3, R12, LR,
536 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng10a9eb82008-09-01 08:25:56 +0000537 def BL : ABLI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 "bl ${func:call}",
539 [(ARMcall tglobaladdr:$func)]>;
540
Evan Cheng10a9eb82008-09-01 08:25:56 +0000541 def BL_pred : ABLpredI<0xB, (outs), (ins i32imm:$func, variable_ops), Branch,
542 "bl", " ${func:call}",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000543 [(ARMcall_pred tglobaladdr:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544
545 // ARMv5T and above
Evan Cheng10a9eb82008-09-01 08:25:56 +0000546 def BLX : ABLXI<0x2, (outs), (ins GPR:$func, variable_ops), BranchMisc,
Evan Chengb783fa32007-07-19 01:14:50 +0000547 "blx $func",
548 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 let Uses = [LR] in {
550 // ARMv4T
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000551 def BX : AXIx2<0x0, (outs), (ins GPR:$func, variable_ops),
552 BranchMisc, "mov lr, pc\n\tbx $func",
553 [(ARMcall_nolink GPR:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 }
555}
556
Evan Cheng37e7c752007-07-21 00:34:19 +0000557let isBranch = 1, isTerminator = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 // B is "predicable" since it can be xformed into a Bcc.
559 let isBarrier = 1 in {
560 let isPredicable = 1 in
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000561 def B : AXI<0xA, (outs), (ins brtarget:$target), Branch, "b $target",
Evan Chengb783fa32007-07-19 01:14:50 +0000562 [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563
Owen Andersonf8053082007-11-12 07:39:39 +0000564 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000565 def BR_JTr : JTI<0x0, (outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000566 "mov pc, $target \n$jt",
567 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000568 def BR_JTm : JTI2<0x0, (outs), (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000569 "ldr pc, $target \n$jt",
570 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 imm:$id)]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000572 def BR_JTadd : JTI1<0x0, (outs), (ins GPR:$target, GPR:$idx, jtblock_operand:$jt,
Evan Chengb783fa32007-07-19 01:14:50 +0000573 i32imm:$id),
574 "add pc, $target, $idx \n$jt",
575 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 imm:$id)]>;
577 }
578 }
579
580 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
581 // a two-value operand where a dag node expects two operands. :(
Evan Cheng10a9eb82008-09-01 08:25:56 +0000582 def Bcc : ABccI<0xA, (outs), (ins brtarget:$target), Branch,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000583 "b", " $target",
584 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585}
586
587//===----------------------------------------------------------------------===//
588// Load / store Instructions.
589//
590
591// Load
Evan Cheng8610a3b2008-01-07 23:56:57 +0000592let isSimpleLoad = 1 in
Evan Chengda020022008-08-31 19:02:21 +0000593def LDR : AI2ldw<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 "ldr", " $dst, $addr",
595 [(set GPR:$dst, (load addrmode2:$addr))]>;
596
597// Special LDR for loads from non-pc-relative constpools.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000598let isSimpleLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Chengda020022008-08-31 19:02:21 +0000599def LDRcp : AI2ldw<0x0, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 "ldr", " $dst, $addr", []>;
601
602// Loads with zero extension
Evan Chengac92c3f2008-09-01 07:00:14 +0000603def LDRH : AI3ldh<0xB, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 "ldr", "h $dst, $addr",
605 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
606
Evan Chengda020022008-08-31 19:02:21 +0000607def LDRB : AI2ldb<0x1, (outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 "ldr", "b $dst, $addr",
609 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
610
611// Loads with sign extension
Evan Chengac92c3f2008-09-01 07:00:14 +0000612def LDRSH : AI3ldsh<0xE, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 "ldr", "sh $dst, $addr",
614 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
615
Evan Chengac92c3f2008-09-01 07:00:14 +0000616def LDRSB : AI3ldsb<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 "ldr", "sb $dst, $addr",
618 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
619
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000620let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621// Load doubleword
Evan Chengac92c3f2008-09-01 07:00:14 +0000622def LDRD : AI3ldd<0xD, (outs GPR:$dst), (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 "ldr", "d $dst, $addr",
624 []>, Requires<[IsARM, HasV5T]>;
625
626// Indexed loads
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000627def LDR_PRE : AI2ldwpr<0x0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000628 (ins addrmode2:$addr), LdFrm,
629 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000631def LDR_POST : AI2ldwpo<0x0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000632 (ins GPR:$base, am2offset:$offset), LdFrm,
633 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634
Evan Chengac92c3f2008-09-01 07:00:14 +0000635def LDRH_PRE : AI3ldhpr<0xB, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000636 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
638
Evan Chengac92c3f2008-09-01 07:00:14 +0000639def LDRH_POST : AI3ldhpo<0xB, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000640 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
642
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000643def LDRB_PRE : AI2ldbpr<0x1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000644 (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
646
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000647def LDRB_POST : AI2ldbpo<0x1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000648 (ins GPR:$base,am2offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
650
Evan Chengac92c3f2008-09-01 07:00:14 +0000651def LDRSH_PRE : AI3ldshpr<0xE, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000652 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
654
Evan Chengac92c3f2008-09-01 07:00:14 +0000655def LDRSH_POST: AI3ldshpo<0xE, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000656 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
658
Evan Chengac92c3f2008-09-01 07:00:14 +0000659def LDRSB_PRE : AI3ldsbpr<0xD, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000660 (ins addrmode3:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
662
Evan Chengac92c3f2008-09-01 07:00:14 +0000663def LDRSB_POST: AI3ldsbpo<0xD, (outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000664 (ins GPR:$base,am3offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000666}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667
668// Store
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000669def STR : AI2stw<0x0, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 "str", " $src, $addr",
671 [(store GPR:$src, addrmode2:$addr)]>;
672
673// Stores with truncate
Evan Chengac92c3f2008-09-01 07:00:14 +0000674def STRH : AI3sth<0xB, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 "str", "h $src, $addr",
676 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
677
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000678def STRB : AI2stb<0x1, (outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 "str", "b $src, $addr",
680 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
681
682// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000683let mayStore = 1 in
Evan Chengac92c3f2008-09-01 07:00:14 +0000684def STRD : AI3std<0xF, (outs), (ins GPR:$src, addrmode3:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 "str", "d $src, $addr",
686 []>, Requires<[IsARM, HasV5T]>;
687
688// Indexed stores
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000689def STR_PRE : AI2stwpr<0x0, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000690 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 "str", " $src, [$base, $offset]!", "$base = $base_wb",
692 [(set GPR:$base_wb,
693 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
694
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000695def STR_POST : AI2stwpo<0x0, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000696 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 "str", " $src, [$base], $offset", "$base = $base_wb",
698 [(set GPR:$base_wb,
699 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
700
Evan Chengac92c3f2008-09-01 07:00:14 +0000701def STRH_PRE : AI3sthpr<0xB, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000702 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
704 [(set GPR:$base_wb,
705 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
706
Evan Chengac92c3f2008-09-01 07:00:14 +0000707def STRH_POST: AI3sthpo<0xB, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000708 (ins GPR:$src, GPR:$base,am3offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 "str", "h $src, [$base], $offset", "$base = $base_wb",
710 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
711 GPR:$base, am3offset:$offset))]>;
712
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000713def STRB_PRE : AI2stbpr<0x1, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000714 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
716 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
717 GPR:$base, am2offset:$offset))]>;
718
Evan Cheng1a7c1cc2008-09-01 01:27:33 +0000719def STRB_POST: AI2stbpo<0x1, (outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000720 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 "str", "b $src, [$base], $offset", "$base = $base_wb",
722 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
723 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724
725//===----------------------------------------------------------------------===//
726// Load / store multiple Instructions.
727//
728
Evan Chengb783fa32007-07-19 01:14:50 +0000729// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000730let mayLoad = 1 in
Evan Chengd36b01c2008-09-01 07:48:18 +0000731def LDM : AXI4ld<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000732 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000733 LdFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 []>;
735
Chris Lattner6887b142008-01-06 08:36:04 +0000736let mayStore = 1 in
Evan Chengd36b01c2008-09-01 07:48:18 +0000737def STM : AXI4st<0x0, (outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000738 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000739 StFrm, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 []>;
741
742//===----------------------------------------------------------------------===//
743// Move Instructions.
744//
745
Evan Cheng3eb25b32008-09-12 23:15:39 +0000746def MOVr : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 "mov", " $dst, $src", []>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000748def MOVs : AsI1<0xD, (outs GPR:$dst), (ins so_reg:$src), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
750
751let isReMaterializable = 1 in
Evan Cheng3eb25b32008-09-12 23:15:39 +0000752def MOVi : AsI1<0xD, (outs GPR:$dst), (ins so_imm:$src), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
754
Evan Cheng3eb25b32008-09-12 23:15:39 +0000755def MOVrx : AsI1<0xD, (outs GPR:$dst), (ins GPR:$src), UnaryFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000756 "mov", " $dst, $src, rrx",
757 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758
759// These aren't really mov instructions, but we have to define them this way
760// due to flag operands.
761
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000762let Defs = [CPSR] in {
Evan Cheng3eb25b32008-09-12 23:15:39 +0000763def MOVsrl_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 "mov", "s $dst, $src, lsr #1",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000765 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000766def MOVsra_flag : AI1<0xD, (outs GPR:$dst), (ins GPR:$src), UnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 "mov", "s $dst, $src, asr #1",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000768 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
769}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770
771//===----------------------------------------------------------------------===//
772// Extend Instructions.
773//
774
775// Sign extenders
776
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000777defm SXTB : AI_unary_rrot<0x0, "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
778defm SXTH : AI_unary_rrot<0x0, "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000780defm SXTAB : AI_bin_rrot<0x0, "sxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000782defm SXTAH : AI_bin_rrot<0x0, "sxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
784
785// TODO: SXT(A){B|H}16
786
787// Zero extenders
788
789let AddedComplexity = 16 in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000790defm UXTB : AI_unary_rrot<0x0, "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
791defm UXTH : AI_unary_rrot<0x0, "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
792defm UXTB16 : AI_unary_rrot<0x0, "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793
794def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
795 (UXTB16r_rot GPR:$Src, 24)>;
796def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
797 (UXTB16r_rot GPR:$Src, 8)>;
798
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000799defm UXTAB : AI_bin_rrot<0x0, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000801defm UXTAH : AI_bin_rrot<0x0, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
803}
804
805// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
806//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
807
808// TODO: UXT(A){B|H}16
809
810//===----------------------------------------------------------------------===//
811// Arithmetic Instructions.
812//
813
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000814defm ADD : AsI1_bin_irs<0x4, "add", BinOpFrag<(add node:$LHS, node:$RHS)>>;
815defm SUB : AsI1_bin_irs<0x2, "sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816
817// ADD and SUB with 's' bit set.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000818defm ADDS : ASI1_bin_s_irs<0x4, "add", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
819defm SUBS : ASI1_bin_s_irs<0x2, "sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820
821// FIXME: Do not allow ADC / SBC to be predicated for now.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000822defm ADC : AsXI1_bin_c_irs<0x5, "adc", BinOpFrag<(adde node:$LHS, node:$RHS)>>;
823defm SBC : AsXI1_bin_c_irs<0x6, "sbc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824
825// These don't define reg/reg forms, because they are handled above.
Evan Cheng3eb25b32008-09-12 23:15:39 +0000826def RSBri : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 "rsb", " $dst, $a, $b",
828 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
829
Evan Cheng3eb25b32008-09-12 23:15:39 +0000830def RSBrs : AsI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 "rsb", " $dst, $a, $b",
832 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
833
834// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000835let Defs = [CPSR] in {
Evan Cheng3eb25b32008-09-12 23:15:39 +0000836def RSBSri : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000838 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000839def RSBSrs : AI1<0x3, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), BinaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000841 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
842}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843
844// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000845let Uses = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000846def RSCri : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng3eb25b32008-09-12 23:15:39 +0000847 BinaryFrm, "rsc${s} $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000848 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000849def RSCrs : AXI1<0x7, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng3eb25b32008-09-12 23:15:39 +0000850 BinaryFrm, "rsc${s} $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000851 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
852}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853
854// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
855def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
856 (SUBri GPR:$src, so_imm_neg:$imm)>;
857
858//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
859// (SUBSri GPR:$src, so_imm_neg:$imm)>;
860//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
861// (SBCri GPR:$src, so_imm_neg:$imm)>;
862
863// Note: These are implemented in C++ code, because they have to generate
864// ADD/SUBrs instructions, which use a complex pattern that a xform function
865// cannot produce.
866// (mul X, 2^n+1) -> (add (X << n), X)
867// (mul X, 2^n-1) -> (rsb X, (X << n))
868
869
870//===----------------------------------------------------------------------===//
871// Bitwise Instructions.
872//
873
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000874defm AND : AsI1_bin_irs<0x0, "and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
875defm ORR : AsI1_bin_irs<0xC, "orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
876defm EOR : AsI1_bin_irs<0x1, "eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
877defm BIC : AsI1_bin_irs<0xE, "bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878
Evan Cheng3eb25b32008-09-12 23:15:39 +0000879def MVNr : AsI1<0xE, (outs GPR:$dst), (ins GPR:$src), UnaryFrm,
Evan Cheng40d64532008-08-29 07:36:24 +0000880 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Cheng3eb25b32008-09-12 23:15:39 +0000881def MVNs : AsI1<0xE, (outs GPR:$dst), (ins so_reg:$src), UnaryFrm,
Evan Cheng40d64532008-08-29 07:36:24 +0000882 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883let isReMaterializable = 1 in
Evan Cheng3eb25b32008-09-12 23:15:39 +0000884def MVNi : AsI1<0xE, (outs GPR:$dst), (ins so_imm:$imm), UnaryFrm,
Evan Cheng40d64532008-08-29 07:36:24 +0000885 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886
887def : ARMPat<(and GPR:$src, so_imm_not:$imm),
888 (BICri GPR:$src, so_imm_not:$imm)>;
889
890//===----------------------------------------------------------------------===//
891// Multiply Instructions.
892//
893
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000894def MUL : AsI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
895 "mul", " $dst, $a, $b",
896 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000898def MLA : AsI<0x2, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
899 MulFrm, "mla", " $dst, $a, $b, $c",
900 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901
902// Extra precision multiplies with low / high results
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000903def SMULL : AsI<0xC, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
904 MulFrm, "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000906def UMULL : AsI<0x8, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
907 MulFrm, "umull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908
909// Multiply + accumulate
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000910def SMLAL : AsI<0xE, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
911 MulFrm, "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000913def UMLAL : AsI<0xA, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
914 MulFrm, "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000916def UMAAL : AI<0x0, (outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 "umaal", " $ldst, $hdst, $a, $b", []>,
918 Requires<[IsARM, HasV6]>;
919
920// Most significant word multiply
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000921def SMMUL : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 "smmul", " $dst, $a, $b",
923 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
924 Requires<[IsARM, HasV6]>;
925
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000926def SMMLA : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 "smmla", " $dst, $a, $b, $c",
928 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
929 Requires<[IsARM, HasV6]>;
930
931
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000932def SMMLS : AI<0x0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), MulFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 "smmls", " $dst, $a, $b, $c",
934 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
935 Requires<[IsARM, HasV6]>;
936
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000937multiclass AI_smul<string opc, PatFrag opnode> {
938 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 !strconcat(opc, "bb"), " $dst, $a, $b",
940 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
941 (sext_inreg GPR:$b, i16)))]>,
942 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000943
944 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 !strconcat(opc, "bt"), " $dst, $a, $b",
946 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
947 (sra GPR:$b, 16)))]>,
948 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000949
950 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 !strconcat(opc, "tb"), " $dst, $a, $b",
952 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
953 (sext_inreg GPR:$b, i16)))]>,
954 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000955
956 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMUL,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 !strconcat(opc, "tt"), " $dst, $a, $b",
958 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
959 (sra GPR:$b, 16)))]>,
960 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000961
962 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 !strconcat(opc, "wb"), " $dst, $a, $b",
964 [(set GPR:$dst, (sra (opnode GPR:$a,
965 (sext_inreg GPR:$b, i16)), 16))]>,
966 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000967
968 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b), MulSMULW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969 !strconcat(opc, "wt"), " $dst, $a, $b",
970 [(set GPR:$dst, (sra (opnode GPR:$a,
971 (sra GPR:$b, 16)), 16))]>,
972 Requires<[IsARM, HasV5TE]>;
973}
974
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000975
976multiclass AI_smla<string opc, PatFrag opnode> {
977 def BB : AI<0x8, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
979 [(set GPR:$dst, (add GPR:$acc,
980 (opnode (sext_inreg GPR:$a, i16),
981 (sext_inreg GPR:$b, i16))))]>,
982 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000983
984 def BT : AI<0xC, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
986 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
987 (sra GPR:$b, 16))))]>,
988 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000989
990 def TB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
992 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
993 (sext_inreg GPR:$b, i16))))]>,
994 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000995
996 def TT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
998 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
999 (sra GPR:$b, 16))))]>,
1000 Requires<[IsARM, HasV5TE]>;
1001
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001002 def WB : AI<0xA, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
1004 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1005 (sext_inreg GPR:$b, i16)), 16)))]>,
1006 Requires<[IsARM, HasV5TE]>;
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001007
1008 def WT : AI<0xE, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), MulSMLAW,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
1010 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1011 (sra GPR:$b, 16)), 16)))]>,
1012 Requires<[IsARM, HasV5TE]>;
1013}
1014
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001015defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1016defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017
1018// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1019// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1020
1021//===----------------------------------------------------------------------===//
1022// Misc. Arithmetic Instructions.
1023//
1024
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001025def CLZ : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 "clz", " $dst, $src",
1027 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
1028
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001029def REV : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 "rev", " $dst, $src",
1031 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
1032
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001033def REV16 : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 "rev16", " $dst, $src",
1035 [(set GPR:$dst,
1036 (or (and (srl GPR:$src, 8), 0xFF),
1037 (or (and (shl GPR:$src, 8), 0xFF00),
1038 (or (and (srl GPR:$src, 8), 0xFF0000),
1039 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1040 Requires<[IsARM, HasV6]>;
1041
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001042def REVSH : AI<0x0, (outs GPR:$dst), (ins GPR:$src), ArithMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 "revsh", " $dst, $src",
1044 [(set GPR:$dst,
1045 (sext_inreg
1046 (or (srl (and GPR:$src, 0xFF00), 8),
1047 (shl GPR:$src, 8)), i16))]>,
1048 Requires<[IsARM, HasV6]>;
1049
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001050def PKHBT : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1051 Pseudo, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1053 (and (shl GPR:$src2, (i32 imm:$shamt)),
1054 0xFFFF0000)))]>,
1055 Requires<[IsARM, HasV6]>;
1056
1057// Alternate cases for PKHBT where identities eliminate some nodes.
1058def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1059 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1060def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1061 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1062
1063
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001064def PKHTB : AI<0x0, (outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1065 Pseudo, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1067 (and (sra GPR:$src2, imm16_31:$shamt),
1068 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
1069
1070// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1071// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1072def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1073 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1074def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1075 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1076 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1077
1078
1079//===----------------------------------------------------------------------===//
1080// Comparison Instructions...
1081//
1082
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001083defm CMP : AI1_cmp_irs<0xA, "cmp",
1084 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1085defm CMN : AI1_cmp_irs<0xB, "cmn",
1086 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087
1088// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001089defm TST : AI1_cmp_irs<0x8, "tst",
1090 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1091defm TEQ : AI1_cmp_irs<0x9, "teq",
1092 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001094defm CMPnz : AI1_cmp_irs<0xA, "cmp",
1095 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1096defm CMNnz : AI1_cmp_irs<0xA, "cmn",
1097 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098
1099def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1100 (CMNri GPR:$src, so_imm_neg:$imm)>;
1101
1102def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1103 (CMNri GPR:$src, so_imm_neg:$imm)>;
1104
1105
1106// Conditional moves
1107// FIXME: should be able to write a pattern for ARMcmov, but can't use
1108// a two-value operand where a dag node expects two operands. :(
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001109def MOVCCr : AI<0xD, (outs GPR:$dst), (ins GPR:$false, GPR:$true),
Evan Cheng3eb25b32008-09-12 23:15:39 +00001110 UnaryFrm, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
1112 RegConstraint<"$false = $dst">;
1113
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001114def MOVCCs : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_reg:$true),
Evan Cheng3eb25b32008-09-12 23:15:39 +00001115 UnaryFrm, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
1117 RegConstraint<"$false = $dst">;
1118
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001119def MOVCCi : AI<0xD, (outs GPR:$dst), (ins GPR:$false, so_imm:$true),
Evan Cheng3eb25b32008-09-12 23:15:39 +00001120 UnaryFrm, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
1122 RegConstraint<"$false = $dst">;
1123
1124
1125// LEApcrel - Load a pc-relative address into a register without offending the
1126// assembler.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001127def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1129 "${:private}PCRELL${:uid}+8))\n"),
1130 !strconcat("${:private}PCRELL${:uid}:\n\t",
1131 "add$p $dst, pc, #PCRELV${:uid}")),
1132 []>;
1133
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001134def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1135 Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1137 "${:private}PCRELL${:uid}+8))\n"),
1138 !strconcat("${:private}PCRELL${:uid}:\n\t",
1139 "add$p $dst, pc, #PCRELV${:uid}")),
1140 []>;
1141
1142//===----------------------------------------------------------------------===//
1143// TLS Instructions
1144//
1145
1146// __aeabi_read_tp preserves the registers r1-r3.
1147let isCall = 1,
1148 Defs = [R0, R12, LR, CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001149 def TPsoft : AXI<0x0, (outs), (ins), BranchMisc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150 "bl __aeabi_read_tp",
1151 [(set R0, ARMthread_pointer)]>;
1152}
1153
1154//===----------------------------------------------------------------------===//
1155// Non-Instruction Patterns
1156//
1157
1158// ConstantPool, GlobalAddress, and JumpTable
1159def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1160def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1161def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1162 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1163
1164// Large immediate handling.
1165
1166// Two piece so_imms.
1167let isReMaterializable = 1 in
Evan Cheng3eb25b32008-09-12 23:15:39 +00001168def MOVi2pieces : AI1x2<0x0, (outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169 "mov", " $dst, $src",
1170 [(set GPR:$dst, so_imm2part:$src)]>;
1171
1172def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1173 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1174 (so_imm2part_2 imm:$RHS))>;
1175def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1176 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1177 (so_imm2part_2 imm:$RHS))>;
1178
1179// TODO: add,sub,and, 3-instr forms?
1180
1181
1182// Direct calls
1183def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
1184
1185// zextload i1 -> zextload i8
1186def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1187
1188// extload -> zextload
1189def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1190def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1191def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1192
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193// smul* and smla*
1194def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1195 (SMULBB GPR:$a, GPR:$b)>;
1196def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1197 (SMULBB GPR:$a, GPR:$b)>;
1198def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1199 (SMULBT GPR:$a, GPR:$b)>;
1200def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1201 (SMULBT GPR:$a, GPR:$b)>;
1202def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1203 (SMULTB GPR:$a, GPR:$b)>;
1204def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1205 (SMULTB GPR:$a, GPR:$b)>;
1206def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1207 (SMULWB GPR:$a, GPR:$b)>;
1208def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1209 (SMULWB GPR:$a, GPR:$b)>;
1210
1211def : ARMV5TEPat<(add GPR:$acc,
1212 (mul (sra (shl GPR:$a, 16), 16),
1213 (sra (shl GPR:$b, 16), 16))),
1214 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1215def : ARMV5TEPat<(add GPR:$acc,
1216 (mul sext_16_node:$a, sext_16_node:$b)),
1217 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1218def : ARMV5TEPat<(add GPR:$acc,
1219 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1220 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1221def : ARMV5TEPat<(add GPR:$acc,
1222 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1223 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1224def : ARMV5TEPat<(add GPR:$acc,
1225 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1226 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1227def : ARMV5TEPat<(add GPR:$acc,
1228 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1229 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1230def : ARMV5TEPat<(add GPR:$acc,
1231 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1232 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1233def : ARMV5TEPat<(add GPR:$acc,
1234 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1235 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1236
1237//===----------------------------------------------------------------------===//
1238// Thumb Support
1239//
1240
1241include "ARMInstrThumb.td"
1242
1243//===----------------------------------------------------------------------===//
1244// Floating Point Support
1245//
1246
1247include "ARMInstrVFP.td"