blob: b7949119b77a18946dcb050e7b155d828989f417 [file] [log] [blame]
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +00001//===-- MSP430ISelLowering.cpp - MSP430 DAG Lowering Implementation ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MSP430TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "msp430-lower"
15
16#include "MSP430ISelLowering.h"
17#include "MSP430.h"
Anton Korobeynikov06ccca52009-12-07 02:28:10 +000018#include "MSP430MachineFunctionInfo.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000019#include "MSP430TargetMachine.h"
20#include "MSP430Subtarget.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CallingConv.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/GlobalAlias.h"
27#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +000032#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
34#include "llvm/CodeGen/ValueTypes.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000035#include "llvm/Target/TargetLoweringObjectFile.h"
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +000036#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000037#include "llvm/Support/Debug.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattner4437ae22009-08-23 07:05:07 +000039#include "llvm/Support/raw_ostream.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000040#include "llvm/ADT/VectorExtras.h"
41using namespace llvm;
42
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +000043typedef enum {
44 NoHWMult,
45 HWMultIntr,
46 HWMultNoIntr
47} HWMultUseMode;
48
49static cl::opt<HWMultUseMode>
50HWMultMode("msp430-hwmult-mode",
51 cl::desc("Hardware multiplier use mode"),
52 cl::init(HWMultNoIntr),
53 cl::values(
54 clEnumValN(NoHWMult, "no",
55 "Do not use hardware multiplier"),
56 clEnumValN(HWMultIntr, "interrupts",
57 "Assume hardware multiplier can be used inside interrupts"),
58 clEnumValN(HWMultNoIntr, "use",
59 "Assume hardware multiplier cannot be used inside interrupts"),
60 clEnumValEnd));
61
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000062MSP430TargetLowering::MSP430TargetLowering(MSP430TargetMachine &tm) :
Chris Lattnerf0144122009-07-28 03:13:23 +000063 TargetLowering(tm, new TargetLoweringObjectFileELF()),
64 Subtarget(*tm.getSubtargetImpl()), TM(tm) {
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000065
Anton Korobeynikov06ccca52009-12-07 02:28:10 +000066 TD = getTargetData();
67
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000068 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000069 addRegisterClass(MVT::i8, MSP430::GR8RegisterClass);
70 addRegisterClass(MVT::i16, MSP430::GR16RegisterClass);
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000071
72 // Compute derived properties from the register classes
73 computeRegisterProperties();
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +000074
Anton Korobeynikov1476d972009-05-03 13:03:14 +000075 // Provide all sorts of operation actions
76
77 // Division is expensive
78 setIntDivIsCheap(false);
79
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +000080 // Even if we have only 1 bit shift here, we can perform
81 // shifts of the whole bitwidth 1 bit per step.
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setShiftAmountType(MVT::i8);
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +000083
Anton Korobeynikovc08163e2009-05-03 13:11:35 +000084 setStackPointerRegisterToSaveRestore(MSP430::SPW);
85 setBooleanContents(ZeroOrOneBooleanContent);
86 setSchedulingPreference(SchedulingForLatency);
87
Anton Korobeynikov06ac0822009-11-07 17:15:25 +000088 // We have post-incremented loads / stores.
Anton Korobeynikov6534f832009-11-07 17:15:06 +000089 setIndexedLoadAction(ISD::POST_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::POST_INC, MVT::i16, Legal);
91
92 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
94 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
95 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Anton Korobeynikov36b6e532009-05-03 13:06:03 +000097
Anton Korobeynikov54f30d32009-05-03 13:06:26 +000098 // We don't have any truncstores
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Anton Korobeynikov54f30d32009-05-03 13:06:26 +0000100
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::SRA, MVT::i8, Custom);
102 setOperationAction(ISD::SHL, MVT::i8, Custom);
103 setOperationAction(ISD::SRL, MVT::i8, Custom);
104 setOperationAction(ISD::SRA, MVT::i16, Custom);
105 setOperationAction(ISD::SHL, MVT::i16, Custom);
106 setOperationAction(ISD::SRL, MVT::i16, Custom);
107 setOperationAction(ISD::ROTL, MVT::i8, Expand);
108 setOperationAction(ISD::ROTR, MVT::i8, Expand);
109 setOperationAction(ISD::ROTL, MVT::i16, Expand);
110 setOperationAction(ISD::ROTR, MVT::i16, Expand);
111 setOperationAction(ISD::GlobalAddress, MVT::i16, Custom);
112 setOperationAction(ISD::ExternalSymbol, MVT::i16, Custom);
113 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
114 setOperationAction(ISD::BRIND, MVT::Other, Expand);
115 setOperationAction(ISD::BR_CC, MVT::i8, Custom);
116 setOperationAction(ISD::BR_CC, MVT::i16, Custom);
117 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000118 setOperationAction(ISD::SETCC, MVT::i8, Custom);
119 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::SELECT, MVT::i8, Expand);
121 setOperationAction(ISD::SELECT, MVT::i16, Expand);
122 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
123 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
124 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Custom);
Anton Korobeynikov379a0872009-08-25 17:00:23 +0000125 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i8, Expand);
126 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i16, Expand);
Anton Korobeynikov8725bd22009-05-03 13:14:25 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::CTTZ, MVT::i8, Expand);
129 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
130 setOperationAction(ISD::CTLZ, MVT::i8, Expand);
131 setOperationAction(ISD::CTLZ, MVT::i16, Expand);
132 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
133 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::SHL_PARTS, MVT::i8, Expand);
136 setOperationAction(ISD::SHL_PARTS, MVT::i16, Expand);
137 setOperationAction(ISD::SRL_PARTS, MVT::i8, Expand);
138 setOperationAction(ISD::SRL_PARTS, MVT::i16, Expand);
139 setOperationAction(ISD::SRA_PARTS, MVT::i8, Expand);
140 setOperationAction(ISD::SRA_PARTS, MVT::i16, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000141
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000143
Anton Korobeynikov8725bd22009-05-03 13:14:25 +0000144 // FIXME: Implement efficiently multiplication by a constant
Anton Korobeynikov8983da72009-11-07 17:14:39 +0000145 setOperationAction(ISD::MUL, MVT::i8, Expand);
146 setOperationAction(ISD::MULHS, MVT::i8, Expand);
147 setOperationAction(ISD::MULHU, MVT::i8, Expand);
148 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
149 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::MUL, MVT::i16, Expand);
151 setOperationAction(ISD::MULHS, MVT::i16, Expand);
152 setOperationAction(ISD::MULHU, MVT::i16, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
Anton Korobeynikovf2f54022009-05-03 13:18:33 +0000155
Anton Korobeynikov8983da72009-11-07 17:14:39 +0000156 setOperationAction(ISD::UDIV, MVT::i8, Expand);
157 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
158 setOperationAction(ISD::UREM, MVT::i8, Expand);
159 setOperationAction(ISD::SDIV, MVT::i8, Expand);
160 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
161 setOperationAction(ISD::SREM, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UDIV, MVT::i16, Expand);
163 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
164 setOperationAction(ISD::UREM, MVT::i16, Expand);
165 setOperationAction(ISD::SDIV, MVT::i16, Expand);
166 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
167 setOperationAction(ISD::SREM, MVT::i16, Expand);
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +0000168
169 // Libcalls names.
170 if (HWMultMode == HWMultIntr) {
171 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw");
172 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw");
173 } else if (HWMultMode == HWMultNoIntr) {
174 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw_noint");
175 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw_noint");
176 }
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000177}
178
Anton Korobeynikovb8639f52009-05-03 13:03:50 +0000179SDValue MSP430TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000180 switch (Op.getOpcode()) {
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000181 case ISD::SHL: // FALLTHROUGH
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000182 case ISD::SRL:
Anton Korobeynikov44288852009-05-03 13:07:31 +0000183 case ISD::SRA: return LowerShifts(Op, DAG);
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000184 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000185 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000186 case ISD::SETCC: return LowerSETCC(Op, DAG);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000187 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
188 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000189 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000190 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
191 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000192 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("unimplemented operand");
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000194 return SDValue();
195 }
196}
197
Bill Wendlingb4202b82009-07-01 18:50:55 +0000198/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000199unsigned MSP430TargetLowering::getFunctionAlignment(const Function *F) const {
Anton Korobeynikov3741be32009-11-22 01:13:39 +0000200 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000201}
202
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000203//===----------------------------------------------------------------------===//
Anton Korobeynikovcd761282009-08-26 13:44:29 +0000204// MSP430 Inline Assembly Support
205//===----------------------------------------------------------------------===//
206
207/// getConstraintType - Given a constraint letter, return the type of
208/// constraint it is for this target.
209TargetLowering::ConstraintType
210MSP430TargetLowering::getConstraintType(const std::string &Constraint) const {
211 if (Constraint.size() == 1) {
212 switch (Constraint[0]) {
213 case 'r':
214 return C_RegisterClass;
215 default:
216 break;
217 }
218 }
219 return TargetLowering::getConstraintType(Constraint);
220}
221
222std::pair<unsigned, const TargetRegisterClass*>
223MSP430TargetLowering::
224getRegForInlineAsmConstraint(const std::string &Constraint,
225 EVT VT) const {
226 if (Constraint.size() == 1) {
227 // GCC Constraint Letters
228 switch (Constraint[0]) {
229 default: break;
230 case 'r': // GENERAL_REGS
231 if (VT == MVT::i8)
232 return std::make_pair(0U, MSP430::GR8RegisterClass);
233
234 return std::make_pair(0U, MSP430::GR16RegisterClass);
235 }
236 }
237
238 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
239}
240
241//===----------------------------------------------------------------------===//
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000242// Calling Convention Implementation
243//===----------------------------------------------------------------------===//
244
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000245#include "MSP430GenCallingConv.inc"
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000246
Dan Gohman98ca4f22009-08-05 01:29:28 +0000247SDValue
248MSP430TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000249 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000250 bool isVarArg,
251 const SmallVectorImpl<ISD::InputArg>
252 &Ins,
253 DebugLoc dl,
254 SelectionDAG &DAG,
255 SmallVectorImpl<SDValue> &InVals) {
256
257 switch (CallConv) {
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000258 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000259 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000260 case CallingConv::C:
261 case CallingConv::Fast:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000262 return LowerCCCArguments(Chain, CallConv, isVarArg, Ins, dl, DAG, InVals);
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000263 case CallingConv::MSP430_INTR:
264 if (Ins.empty())
265 return Chain;
266 else {
267 llvm_report_error("ISRs cannot have arguments");
268 return SDValue();
269 }
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000270 }
271}
272
Dan Gohman98ca4f22009-08-05 01:29:28 +0000273SDValue
274MSP430TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000275 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000276 bool isTailCall,
277 const SmallVectorImpl<ISD::OutputArg> &Outs,
278 const SmallVectorImpl<ISD::InputArg> &Ins,
279 DebugLoc dl, SelectionDAG &DAG,
280 SmallVectorImpl<SDValue> &InVals) {
281
282 switch (CallConv) {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000283 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000284 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov44288852009-05-03 13:07:31 +0000285 case CallingConv::Fast:
286 case CallingConv::C:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000287 return LowerCCCCallTo(Chain, Callee, CallConv, isVarArg, isTailCall,
288 Outs, Ins, dl, DAG, InVals);
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000289 case CallingConv::MSP430_INTR:
290 llvm_report_error("ISRs cannot be called directly");
291 return SDValue();
Anton Korobeynikov44288852009-05-03 13:07:31 +0000292 }
293}
294
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000295/// LowerCCCArguments - transform physical registers into virtual registers and
296/// generate load operations for arguments places on the stack.
297// FIXME: struct return stuff
298// FIXME: varargs
Dan Gohman98ca4f22009-08-05 01:29:28 +0000299SDValue
300MSP430TargetLowering::LowerCCCArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000301 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000302 bool isVarArg,
303 const SmallVectorImpl<ISD::InputArg>
304 &Ins,
305 DebugLoc dl,
306 SelectionDAG &DAG,
307 SmallVectorImpl<SDValue> &InVals) {
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000308 MachineFunction &MF = DAG.getMachineFunction();
309 MachineFrameInfo *MFI = MF.getFrameInfo();
310 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000311
312 // Assign locations to all of the incoming arguments.
313 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000314 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
315 ArgLocs, *DAG.getContext());
316 CCInfo.AnalyzeFormalArguments(Ins, CC_MSP430);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000317
318 assert(!isVarArg && "Varargs not supported yet");
319
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000320 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
321 CCValAssign &VA = ArgLocs[i];
322 if (VA.isRegLoc()) {
323 // Arguments passed in registers
Owen Andersone50ed302009-08-10 22:56:29 +0000324 EVT RegVT = VA.getLocVT();
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 switch (RegVT.getSimpleVT().SimpleTy) {
Torok Edwin804e0fe2009-07-08 19:04:27 +0000326 default:
327 {
Torok Edwindac237e2009-07-08 20:53:28 +0000328#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +0000329 errs() << "LowerFormalArguments Unhandled argument type: "
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 << RegVT.getSimpleVT().SimpleTy << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000331#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000332 llvm_unreachable(0);
Torok Edwin804e0fe2009-07-08 19:04:27 +0000333 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 case MVT::i16:
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000335 unsigned VReg =
Anton Korobeynikov1df221f2009-05-03 13:02:04 +0000336 RegInfo.createVirtualRegister(MSP430::GR16RegisterClass);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000337 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000338 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, RegVT);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000339
340 // If this is an 8-bit value, it is really passed promoted to 16
341 // bits. Insert an assert[sz]ext to capture this, then truncate to the
342 // right size.
343 if (VA.getLocInfo() == CCValAssign::SExt)
344 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
345 DAG.getValueType(VA.getValVT()));
346 else if (VA.getLocInfo() == CCValAssign::ZExt)
347 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
348 DAG.getValueType(VA.getValVT()));
349
350 if (VA.getLocInfo() != CCValAssign::Full)
351 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
352
Dan Gohman98ca4f22009-08-05 01:29:28 +0000353 InVals.push_back(ArgValue);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000354 }
355 } else {
356 // Sanity check
357 assert(VA.isMemLoc());
358 // Load the argument to a virtual register
359 unsigned ObjSize = VA.getLocVT().getSizeInBits()/8;
360 if (ObjSize > 2) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000361 errs() << "LowerFormalArguments Unhandled argument type: "
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 << VA.getLocVT().getSimpleVT().SimpleTy
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000363 << "\n";
364 }
365 // Create the frame index object for this incoming parameter...
David Greene3f2bf852009-11-12 20:49:22 +0000366 int FI = MFI->CreateFixedObject(ObjSize, VA.getLocMemOffset(), true, false);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000367
368 // Create the SelectionDAG nodes corresponding to a load
369 //from this parameter
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 SDValue FIN = DAG.getFrameIndex(FI, MVT::i16);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000371 InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +0000372 PseudoSourceValue::getFixedStack(FI), 0));
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000373 }
374 }
375
Dan Gohman98ca4f22009-08-05 01:29:28 +0000376 return Chain;
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000377}
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000378
Dan Gohman98ca4f22009-08-05 01:29:28 +0000379SDValue
380MSP430TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000381 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000382 const SmallVectorImpl<ISD::OutputArg> &Outs,
383 DebugLoc dl, SelectionDAG &DAG) {
384
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000385 // CCValAssign - represent the assignment of the return value to a location
386 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000387
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000388 // ISRs cannot return any value.
389 if (CallConv == CallingConv::MSP430_INTR && !Outs.empty()) {
390 llvm_report_error("ISRs cannot return any value");
391 return SDValue();
392 }
393
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000394 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000395 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
396 RVLocs, *DAG.getContext());
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000397
Dan Gohman98ca4f22009-08-05 01:29:28 +0000398 // Analize return values.
399 CCInfo.AnalyzeReturn(Outs, RetCC_MSP430);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000400
401 // If this is the first return lowered for this function, add the regs to the
402 // liveout set for the function.
403 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
404 for (unsigned i = 0; i != RVLocs.size(); ++i)
405 if (RVLocs[i].isRegLoc())
406 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
407 }
408
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000409 SDValue Flag;
410
411 // Copy the result values into the output registers.
412 for (unsigned i = 0; i != RVLocs.size(); ++i) {
413 CCValAssign &VA = RVLocs[i];
414 assert(VA.isRegLoc() && "Can only return in registers!");
415
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000416 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000417 Outs[i].Val, Flag);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000418
Anton Korobeynikovdcb802c2009-05-03 13:00:11 +0000419 // Guarantee that all emitted copies are stuck together,
420 // avoiding something bad.
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000421 Flag = Chain.getValue(1);
422 }
423
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000424 unsigned Opc = (CallConv == CallingConv::MSP430_INTR ?
425 MSP430ISD::RETI_FLAG : MSP430ISD::RET_FLAG);
426
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000427 if (Flag.getNode())
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000428 return DAG.getNode(Opc, dl, MVT::Other, Chain, Flag);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000429
430 // Return Void
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000431 return DAG.getNode(Opc, dl, MVT::Other, Chain);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000432}
433
Anton Korobeynikov44288852009-05-03 13:07:31 +0000434/// LowerCCCCallTo - functions arguments are copied from virtual regs to
435/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
436/// TODO: sret.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000437SDValue
438MSP430TargetLowering::LowerCCCCallTo(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000440 bool isTailCall,
441 const SmallVectorImpl<ISD::OutputArg>
442 &Outs,
443 const SmallVectorImpl<ISD::InputArg> &Ins,
444 DebugLoc dl, SelectionDAG &DAG,
445 SmallVectorImpl<SDValue> &InVals) {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000446 // Analyze operands of the call, assigning locations to each operand.
447 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000448 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
449 ArgLocs, *DAG.getContext());
Anton Korobeynikov44288852009-05-03 13:07:31 +0000450
Dan Gohman98ca4f22009-08-05 01:29:28 +0000451 CCInfo.AnalyzeCallOperands(Outs, CC_MSP430);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000452
453 // Get a count of how many bytes are to be pushed on the stack.
454 unsigned NumBytes = CCInfo.getNextStackOffset();
455
456 Chain = DAG.getCALLSEQ_START(Chain ,DAG.getConstant(NumBytes,
457 getPointerTy(), true));
458
459 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
460 SmallVector<SDValue, 12> MemOpChains;
461 SDValue StackPtr;
462
463 // Walk the register/memloc assignments, inserting copies/loads.
464 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
465 CCValAssign &VA = ArgLocs[i];
466
Dan Gohman98ca4f22009-08-05 01:29:28 +0000467 SDValue Arg = Outs[i].Val;
Anton Korobeynikov44288852009-05-03 13:07:31 +0000468
469 // Promote the value if needed.
470 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000471 default: llvm_unreachable("Unknown loc info!");
Anton Korobeynikov44288852009-05-03 13:07:31 +0000472 case CCValAssign::Full: break;
473 case CCValAssign::SExt:
474 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
475 break;
476 case CCValAssign::ZExt:
477 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
478 break;
479 case CCValAssign::AExt:
480 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
481 break;
482 }
483
484 // Arguments that can be passed on register must be kept at RegsToPass
485 // vector
486 if (VA.isRegLoc()) {
487 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
488 } else {
489 assert(VA.isMemLoc());
490
491 if (StackPtr.getNode() == 0)
492 StackPtr = DAG.getCopyFromReg(Chain, dl, MSP430::SPW, getPointerTy());
493
494 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
495 StackPtr,
496 DAG.getIntPtrConstant(VA.getLocMemOffset()));
497
498
499 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
500 PseudoSourceValue::getStack(),
501 VA.getLocMemOffset()));
502 }
503 }
504
505 // Transform all store nodes into one single node because all store nodes are
506 // independent of each other.
507 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Anton Korobeynikov44288852009-05-03 13:07:31 +0000509 &MemOpChains[0], MemOpChains.size());
510
511 // Build a sequence of copy-to-reg nodes chained together with token chain and
512 // flag operands which copy the outgoing args into registers. The InFlag in
513 // necessary since all emited instructions must be stuck together.
514 SDValue InFlag;
515 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
516 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
517 RegsToPass[i].second, InFlag);
518 InFlag = Chain.getValue(1);
519 }
520
521 // If the callee is a GlobalAddress node (quite common, every direct call is)
522 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
523 // Likewise ExternalSymbol -> TargetExternalSymbol.
524 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i16);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000526 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i16);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000528
529 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000531 SmallVector<SDValue, 8> Ops;
532 Ops.push_back(Chain);
533 Ops.push_back(Callee);
534
535 // Add argument registers to the end of the list so that they are
536 // known live into the call.
537 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
538 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
539 RegsToPass[i].second.getValueType()));
540
541 if (InFlag.getNode())
542 Ops.push_back(InFlag);
543
544 Chain = DAG.getNode(MSP430ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
545 InFlag = Chain.getValue(1);
546
547 // Create the CALLSEQ_END node.
548 Chain = DAG.getCALLSEQ_END(Chain,
549 DAG.getConstant(NumBytes, getPointerTy(), true),
550 DAG.getConstant(0, getPointerTy(), true),
551 InFlag);
552 InFlag = Chain.getValue(1);
553
554 // Handle result values, copying them out of physregs into vregs that we
555 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000556 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl,
557 DAG, InVals);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000558}
559
Dan Gohman98ca4f22009-08-05 01:29:28 +0000560/// LowerCallResult - Lower the result values of a call into the
561/// appropriate copies out of appropriate physical registers.
562///
563SDValue
Anton Korobeynikov44288852009-05-03 13:07:31 +0000564MSP430TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000565 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000566 const SmallVectorImpl<ISD::InputArg> &Ins,
567 DebugLoc dl, SelectionDAG &DAG,
568 SmallVectorImpl<SDValue> &InVals) {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000569
570 // Assign locations to each value returned by this call.
571 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000572 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000573 RVLocs, *DAG.getContext());
Anton Korobeynikov44288852009-05-03 13:07:31 +0000574
Dan Gohman98ca4f22009-08-05 01:29:28 +0000575 CCInfo.AnalyzeCallResult(Ins, RetCC_MSP430);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000576
577 // Copy all of the result registers out of their specified physreg.
578 for (unsigned i = 0; i != RVLocs.size(); ++i) {
579 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
580 RVLocs[i].getValVT(), InFlag).getValue(1);
581 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000582 InVals.push_back(Chain.getValue(0));
Anton Korobeynikov44288852009-05-03 13:07:31 +0000583 }
584
Dan Gohman98ca4f22009-08-05 01:29:28 +0000585 return Chain;
Anton Korobeynikov44288852009-05-03 13:07:31 +0000586}
587
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000588SDValue MSP430TargetLowering::LowerShifts(SDValue Op,
589 SelectionDAG &DAG) {
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000590 unsigned Opc = Op.getOpcode();
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000591 SDNode* N = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +0000592 EVT VT = Op.getValueType();
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000593 DebugLoc dl = N->getDebugLoc();
594
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000595 // Expand non-constant shifts to loops:
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000596 if (!isa<ConstantSDNode>(N->getOperand(1)))
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000597 switch (Opc) {
598 default:
599 assert(0 && "Invalid shift opcode!");
600 case ISD::SHL:
601 return DAG.getNode(MSP430ISD::SHL, dl,
602 VT, N->getOperand(0), N->getOperand(1));
603 case ISD::SRA:
604 return DAG.getNode(MSP430ISD::SRA, dl,
605 VT, N->getOperand(0), N->getOperand(1));
606 case ISD::SRL:
607 return DAG.getNode(MSP430ISD::SRL, dl,
608 VT, N->getOperand(0), N->getOperand(1));
609 }
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000610
611 uint64_t ShiftAmount = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
612
613 // Expand the stuff into sequence of shifts.
614 // FIXME: for some shift amounts this might be done better!
615 // E.g.: foo >> (8 + N) => sxt(swpb(foo)) >> N
616 SDValue Victim = N->getOperand(0);
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000617
618 if (Opc == ISD::SRL && ShiftAmount) {
619 // Emit a special goodness here:
620 // srl A, 1 => clrc; rrc A
Anton Korobeynikovbf8ef3f2009-05-03 13:16:37 +0000621 Victim = DAG.getNode(MSP430ISD::RRC, dl, VT, Victim);
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000622 ShiftAmount -= 1;
623 }
624
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000625 while (ShiftAmount--)
Anton Korobeynikovaceb6202009-05-17 10:15:22 +0000626 Victim = DAG.getNode((Opc == ISD::SHL ? MSP430ISD::RLA : MSP430ISD::RRA),
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000627 dl, VT, Victim);
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000628
629 return Victim;
630}
631
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000632SDValue MSP430TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
633 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
634 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
635
636 // Create the TargetGlobalAddress node, folding in the constant offset.
637 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
638 return DAG.getNode(MSP430ISD::Wrapper, Op.getDebugLoc(),
639 getPointerTy(), Result);
640}
641
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000642SDValue MSP430TargetLowering::LowerExternalSymbol(SDValue Op,
643 SelectionDAG &DAG) {
644 DebugLoc dl = Op.getDebugLoc();
645 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
646 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
647
648 return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);;
649}
650
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000651static SDValue EmitCMP(SDValue &LHS, SDValue &RHS, SDValue &TargetCC,
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000652 ISD::CondCode CC,
653 DebugLoc dl, SelectionDAG &DAG) {
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000654 // FIXME: Handle bittests someday
655 assert(!LHS.getValueType().isFloatingPoint() && "We don't handle FP yet");
656
657 // FIXME: Handle jump negative someday
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000658 MSP430CC::CondCodes TCC = MSP430CC::COND_INVALID;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000659 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000660 default: llvm_unreachable("Invalid integer condition!");
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000661 case ISD::SETEQ:
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000662 TCC = MSP430CC::COND_E; // aka COND_Z
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000663 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000664 // constant can be folded into comparison.
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000665 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000666 std::swap(LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000667 break;
668 case ISD::SETNE:
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000669 TCC = MSP430CC::COND_NE; // aka COND_NZ
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000670 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000671 // constant can be folded into comparison.
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000672 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000673 std::swap(LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000674 break;
675 case ISD::SETULE:
676 std::swap(LHS, RHS); // FALLTHROUGH
677 case ISD::SETUGE:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000678 // Turn lhs u>= rhs with lhs constant into rhs u< lhs+1, this allows us to
679 // fold constant into instruction.
680 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
681 LHS = RHS;
682 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
683 TCC = MSP430CC::COND_LO;
684 break;
685 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000686 TCC = MSP430CC::COND_HS; // aka COND_C
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000687 break;
688 case ISD::SETUGT:
689 std::swap(LHS, RHS); // FALLTHROUGH
690 case ISD::SETULT:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000691 // Turn lhs u< rhs with lhs constant into rhs u>= lhs+1, this allows us to
692 // fold constant into instruction.
693 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
694 LHS = RHS;
695 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
696 TCC = MSP430CC::COND_HS;
697 break;
698 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000699 TCC = MSP430CC::COND_LO; // aka COND_NC
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000700 break;
701 case ISD::SETLE:
702 std::swap(LHS, RHS); // FALLTHROUGH
703 case ISD::SETGE:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000704 // Turn lhs >= rhs with lhs constant into rhs < lhs+1, this allows us to
705 // fold constant into instruction.
706 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
707 LHS = RHS;
708 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
709 TCC = MSP430CC::COND_L;
710 break;
711 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000712 TCC = MSP430CC::COND_GE;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000713 break;
714 case ISD::SETGT:
715 std::swap(LHS, RHS); // FALLTHROUGH
716 case ISD::SETLT:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000717 // Turn lhs < rhs with lhs constant into rhs >= lhs+1, this allows us to
718 // fold constant into instruction.
719 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
720 LHS = RHS;
721 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
722 TCC = MSP430CC::COND_GE;
723 break;
724 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000725 TCC = MSP430CC::COND_L;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000726 break;
727 }
728
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000729 TargetCC = DAG.getConstant(TCC, MVT::i8);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 return DAG.getNode(MSP430ISD::CMP, dl, MVT::Flag, LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000731}
732
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000733
734SDValue MSP430TargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000735 SDValue Chain = Op.getOperand(0);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000736 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
737 SDValue LHS = Op.getOperand(2);
738 SDValue RHS = Op.getOperand(3);
739 SDValue Dest = Op.getOperand(4);
740 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000741
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000742 SDValue TargetCC;
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000743 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000744
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000745 return DAG.getNode(MSP430ISD::BR_CC, dl, Op.getValueType(),
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000746 Chain, Dest, TargetCC, Flag);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000747}
748
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000749
750SDValue MSP430TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
751 SDValue LHS = Op.getOperand(0);
752 SDValue RHS = Op.getOperand(1);
753 DebugLoc dl = Op.getDebugLoc();
754
755 // If we are doing an AND and testing against zero, then the CMP
756 // will not be generated. The AND (or BIT) will generate the condition codes,
757 // but they are different from CMP.
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000758 // FIXME: since we're doing a post-processing, use a pseudoinstr here, so
759 // lowering & isel wouldn't diverge.
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000760 bool andCC = false;
761 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
762 if (RHSC->isNullValue() && LHS.hasOneUse() &&
763 (LHS.getOpcode() == ISD::AND ||
764 (LHS.getOpcode() == ISD::TRUNCATE &&
765 LHS.getOperand(0).getOpcode() == ISD::AND))) {
766 andCC = true;
767 }
768 }
769 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
770 SDValue TargetCC;
771 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
772
773 // Get the condition codes directly from the status register, if its easy.
774 // Otherwise a branch will be generated. Note that the AND and BIT
775 // instructions generate different flags than CMP, the carry bit can be used
776 // for NE/EQ.
777 bool Invert = false;
778 bool Shift = false;
779 bool Convert = true;
780 switch (cast<ConstantSDNode>(TargetCC)->getZExtValue()) {
781 default:
782 Convert = false;
783 break;
784 case MSP430CC::COND_HS:
785 // Res = SRW & 1, no processing is required
786 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000787 case MSP430CC::COND_LO:
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000788 // Res = ~(SRW & 1)
789 Invert = true;
790 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000791 case MSP430CC::COND_NE:
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000792 if (andCC) {
793 // C = ~Z, thus Res = SRW & 1, no processing is required
794 } else {
795 // Res = (SRW >> 1) & 1
796 Shift = true;
797 }
798 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000799 case MSP430CC::COND_E:
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000800 if (andCC) {
801 // C = ~Z, thus Res = ~(SRW & 1)
802 } else {
803 // Res = ~((SRW >> 1) & 1)
804 Shift = true;
805 }
806 Invert = true;
807 break;
808 }
809 EVT VT = Op.getValueType();
810 SDValue One = DAG.getConstant(1, VT);
811 if (Convert) {
812 SDValue SR = DAG.getCopyFromReg(DAG.getEntryNode(), dl, MSP430::SRW,
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000813 MVT::i16, Flag);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000814 if (Shift)
815 // FIXME: somewhere this is turned into a SRL, lower it MSP specific?
816 SR = DAG.getNode(ISD::SRA, dl, MVT::i16, SR, One);
817 SR = DAG.getNode(ISD::AND, dl, MVT::i16, SR, One);
818 if (Invert)
819 SR = DAG.getNode(ISD::XOR, dl, MVT::i16, SR, One);
820 return SR;
821 } else {
822 SDValue Zero = DAG.getConstant(0, VT);
823 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
824 SmallVector<SDValue, 4> Ops;
825 Ops.push_back(One);
826 Ops.push_back(Zero);
827 Ops.push_back(TargetCC);
828 Ops.push_back(Flag);
829 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size());
830 }
831}
832
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000833SDValue MSP430TargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
834 SDValue LHS = Op.getOperand(0);
835 SDValue RHS = Op.getOperand(1);
836 SDValue TrueV = Op.getOperand(2);
837 SDValue FalseV = Op.getOperand(3);
838 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000839 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000840
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000841 SDValue TargetCC;
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000842 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000845 SmallVector<SDValue, 4> Ops;
846 Ops.push_back(TrueV);
847 Ops.push_back(FalseV);
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000848 Ops.push_back(TargetCC);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000849 Ops.push_back(Flag);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000850
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000851 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size());
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000852}
853
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000854SDValue MSP430TargetLowering::LowerSIGN_EXTEND(SDValue Op,
855 SelectionDAG &DAG) {
856 SDValue Val = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +0000857 EVT VT = Op.getValueType();
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000858 DebugLoc dl = Op.getDebugLoc();
859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 assert(VT == MVT::i16 && "Only support i16 for now!");
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000861
862 return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT,
863 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Val),
864 DAG.getValueType(Val.getValueType()));
865}
866
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000867SDValue MSP430TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
868 MachineFunction &MF = DAG.getMachineFunction();
869 MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>();
870 int ReturnAddrIndex = FuncInfo->getRAIndex();
871
872 if (ReturnAddrIndex == 0) {
873 // Set up a frame object for the return address.
874 uint64_t SlotSize = TD->getPointerSize();
875 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
876 true, false);
877 FuncInfo->setRAIndex(ReturnAddrIndex);
878 }
879
880 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
881}
882
883SDValue MSP430TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
884 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
885 DebugLoc dl = Op.getDebugLoc();
886
887 if (Depth > 0) {
888 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
889 SDValue Offset =
890 DAG.getConstant(TD->getPointerSize(), MVT::i16);
891 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
892 DAG.getNode(ISD::ADD, dl, getPointerTy(),
893 FrameAddr, Offset),
894 NULL, 0);
895 }
896
897 // Just load the return address.
898 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
899 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
900 RetAddrFI, NULL, 0);
901}
902
903SDValue MSP430TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
904 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
905 MFI->setFrameAddressIsTaken(true);
906 EVT VT = Op.getValueType();
907 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
908 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
909 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
910 MSP430::FPW, VT);
911 while (Depth--)
912 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
913 return FrameAddr;
914}
915
Anton Korobeynikov6534f832009-11-07 17:15:06 +0000916/// getPostIndexedAddressParts - returns true by value, base pointer and
917/// offset pointer and addressing mode by reference if this node can be
918/// combined with a load / store to form a post-indexed load / store.
919bool MSP430TargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
920 SDValue &Base,
921 SDValue &Offset,
922 ISD::MemIndexedMode &AM,
923 SelectionDAG &DAG) const {
924
925 LoadSDNode *LD = cast<LoadSDNode>(N);
926 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
927 return false;
928
929 EVT VT = LD->getMemoryVT();
930 if (VT != MVT::i8 && VT != MVT::i16)
931 return false;
932
933 if (Op->getOpcode() != ISD::ADD)
934 return false;
935
936 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Op->getOperand(1))) {
937 uint64_t RHSC = RHS->getZExtValue();
938 if ((VT == MVT::i16 && RHSC != 2) ||
939 (VT == MVT::i8 && RHSC != 1))
940 return false;
941
942 Base = Op->getOperand(0);
943 Offset = DAG.getConstant(RHSC, VT);
944 AM = ISD::POST_INC;
945 return true;
946 }
947
948 return false;
949}
950
951
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000952const char *MSP430TargetLowering::getTargetNodeName(unsigned Opcode) const {
953 switch (Opcode) {
954 default: return NULL;
955 case MSP430ISD::RET_FLAG: return "MSP430ISD::RET_FLAG";
Anton Korobeynikov6bfcba72009-12-07 02:28:41 +0000956 case MSP430ISD::RETI_FLAG: return "MSP430ISD::RETI_FLAG";
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000957 case MSP430ISD::RRA: return "MSP430ISD::RRA";
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000958 case MSP430ISD::RLA: return "MSP430ISD::RLA";
959 case MSP430ISD::RRC: return "MSP430ISD::RRC";
Anton Korobeynikovb5612642009-05-03 13:07:54 +0000960 case MSP430ISD::CALL: return "MSP430ISD::CALL";
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000961 case MSP430ISD::Wrapper: return "MSP430ISD::Wrapper";
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000962 case MSP430ISD::BR_CC: return "MSP430ISD::BR_CC";
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000963 case MSP430ISD::CMP: return "MSP430ISD::CMP";
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000964 case MSP430ISD::SELECT_CC: return "MSP430ISD::SELECT_CC";
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000965 case MSP430ISD::SHL: return "MSP430ISD::SHL";
966 case MSP430ISD::SRA: return "MSP430ISD::SRA";
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000967 }
968}
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000969
Anton Korobeynikov9afb7c52010-01-15 21:19:43 +0000970bool MSP430TargetLowering::isTruncateFree(const Type *Ty1,
971 const Type *Ty2) const {
972 if (!Ty1->isInteger() || !Ty2->isInteger())
973 return false;
974
975 return (Ty1->getPrimitiveSizeInBits() > Ty2->getPrimitiveSizeInBits());
976}
977
978bool MSP430TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
979 if (!VT1.isInteger() || !VT2.isInteger())
980 return false;
981
982 return (VT1.getSizeInBits() > VT2.getSizeInBits());
983}
984
985bool MSP430TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
986 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
987 return 0 && Ty1->isInteger(8) && Ty2->isInteger(16);
988}
989
990bool MSP430TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
991 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
992 return 0 && VT1 == MVT::i8 && VT2 == MVT::i16;
993}
994
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000995//===----------------------------------------------------------------------===//
996// Other Lowering Code
997//===----------------------------------------------------------------------===//
998
999MachineBasicBlock*
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001000MSP430TargetLowering::EmitShiftInstr(MachineInstr *MI,
1001 MachineBasicBlock *BB,
1002 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
1003 MachineFunction *F = BB->getParent();
1004 MachineRegisterInfo &RI = F->getRegInfo();
1005 DebugLoc dl = MI->getDebugLoc();
1006 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1007
1008 unsigned Opc;
1009 const TargetRegisterClass * RC;
1010 switch (MI->getOpcode()) {
1011 default:
1012 assert(0 && "Invalid shift opcode!");
1013 case MSP430::Shl8:
1014 Opc = MSP430::SHL8r1;
1015 RC = MSP430::GR8RegisterClass;
1016 break;
1017 case MSP430::Shl16:
1018 Opc = MSP430::SHL16r1;
1019 RC = MSP430::GR16RegisterClass;
1020 break;
1021 case MSP430::Sra8:
1022 Opc = MSP430::SAR8r1;
1023 RC = MSP430::GR8RegisterClass;
1024 break;
1025 case MSP430::Sra16:
1026 Opc = MSP430::SAR16r1;
1027 RC = MSP430::GR16RegisterClass;
1028 break;
1029 case MSP430::Srl8:
1030 Opc = MSP430::SAR8r1c;
1031 RC = MSP430::GR8RegisterClass;
1032 break;
1033 case MSP430::Srl16:
1034 Opc = MSP430::SAR16r1c;
1035 RC = MSP430::GR16RegisterClass;
1036 break;
1037 }
1038
1039 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1040 MachineFunction::iterator I = BB;
1041 ++I;
1042
1043 // Create loop block
1044 MachineBasicBlock *LoopBB = F->CreateMachineBasicBlock(LLVM_BB);
1045 MachineBasicBlock *RemBB = F->CreateMachineBasicBlock(LLVM_BB);
1046
1047 F->insert(I, LoopBB);
1048 F->insert(I, RemBB);
1049
1050 // Update machine-CFG edges by transferring all successors of the current
1051 // block to the block containing instructions after shift.
1052 RemBB->transferSuccessors(BB);
1053
1054 // Inform sdisel of the edge changes.
1055 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
1056 SE = BB->succ_end(); SI != SE; ++SI)
1057 EM->insert(std::make_pair(*SI, RemBB));
1058
1059 // Add adges BB => LoopBB => RemBB, BB => RemBB, LoopBB => LoopBB
1060 BB->addSuccessor(LoopBB);
1061 BB->addSuccessor(RemBB);
1062 LoopBB->addSuccessor(RemBB);
1063 LoopBB->addSuccessor(LoopBB);
1064
1065 unsigned ShiftAmtReg = RI.createVirtualRegister(MSP430::GR8RegisterClass);
1066 unsigned ShiftAmtReg2 = RI.createVirtualRegister(MSP430::GR8RegisterClass);
1067 unsigned ShiftReg = RI.createVirtualRegister(RC);
1068 unsigned ShiftReg2 = RI.createVirtualRegister(RC);
1069 unsigned ShiftAmtSrcReg = MI->getOperand(2).getReg();
1070 unsigned SrcReg = MI->getOperand(1).getReg();
1071 unsigned DstReg = MI->getOperand(0).getReg();
1072
1073 // BB:
1074 // cmp 0, N
1075 // je RemBB
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +00001076 BuildMI(BB, dl, TII.get(MSP430::CMP8ri))
1077 .addReg(ShiftAmtSrcReg).addImm(0);
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001078 BuildMI(BB, dl, TII.get(MSP430::JCC))
1079 .addMBB(RemBB)
1080 .addImm(MSP430CC::COND_E);
1081
1082 // LoopBB:
1083 // ShiftReg = phi [%SrcReg, BB], [%ShiftReg2, LoopBB]
1084 // ShiftAmt = phi [%N, BB], [%ShiftAmt2, LoopBB]
1085 // ShiftReg2 = shift ShiftReg
1086 // ShiftAmt2 = ShiftAmt - 1;
1087 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftReg)
1088 .addReg(SrcReg).addMBB(BB)
1089 .addReg(ShiftReg2).addMBB(LoopBB);
1090 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftAmtReg)
1091 .addReg(ShiftAmtSrcReg).addMBB(BB)
1092 .addReg(ShiftAmtReg2).addMBB(LoopBB);
1093 BuildMI(LoopBB, dl, TII.get(Opc), ShiftReg2)
1094 .addReg(ShiftReg);
1095 BuildMI(LoopBB, dl, TII.get(MSP430::SUB8ri), ShiftAmtReg2)
1096 .addReg(ShiftAmtReg).addImm(1);
1097 BuildMI(LoopBB, dl, TII.get(MSP430::JCC))
1098 .addMBB(LoopBB)
1099 .addImm(MSP430CC::COND_NE);
1100
1101 // RemBB:
1102 // DestReg = phi [%SrcReg, BB], [%ShiftReg, LoopBB]
1103 BuildMI(RemBB, dl, TII.get(MSP430::PHI), DstReg)
1104 .addReg(SrcReg).addMBB(BB)
1105 .addReg(ShiftReg2).addMBB(LoopBB);
1106
Anton Korobeynikov5fcf52c2010-01-14 22:09:11 +00001107 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001108 return RemBB;
1109}
1110
1111MachineBasicBlock*
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001112MSP430TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00001113 MachineBasicBlock *BB,
1114 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001115 unsigned Opc = MI->getOpcode();
1116
1117 if (Opc == MSP430::Shl8 || Opc == MSP430::Shl16 ||
1118 Opc == MSP430::Sra8 || Opc == MSP430::Sra16 ||
1119 Opc == MSP430::Srl8 || Opc == MSP430::Srl16)
1120 return EmitShiftInstr(MI, BB, EM);
1121
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001122 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1123 DebugLoc dl = MI->getDebugLoc();
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001124
1125 assert((Opc == MSP430::Select16 || Opc == MSP430::Select8) &&
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001126 "Unexpected instr type to insert");
1127
1128 // To "insert" a SELECT instruction, we actually have to insert the diamond
1129 // control-flow pattern. The incoming instruction knows the destination vreg
1130 // to set, the condition code register to branch on, the true/false values to
1131 // select between, and a branch opcode to use.
1132 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1133 MachineFunction::iterator I = BB;
1134 ++I;
1135
1136 // thisMBB:
1137 // ...
1138 // TrueVal = ...
1139 // cmpTY ccX, r1, r2
1140 // jCC copy1MBB
1141 // fallthrough --> copy0MBB
1142 MachineBasicBlock *thisMBB = BB;
1143 MachineFunction *F = BB->getParent();
1144 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1145 MachineBasicBlock *copy1MBB = F->CreateMachineBasicBlock(LLVM_BB);
1146 BuildMI(BB, dl, TII.get(MSP430::JCC))
1147 .addMBB(copy1MBB)
1148 .addImm(MI->getOperand(3).getImm());
1149 F->insert(I, copy0MBB);
1150 F->insert(I, copy1MBB);
Evan Chengce319102009-09-19 09:51:03 +00001151 // Inform sdisel of the edge changes.
1152 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
1153 SE = BB->succ_end(); SI != SE; ++SI)
1154 EM->insert(std::make_pair(*SI, copy1MBB));
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001155 // Update machine-CFG edges by transferring all successors of the current
1156 // block to the new block which will contain the Phi node for the select.
1157 copy1MBB->transferSuccessors(BB);
1158 // Next, add the true and fallthrough blocks as its successors.
1159 BB->addSuccessor(copy0MBB);
1160 BB->addSuccessor(copy1MBB);
1161
1162 // copy0MBB:
1163 // %FalseValue = ...
1164 // # fallthrough to copy1MBB
1165 BB = copy0MBB;
1166
1167 // Update machine-CFG edges
1168 BB->addSuccessor(copy1MBB);
1169
1170 // copy1MBB:
1171 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1172 // ...
1173 BB = copy1MBB;
1174 BuildMI(BB, dl, TII.get(MSP430::PHI),
1175 MI->getOperand(0).getReg())
1176 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1177 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
1178
1179 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
1180 return BB;
1181}