blob: 5dae5bd7a9b71512c41177d2555b6c84dee244d8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000129 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
131 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000134 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
135 [(ARMcallseq_start imm:$amt)]>,
136 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Bill Wendlinga46a4932010-11-29 22:15:03 +0000139class T1Disassembly<bits<2> op1, bits<8> op2>
140 : T1Encoding<0b101111> {
141 let Inst{9-8} = op1;
142 let Inst{7-0} = op2;
143}
144
Johnny Chenbd2c6232010-02-25 03:28:51 +0000145def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
146 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000147 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000148
Johnny Chend86d2692010-02-25 17:51:03 +0000149def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
150 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000151 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000155 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000156
157def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
158 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000159 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000160
161def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
162 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000163 T1Disassembly<0b11, 0x40>; // A8.6.157
164
165// The i32imm operand $val can be used by a debugger to store more information
166// about the breakpoint.
167def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
170 // A8.6.22
171 bits<8> val;
172 let Inst{7-0} = val;
173}
Johnny Chend86d2692010-02-25 17:51:03 +0000174
175def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
176 [/* For disassembly only; pattern left blank */]>,
177 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000178 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000179 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000180 let Inst{4} = 1;
181 let Inst{3} = 1; // Big-Endian
182 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000183}
184
185def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
186 [/* For disassembly only; pattern left blank */]>,
187 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000188 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000189 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000190 let Inst{4} = 1;
191 let Inst{3} = 0; // Little-Endian
192 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000193}
194
Johnny Chen93042d12010-03-02 18:14:57 +0000195// Change Processor State is a system instruction -- for disassembly only.
196// The singleton $opt operand contains the following information:
197// opt{4-0} = mode ==> don't care
198// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
199// opt{8-6} = AIF from Inst{2-0}
200// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
201//
202// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
203// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000204def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000205 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000206 T1Misc<0b0110011> {
207 // A8.6.38 & B6.1.1
208 let Inst{3} = 0; // FIXME: Finish encoding.
209}
Johnny Chen93042d12010-03-02 18:14:57 +0000210
Evan Cheng35d6c412009-08-04 23:47:55 +0000211// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000212let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000213def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000214 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000215 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000216 // A8.6.6 Rm = pc
217 bits<3> dst;
218 let Inst{6-3} = 0b1111;
219 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000220}
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000222// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000223def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000224 "add\t$dst, pc, $rhs", []>,
225 T1Encoding<{1,0,1,0,0,?}> {
226 // A6.2 & A8.6.10
227 bits<3> dst;
228 bits<8> rhs;
229 let Inst{10-8} = dst;
230 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000231}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000232
Bill Wendling0ae28e42010-11-19 22:37:33 +0000233// ADD <Rd>, sp, #<imm8>
234// This is rematerializable, which is particularly useful for taking the
235// address of locals.
236let isReMaterializable = 1 in
237def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
238 "add\t$dst, $sp, $rhs", []>,
239 T1Encoding<{1,0,1,0,1,?}> {
240 // A6.2 & A8.6.8
241 bits<3> dst;
242 bits<8> rhs;
243 let Inst{10-8} = dst;
244 let Inst{7-0} = rhs;
245}
246
247// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000248def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000249 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000250 T1Misc<{0,0,0,0,0,?,?}> {
251 // A6.2.5 & A8.6.8
252 bits<7> rhs;
253 let Inst{6-0} = rhs;
254}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000255
Bill Wendling0ae28e42010-11-19 22:37:33 +0000256// SUB sp, sp, #<imm7>
257// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000258def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000259 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000260 T1Misc<{0,0,0,0,1,?,?}> {
261 // A6.2.5 & A8.6.214
262 bits<7> rhs;
263 let Inst{6-0} = rhs;
264}
Evan Cheng86198642009-08-07 00:34:42 +0000265
Bill Wendling0ae28e42010-11-19 22:37:33 +0000266// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000267def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000268 "add\t$dst, $rhs", []>,
269 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000270 // A8.6.9 Encoding T1
271 bits<4> dst;
272 let Inst{7} = dst{3};
273 let Inst{6-3} = 0b1101;
274 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000275}
Evan Cheng86198642009-08-07 00:34:42 +0000276
Bill Wendling0ae28e42010-11-19 22:37:33 +0000277// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000278def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000279 "add\t$dst, $rhs", []>,
280 T1Special<{0,0,?,?}> {
281 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000282 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000283 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000284 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000285 let Inst{2-0} = 0b101;
286}
Evan Cheng86198642009-08-07 00:34:42 +0000287
Evan Chenga8e29892007-01-19 07:51:42 +0000288//===----------------------------------------------------------------------===//
289// Control Flow Instructions.
290//
291
Jim Grosbachc732adf2009-09-30 01:35:11 +0000292let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000293 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
294 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000295 T1Special<{1,1,0,?}> {
296 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000297 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000298 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000299 }
Bill Wendling602890d2010-11-19 01:33:10 +0000300
Evan Cheng9d945f72007-02-01 01:49:46 +0000301 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000302 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
303 IIC_Br, "bx\t$Rm",
304 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000305 T1Special<{1,1,0,?}> {
306 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000307 bits<4> Rm;
308 let Inst{6-3} = Rm;
309 let Inst{2-0} = 0b000;
310 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000311}
Evan Chenga8e29892007-01-19 07:51:42 +0000312
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000313// Indirect branches
314let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000315 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
316 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000317 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000318 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000319 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000320 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000321 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000322 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000323 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000324}
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000327let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
328 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000329def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000330 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000331 "pop${p}\t$regs", []>,
332 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000333 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000334 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000335 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000336 let Inst{7-0} = regs{7-0};
337}
Evan Chenga8e29892007-01-19 07:51:42 +0000338
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000339let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000340 Defs = [R0, R1, R2, R3, R12, LR,
341 D0, D1, D2, D3, D4, D5, D6, D7,
342 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000343 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000344 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000345 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000346 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000347 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000348 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000349 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000350
Evan Chengb6207242009-08-01 00:16:10 +0000351 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000352 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000353 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000354 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000355 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000356 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000357
Evan Chengb6207242009-08-01 00:16:10 +0000358 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000359 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000361 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000362 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
363 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000364
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000365 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000366 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000367 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000368 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000369 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000370 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000371 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000372}
373
374// On Darwin R9 is call-clobbered.
375let isCall = 1,
376 Defs = [R0, R1, R2, R3, R9, R12, LR,
377 D0, D1, D2, D3, D4, D5, D6, D7,
378 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000379 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000380 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000381 def tBLr9 : TIx2<0b11110, 0b11, 1,
Bill Wendling849f2e32010-11-29 00:18:15 +0000382 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
383 "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000384 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000385 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000386
Evan Chengb6207242009-08-01 00:16:10 +0000387 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000388 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling849f2e32010-11-29 00:18:15 +0000389 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
390 "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000391 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000392 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000393
Evan Chengb6207242009-08-01 00:16:10 +0000394 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000395 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
396 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000397 [(ARMtcall GPR:$func)]>,
398 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000399 T1Special<{1,1,1,?}> {
400 // A6.2.3 & A8.6.24
401 bits<4> func;
402 let Inst{6-3} = func;
403 let Inst{2-0} = 0b000;
404 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000405
406 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000407 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000408 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000409 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000410 "mov\tlr, pc\n\tbx\t$func",
411 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000412 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000413}
414
Evan Chengffbacca2007-07-21 00:34:19 +0000415let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000416 let isBarrier = 1 in {
417 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000419 "b\t$target", [(br bb:$target)]>,
420 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000421
Evan Cheng225dfe92007-01-30 01:13:37 +0000422 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000423 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000424 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000425 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000426
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000427 def tBR_JTr : tPseudoInst<(outs),
428 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
429 Size2Bytes, IIC_Br,
430 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
431 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000432 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000433 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000434}
435
Evan Chengc85e8322007-07-05 07:13:32 +0000436// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000437// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000438let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000439 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000440 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000441 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
442 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000443
Evan Chengde17fb62009-10-31 23:46:45 +0000444// Compare and branch on zero / non-zero
445let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000446 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
447 "cbz\t$Rn, $target", []>,
448 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000449 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000450 bits<6> target;
451 bits<3> Rn;
452 let Inst{9} = target{5};
453 let Inst{7-3} = target{4-0};
454 let Inst{2-0} = Rn;
455 }
Evan Chengde17fb62009-10-31 23:46:45 +0000456
457 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000458 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000459 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000460 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000461 bits<6> target;
462 bits<3> Rn;
463 let Inst{9} = target{5};
464 let Inst{7-3} = target{4-0};
465 let Inst{2-0} = Rn;
466 }
Evan Chengde17fb62009-10-31 23:46:45 +0000467}
468
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000469// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
470// A8.6.16 B: Encoding T1
471// If Inst{11-8} == 0b1111 then SEE SVC
Bill Wendling6179c312010-11-20 00:53:35 +0000472let isCall = 1 in
473def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
474 "svc", "\t$imm", []>, Encoding16 {
475 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000476 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000477 let Inst{11-8} = 0b1111;
478 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000479}
480
Evan Chengfb3611d2010-05-11 07:26:32 +0000481// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000482// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000483let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000484def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000485 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000486 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000487}
488
Evan Chenga8e29892007-01-19 07:51:42 +0000489//===----------------------------------------------------------------------===//
490// Load Store Instructions.
491//
492
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000493let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000494def tLDR : T1pI4<(outs tGPR:$Rt), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Bill Wendling849f2e32010-11-29 00:18:15 +0000495 "ldr", "\t$Rt, $addr",
496 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000497 T1LdSt<0b100>;
Bill Wendling6179c312010-11-20 00:53:35 +0000498
Evan Cheng0e55fd62010-09-30 01:08:25 +0000499def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000500 "ldr", "\t$dst, $addr",
501 []>,
502 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000503
Evan Cheng0e55fd62010-09-30 01:08:25 +0000504def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000505 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000506 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
507 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000508def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000509 "ldrb", "\t$dst, $addr",
510 []>,
511 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000512
Evan Cheng0e55fd62010-09-30 01:08:25 +0000513def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000514 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000515 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
516 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000517def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000518 "ldrh", "\t$dst, $addr",
519 []>,
520 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000521
Evan Cheng2f297df2009-07-11 07:08:13 +0000522let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000523def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000524 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000525 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
526 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000527
Evan Cheng2f297df2009-07-11 07:08:13 +0000528let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000529def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000530 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000531 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
532 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000533
Dan Gohman15511cf2008-12-03 18:15:48 +0000534let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000535def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000536 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000537 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
538 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000539
Evan Cheng8e59ea92007-02-07 00:06:56 +0000540// Special instruction for restore. It cannot clobber condition register
541// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000542let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000543def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000544 "ldr", "\t$dst, $addr", []>,
545 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000546
Evan Cheng012f2d92007-01-24 08:53:17 +0000547// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000548// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000549let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000550def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000551 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000552 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
553 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000554
555// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000556let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
557 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000558def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000559 "ldr", "\t$dst, $addr", []>,
560 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000561
Evan Cheng0e55fd62010-09-30 01:08:25 +0000562def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000563 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000564 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
565 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000566def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000567 "str", "\t$src, $addr",
568 []>,
569 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000570
Evan Cheng0e55fd62010-09-30 01:08:25 +0000571def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000572 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000573 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
574 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000575def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000576 "strb", "\t$src, $addr",
577 []>,
578 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000579
Evan Cheng0e55fd62010-09-30 01:08:25 +0000580def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000581 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000582 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
583 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000584def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000585 "strh", "\t$src, $addr",
586 []>,
587 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000588
Evan Cheng0e55fd62010-09-30 01:08:25 +0000589def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000590 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000591 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
592 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000593
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000594let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000595// Special instruction for spill. It cannot clobber condition register
596// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000597def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000598 "str", "\t$src, $addr", []>,
599 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000600}
601
602//===----------------------------------------------------------------------===//
603// Load / store multiple Instructions.
604//
605
Bill Wendling6c470b82010-11-13 09:09:38 +0000606multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
607 InstrItinClass itin_upd, bits<6> T1Enc,
608 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000609 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000610 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000611 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000612 T1Encoding<T1Enc> {
613 bits<3> Rn;
614 bits<8> regs;
615 let Inst{10-8} = Rn;
616 let Inst{7-0} = regs;
617 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000618 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000619 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000620 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000621 T1Encoding<T1Enc> {
622 bits<3> Rn;
623 bits<8> regs;
624 let Inst{10-8} = Rn;
625 let Inst{7-0} = regs;
626 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000627}
628
Bill Wendling73fe34a2010-11-16 01:16:36 +0000629// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000630let neverHasSideEffects = 1 in {
631
632let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
633defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
634 {1,1,0,0,1,?}, 1>;
635
636let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
637defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
638 {1,1,0,0,0,?}, 0>;
639
640} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000641
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000642let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000643def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000644 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000645 "pop${p}\t$regs", []>,
646 T1Misc<{1,1,0,?,?,?,?}> {
647 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000648 let Inst{8} = regs{15};
649 let Inst{7-0} = regs{7-0};
650}
Evan Cheng4b322e52009-08-11 21:11:32 +0000651
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000652let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000653def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000654 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000655 "push${p}\t$regs", []>,
656 T1Misc<{0,1,0,?,?,?,?}> {
657 bits<16> regs;
658 let Inst{8} = regs{14};
659 let Inst{7-0} = regs{7-0};
660}
Evan Chenga8e29892007-01-19 07:51:42 +0000661
662//===----------------------------------------------------------------------===//
663// Arithmetic Instructions.
664//
665
David Goodwinc9ee1182009-06-25 22:49:55 +0000666// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000667let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000668def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000669 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000670 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000671 T1DataProcessing<0b0101> {
672 // A8.6.2
673 bits<3> lhs;
674 bits<3> rhs;
675 let Inst{5-3} = lhs;
676 let Inst{2-0} = rhs;
677}
Evan Cheng53d7dba2007-01-27 00:07:15 +0000678
David Goodwinc9ee1182009-06-25 22:49:55 +0000679// Add immediate
Bill Wendling95a6d172010-11-20 01:00:29 +0000680def tADDi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
681 "add", "\t$Rd, $Rn, $imm3",
682 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7:$imm3))]>,
683 T1General<0b01110> {
684 // A8.6.4 T1
685 bits<3> Rd;
686 bits<3> Rn;
687 bits<3> imm3;
688 let Inst{8-6} = imm3;
689 let Inst{5-3} = Rn;
690 let Inst{2-0} = Rd;
691}
Evan Chenga8e29892007-01-19 07:51:42 +0000692
David Goodwin5d598aa2009-08-19 18:00:44 +0000693def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000694 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000695 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000696 T1General<{1,1,0,?,?}> {
697 // A8.6.4 T2
698 bits<3> lhs;
699 bits<8> rhs;
700 let Inst{10-8} = lhs;
701 let Inst{7-0} = rhs;
702}
Evan Chenga8e29892007-01-19 07:51:42 +0000703
David Goodwinc9ee1182009-06-25 22:49:55 +0000704// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000705let isCommutable = 1 in
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000706def tADDrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
707 "add", "\t$Rd, $Rn, $Rm",
708 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>,
709 T1General<0b01100> {
710 // A8.6.6 T1
711 bits<3> Rm;
712 bits<3> Rn;
713 bits<3> Rd;
714 let Inst{8-6} = Rm;
715 let Inst{5-3} = Rn;
716 let Inst{2-0} = Rd;
717}
Evan Chenga8e29892007-01-19 07:51:42 +0000718
Evan Chengcd799b92009-06-12 20:46:18 +0000719let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000720def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000721 "add", "\t$dst, $rhs", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000722 T1Special<{0,0,?,?}> {
723 // A8.6.6 T2
724 bits<4> dst;
725 bits<4> rhs;
726 let Inst{6-3} = rhs;
727 let Inst{7} = dst{3};
728 let Inst{2-0} = dst{2-0};
729}
Evan Chenga8e29892007-01-19 07:51:42 +0000730
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000731// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000732let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000733def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000734 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000735 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000736 T1DataProcessing<0b0000> {
737 // A8.6.12
738 bits<3> rhs;
739 bits<3> dst;
740 let Inst{5-3} = rhs;
741 let Inst{2-0} = dst;
742}
Evan Chenga8e29892007-01-19 07:51:42 +0000743
David Goodwinc9ee1182009-06-25 22:49:55 +0000744// ASR immediate
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000745def tASRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
746 "asr", "\t$Rd, $Rm, $imm5",
747 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]>,
748 T1General<{0,1,0,?,?}> {
749 // A8.6.14
750 bits<3> Rd;
751 bits<3> Rm;
752 bits<5> imm5;
753 let Inst{10-6} = imm5;
754 let Inst{5-3} = Rm;
755 let Inst{2-0} = Rd;
756}
Evan Chenga8e29892007-01-19 07:51:42 +0000757
David Goodwinc9ee1182009-06-25 22:49:55 +0000758// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000759def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000760 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000761 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000762 T1DataProcessing<0b0100> {
763 // A8.6.15
764 bits<3> rhs;
765 bits<3> dst;
766 let Inst{5-3} = rhs;
767 let Inst{2-0} = dst;
768}
Evan Chenga8e29892007-01-19 07:51:42 +0000769
David Goodwinc9ee1182009-06-25 22:49:55 +0000770// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000771def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000772 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000773 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000774 T1DataProcessing<0b1110> {
775 // A8.6.20
776 bits<3> dst;
777 bits<3> rhs;
778 let Inst{5-3} = rhs;
779 let Inst{2-0} = dst;
780}
Evan Chenga8e29892007-01-19 07:51:42 +0000781
David Goodwinc9ee1182009-06-25 22:49:55 +0000782// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000783let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000784//FIXME: Disable CMN, as CCodes are backwards from compare expectations
785// Compare-to-zero still works out, just not the relationals
786//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
787// "cmn", "\t$lhs, $rhs",
788// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
789// T1DataProcessing<0b1011>;
Bill Wendling5cc88a22010-11-20 22:52:33 +0000790def tCMNz : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
791 "cmn", "\t$Rn, $Rm",
792 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>,
793 T1DataProcessing<0b1011> {
794 // A8.6.33
795 bits<3> Rm;
796 bits<3> Rn;
797 let Inst{5-3} = Rm;
798 let Inst{2-0} = Rn;
799}
David Goodwinc9ee1182009-06-25 22:49:55 +0000800}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000801
David Goodwinc9ee1182009-06-25 22:49:55 +0000802// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000803let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000804def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
805 "cmp", "\t$Rn, $imm8",
806 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
807 T1General<{1,0,1,?,?}> {
808 // A8.6.35
809 bits<3> Rn;
810 bits<8> imm8;
811 let Inst{10-8} = Rn;
812 let Inst{7-0} = imm8;
813}
814
815def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
816 "cmp", "\t$Rn, $imm8",
817 [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>,
818 T1General<{1,0,1,?,?}> {
819 // A8.6.35
820 bits<3> Rn;
821 let Inst{10-8} = Rn;
822 let Inst{7-0} = 0x00;
David Goodwinc9ee1182009-06-25 22:49:55 +0000823}
824
825// CMP register
Bill Wendling602890d2010-11-19 01:33:10 +0000826def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
827 "cmp", "\t$Rn, $Rm",
828 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
829 T1DataProcessing<0b1010> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000830 // A8.6.36 T1
831 bits<3> Rm;
832 bits<3> Rn;
833 let Inst{5-3} = Rm;
834 let Inst{2-0} = Rn;
835}
836def tCMPzr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
837 "cmp", "\t$Rn, $Rm",
838 [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>,
839 T1DataProcessing<0b1010> {
840 // A8.6.36 T1
Bill Wendling602890d2010-11-19 01:33:10 +0000841 bits<3> Rm;
842 bits<3> Rn;
Bill Wendling602890d2010-11-19 01:33:10 +0000843 let Inst{5-3} = Rm;
844 let Inst{2-0} = Rn;
845}
846
Bill Wendling849f2e32010-11-29 00:18:15 +0000847def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
848 "cmp", "\t$Rn, $Rm", []>,
849 T1Special<{0,1,?,?}> {
850 // A8.6.36 T2
851 bits<4> Rm;
852 bits<4> Rn;
853 let Inst{7} = Rn{3};
854 let Inst{6-3} = Rm;
855 let Inst{2-0} = Rn{2-0};
856}
David Goodwin5d598aa2009-08-19 18:00:44 +0000857def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000858 "cmp", "\t$lhs, $rhs", []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000859 T1Special<{0,1,?,?}> {
860 // A8.6.36 T2
861 bits<4> Rm;
862 bits<4> Rn;
863 let Inst{7} = Rn{3};
864 let Inst{6-3} = Rm;
865 let Inst{2-0} = Rn{2-0};
866}
867
Bill Wendling5cc88a22010-11-20 22:52:33 +0000868} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000869
Evan Chenga8e29892007-01-19 07:51:42 +0000870
David Goodwinc9ee1182009-06-25 22:49:55 +0000871// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000872let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000873def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000874 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000875 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000876 T1DataProcessing<0b0001> {
877 // A8.6.45
878 bits<3> dst;
879 bits<3> rhs;
880 let Inst{5-3} = rhs;
881 let Inst{2-0} = dst;
882}
Evan Chenga8e29892007-01-19 07:51:42 +0000883
David Goodwinc9ee1182009-06-25 22:49:55 +0000884// LSL immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000885def tLSLri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
886 "lsl", "\t$Rd, $Rm, $imm5",
887 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
888 T1General<{0,0,0,?,?}> {
889 // A8.6.88
890 bits<3> Rd;
891 bits<3> Rm;
892 bits<5> imm5;
893 let Inst{10-6} = imm5;
894 let Inst{5-3} = Rm;
895 let Inst{2-0} = Rd;
896}
Evan Chenga8e29892007-01-19 07:51:42 +0000897
David Goodwinc9ee1182009-06-25 22:49:55 +0000898// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000899def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000900 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000901 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000902 T1DataProcessing<0b0010> {
903 // A8.6.89
904 bits<3> dst;
905 bits<3> rhs;
906 let Inst{5-3} = rhs;
907 let Inst{2-0} = dst;
908}
Evan Chenga8e29892007-01-19 07:51:42 +0000909
David Goodwinc9ee1182009-06-25 22:49:55 +0000910// LSR immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000911def tLSRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
912 "lsr", "\t$Rd, $Rm, $imm5",
913 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]>,
914 T1General<{0,0,1,?,?}> {
915 // A8.6.90
916 bits<3> Rd;
917 bits<3> Rm;
918 bits<5> imm5;
919 let Inst{10-6} = imm5;
920 let Inst{5-3} = Rm;
921 let Inst{2-0} = Rd;
922}
Evan Chenga8e29892007-01-19 07:51:42 +0000923
David Goodwinc9ee1182009-06-25 22:49:55 +0000924// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000925def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000926 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000927 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000928 T1DataProcessing<0b0011> {
929 // A8.6.91
930 bits<3> dst;
931 bits<3> rhs;
932 let Inst{5-3} = rhs;
933 let Inst{2-0} = dst;
934}
Evan Chenga8e29892007-01-19 07:51:42 +0000935
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000936// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000937let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000938def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
939 "mov", "\t$Rd, $imm8",
940 [(set tGPR:$Rd, imm0_255:$imm8)]>,
941 T1General<{1,0,0,?,?}> {
942 // A8.6.96
943 bits<3> Rd;
944 bits<8> imm8;
945 let Inst{10-8} = Rd;
946 let Inst{7-0} = imm8;
947}
Evan Chenga8e29892007-01-19 07:51:42 +0000948
949// TODO: A7-73: MOV(2) - mov setting flag.
950
Evan Chengcd799b92009-06-12 20:46:18 +0000951let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000952// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000953def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000954 "mov\t$dst, $src", []>,
955 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000956let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000957def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000958 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000959 let Inst{15-6} = 0b0000000000;
960}
Evan Cheng446c4282009-07-11 06:43:01 +0000961
962// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000963def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000964 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000965 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000966def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000967 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000968 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000969def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000970 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000971 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000972} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000975let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000976def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000977 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000978 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000979 T1DataProcessing<0b1101> {
980 // A8.6.105
981 bits<3> dst;
982 bits<3> rhs;
983 let Inst{5-3} = rhs;
984 let Inst{2-0} = dst;
985}
Evan Chenga8e29892007-01-19 07:51:42 +0000986
David Goodwinc9ee1182009-06-25 22:49:55 +0000987// move inverse register
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000988def tMVN : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMVNr,
989 "mvn", "\t$Rd, $Rm",
990 [(set tGPR:$Rd, (not tGPR:$Rm))]>,
991 T1DataProcessing<0b1111> {
992 // A8.6.107
993 bits<3> Rd;
994 bits<3> Rm;
995 let Inst{5-3} = Rm;
996 let Inst{2-0} = Rd;
997}
Evan Chenga8e29892007-01-19 07:51:42 +0000998
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000999// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001000let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +00001001def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +00001002 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001003 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001004 T1DataProcessing<0b1100> {
1005 // A8.6.114
1006 bits<3> dst;
1007 bits<3> rhs;
1008 let Inst{5-3} = rhs;
1009 let Inst{2-0} = dst;
1010}
Evan Chenga8e29892007-01-19 07:51:42 +00001011
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001012// Swaps
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001013def tREV : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1014 "rev", "\t$Rd, $Rm",
1015 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001016 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001017 T1Misc<{1,0,1,0,0,0,?}> {
1018 // A8.6.134
1019 bits<3> Rm;
1020 bits<3> Rd;
1021 let Inst{5-3} = Rm;
1022 let Inst{2-0} = Rd;
1023}
Evan Chenga8e29892007-01-19 07:51:42 +00001024
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001025def tREV16 : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1026 "rev16", "\t$Rd, $Rm",
1027 [(set tGPR:$Rd,
1028 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1029 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1030 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1031 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001032 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001033 T1Misc<{1,0,1,0,0,1,?}> {
1034 // A8.6.135
1035 bits<3> Rm;
1036 bits<3> Rd;
1037 let Inst{5-3} = Rm;
1038 let Inst{2-0} = Rd;
1039}
Evan Chenga8e29892007-01-19 07:51:42 +00001040
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001041def tREVSH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1042 "revsh", "\t$Rd, $Rm",
1043 [(set tGPR:$Rd,
Evan Cheng446c4282009-07-11 06:43:01 +00001044 (sext_inreg
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001045 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1046 (shl tGPR:$Rm, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001047 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001048 T1Misc<{1,0,1,0,1,1,?}> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001049 // A8.6.136
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001050 bits<3> Rm;
1051 bits<3> Rd;
1052 let Inst{5-3} = Rm;
1053 let Inst{2-0} = Rd;
1054}
Evan Cheng446c4282009-07-11 06:43:01 +00001055
David Goodwinc9ee1182009-06-25 22:49:55 +00001056// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +00001057def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +00001058 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001059 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001060 T1DataProcessing<0b0111> {
1061 // A8.6.139
1062 bits<3> rhs;
1063 bits<3> dst;
1064 let Inst{5-3} = rhs;
1065 let Inst{2-0} = dst;
1066}
Evan Cheng446c4282009-07-11 06:43:01 +00001067
1068// negate register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001069def tRSB : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iALUi,
1070 "rsb", "\t$Rd, $Rn, #0",
1071 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>,
1072 T1DataProcessing<0b1001> {
1073 // A8.6.141
1074 bits<3> Rn;
1075 bits<3> Rd;
1076 let Inst{5-3} = Rn;
1077 let Inst{2-0} = Rd;
1078}
Evan Chenga8e29892007-01-19 07:51:42 +00001079
David Goodwinc9ee1182009-06-25 22:49:55 +00001080// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001081let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001082def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001083 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001084 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001085 T1DataProcessing<0b0110> {
1086 // A8.6.151
1087 bits<3> rhs;
1088 bits<3> dst;
1089 let Inst{5-3} = rhs;
1090 let Inst{2-0} = dst;
1091}
Evan Chenga8e29892007-01-19 07:51:42 +00001092
David Goodwinc9ee1182009-06-25 22:49:55 +00001093// Subtract immediate
Bill Wendling5cbbf682010-11-29 01:00:43 +00001094def tSUBi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
1095 "sub", "\t$Rd, $Rn, $imm3",
1096 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7_neg:$imm3))]>,
1097 T1General<0b01111> {
1098 // A8.6.210 T1
1099 bits<3> imm3;
1100 bits<3> Rn;
1101 bits<3> Rd;
1102 let Inst{8-6} = imm3;
1103 let Inst{5-3} = Rn;
1104 let Inst{2-0} = Rd;
1105}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001106
David Goodwin5d598aa2009-08-19 18:00:44 +00001107def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001108 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001109 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001110 T1General<{1,1,1,?,?}> {
1111 // A8.6.210 T2
1112 bits<8> rhs;
1113 bits<3> dst;
1114 let Inst{10-8} = dst;
1115 let Inst{7-0} = rhs;
1116}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001117
David Goodwinc9ee1182009-06-25 22:49:55 +00001118// subtract register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001119def tSUBrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
1120 "sub", "\t$Rd, $Rn, $Rm",
1121 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1122 T1General<0b01101> {
1123 // A8.6.212
1124 bits<3> Rm;
1125 bits<3> Rn;
1126 bits<3> Rd;
1127 let Inst{8-6} = Rm;
1128 let Inst{5-3} = Rn;
1129 let Inst{2-0} = Rd;
1130}
David Goodwinc9ee1182009-06-25 22:49:55 +00001131
1132// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001133
David Goodwinc9ee1182009-06-25 22:49:55 +00001134// sign-extend byte
Bill Wendling5cbbf682010-11-29 01:00:43 +00001135def tSXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1136 "sxtb", "\t$Rd, $Rm",
1137 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001138 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001139 T1Misc<{0,0,1,0,0,1,?}> {
1140 // A8.6.222
1141 bits<3> Rm;
1142 bits<3> Rd;
1143 let Inst{5-3} = Rm;
1144 let Inst{2-0} = Rd;
1145}
David Goodwinc9ee1182009-06-25 22:49:55 +00001146
1147// sign-extend short
Bill Wendling5cbbf682010-11-29 01:00:43 +00001148def tSXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1149 "sxth", "\t$Rd, $Rm",
1150 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001151 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001152 T1Misc<{0,0,1,0,0,0,?}> {
1153 // A8.6.224
1154 bits<3> Rm;
1155 bits<3> Rd;
1156 let Inst{5-3} = Rm;
1157 let Inst{2-0} = Rd;
1158}
Evan Chenga8e29892007-01-19 07:51:42 +00001159
David Goodwinc9ee1182009-06-25 22:49:55 +00001160// test
Gabor Greif007248b2010-09-14 20:47:43 +00001161let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling2f17bf22010-11-29 01:07:48 +00001162def tTST : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1163 "tst", "\t$Rn, $Rm",
1164 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1165 T1DataProcessing<0b1000> {
1166 // A8.6.230
1167 bits<3> Rm;
1168 bits<3> Rn;
1169 let Inst{5-3} = Rm;
1170 let Inst{2-0} = Rn;
1171}
Evan Chenga8e29892007-01-19 07:51:42 +00001172
David Goodwinc9ee1182009-06-25 22:49:55 +00001173// zero-extend byte
Bill Wendling2f17bf22010-11-29 01:07:48 +00001174def tUXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1175 "uxtb", "\t$Rd, $Rm",
1176 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001177 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001178 T1Misc<{0,0,1,0,1,1,?}> {
1179 // A8.6.262
1180 bits<3> Rm;
1181 bits<3> Rd;
1182 let Inst{5-3} = Rm;
1183 let Inst{2-0} = Rd;
1184}
David Goodwinc9ee1182009-06-25 22:49:55 +00001185
1186// zero-extend short
Bill Wendling2f17bf22010-11-29 01:07:48 +00001187def tUXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1188 "uxth", "\t$Rd, $Rm",
1189 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001190 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001191 T1Misc<{0,0,1,0,1,0,?}> {
1192 // A8.6.264
1193 bits<3> Rm;
1194 bits<3> Rd;
1195 let Inst{5-3} = Rm;
1196 let Inst{2-0} = Rd;
1197}
Evan Chenga8e29892007-01-19 07:51:42 +00001198
1199
Jim Grosbach80dc1162010-02-16 21:23:02 +00001200// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001201// Expanded after instruction selection into a branch sequence.
1202let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001203 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001204 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001205 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001206 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001207
Evan Cheng007ea272009-08-12 05:17:19 +00001208
1209// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001210let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001211def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001212 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001213 T1Special<{1,0,?,?}> {
1214 bits<4> rhs;
1215 bits<4> dst;
1216 let Inst{7} = dst{3};
1217 let Inst{6-3} = rhs;
1218 let Inst{2-0} = dst{2-0};
1219}
Evan Cheng007ea272009-08-12 05:17:19 +00001220
Evan Chengc4af4632010-11-17 20:13:28 +00001221let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +00001222def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +00001223 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001224 T1General<{1,0,0,?,?}> {
1225 bits<8> rhs;
1226 bits<3> dst;
1227 let Inst{10-8} = dst;
1228 let Inst{7-0} = rhs;
1229}
1230
Owen Andersonf523e472010-09-23 23:45:25 +00001231} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001232
Evan Chenga8e29892007-01-19 07:51:42 +00001233// tLEApcrel - Load a pc-relative address into a register without offending the
1234// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001235let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001236let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001237def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +00001238 "adr$p\t$dst, #$label", []>,
1239 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +00001240
Jim Grosbacha967d112010-06-21 21:27:27 +00001241} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +00001242def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001243 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +00001244 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
1245 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +00001246
Evan Chenga8e29892007-01-19 07:51:42 +00001247//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001248// TLS Instructions
1249//
1250
1251// __aeabi_read_tp preserves the registers r1-r3.
1252let isCall = 1,
1253 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +00001254 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1255 "bl\t__aeabi_read_tp",
1256 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001257}
1258
Jim Grosbachd1228742009-12-01 18:10:36 +00001259// SJLJ Exception handling intrinsics
1260// eh_sjlj_setjmp() is an instruction sequence to store the return
1261// address and save #0 in R0 for the non-longjmp case.
1262// Since by its nature we may be coming from some other function to get
1263// here, and we're using the stack frame for the containing function to
1264// save/restore registers, we can't keep anything live in regs across
1265// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1266// when we get here from a longjmp(). We force everthing out of registers
1267// except for our own input by listing the relevant registers in Defs. By
1268// doing so, we also cause the prologue/epilogue code to actively preserve
1269// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00001270// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +00001271let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00001272 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001273 isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00001274 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00001275 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00001276 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +00001277}
Jim Grosbach5eb19512010-05-22 01:06:18 +00001278
1279// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001280let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Jim Grosbach5eb19512010-05-22 01:06:18 +00001281 Defs = [ R7, LR, SP ] in {
1282def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
1283 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00001284 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00001285 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1286 Requires<[IsThumb, IsDarwin]>;
1287}
1288
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001289//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001290// Non-Instruction Patterns
1291//
1292
Evan Cheng892837a2009-07-10 02:09:04 +00001293// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001294def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1295 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1296def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001297 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001298def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1299 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001300
1301// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001302def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1303 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1304def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1305 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1306def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1307 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001308
Evan Chenga8e29892007-01-19 07:51:42 +00001309// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001310def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1311def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001312
Evan Chengd85ac4d2007-01-27 02:29:45 +00001313// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001314def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1315 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001316
Evan Chenga8e29892007-01-19 07:51:42 +00001317// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001318def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001319 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001320def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001321 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001322
1323def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001324 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001325def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001326 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001327
1328// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001329def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1330 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1331def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1332 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001333
1334// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001335def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1336 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001337
Evan Chengb60c02e2007-01-26 19:13:16 +00001338// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001339def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1340def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1341def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001342
Evan Cheng0e87e232009-08-28 00:31:43 +00001343// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001344// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001345def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001346 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001347 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001348def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001349 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001350 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001351
Evan Cheng0e87e232009-08-28 00:31:43 +00001352def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1353 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1354def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1355 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001356
Evan Chenga8e29892007-01-19 07:51:42 +00001357// Large immediate handling.
1358
1359// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001360def : T1Pat<(i32 thumb_immshifted:$src),
1361 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1362 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001363
Evan Cheng9cb9e672009-06-27 02:26:13 +00001364def : T1Pat<(i32 imm0_255_comp:$src),
1365 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001366
1367// Pseudo instruction that combines ldr from constpool and add pc. This should
1368// be expanded into two instructions late to allow if-conversion and
1369// scheduling.
1370let isReMaterializable = 1 in
1371def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001372 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001373 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1374 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001375 Requires<[IsThumb, IsThumb1Only]>;