blob: 486de43e7465f16cc0f5d806d76f2801c76dba91 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner9c73f092005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000029
Chris Lattner860e8862005-11-17 07:30:41 +000030def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
31def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
32
Chris Lattner47f01f12005-09-08 19:50:41 +000033//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000034// PowerPC specific transformation functions and pattern fragments.
35//
Nate Begeman8d948322005-10-19 01:12:32 +000036
Nate Begeman2d5aff72005-10-19 18:42:01 +000037def SHL32 : SDNodeXForm<imm, [{
38 // Transformation function: 31 - imm
39 return getI32Imm(31 - N->getValue());
40}]>;
41
42def SHL64 : SDNodeXForm<imm, [{
43 // Transformation function: 63 - imm
44 return getI32Imm(63 - N->getValue());
45}]>;
46
47def SRL32 : SDNodeXForm<imm, [{
48 // Transformation function: 32 - imm
49 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
50}]>;
51
52def SRL64 : SDNodeXForm<imm, [{
53 // Transformation function: 64 - imm
54 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
55}]>;
56
Chris Lattner2eb25172005-09-09 00:39:56 +000057def LO16 : SDNodeXForm<imm, [{
58 // Transformation function: get the low 16 bits.
59 return getI32Imm((unsigned short)N->getValue());
60}]>;
61
62def HI16 : SDNodeXForm<imm, [{
63 // Transformation function: shift the immediate value down into the low bits.
64 return getI32Imm((unsigned)N->getValue() >> 16);
65}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000066
Chris Lattner79d0e9f2005-09-28 23:07:13 +000067def HA16 : SDNodeXForm<imm, [{
68 // Transformation function: shift the immediate value down into the low bits.
69 signed int Val = N->getValue();
70 return getI32Imm((Val - (signed short)Val) >> 16);
71}]>;
72
73
Chris Lattner3e63ead2005-09-08 17:33:10 +000074def immSExt16 : PatLeaf<(imm), [{
75 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
76 // field. Used by instructions like 'addi'.
77 return (int)N->getValue() == (short)N->getValue();
78}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000079def immZExt16 : PatLeaf<(imm), [{
80 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
81 // field. Used by instructions like 'ori'.
82 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000083}], LO16>;
84
Chris Lattner3e63ead2005-09-08 17:33:10 +000085def imm16Shifted : PatLeaf<(imm), [{
86 // imm16Shifted predicate - True if only bits in the top 16-bits of the
87 // immediate are set. Used by instructions like 'addis'.
88 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000089}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000090
Chris Lattnerbfde0802005-09-08 17:40:49 +000091/*
92// Example of a legalize expander: Only for PPC64.
93def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
94 [(set f64:$tmp , (FCTIDZ f64:$src)),
95 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
96 (store f64:$tmp, i32:$tmpFI),
97 (set i64:$dst, (load i32:$tmpFI))],
98 Subtarget_PPC64>;
99*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000100
Chris Lattner47f01f12005-09-08 19:50:41 +0000101//===----------------------------------------------------------------------===//
102// PowerPC Flag Definitions.
103
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000104class isPPC64 { bit PPC64 = 1; }
105class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000106class isDOT {
107 list<Register> Defs = [CR0];
108 bit RC = 1;
109}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000110
Chris Lattner47f01f12005-09-08 19:50:41 +0000111
112
113//===----------------------------------------------------------------------===//
114// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000115
Chris Lattner4345a4a2005-09-14 20:53:05 +0000116def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000117 let PrintMethod = "printU5ImmOperand";
118}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000119def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000120 let PrintMethod = "printU6ImmOperand";
121}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000122def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000123 let PrintMethod = "printS16ImmOperand";
124}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000125def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000126 let PrintMethod = "printU16ImmOperand";
127}
Chris Lattner841d12d2005-10-18 16:51:22 +0000128def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
129 let PrintMethod = "printS16X4ImmOperand";
130}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000131def target : Operand<i32> {
132 let PrintMethod = "printBranchOperand";
133}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000134def calltarget : Operand<i32> {
135 let PrintMethod = "printCallOperand";
136}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000137def aaddr : Operand<i32> {
138 let PrintMethod = "printAbsAddrOperand";
139}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000140def piclabel: Operand<i32> {
141 let PrintMethod = "printPICLabel";
142}
Nate Begemaned428532004-09-04 05:00:00 +0000143def symbolHi: Operand<i32> {
144 let PrintMethod = "printSymbolHi";
145}
146def symbolLo: Operand<i32> {
147 let PrintMethod = "printSymbolLo";
148}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000149def crbitm: Operand<i8> {
150 let PrintMethod = "printcrbitm";
151}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000152
Chris Lattner47f01f12005-09-08 19:50:41 +0000153
154
155//===----------------------------------------------------------------------===//
156// PowerPC Instruction Definitions.
157
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000158// Pseudo-instructions:
Chris Lattner3075a4e2005-10-25 20:58:43 +0000159def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000160
Nate Begemanb816f022004-10-07 22:30:03 +0000161let isLoad = 1 in {
Chris Lattner3075a4e2005-10-25 20:58:43 +0000162def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN", []>;
163def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000164}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000165def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
166 [(set GPRC:$rD, (undef))]>;
167def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
168 [(set F8RC:$rD, (undef))]>;
169def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
170 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000171
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000172// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
173// scheduler into a branch sequence.
174let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
175 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000176 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000177 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000178 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000179 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000180 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000181}
182
183
Chris Lattner47f01f12005-09-08 19:50:41 +0000184let isTerminator = 1 in {
185 let isReturn = 1 in
Jim Laskey53842142005-10-19 19:51:16 +0000186 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB>;
187 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000188}
189
Chris Lattner7a823bd2005-02-15 20:26:49 +0000190let Defs = [LR] in
Chris Lattner3075a4e2005-10-25 20:58:43 +0000191 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000192
Misha Brukmanb2edb442004-06-28 18:23:35 +0000193let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000194 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
195 target:$true, target:$false),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000196 "; COND_BRANCH", []>;
Jim Laskey53842142005-10-19 19:51:16 +0000197 def B : IForm<18, 0, 0, (ops target:$func), "b $func", BrB>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000198
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000199 // FIXME: 4*CR# needs to be added to the BI field!
200 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000201 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000202 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000203 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000204 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000205 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000206 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000207 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000208 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000209 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000210 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000211 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000212 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000213 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
214 "bun $crS, $block", BrB>;
215 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
216 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000217}
218
Chris Lattnerfc879282005-05-15 20:11:44 +0000219let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000220 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000221 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
222 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000223 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000224 CR0,CR1,CR5,CR6,CR7] in {
225 // Convenient aliases for call instructions
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000226 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops), "bl $func", BrB>;
Nate Begeman422b0ce2005-11-16 00:48:01 +0000227 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops), "bla $func", BrB>;
228 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000229}
230
Nate Begeman07aada82004-08-30 02:28:06 +0000231// D-Form instructions. Most instructions that perform an operation on a
232// register and an immediate are of this type.
233//
Nate Begemanb816f022004-10-07 22:30:03 +0000234let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000235def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000236 "lbz $rD, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000237def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000238 "lha $rD, $disp($rA)", LdStLHA>;
Nate Begeman2497e632005-07-21 20:44:43 +0000239def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000240 "lhz $rD, $disp($rA)", LdStGeneral>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000241def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000242 "lmw $rD, $disp($rA)", LdStLMW>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000243def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000244 "lwz $rD, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000245def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000246 "lwzu $rD, $disp($rA)", LdStGeneral>;
Nate Begemanb816f022004-10-07 22:30:03 +0000247}
Chris Lattner57226fb2005-04-19 04:59:28 +0000248def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000249 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000250 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000251def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000252 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000253 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000254def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000255 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000256 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000257def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000258 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000259 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000260def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000261 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000262 [(set GPRC:$rD, (add GPRC:$rA,
263 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000264def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000265 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000266 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000267def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000268 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnere0255742005-09-28 22:47:06 +0000269 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000270def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000271 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000272 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000273def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000274 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000275 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000276let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000277def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000278 "stmw $rS, $disp($rA)", LdStLMW>;
Nate Begeman2497e632005-07-21 20:44:43 +0000279def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000280 "stb $rS, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000281def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000282 "sth $rS, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000283def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000284 "stw $rS, $disp($rA)", LdStGeneral>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000285def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000286 "stwu $rS, $disp($rA)", LdStGeneral>;
Nate Begemanb816f022004-10-07 22:30:03 +0000287}
Chris Lattner57226fb2005-04-19 04:59:28 +0000288def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000289 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000290 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000291def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000292 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000293 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000294def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000295 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000296 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000297def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000298 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000299 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000300def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000301 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000302 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000303def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000304 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000305 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Jim Laskey53842142005-10-19 19:51:16 +0000306def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000307def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000308 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000309def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000310 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000311def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000312 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000313def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000314 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000315def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000316 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000317def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000318 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000319let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000320def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000321 "lfs $rD, $disp($rA)", LdStLFDU>;
Chris Lattner919c0322005-10-01 01:35:02 +0000322def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000323 "lfd $rD, $disp($rA)", LdStLFD>;
Nate Begemanb816f022004-10-07 22:30:03 +0000324}
325let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000326def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000327 "stfs $rS, $disp($rA)", LdStUX>;
Chris Lattner919c0322005-10-01 01:35:02 +0000328def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000329 "stfd $rS, $disp($rA)", LdStUX>;
Nate Begemanb816f022004-10-07 22:30:03 +0000330}
Nate Begemaned428532004-09-04 05:00:00 +0000331
332// DS-Form instructions. Load/Store instructions available in PPC-64
333//
Nate Begemanb816f022004-10-07 22:30:03 +0000334let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000335def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000336 "lwa $rT, $DS($rA)", LdStLWA>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000337def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000338 "ld $rT, $DS($rA)", LdStLD>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000339}
340let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000341def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000342 "std $rT, $DS($rA)", LdStSTD>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000343def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000344 "stdu $rT, $DS($rA)", LdStSTD>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000345}
Nate Begemanc3306122004-08-21 05:56:39 +0000346
Nate Begeman07aada82004-08-30 02:28:06 +0000347// X-Form instructions. Most instructions that perform an operation on a
348// register and another register are of this type.
349//
Nate Begemanb816f022004-10-07 22:30:03 +0000350let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000351def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000352 "lbzx $dst, $base, $index", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000353def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000354 "lhax $dst, $base, $index", LdStLHA>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000355def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000356 "lhzx $dst, $base, $index", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000357def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000358 "lwax $dst, $base, $index", LdStLHA>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000359def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000360 "lwzx $dst, $base, $index", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000361def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000362 "ldx $dst, $base, $index", LdStLD>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000363def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
364 "lvebx $vD, $base, $rA", LdStGeneral>;
365def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
366 "lvehx $vD, $base, $rA", LdStGeneral>;
367def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
368 "lvewx $vD, $base, $rA", LdStGeneral>;
369def LVX : XForm_1<31, 103, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
370 "lvx $vD, $base, $rA", LdStGeneral>;
371def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
372 "lvsl $vD, $base, $rA", LdStGeneral>;
373def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
374 "lvsl $vD, $base, $rA", LdStGeneral>;
Nate Begemanb816f022004-10-07 22:30:03 +0000375}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000376def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000377 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000378 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000379def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000380 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000381 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000382def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000383 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000384 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000385def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000386 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000387 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000388def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000389 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000390 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000391def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000392 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000393 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000394def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000395 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000396 []>;
397def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000398 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000399 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000400def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000401 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000402 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000403def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000404 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000405 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000406def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000407 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000408 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
409def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000410 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000411 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000412def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000413 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000414 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000415def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000416 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000417 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000418def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000419 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner67ab1182005-09-29 23:34:24 +0000420 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000421def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000422 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000423 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000424def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000425 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner67ab1182005-09-29 23:34:24 +0000426 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000427def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000428 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000429 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000430def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000431 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner67ab1182005-09-29 23:34:24 +0000432 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000433let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000434def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000435 "stbx $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000436def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000437 "sthx $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000438def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000439 "stwx $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000440def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000441 "stwux $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000442def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000443 "stdx $rS, $rA, $rB", LdStSTD>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000444def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000445 "stdux $rS, $rA, $rB", LdStSTD>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000446def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
447 "stvebx $rS, $rA, $rB", LdStGeneral>;
448def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
449 "stvehx $rS, $rA, $rB", LdStGeneral>;
450def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
451 "stvewx $rS, $rA, $rB", LdStGeneral>;
452def STVX : XForm_8<31, 231, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
453 "stvx $rS, $rA, $rB", LdStGeneral>;
Nate Begemanb816f022004-10-07 22:30:03 +0000454}
Chris Lattner883059f2005-04-19 05:15:18 +0000455def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000456 "srawi $rA, $rS, $SH", IntShift,
Chris Lattner67ab1182005-09-29 23:34:24 +0000457 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000458def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000459 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000460 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000461def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000462 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000463 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000464def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000465 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000466 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000467def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
468 "extsw $rA, $rS", IntGeneral,
469 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000470def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000471 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000472def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000473 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000474def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000475 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000476def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000477 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000478def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000479 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000480def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000482//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000483// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000484def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000485 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000486def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000487 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000488
Nate Begemanb816f022004-10-07 22:30:03 +0000489let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000490def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000491 "lfsx $dst, $base, $index", LdStLFDU>;
Chris Lattner919c0322005-10-01 01:35:02 +0000492def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "lfdx $dst, $base, $index", LdStLFDU>;
Nate Begemanb816f022004-10-07 22:30:03 +0000494}
Chris Lattner919c0322005-10-01 01:35:02 +0000495def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000497 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000498def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000500 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000501def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000503 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000504def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000506 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000507def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000509 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
510def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000512 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000513
514/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
515def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000516 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000517 []>; // (set F4RC:$frD, F4RC:$frB)
518def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000519 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000520 []>; // (set F8RC:$frD, F8RC:$frB)
521def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000522 "fmr $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000523 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000524
525// These are artificially split into two different forms, for 4/8 byte FP.
526def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000527 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000528 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
529def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000530 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000531 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
532def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000533 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000534 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
535def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000536 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000537 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
538def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000539 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000540 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
541def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000542 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000543 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
544
Nate Begemanadeb43d2005-07-20 22:42:00 +0000545
Nate Begemanb816f022004-10-07 22:30:03 +0000546let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000547def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000548 "stfsx $frS, $rA, $rB", LdStUX>;
Chris Lattner919c0322005-10-01 01:35:02 +0000549def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000550 "stfdx $frS, $rA, $rB", LdStUX>;
Nate Begemanb816f022004-10-07 22:30:03 +0000551}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000552
Nate Begeman07aada82004-08-30 02:28:06 +0000553// XL-Form instructions. condition register logical ops.
554//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000555def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey53842142005-10-19 19:51:16 +0000556 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000557
558// XFX-Form instructions. Instructions that deal with SPRs
559//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000560// Note that although LR should be listed as `8' and CTR as `9' in the SPR
561// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
562// which means the SPR value needs to be multiplied by a factor of 32.
Jim Laskey53842142005-10-19 19:51:16 +0000563def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
564def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
565def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000566def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000567 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman394cd132005-08-08 20:04:52 +0000568def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Jim Laskey53842142005-10-19 19:51:16 +0000569 "mfcr $rT, $FXM", SprMFCR>;
570def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
571def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000572
Nate Begeman07aada82004-08-30 02:28:06 +0000573// XS-Form instructions. Just 'sradi'
574//
Chris Lattner883059f2005-04-19 05:15:18 +0000575def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000576 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000577
578// XO-Form instructions. Arithmetic instructions that can set overflow bit
579//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000580def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000582 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000583def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000585 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000586def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000587 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000588 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000589def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000591 []>;
Nate Begeman12a92342005-10-20 07:51:08 +0000592def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000593 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000594 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
595def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000597 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000598def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000599 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000600 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000601def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000603 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000604def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
605 "mulhd $rT, $rA, $rB", IntMulHW,
606 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
607def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
608 "mulhdu $rT, $rA, $rB", IntMulHWU,
609 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000610def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000611 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000612 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000613def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000614 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000615 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000616def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000617 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000618 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000619def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000620 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000621 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000622def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000623 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000624 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000625def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000626 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000627 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000628def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000629 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000630 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000631def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000632 "addme $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000633 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000634def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000635 "addze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000636 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000637def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000638 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000639 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000640def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000641 "subfze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000642 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000643
644// A-Form instructions. Most of the instructions executed in the FPU are of
645// this type.
646//
Chris Lattner14522e32005-04-19 05:21:30 +0000647def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000648 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000649 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000650 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
651 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000652def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000653 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000654 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000655 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
656 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000657def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000658 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000659 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000660 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
661 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000662def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000663 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000665 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
666 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000667def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000668 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000669 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000670 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
671 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000672def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000673 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000674 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000675 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
676 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000677def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000678 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000679 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000680 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
681 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000682def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000683 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000684 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000685 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
686 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000687// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
688// having 4 of these, force the comparison to always be an 8-byte double (code
689// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000690// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000691def FSELD : AForm_1<63, 23,
692 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000693 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000694 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000695def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000696 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000697 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000698 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000699def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000700 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000701 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000702 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000703def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000704 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000705 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000706 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000707def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000708 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000709 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000710 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000711def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000712 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000713 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000714 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000715def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000716 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000717 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000718 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000719def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000720 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000721 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000722 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000723def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000724 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000726 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000727def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000728 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000729 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000730 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000731
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000732// M-Form instructions. rotate and mask instructions.
733//
Chris Lattner043870d2005-09-09 18:17:41 +0000734let isTwoAddress = 1, isCommutable = 1 in {
735// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000736def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000737 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000738 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000739 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000740def RLDIMI : MDForm_1<30, 3,
741 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000742 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000743 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000744}
Chris Lattner14522e32005-04-19 05:21:30 +0000745def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000746 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000748 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000749def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000750 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000752 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000753def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000754 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000755 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000756 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000757
758// MD-Form instructions. 64 bit rotate instructions.
759//
Chris Lattner14522e32005-04-19 05:21:30 +0000760def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000761 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000762 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000763 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000764def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000765 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000767 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000768
Nate Begemane4f17a52005-11-23 05:29:52 +0000769// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000770def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
771 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
772 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
773 VRRC:$vB))]>;
774def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
775 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
776 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
777 VRRC:$vC),
778 VRRC:$vB)))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000779
780// VX-Form instructions. AltiVec arithmetic ops.
781def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
782 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000783 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000784def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
785 "vcfsx $vD, $vB, $UIMM", VecFP,
786 []>;
787def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
788 "vcfux $vD, $vB, $UIMM", VecFP,
789 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000790def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
791 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000792 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000793def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
794 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000795 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000796def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
797 "vexptefp $vD, $vB", VecFP,
798 []>;
799def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
800 "vlogefp $vD, $vB", VecFP,
801 []>;
802def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
803 "vmaxfp $vD, $vA, $vB", VecFP,
804 []>;
805def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
806 "vminfp $vD, $vA, $vB", VecFP,
807 []>;
808def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
809 "vrefp $vD, $vB", VecFP,
810 []>;
811def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
812 "vrfim $vD, $vB", VecFP,
813 []>;
814def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
815 "vrfin $vD, $vB", VecFP,
816 []>;
817def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
818 "vrfip $vD, $vB", VecFP,
819 []>;
820def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
821 "vrfiz $vD, $vB", VecFP,
822 []>;
823def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
824 "vrsqrtefp $vD, $vB", VecFP,
825 []>;
826def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
827 "vsubfp $vD, $vA, $vB", VecFP,
828 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000829
Chris Lattner2eb25172005-09-09 00:39:56 +0000830//===----------------------------------------------------------------------===//
831// PowerPC Instruction Patterns
832//
833
Chris Lattner30e21a42005-09-26 22:20:16 +0000834// Arbitrary immediate support. Implement in terms of LIS/ORI.
835def : Pat<(i32 imm:$imm),
836 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000837
838// Implement the 'not' operation with the NOR instruction.
839def NOT : Pat<(not GPRC:$in),
840 (NOR GPRC:$in, GPRC:$in)>;
841
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000842// ADD an arbitrary immediate.
843def : Pat<(add GPRC:$in, imm:$imm),
844 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
845// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000846def : Pat<(or GPRC:$in, imm:$imm),
847 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000848// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000849def : Pat<(xor GPRC:$in, imm:$imm),
850 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanae1641c2005-10-21 06:36:18 +0000851def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
852 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
853 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000854
855def : Pat<(zext GPRC:$in),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000856 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000857def : Pat<(anyext GPRC:$in),
858 (OR4To8 GPRC:$in, GPRC:$in)>;
859def : Pat<(trunc G8RC:$in),
860 (OR8To4 G8RC:$in, G8RC:$in)>;
861
Nate Begeman2d5aff72005-10-19 18:42:01 +0000862// SHL
863def : Pat<(shl GPRC:$in, imm:$imm),
864 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
865def : Pat<(shl G8RC:$in, imm:$imm),
866 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
867// SRL
868def : Pat<(srl GPRC:$in, imm:$imm),
869 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
870def : Pat<(srl G8RC:$in, imm:$imm),
871 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
872
Chris Lattner860e8862005-11-17 07:30:41 +0000873// Hi and Lo for Darwin Global Addresses.
Chris Lattner490ad082005-11-17 17:52:01 +0000874def : Pat<(PPChi tglobaladdr:$in, (i32 0)), (LIS tglobaladdr:$in)>;
875def : Pat<(PPClo tglobaladdr:$in, (i32 0)), (LI tglobaladdr:$in)>;
876def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
877 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +0000878
Chris Lattnerea874f32005-09-24 00:41:58 +0000879// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000880/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000881def : Pattern<(xor GPRC:$in, imm:$imm),
882 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
883 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000884*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000885
Chris Lattner2eb25172005-09-09 00:39:56 +0000886//===----------------------------------------------------------------------===//
887// PowerPCInstrInfo Definition
888//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000889def PowerPCInstrInfo : InstrInfo {
890 let PHIInst = PHI;
891
892 let TSFlagsFields = [ "VMX", "PPC64" ];
893 let TSFlagsShifts = [ 0, 1 ];
894
895 let isLittleEndianEncoding = 1;
896}
Chris Lattner2eb25172005-09-09 00:39:56 +0000897