blob: fe7b589866f8ebc82f72fc94059e81c179efe700 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000026def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
27def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
28 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattnera17b1552006-03-31 05:13:27 +000033def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000034 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
35]>;
36
Chris Lattner90564f22006-04-18 17:59:36 +000037def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000038 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000039]>;
40
Chris Lattnerd9989382006-07-10 20:56:58 +000041def SDT_PPClbrx : SDTypeProfile<1, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44def SDT_PPCstbrx : SDTypeProfile<0, 4, [
45 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
46]>;
47
Chris Lattner51269842006-03-01 05:50:56 +000048//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000049// PowerPC specific DAG Nodes.
50//
51
52def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
53def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
54def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000055def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
56 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000057
Dale Johannesen6eaeff22007-10-10 01:01:31 +000058// This sequence is used for long double->int conversions. It changes the
59// bits in the FPSCR which is not modelled.
60def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
61 [SDNPOutFlag]>;
62def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
63 [SDNPInFlag, SDNPOutFlag]>;
64def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
65 [SDNPInFlag, SDNPOutFlag]>;
66def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
67 [SDNPInFlag, SDNPOutFlag]>;
68def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
69 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
70 SDTCisVT<3, f64>]>,
71 [SDNPInFlag]>;
72
Chris Lattner9c73f092005-10-25 20:55:47 +000073def PPCfsel : SDNode<"PPCISD::FSEL",
74 // Type constraint for fsel.
75 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
76 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000077
Nate Begeman993aeb22005-12-13 22:55:22 +000078def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
79def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
80def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
81def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000082
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000083def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000084
Chris Lattner4172b102005-12-06 02:10:38 +000085// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
86// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000087def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
88def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
89def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
90
Chris Lattnerecfe55e2006-03-22 05:30:33 +000091def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000092def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
93 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +000094
Chris Lattner937a79d2005-12-04 19:01:59 +000095// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +000096def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +000097 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000098def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +000099 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000100
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000101def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000102def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000103 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000104def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +0000105 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000106def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
107 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000108def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTRet,
109 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
110
111def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTRet,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000112 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000113
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000114def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +0000115 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000116
Chris Lattnera17b1552006-03-31 05:13:27 +0000117def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
118def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000119
Chris Lattner90564f22006-04-18 17:59:36 +0000120def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
121 [SDNPHasChain, SDNPOptInFlag]>;
122
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000123def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
124 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000125def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
126 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000127
Jim Laskey2f616bf2006-11-16 22:43:37 +0000128// Instructions to support dynamic alloca.
129def SDTDynOp : SDTypeProfile<1, 2, []>;
130def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
131
Chris Lattner47f01f12005-09-08 19:50:41 +0000132//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000133// PowerPC specific transformation functions and pattern fragments.
134//
Nate Begeman8d948322005-10-19 01:12:32 +0000135
Nate Begeman2d5aff72005-10-19 18:42:01 +0000136def SHL32 : SDNodeXForm<imm, [{
137 // Transformation function: 31 - imm
138 return getI32Imm(31 - N->getValue());
139}]>;
140
Nate Begeman2d5aff72005-10-19 18:42:01 +0000141def SRL32 : SDNodeXForm<imm, [{
142 // Transformation function: 32 - imm
143 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
144}]>;
145
Chris Lattner2eb25172005-09-09 00:39:56 +0000146def LO16 : SDNodeXForm<imm, [{
147 // Transformation function: get the low 16 bits.
148 return getI32Imm((unsigned short)N->getValue());
149}]>;
150
151def HI16 : SDNodeXForm<imm, [{
152 // Transformation function: shift the immediate value down into the low bits.
153 return getI32Imm((unsigned)N->getValue() >> 16);
154}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000155
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000156def HA16 : SDNodeXForm<imm, [{
157 // Transformation function: shift the immediate value down into the low bits.
158 signed int Val = N->getValue();
159 return getI32Imm((Val - (signed short)Val) >> 16);
160}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000161def MB : SDNodeXForm<imm, [{
162 // Transformation function: get the start bit of a mask
163 unsigned mb, me;
164 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
165 return getI32Imm(mb);
166}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000167
Nate Begemanf42f1332006-09-22 05:01:56 +0000168def ME : SDNodeXForm<imm, [{
169 // Transformation function: get the end bit of a mask
170 unsigned mb, me;
171 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
172 return getI32Imm(me);
173}]>;
174def maskimm32 : PatLeaf<(imm), [{
175 // maskImm predicate - True if immediate is a run of ones.
176 unsigned mb, me;
177 if (N->getValueType(0) == MVT::i32)
178 return isRunOfOnes((unsigned)N->getValue(), mb, me);
179 else
180 return false;
181}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000182
Chris Lattner3e63ead2005-09-08 17:33:10 +0000183def immSExt16 : PatLeaf<(imm), [{
184 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
185 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000186 if (N->getValueType(0) == MVT::i32)
187 return (int32_t)N->getValue() == (short)N->getValue();
188 else
189 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000190}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000191def immZExt16 : PatLeaf<(imm), [{
192 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
193 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000194 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000195}], LO16>;
196
Chris Lattner0ea70b22006-06-20 22:34:10 +0000197// imm16Shifted* - These match immediates where the low 16-bits are zero. There
198// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
199// identical in 32-bit mode, but in 64-bit mode, they return true if the
200// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
201// clear).
202def imm16ShiftedZExt : PatLeaf<(imm), [{
203 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
204 // immediate are set. Used by instructions like 'xoris'.
205 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
206}], HI16>;
207
208def imm16ShiftedSExt : PatLeaf<(imm), [{
209 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
210 // immediate are set. Used by instructions like 'addis'. Identical to
211 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000212 if (N->getValue() & 0xFFFF) return false;
213 if (N->getValueType(0) == MVT::i32)
214 return true;
215 // For 64-bit, make sure it is sext right.
216 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000217}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000218
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000219
Chris Lattner47f01f12005-09-08 19:50:41 +0000220//===----------------------------------------------------------------------===//
221// PowerPC Flag Definitions.
222
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000223class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000224class isDOT {
225 list<Register> Defs = [CR0];
226 bit RC = 1;
227}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000228
Chris Lattner302bf9c2006-11-08 02:13:12 +0000229class RegConstraint<string C> {
230 string Constraints = C;
231}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000232class NoEncode<string E> {
233 string DisableEncoding = E;
234}
Chris Lattner47f01f12005-09-08 19:50:41 +0000235
236
237//===----------------------------------------------------------------------===//
238// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000239
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000240def s5imm : Operand<i32> {
241 let PrintMethod = "printS5ImmOperand";
242}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000243def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000244 let PrintMethod = "printU5ImmOperand";
245}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000246def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000247 let PrintMethod = "printU6ImmOperand";
248}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000249def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000250 let PrintMethod = "printS16ImmOperand";
251}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000252def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000253 let PrintMethod = "printU16ImmOperand";
254}
Chris Lattner841d12d2005-10-18 16:51:22 +0000255def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
256 let PrintMethod = "printS16X4ImmOperand";
257}
Chris Lattner1e484782005-12-04 18:42:54 +0000258def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000259 let PrintMethod = "printBranchOperand";
260}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000261def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000262 let PrintMethod = "printCallOperand";
263}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000264def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000265 let PrintMethod = "printAbsAddrOperand";
266}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000267def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000268 let PrintMethod = "printPICLabel";
269}
Nate Begemaned428532004-09-04 05:00:00 +0000270def symbolHi: Operand<i32> {
271 let PrintMethod = "printSymbolHi";
272}
273def symbolLo: Operand<i32> {
274 let PrintMethod = "printSymbolLo";
275}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000276def crbitm: Operand<i8> {
277 let PrintMethod = "printcrbitm";
278}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000279// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000280def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000281 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000282 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000283}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000284def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000285 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000286 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000287}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000288def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000289 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000290 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000291}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000292
Chris Lattner6fc40072006-11-04 05:42:48 +0000293// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000294// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000295def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
296 (ops (i32 20), CR0)> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000297 let PrintMethod = "printPredicateOperand";
298}
Chris Lattner0638b262006-11-03 23:53:25 +0000299
Chris Lattnera613d262006-01-12 02:05:36 +0000300// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000301def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
302def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
303def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
304def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000305
Chris Lattner74531e42006-11-16 00:41:37 +0000306/// This is just the offset part of iaddr, used for preinc.
307def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000308
Evan Cheng8c75ef92005-12-14 22:07:12 +0000309//===----------------------------------------------------------------------===//
310// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000311def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000312def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
313def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000314
Chris Lattner6a5339b2006-11-14 18:44:47 +0000315
Chris Lattner47f01f12005-09-08 19:50:41 +0000316//===----------------------------------------------------------------------===//
317// PowerPC Instruction Definitions.
318
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000319// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000320
Chris Lattner88d211f2006-03-12 09:13:49 +0000321let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000322let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000323def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000324 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng071a2792007-09-11 19:55:27 +0000325 [(callseq_start imm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000326def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner54689662006-09-27 02:55:21 +0000327 "${:comment} ADJCALLSTACKUP",
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000328 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000329}
Chris Lattner1877ec92006-03-13 21:52:10 +0000330
Evan Cheng64d80e32007-07-19 01:14:50 +0000331def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000332 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000333}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000334
Evan Cheng071a2792007-09-11 19:55:27 +0000335let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000336def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000337 "${:comment} DYNALLOC $result, $negsize, $fpsi",
338 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000339 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000340
Evan Cheng6e141fd2007-12-12 23:12:09 +0000341let isImplicitDef = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000342def IMPLICIT_DEF_GPRC: Pseudo<(outs GPRC:$rD), (ins),
343 "${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000344 [(set GPRC:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000345def IMPLICIT_DEF_F8 : Pseudo<(outs F8RC:$rD), (ins),
346 "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000347 [(set F8RC:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000348def IMPLICIT_DEF_F4 : Pseudo<(outs F4RC:$rD), (ins),
349 "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000350 [(set F4RC:$rD, (undef))]>;
Evan Cheng6e141fd2007-12-12 23:12:09 +0000351}
Chris Lattner7a823bd2005-02-15 20:26:49 +0000352
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000353// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
354// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000355let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
356 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000358 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
359 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000360 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000361 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
362 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000364 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
365 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000366 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000367 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
368 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000369 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000370 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
371 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000372}
373
Evan Chengffbacca2007-07-21 00:34:19 +0000374let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000375 let isReturn = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000376 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000377 "b${p:cc}lr ${p:reg}", BrB,
378 [(retflag)]>;
Owen Anderson20ab2902007-11-12 07:39:39 +0000379 let isBranch = 1, isIndirectBranch = 1 in
380 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000381}
382
Chris Lattneraf53a872006-11-04 05:27:39 +0000383
Chris Lattner6a5339b2006-11-14 18:44:47 +0000384
Chris Lattner7a823bd2005-02-15 20:26:49 +0000385let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000386 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000387 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000388
Evan Chengffbacca2007-07-21 00:34:19 +0000389let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000390 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000391 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000392 "b $dst", BrB,
393 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000394 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000395
Chris Lattner18258c62006-11-17 22:37:34 +0000396 // BCC represents an arbitrary conditional branch on a predicate.
397 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
398 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000399 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000400 "b${cond:cc} ${cond:reg}, $dst"
401 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000402}
403
Chris Lattner9f0bc652007-02-25 05:34:32 +0000404// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000405let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000406 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000407 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
408 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000409 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000410 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000411 CR0,CR1,CR5,CR6,CR7] in {
412 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +0000413 def BL_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000414 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000415 "bl $func", BrB, []>; // See Pat patterns below.
416 def BLA_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000417 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000418 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
419 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000420 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000421 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000422 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000423}
424
425// ELF ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000426let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000427 // All calls clobber the non-callee saved registers...
428 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +0000429 F0,F1,F2,F3,F4,F5,F6,F7,F8,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000430 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
431 LR,CTR,
432 CR0,CR1,CR5,CR6,CR7] in {
433 // Convenient aliases for call instructions
434 def BL_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000435 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000436 "bl $func", BrB, []>; // See Pat patterns below.
437 def BLA_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000438 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000439 "bla $func", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000440 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000441 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000442 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000443 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000444 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000445}
446
Chris Lattner001db452006-06-06 21:29:23 +0000447// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000449 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
450 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000452 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
453 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000455 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
456 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000458 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
459 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000460def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000461 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
462 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000463def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000464 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
465 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000466def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000467 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
468 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000470 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
471 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000472
473//===----------------------------------------------------------------------===//
474// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000475//
Chris Lattner26e552b2006-11-14 19:19:53 +0000476
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000477// Unindexed (r+i) Loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000478let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000479def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000480 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000481 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000482def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000483 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000484 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000485 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000486def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000487 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000488 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000489def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000490 "lwz $rD, $src", LdStGeneral,
491 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000492
Evan Cheng64d80e32007-07-19 01:14:50 +0000493def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000494 "lfs $rD, $src", LdStLFDU,
495 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000496def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000497 "lfd $rD, $src", LdStLFD,
498 [(set F8RC:$rD, (load iaddr:$src))]>;
499
Chris Lattner4eab7142006-11-10 02:08:47 +0000500
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000501// Unindexed (r+i) Loads with Update (preinc).
Evan Chengcaf778a2007-08-01 23:07:38 +0000502def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000503 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000504 []>, RegConstraint<"$addr.reg = $ea_result">,
505 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000506
Evan Chengcaf778a2007-08-01 23:07:38 +0000507def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000508 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000509 []>, RegConstraint<"$addr.reg = $ea_result">,
510 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000511
Evan Chengcaf778a2007-08-01 23:07:38 +0000512def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000513 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000514 []>, RegConstraint<"$addr.reg = $ea_result">,
515 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000516
Evan Chengcaf778a2007-08-01 23:07:38 +0000517def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000518 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000519 []>, RegConstraint<"$addr.reg = $ea_result">,
520 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000521
Evan Chengcaf778a2007-08-01 23:07:38 +0000522def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000523 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000524 []>, RegConstraint<"$addr.reg = $ea_result">,
525 NoEncode<"$ea_result">;
526
Evan Chengcaf778a2007-08-01 23:07:38 +0000527def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000528 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000529 []>, RegConstraint<"$addr.reg = $ea_result">,
530 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000531}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000532
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000533// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000534//
Chris Lattner834f1ce2008-01-06 23:38:27 +0000535let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000537 "lbzx $rD, $src", LdStGeneral,
538 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000539def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000540 "lhax $rD, $src", LdStLHA,
541 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
542 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000543def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000544 "lhzx $rD, $src", LdStGeneral,
545 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000546def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000547 "lwzx $rD, $src", LdStGeneral,
548 [(set GPRC:$rD, (load xaddr:$src))]>;
549
550
Evan Cheng64d80e32007-07-19 01:14:50 +0000551def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000552 "lhbrx $rD, $src", LdStGeneral,
553 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000554def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000555 "lwbrx $rD, $src", LdStGeneral,
556 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
557
Evan Cheng64d80e32007-07-19 01:14:50 +0000558def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000559 "lfsx $frD, $src", LdStLFDU,
560 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000561def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000562 "lfdx $frD, $src", LdStLFDU,
563 [(set F8RC:$frD, (load xaddr:$src))]>;
564}
565
566//===----------------------------------------------------------------------===//
567// PPC32 Store Instructions.
568//
569
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000570// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000571let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000572def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000573 "stb $rS, $src", LdStGeneral,
574 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000575def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000576 "sth $rS, $src", LdStGeneral,
577 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000578def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000579 "stw $rS, $src", LdStGeneral,
580 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000581def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000582 "stfs $rS, $dst", LdStUX,
583 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000584def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000585 "stfd $rS, $dst", LdStUX,
586 [(store F8RC:$rS, iaddr:$dst)]>;
587}
588
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000589// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000590let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000591def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000592 symbolLo:$ptroff, ptr_rc:$ptrreg),
593 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000594 [(set ptr_rc:$ea_res,
595 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
596 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000597 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000598def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000599 symbolLo:$ptroff, ptr_rc:$ptrreg),
600 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000601 [(set ptr_rc:$ea_res,
602 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
603 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000604 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000605def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000606 symbolLo:$ptroff, ptr_rc:$ptrreg),
607 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000608 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
609 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000610 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000611def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000612 symbolLo:$ptroff, ptr_rc:$ptrreg),
613 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000614 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
615 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000616 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000617def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000618 symbolLo:$ptroff, ptr_rc:$ptrreg),
619 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000620 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
621 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000622 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000623}
624
625
Chris Lattner26e552b2006-11-14 19:19:53 +0000626// Indexed (r+r) Stores.
627//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000628let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000629def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000630 "stbx $rS, $dst", LdStGeneral,
631 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
632 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000633def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000634 "sthx $rS, $dst", LdStGeneral,
635 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
636 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000637def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000638 "stwx $rS, $dst", LdStGeneral,
639 [(store GPRC:$rS, xaddr:$dst)]>,
640 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000641
Chris Lattner2e48a702008-01-06 08:36:04 +0000642let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000643def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000644 "stwux $rS, $rA, $rB", LdStGeneral,
645 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000646}
Evan Cheng64d80e32007-07-19 01:14:50 +0000647def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000648 "sthbrx $rS, $dst", LdStGeneral,
649 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
650 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000651def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000652 "stwbrx $rS, $dst", LdStGeneral,
653 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
654 PPC970_DGroup_Cracked;
655
Evan Cheng64d80e32007-07-19 01:14:50 +0000656def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000657 "stfiwx $frS, $dst", LdStUX,
658 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000659
Evan Cheng64d80e32007-07-19 01:14:50 +0000660def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000661 "stfsx $frS, $dst", LdStUX,
662 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000663def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000664 "stfdx $frS, $dst", LdStUX,
665 [(store F8RC:$frS, xaddr:$dst)]>;
666}
667
668
669//===----------------------------------------------------------------------===//
670// PPC32 Arithmetic Instructions.
671//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000672
Chris Lattner88d211f2006-03-12 09:13:49 +0000673let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000674def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000675 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000676 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000677def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000678 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000679 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
680 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000681def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000682 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000683 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000684def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000685 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000686 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000687def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000688 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000689 [(set GPRC:$rD, (add GPRC:$rA,
690 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000691def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000693 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000694def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000696 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendling0f940c92007-12-07 21:42:31 +0000697
Bill Wendlingee912542007-12-19 06:07:48 +0000698let isReMaterializable = 1, neverHasSideEffects = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000699 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
700 "li $rD, $imm", IntGeneral,
701 [(set GPRC:$rD, immSExt16:$imm)]>;
702 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
703 "lis $rD, $imm", IntGeneral,
704 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
705}
Chris Lattner88d211f2006-03-12 09:13:49 +0000706}
Chris Lattner26e552b2006-11-14 19:19:53 +0000707
Chris Lattner88d211f2006-03-12 09:13:49 +0000708let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000709def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000710 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000711 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
712 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000713def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000714 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000715 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000716 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000717def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000718 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000719 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000720def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000721 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000722 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000723def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000724 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000725 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000726def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000727 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000728 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000729def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000730 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000731def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000732 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000733def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000734 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000735}
Nate Begemaned428532004-09-04 05:00:00 +0000736
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000737
Chris Lattner88d211f2006-03-12 09:13:49 +0000738let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000739def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000741 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000742def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000743 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000744 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000745def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000746 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000747 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000748def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000749 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000750 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000751def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000752 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000753 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000754def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000755 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000756 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000757def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000758 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000759 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000760def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000761 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000762 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000763def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000764 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000765 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000766def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000767 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000768 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000769def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000770 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000771 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000772}
Chris Lattner26e552b2006-11-14 19:19:53 +0000773
Chris Lattner88d211f2006-03-12 09:13:49 +0000774let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000775def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000777 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000778def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000780 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000781def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000782 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000783 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000784def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000785 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000786 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000787
Evan Cheng64d80e32007-07-19 01:14:50 +0000788def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000790def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000791 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000792}
793let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000794//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000795// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000796def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000797 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000798def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000800
Evan Cheng64d80e32007-07-19 01:14:50 +0000801def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000802 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000803 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000804def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000805 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000806 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000807def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000808 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000809 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000810def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000811 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000812 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000813}
Chris Lattner919c0322005-10-01 01:35:02 +0000814
815/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000816///
817/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000818/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000819/// that they will fill slots (which could cause the load of a LSU reject to
820/// sneak into a d-group with a store).
Evan Cheng64d80e32007-07-19 01:14:50 +0000821def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000822 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000823 []>, // (set F4RC:$frD, F4RC:$frB)
824 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000825def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000826 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000827 []>, // (set F8RC:$frD, F8RC:$frB)
828 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000829def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000830 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000831 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
832 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000833
Chris Lattner88d211f2006-03-12 09:13:49 +0000834let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000835// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +0000836def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000837 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000838 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000839def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000840 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000841 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000842def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000843 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000844 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000845def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000846 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000847 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000848def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000849 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000850 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000851def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000852 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000853 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000854}
Chris Lattner919c0322005-10-01 01:35:02 +0000855
Nate Begeman6b3dc552004-08-29 22:45:13 +0000856
Nate Begeman07aada82004-08-30 02:28:06 +0000857// XL-Form instructions. condition register logical ops.
858//
Evan Cheng64d80e32007-07-19 01:14:50 +0000859def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000860 "mcrf $BF, $BFA", BrMCR>,
861 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000862
Evan Cheng64d80e32007-07-19 01:14:50 +0000863def CREQV : XLForm_1<19, 289, (outs CRRC:$CRD), (ins CRRC:$CRA, CRRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000864 "creqv $CRD, $CRA, $CRB", BrCR,
865 []>;
866
Evan Cheng64d80e32007-07-19 01:14:50 +0000867def SETCR : XLForm_1_ext<19, 289, (outs CRRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000868 "creqv $dst, $dst, $dst", BrCR,
869 []>;
870
Chris Lattner88d211f2006-03-12 09:13:49 +0000871// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000872//
Evan Cheng64d80e32007-07-19 01:14:50 +0000873def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
874 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000875 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000876let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000877def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
878 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000879 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000880}
Chris Lattner1877ec92006-03-13 21:52:10 +0000881
Evan Cheng64d80e32007-07-19 01:14:50 +0000882def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
883 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000884 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000885def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
886 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000887 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000888
889// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
890// a GPR on the PPC970. As such, copies in and out have the same performance
891// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +0000892def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000893 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000894 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000895def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +0000896 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000897 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000898
Evan Cheng64d80e32007-07-19 01:14:50 +0000899def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000900 "mtcrf $FXM, $rS", BrMCRX>,
901 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000902def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000903 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000904def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000905 "mfcr $rT, $FXM", SprMFCR>,
906 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000907
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000908// Instructions to manipulate FPSCR. Only long double handling uses these.
909// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
910
911def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
912 "mffs $rT", IntMFFS,
913 [(set F8RC:$rT, (PPCmffs))]>,
914 PPC970_DGroup_Single, PPC970_Unit_FPU;
915def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
916 "mtfsb0 $FM", IntMTFSB0,
917 [(PPCmtfsb0 (i32 imm:$FM))]>,
918 PPC970_DGroup_Single, PPC970_Unit_FPU;
919def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
920 "mtfsb1 $FM", IntMTFSB0,
921 [(PPCmtfsb1 (i32 imm:$FM))]>,
922 PPC970_DGroup_Single, PPC970_Unit_FPU;
923def FADDrtz: AForm_2<63, 21,
924 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
925 "fadd $FRT, $FRA, $FRB", FPGeneral,
926 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
927 PPC970_DGroup_Single, PPC970_Unit_FPU;
928// MTFSF does not actually produce an FP result. We pretend it copies
929// input reg B to the output. If we didn't do this it would look like the
930// instruction had no outputs (because we aren't modelling the FPSCR) and
931// it would be deleted.
932def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
933 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
934 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
935 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
936 F8RC:$rT, F8RC:$FRB))]>,
937 PPC970_DGroup_Single, PPC970_Unit_FPU;
938
Chris Lattner88d211f2006-03-12 09:13:49 +0000939let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000940
941// XO-Form instructions. Arithmetic instructions that can set overflow bit
942//
Evan Cheng64d80e32007-07-19 01:14:50 +0000943def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000944 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000945 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000946def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000947 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000948 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
949 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000950def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000951 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000952 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000953def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000954 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000955 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000956 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000957def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000959 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000960 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000961def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000962 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000963 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000964def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000965 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000966 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000968 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000969 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000970def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000971 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000972 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000973def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000974 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000975 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
976 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000977def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000978 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000979 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000980def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000981 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000982 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000983def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000984 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000985 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000986def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000987 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000988 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000989def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000990 "subfme $rT, $rA", IntGeneral,
991 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000992def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000993 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000994 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000995}
Nate Begeman07aada82004-08-30 02:28:06 +0000996
997// A-Form instructions. Most of the instructions executed in the FPU are of
998// this type.
999//
Chris Lattner88d211f2006-03-12 09:13:49 +00001000let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +00001001def FMADD : AForm_1<63, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +00001002 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001003 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001004 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001005 F8RC:$FRB))]>,
1006 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001007def FMADDS : AForm_1<59, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +00001008 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001009 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001010 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001011 F4RC:$FRB))]>,
1012 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001013def FMSUB : AForm_1<63, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001014 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001015 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001016 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001017 F8RC:$FRB))]>,
1018 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001019def FMSUBS : AForm_1<59, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001020 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001021 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001022 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001023 F4RC:$FRB))]>,
1024 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001025def FNMADD : AForm_1<63, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001026 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001027 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001028 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001029 F8RC:$FRB)))]>,
1030 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001031def FNMADDS : AForm_1<59, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001032 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001033 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001034 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001035 F4RC:$FRB)))]>,
1036 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001037def FNMSUB : AForm_1<63, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001038 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001039 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001040 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001041 F8RC:$FRB)))]>,
1042 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001043def FNMSUBS : AForm_1<59, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001044 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001045 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001046 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001047 F4RC:$FRB)))]>,
1048 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001049// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1050// having 4 of these, force the comparison to always be an 8-byte double (code
1051// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001052// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001053def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001054 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001055 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001056 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001057def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001058 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001059 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001060 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001061def FADD : AForm_2<63, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001062 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001063 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001064 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001065def FADDS : AForm_2<59, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001066 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001067 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001068 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001069def FDIV : AForm_2<63, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001070 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001071 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +00001072 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001073def FDIVS : AForm_2<59, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001074 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001075 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001076 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001077def FMUL : AForm_3<63, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001078 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001079 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001080 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001081def FMULS : AForm_3<59, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001082 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001083 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001084 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001085def FSUB : AForm_2<63, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001086 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001087 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001088 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001089def FSUBS : AForm_2<59, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001090 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001091 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001092 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001093}
Nate Begeman07aada82004-08-30 02:28:06 +00001094
Chris Lattner88d211f2006-03-12 09:13:49 +00001095let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001096// M-Form instructions. rotate and mask instructions.
1097//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001098let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001099// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001100def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001101 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001102 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001103 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1104 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001105}
Chris Lattner14522e32005-04-19 05:21:30 +00001106def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001107 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001108 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001109 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001110def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001111 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001112 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001113 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001114def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001115 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001116 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001117 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001118}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001119
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001120
Chris Lattner2eb25172005-09-09 00:39:56 +00001121//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001122// DWARF Pseudo Instructions
1123//
1124
Evan Cheng64d80e32007-07-19 01:14:50 +00001125def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001126 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001127 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001128 (i32 imm:$file))]>;
1129
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001130//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001131// PowerPC Instruction Patterns
1132//
1133
Chris Lattner30e21a42005-09-26 22:20:16 +00001134// Arbitrary immediate support. Implement in terms of LIS/ORI.
1135def : Pat<(i32 imm:$imm),
1136 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001137
1138// Implement the 'not' operation with the NOR instruction.
1139def NOT : Pat<(not GPRC:$in),
1140 (NOR GPRC:$in, GPRC:$in)>;
1141
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001142// ADD an arbitrary immediate.
1143def : Pat<(add GPRC:$in, imm:$imm),
1144 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1145// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001146def : Pat<(or GPRC:$in, imm:$imm),
1147 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001148// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001149def : Pat<(xor GPRC:$in, imm:$imm),
1150 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001151// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001152def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001153 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001154
Chris Lattner956f43c2006-06-16 20:22:01 +00001155// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001156def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001157 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001158def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001159 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001160
Nate Begeman35ef9132006-01-11 21:21:00 +00001161// ROTL
1162def : Pat<(rotl GPRC:$in, GPRC:$sh),
1163 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1164def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1165 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001166
Nate Begemanf42f1332006-09-22 05:01:56 +00001167// RLWNM
1168def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1169 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1170
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001171// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +00001172def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1173 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001174def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1175 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001176def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001177 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001178def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001179 (BL_ELF texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001180
Chris Lattner860e8862005-11-17 07:30:41 +00001181// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001182def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1183def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1184def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1185def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001186def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1187def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001188def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1189 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001190def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1191 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001192def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1193 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001194
Nate Begemana07da922005-12-14 22:54:33 +00001195// Fused negative multiply subtract, alternate pattern
1196def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1197 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1198 Requires<[FPContractions]>;
1199def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1200 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1201 Requires<[FPContractions]>;
1202
Chris Lattner4172b102005-12-06 02:10:38 +00001203// Standard shifts. These are represented separately from the real shifts above
1204// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1205// amounts.
1206def : Pat<(sra GPRC:$rS, GPRC:$rB),
1207 (SRAW GPRC:$rS, GPRC:$rB)>;
1208def : Pat<(srl GPRC:$rS, GPRC:$rB),
1209 (SRW GPRC:$rS, GPRC:$rB)>;
1210def : Pat<(shl GPRC:$rS, GPRC:$rB),
1211 (SLW GPRC:$rS, GPRC:$rB)>;
1212
Evan Cheng466685d2006-10-09 20:57:25 +00001213def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001214 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001215def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001216 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001217def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001218 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001219def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001220 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001221def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001222 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001223def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001224 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001225def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001226 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001227def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001228 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001229def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001230 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001231def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001232 (FMRSD (LFSX xaddr:$src))>;
1233
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001234include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001235include "PPCInstr64Bit.td"