blob: 7702b3d5e90c096be026cec9fe6d076195458616 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Cheng381cb072008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000017#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Dan Gohman78eca172008-08-19 22:33:34 +000028#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000029#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000030#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng381cb072008-08-08 07:27:28 +000037#include "llvm/CodeGen/ScheduleDAG.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000038#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000040#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000041#include "llvm/Target/TargetData.h"
42#include "llvm/Target/TargetFrameInfo.h"
43#include "llvm/Target/TargetInstrInfo.h"
44#include "llvm/Target/TargetLowering.h"
45#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000046#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000048#include "llvm/Support/Debug.h"
49#include "llvm/Support/MathExtras.h"
50#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000051#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000052using namespace llvm;
53
Chris Lattneread0d882008-06-17 06:09:18 +000054static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000055EnableValueProp("enable-value-prop", cl::Hidden);
56static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000057DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman727809a2008-10-28 19:08:46 +000058#ifndef NDEBUG
Dan Gohman78eca172008-08-19 22:33:34 +000059static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000060EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000061 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000062 "instruction selector"));
63static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000064EnableFastISelAbort("fast-isel-abort", cl::Hidden,
65 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman22751052008-10-28 20:35:31 +000066#else
67static const bool EnableFastISelVerbose = false,
68 EnableFastISelAbort = false;
Dan Gohman727809a2008-10-28 19:08:46 +000069#endif
Dan Gohman8a110532008-09-05 22:59:21 +000070static cl::opt<bool>
71SchedLiveInCopies("schedule-livein-copies",
72 cl::desc("Schedule copies of livein registers"),
73 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000074
Chris Lattnerda8abb02005-09-01 18:44:10 +000075#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000076static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000077ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
78 cl::desc("Pop up a window to show dags before the first "
79 "dag combine pass"));
80static cl::opt<bool>
81ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
82 cl::desc("Pop up a window to show dags before legalize types"));
83static cl::opt<bool>
84ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
85 cl::desc("Pop up a window to show dags before legalize"));
86static cl::opt<bool>
87ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
88 cl::desc("Pop up a window to show dags before the second "
89 "dag combine pass"));
90static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000091ViewISelDAGs("view-isel-dags", cl::Hidden,
92 cl::desc("Pop up a window to show isel dags as they are selected"));
93static cl::opt<bool>
94ViewSchedDAGs("view-sched-dags", cl::Hidden,
95 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000096static cl::opt<bool>
97ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000098 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000099#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000100static const bool ViewDAGCombine1 = false,
101 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
102 ViewDAGCombine2 = false,
103 ViewISelDAGs = false, ViewSchedDAGs = false,
104 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000105#endif
106
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000107//===---------------------------------------------------------------------===//
108///
109/// RegisterScheduler class - Track the registration of instruction schedulers.
110///
111//===---------------------------------------------------------------------===//
112MachinePassRegistry RegisterScheduler::Registry;
113
114//===---------------------------------------------------------------------===//
115///
116/// ISHeuristic command line option for instruction schedulers.
117///
118//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000119static cl::opt<RegisterScheduler::FunctionPassCtor, false,
120 RegisterPassParser<RegisterScheduler> >
121ISHeuristic("pre-RA-sched",
122 cl::init(&createDefaultScheduler),
123 cl::desc("Instruction schedulers available (before register"
124 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000125
Dan Gohman844731a2008-05-13 00:00:25 +0000126static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000127defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000128 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000129
Chris Lattner1c08c712005-01-07 07:47:53 +0000130namespace llvm {
131 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000132 /// createDefaultScheduler - This creates an instruction scheduler appropriate
133 /// for the target.
134 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
135 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000136 MachineBasicBlock *BB,
137 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000138 TargetLowering &TLI = IS->getTargetLowering();
139
140 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000141 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000142 } else {
143 assert(TLI.getSchedulingPreference() ==
144 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000145 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 }
147 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000148}
149
Evan Chengff9b3732008-01-30 18:18:23 +0000150// EmitInstrWithCustomInserter - This method should be implemented by targets
151// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000152// instructions are special in various ways, which require special support to
153// insert. The specified MachineInstr is created but not inserted into any
154// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000155MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +0000156 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +0000157 cerr << "If a target marks an instruction with "
158 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000159 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000160 abort();
161 return 0;
162}
163
Dan Gohman8a110532008-09-05 22:59:21 +0000164/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
165/// physical register has only a single copy use, then coalesced the copy
166/// if possible.
167static void EmitLiveInCopy(MachineBasicBlock *MBB,
168 MachineBasicBlock::iterator &InsertPos,
169 unsigned VirtReg, unsigned PhysReg,
170 const TargetRegisterClass *RC,
171 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
172 const MachineRegisterInfo &MRI,
173 const TargetRegisterInfo &TRI,
174 const TargetInstrInfo &TII) {
175 unsigned NumUses = 0;
176 MachineInstr *UseMI = NULL;
177 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
178 UE = MRI.use_end(); UI != UE; ++UI) {
179 UseMI = &*UI;
180 if (++NumUses > 1)
181 break;
182 }
183
184 // If the number of uses is not one, or the use is not a move instruction,
185 // don't coalesce. Also, only coalesce away a virtual register to virtual
186 // register copy.
187 bool Coalesced = false;
188 unsigned SrcReg, DstReg;
189 if (NumUses == 1 &&
190 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
191 TargetRegisterInfo::isVirtualRegister(DstReg)) {
192 VirtReg = DstReg;
193 Coalesced = true;
194 }
195
196 // Now find an ideal location to insert the copy.
197 MachineBasicBlock::iterator Pos = InsertPos;
198 while (Pos != MBB->begin()) {
199 MachineInstr *PrevMI = prior(Pos);
200 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
201 // copyRegToReg might emit multiple instructions to do a copy.
202 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
203 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
204 // This is what the BB looks like right now:
205 // r1024 = mov r0
206 // ...
207 // r1 = mov r1024
208 //
209 // We want to insert "r1025 = mov r1". Inserting this copy below the
210 // move to r1024 makes it impossible for that move to be coalesced.
211 //
212 // r1025 = mov r1
213 // r1024 = mov r0
214 // ...
215 // r1 = mov 1024
216 // r2 = mov 1025
217 break; // Woot! Found a good location.
218 --Pos;
219 }
220
221 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
222 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
223 if (Coalesced) {
224 if (&*InsertPos == UseMI) ++InsertPos;
225 MBB->erase(UseMI);
226 }
227}
228
229/// EmitLiveInCopies - If this is the first basic block in the function,
230/// and if it has live ins that need to be copied into vregs, emit the
231/// copies into the block.
232static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
233 const MachineRegisterInfo &MRI,
234 const TargetRegisterInfo &TRI,
235 const TargetInstrInfo &TII) {
236 if (SchedLiveInCopies) {
237 // Emit the copies at a heuristically-determined location in the block.
238 DenseMap<MachineInstr*, unsigned> CopyRegMap;
239 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
240 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
241 E = MRI.livein_end(); LI != E; ++LI)
242 if (LI->second) {
243 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
244 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
245 RC, CopyRegMap, MRI, TRI, TII);
246 }
247 } else {
248 // Emit the copies into the top of the block.
249 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
250 E = MRI.livein_end(); LI != E; ++LI)
251 if (LI->second) {
252 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
253 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
254 LI->second, LI->first, RC, RC);
255 }
256 }
257}
258
Chris Lattner7041ee32005-01-11 05:56:49 +0000259//===----------------------------------------------------------------------===//
260// SelectionDAGISel code
261//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000262
Dan Gohman7c3234c2008-08-27 23:52:12 +0000263SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohmanae73dc12008-09-04 17:05:41 +0000264 FunctionPass(&ID), TLI(tli),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000265 FuncInfo(new FunctionLoweringInfo(TLI)),
266 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
267 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
268 GFI(),
269 Fast(fast),
270 DAGSize(0)
271{}
272
273SelectionDAGISel::~SelectionDAGISel() {
274 delete SDL;
275 delete CurDAG;
276 delete FuncInfo;
277}
278
Duncan Sands83ec4b62008-06-06 12:08:01 +0000279unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000280 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000281}
282
Chris Lattner495a0b52005-08-17 06:37:43 +0000283void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000284 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000285 AU.addRequired<GCModuleInfo>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000286 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000287}
Chris Lattner1c08c712005-01-07 07:47:53 +0000288
Chris Lattner1c08c712005-01-07 07:47:53 +0000289bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000290 // Do some sanity-checking on the command-line options.
291 assert((!EnableFastISelVerbose || EnableFastISel) &&
292 "-fast-isel-verbose requires -fast-isel");
293 assert((!EnableFastISelAbort || EnableFastISel) &&
294 "-fast-isel-abort requires -fast-isel");
295
Dan Gohman5f43f922007-08-27 16:26:13 +0000296 // Get alias analysis for load/store combining.
297 AA = &getAnalysis<AliasAnalysis>();
298
Dan Gohman8a110532008-09-05 22:59:21 +0000299 TargetMachine &TM = TLI.getTargetMachine();
300 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
301 const MachineRegisterInfo &MRI = MF.getRegInfo();
302 const TargetInstrInfo &TII = *TM.getInstrInfo();
303 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
304
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000305 if (MF.getFunction()->hasGC())
306 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000307 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000308 GFI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000309 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000310 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000312 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000313 MachineModuleInfo *MMI = getAnalysisToUpdate<MachineModuleInfo>();
314 CurDAG->init(MF, MMI);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000315 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000316
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000317 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
318 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
319 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000320 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000321
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000322 SelectAllBasicBlocks(Fn, MF, MMI, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000323
Dan Gohman8a110532008-09-05 22:59:21 +0000324 // If the first basic block in the function has live ins that need to be
325 // copied into vregs, emit the copies into the top of the block before
326 // emitting the code for the block.
327 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
328
Evan Chengad2070c2007-02-10 02:43:39 +0000329 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000330 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
331 E = RegInfo->livein_end(); I != E; ++I)
332 MF.begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000333
Duncan Sandsf4070822007-06-15 19:04:19 +0000334#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000335 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000336 "Not all catch info was assigned to a landing pad!");
337#endif
338
Dan Gohman7c3234c2008-08-27 23:52:12 +0000339 FuncInfo->clear();
340
Chris Lattner1c08c712005-01-07 07:47:53 +0000341 return true;
342}
343
Duncan Sandsf4070822007-06-15 19:04:19 +0000344static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
345 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000346 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000347 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000348 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000349 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000350#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000351 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000352 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000353#endif
354 }
355}
356
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000357/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
358/// whether object offset >= 0.
359static bool
Dan Gohman475871a2008-07-27 21:46:04 +0000360IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000361 if (!isa<FrameIndexSDNode>(Op)) return false;
362
363 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
364 int FrameIdx = FrameIdxNode->getIndex();
365 return MFI->isFixedObjectIndex(FrameIdx) &&
366 MFI->getObjectOffset(FrameIdx) >= 0;
367}
368
369/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
370/// possibly be overwritten when lowering the outgoing arguments in a tail
371/// call. Currently the implementation of this call is very conservative and
372/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
373/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000374static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000375 MachineFrameInfo * MFI) {
376 RegisterSDNode * OpReg = NULL;
377 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
378 (Op.getOpcode()== ISD::CopyFromReg &&
379 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
380 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
381 (Op.getOpcode() == ISD::LOAD &&
382 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
383 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000384 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
385 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000386 getOperand(1))))
387 return true;
388 return false;
389}
390
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000391/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000392/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000393static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
394 TargetLowering& TLI) {
395 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000396 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000397
398 // Find RET node.
399 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000400 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000401 }
402
403 // Fix tail call attribute of CALL nodes.
404 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000405 BI = DAG.allnodes_end(); BI != BE; ) {
406 --BI;
Dan Gohman095cc292008-09-13 01:54:27 +0000407 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000408 SDValue OpRet(Ret, 0);
409 SDValue OpCall(BI, 0);
Dan Gohman095cc292008-09-13 01:54:27 +0000410 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000411 // If CALL node has tail call attribute set to true and the call is not
412 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000413 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000414 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000415 if (!isMarkedTailCall) continue;
416 if (Ret==NULL ||
Dan Gohman095cc292008-09-13 01:54:27 +0000417 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
418 // Not eligible. Mark CALL node as non tail call. Note that we
419 // can modify the call node in place since calls are not CSE'd.
420 TheCall->setNotTailCall();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000421 } else {
422 // Look for tail call clobbered arguments. Emit a series of
423 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000424 SmallVector<SDValue, 32> Ops;
Dan Gohman095cc292008-09-13 01:54:27 +0000425 SDValue Chain = TheCall->getChain(), InFlag;
426 Ops.push_back(Chain);
427 Ops.push_back(TheCall->getCallee());
428 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
429 SDValue Arg = TheCall->getArg(i);
430 bool isByVal = TheCall->getArgFlags(i).isByVal();
431 MachineFunction &MF = DAG.getMachineFunction();
432 MachineFrameInfo *MFI = MF.getFrameInfo();
433 if (!isByVal &&
434 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
435 MVT VT = Arg.getValueType();
436 unsigned VReg = MF.getRegInfo().
437 createVirtualRegister(TLI.getRegClassFor(VT));
438 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
439 InFlag = Chain.getValue(1);
440 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
441 Chain = Arg.getValue(1);
442 InFlag = Arg.getValue(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000443 }
444 Ops.push_back(Arg);
Dan Gohman095cc292008-09-13 01:54:27 +0000445 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000446 }
447 // Link in chain of CopyTo/CopyFromReg.
448 Ops[0] = Chain;
449 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000450 }
451 }
452 }
453}
454
Dan Gohmanf350b272008-08-23 02:25:05 +0000455void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
456 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000457 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000458 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000459
Dan Gohmanf350b272008-08-23 02:25:05 +0000460 // Lower all of the non-terminator instructions.
461 for (BasicBlock::iterator I = Begin; I != End; ++I)
462 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000463 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000464
465 // Ensure that all instructions which are used outside of their defining
466 // blocks are available as virtual registers. Invoke is handled elsewhere.
467 for (BasicBlock::iterator I = Begin; I != End; ++I)
468 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000469 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
470 if (VMI != FuncInfo->ValueMap.end())
471 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000472 }
473
474 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000475 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000476 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000477
478 // Lower the terminator after the copies are emitted.
479 SDL->visit(*LLVMBB->getTerminator());
480 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000481
Chris Lattnera651cf62005-01-17 19:43:36 +0000482 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000483 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000484
485 // Check whether calls in this block are real tail calls. Fix up CALL nodes
486 // with correct tailcall attribute so that the target can rely on the tailcall
487 // attribute indicating whether the call is really eligible for tail call
488 // optimization.
Dan Gohman1937e2f2008-09-16 01:42:28 +0000489 if (PerformTailCallOpt)
490 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohmanf350b272008-08-23 02:25:05 +0000491
492 // Final step, emit the lowered DAG as machine code.
493 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000494 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000495}
496
Dan Gohmanf350b272008-08-23 02:25:05 +0000497void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000498 SmallPtrSet<SDNode*, 128> VisitedNodes;
499 SmallVector<SDNode*, 128> Worklist;
500
Gabor Greifba36cb52008-08-28 21:40:38 +0000501 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000502
503 APInt Mask;
504 APInt KnownZero;
505 APInt KnownOne;
506
507 while (!Worklist.empty()) {
508 SDNode *N = Worklist.back();
509 Worklist.pop_back();
510
511 // If we've already seen this node, ignore it.
512 if (!VisitedNodes.insert(N))
513 continue;
514
515 // Otherwise, add all chain operands to the worklist.
516 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
517 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000518 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000519
520 // If this is a CopyToReg with a vreg dest, process it.
521 if (N->getOpcode() != ISD::CopyToReg)
522 continue;
523
524 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
525 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
526 continue;
527
528 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000529 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000530 MVT SrcVT = Src.getValueType();
531 if (!SrcVT.isInteger() || SrcVT.isVector())
532 continue;
533
Dan Gohmanf350b272008-08-23 02:25:05 +0000534 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000535 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000536 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000537
538 // Only install this information if it tells us something.
539 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
540 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000541 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000542 if (DestReg >= FLI.LiveOutRegInfo.size())
543 FLI.LiveOutRegInfo.resize(DestReg+1);
544 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
545 LOI.NumSignBits = NumSignBits;
546 LOI.KnownOne = NumSignBits;
547 LOI.KnownZero = NumSignBits;
548 }
549 }
550}
551
Dan Gohmanf350b272008-08-23 02:25:05 +0000552void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000553 std::string GroupName;
554 if (TimePassesIsEnabled)
555 GroupName = "Instruction Selection and Scheduling";
556 std::string BlockName;
557 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
558 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000559 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000560 BB->getBasicBlock()->getName();
561
562 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000563 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000564
Dan Gohmanf350b272008-08-23 02:25:05 +0000565 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000566
Chris Lattneraf21d552005-10-10 16:47:10 +0000567 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000568 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000569 NamedRegionTimer T("DAG Combining 1", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000570 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000571 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000572 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000573 }
Nate Begeman2300f552005-09-07 00:15:36 +0000574
Dan Gohman417e11b2007-10-08 15:12:17 +0000575 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000576 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000577
Chris Lattner1c08c712005-01-07 07:47:53 +0000578 // Second step, hack on the DAG until it only uses operations and types that
579 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000580 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000581 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
582 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000583
584 if (TimePassesIsEnabled) {
585 NamedRegionTimer T("Type Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000586 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000587 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000588 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000589 }
590
591 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000592 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000593
Chris Lattner70587ea2008-07-10 23:37:50 +0000594 // TODO: enable a dag combine pass here.
595 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000596
Dan Gohmanf350b272008-08-23 02:25:05 +0000597 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000598
Evan Chengebffb662008-07-01 17:59:20 +0000599 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000600 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000601 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000602 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000603 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000604 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000605
Bill Wendling832171c2006-12-07 20:04:42 +0000606 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000607 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000608
Dan Gohmanf350b272008-08-23 02:25:05 +0000609 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000610
Chris Lattneraf21d552005-10-10 16:47:10 +0000611 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000612 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000613 NamedRegionTimer T("DAG Combining 2", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000614 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000615 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000616 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000617 }
Nate Begeman2300f552005-09-07 00:15:36 +0000618
Dan Gohman417e11b2007-10-08 15:12:17 +0000619 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000620 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000621
Dan Gohmanf350b272008-08-23 02:25:05 +0000622 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000623
Dan Gohman925a7e82008-08-13 19:47:40 +0000624 if (!Fast && EnableValueProp)
Dan Gohmanf350b272008-08-23 02:25:05 +0000625 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000626
Chris Lattnera33ef482005-03-30 01:10:47 +0000627 // Third, instruction select all of the operations to machine code, adding the
628 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000629 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000630 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000631 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000632 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000633 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000634 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000635
Dan Gohman462dc7f2008-07-21 20:00:07 +0000636 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000637 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000638
Dan Gohmanf350b272008-08-23 02:25:05 +0000639 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000640
Dan Gohman5e843682008-07-14 18:19:29 +0000641 // Schedule machine code.
642 ScheduleDAG *Scheduler;
643 if (TimePassesIsEnabled) {
644 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000645 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000646 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000647 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000648 }
649
Dan Gohman462dc7f2008-07-21 20:00:07 +0000650 if (ViewSUnitDAGs) Scheduler->viewGraph();
651
Evan Chengdb8d56b2008-06-30 20:45:06 +0000652 // Emit machine code to BB. This can change 'BB' to the last block being
653 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000654 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000655 NamedRegionTimer T("Instruction Creation", GroupName);
656 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000657 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000658 BB = Scheduler->EmitSchedule();
659 }
660
661 // Free the scheduler state.
662 if (TimePassesIsEnabled) {
663 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
664 delete Scheduler;
665 } else {
666 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000667 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000668
Bill Wendling832171c2006-12-07 20:04:42 +0000669 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000670 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000671}
Chris Lattner1c08c712005-01-07 07:47:53 +0000672
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000673void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000674 MachineModuleInfo *MMI,
675 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000676 // Initialize the Fast-ISel state, if needed.
677 FastISel *FastIS = 0;
678 if (EnableFastISel)
679 FastIS = TLI.createFastISel(*FuncInfo->MF, MMI,
680 FuncInfo->ValueMap,
681 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000682 FuncInfo->StaticAllocaMap
683#ifndef NDEBUG
684 , FuncInfo->CatchInfoLost
685#endif
686 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000687
688 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000689 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
690 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000691 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000692
Dan Gohman3df24e62008-09-03 23:12:08 +0000693 BasicBlock::iterator const Begin = LLVMBB->begin();
694 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000695 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000696
697 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000698 bool SuppressFastISel = false;
699 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000700 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000701
Dan Gohman33134c42008-09-25 17:05:24 +0000702 // If any of the arguments has the byval attribute, forgo
703 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000704 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000705 unsigned j = 1;
706 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
707 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000708 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000709 if (EnableFastISelVerbose || EnableFastISelAbort)
710 cerr << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000711 SuppressFastISel = true;
712 break;
713 }
714 }
715 }
716
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000717 if (MMI && BB->isLandingPad()) {
718 // Add a label to mark the beginning of the landing pad. Deletion of the
719 // landing pad can thus be detected via the MachineModuleInfo.
720 unsigned LabelID = MMI->addLandingPad(BB);
721
722 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
723 BuildMI(BB, II).addImm(LabelID);
724
725 // Mark exception register as live in.
726 unsigned Reg = TLI.getExceptionAddressRegister();
727 if (Reg) BB->addLiveIn(Reg);
728
729 // Mark exception selector register as live in.
730 Reg = TLI.getExceptionSelectorRegister();
731 if (Reg) BB->addLiveIn(Reg);
732
733 // FIXME: Hack around an exception handling flaw (PR1508): the personality
734 // function and list of typeids logically belong to the invoke (or, if you
735 // like, the basic block containing the invoke), and need to be associated
736 // with it in the dwarf exception handling tables. Currently however the
737 // information is provided by an intrinsic (eh.selector) that can be moved
738 // to unexpected places by the optimizers: if the unwind edge is critical,
739 // then breaking it can result in the intrinsics being in the successor of
740 // the landing pad, not the landing pad itself. This results in exceptions
741 // not being caught because no typeids are associated with the invoke.
742 // This may not be the only way things can go wrong, but it is the only way
743 // we try to work around for the moment.
744 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
745
746 if (Br && Br->isUnconditional()) { // Critical edge?
747 BasicBlock::iterator I, E;
748 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
749 if (isa<EHSelectorInst>(I))
750 break;
751
752 if (I == E)
753 // No catch info found - try to extract some from the successor.
754 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
755 }
756 }
757
Dan Gohmanf350b272008-08-23 02:25:05 +0000758 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000759 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000760 // Emit code for any incoming arguments. This must happen before
761 // beginning FastISel on the entry block.
762 if (LLVMBB == &Fn.getEntryBlock()) {
763 CurDAG->setRoot(SDL->getControlRoot());
764 CodeGenAndEmitDAG();
765 SDL->clear();
766 }
Dan Gohman241f4642008-10-04 00:56:36 +0000767 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000768 // Do FastISel on as many instructions as possible.
769 for (; BI != End; ++BI) {
770 // Just before the terminator instruction, insert instructions to
771 // feed PHI nodes in successor blocks.
772 if (isa<TerminatorInst>(BI))
773 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000774 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000775 cerr << "FastISel miss: ";
776 BI->dump();
777 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000778 if (EnableFastISelAbort)
Dan Gohmana43abd12008-09-29 21:55:50 +0000779 assert(0 && "FastISel didn't handle a PHI in a successor");
780 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000781 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000782
783 // First try normal tablegen-generated "fast" selection.
784 if (FastIS->SelectInstruction(BI))
785 continue;
786
787 // Next, try calling the target to attempt to handle the instruction.
788 if (FastIS->TargetSelectInstruction(BI))
789 continue;
790
791 // Then handle certain instructions as single-LLVM-Instruction blocks.
792 if (isa<CallInst>(BI)) {
793 if (EnableFastISelVerbose || EnableFastISelAbort) {
794 cerr << "FastISel missed call: ";
795 BI->dump();
796 }
797
798 if (BI->getType() != Type::VoidTy) {
799 unsigned &R = FuncInfo->ValueMap[BI];
800 if (!R)
801 R = FuncInfo->CreateRegForValue(BI);
802 }
803
804 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000805 // If the instruction was codegen'd with multiple blocks,
806 // inform the FastISel object where to resume inserting.
807 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000808 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000809 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000810
811 // Otherwise, give up on FastISel for the rest of the block.
812 // For now, be a little lenient about non-branch terminators.
813 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
814 if (EnableFastISelVerbose || EnableFastISelAbort) {
815 cerr << "FastISel miss: ";
816 BI->dump();
817 }
818 if (EnableFastISelAbort)
819 // The "fast" selector couldn't handle something and bailed.
820 // For the purpose of debugging, just abort.
821 assert(0 && "FastISel didn't select the entire block");
822 }
823 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000824 }
825 }
826
Dan Gohmand2ff6472008-09-02 20:17:56 +0000827 // Run SelectionDAG instruction selection on the remainder of the block
828 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000829 // block.
Evan Cheng9f118502008-09-08 16:01:27 +0000830 if (BI != End)
831 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohmanf350b272008-08-23 02:25:05 +0000832
Dan Gohman7c3234c2008-08-27 23:52:12 +0000833 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000834 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000835
836 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000837}
838
Dan Gohmanfed90b62008-07-28 21:51:04 +0000839void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000840SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000841
842 // Perform target specific isel post processing.
843 InstructionSelectPostProcessing();
Nate Begemanf15485a2006-03-27 01:32:24 +0000844
Dan Gohmanf350b272008-08-23 02:25:05 +0000845 DOUT << "Target-post-processed machine code:\n";
846 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000847
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000848 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000849 << SDL->PHINodesToUpdate.size() << "\n";
850 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
851 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
852 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000853
Chris Lattnera33ef482005-03-30 01:10:47 +0000854 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000855 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000856 if (SDL->SwitchCases.empty() &&
857 SDL->JTCases.empty() &&
858 SDL->BitTestCases.empty()) {
859 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
860 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000861 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
862 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000863 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000864 false));
865 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000866 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000867 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000868 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000869 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000870
Dan Gohman7c3234c2008-08-27 23:52:12 +0000871 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000872 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000873 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000874 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000875 BB = SDL->BitTestCases[i].Parent;
876 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000877 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000878 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
879 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000880 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000881 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000882 }
883
Dan Gohman7c3234c2008-08-27 23:52:12 +0000884 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000885 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000886 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
887 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000888 // Emit the code
889 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000890 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
891 SDL->BitTestCases[i].Reg,
892 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000893 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000894 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
895 SDL->BitTestCases[i].Reg,
896 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000897
898
Dan Gohman7c3234c2008-08-27 23:52:12 +0000899 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000900 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000901 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000902 }
903
904 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000905 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
906 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000907 MachineBasicBlock *PHIBB = PHI->getParent();
908 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
909 "This is not a machine PHI node that we are updating!");
910 // This is "default" BB. We have two jumps to it. From "header" BB and
911 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000912 if (PHIBB == SDL->BitTestCases[i].Default) {
913 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000914 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000915 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
916 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000917 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000918 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000919 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000920 }
921 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000922 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
923 j != ej; ++j) {
924 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000925 if (cBB->succ_end() !=
926 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000927 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000928 false));
929 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000930 }
931 }
932 }
933 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000934 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000935
Nate Begeman9453eea2006-04-23 06:26:20 +0000936 // If the JumpTable record is filled in, then we need to emit a jump table.
937 // Updating the PHI nodes is tricky in this case, since we need to determine
938 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000939 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000940 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000941 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000942 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000943 BB = SDL->JTCases[i].first.HeaderBB;
944 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000945 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000946 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
947 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000948 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000949 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000950 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000951
Nate Begeman37efe672006-04-22 18:53:45 +0000952 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000953 BB = SDL->JTCases[i].second.MBB;
954 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000955 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000956 SDL->visitJumpTable(SDL->JTCases[i].second);
957 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000958 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000959 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000960
Nate Begeman37efe672006-04-22 18:53:45 +0000961 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000962 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
963 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000964 MachineBasicBlock *PHIBB = PHI->getParent();
965 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
966 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000967 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000968 if (PHIBB == SDL->JTCases[i].second.Default) {
969 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000970 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000971 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000972 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000973 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000974 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000975 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000976 false));
977 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000978 }
979 }
Nate Begeman37efe672006-04-22 18:53:45 +0000980 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000981 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +0000982
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000983 // If the switch block involved a branch to one of the actual successors, we
984 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000985 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
986 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000987 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
988 "This is not a machine PHI node that we are updating!");
989 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000990 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000991 false));
992 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000993 }
994 }
995
Nate Begemanf15485a2006-03-27 01:32:24 +0000996 // If we generated any switch lowering information, build and codegen any
997 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000998 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000999 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001000 BB = SDL->SwitchCases[i].ThisBB;
1001 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001002
Nate Begemanf15485a2006-03-27 01:32:24 +00001003 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001004 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1005 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001006 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001007 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001008
1009 // Handle any PHI nodes in successors of this chunk, as if we were coming
1010 // from the original BB before switch expansion. Note that PHI nodes can
1011 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1012 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001013 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001014 for (MachineBasicBlock::iterator Phi = BB->begin();
1015 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1016 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1017 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001018 assert(pn != SDL->PHINodesToUpdate.size() &&
1019 "Didn't find PHI entry!");
1020 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1021 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001022 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +00001023 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001024 break;
1025 }
1026 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001027 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001028
1029 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001030 if (BB == SDL->SwitchCases[i].FalseBB)
1031 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001032
1033 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001034 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1035 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001036 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001037 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001038 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001039 SDL->SwitchCases.clear();
1040
1041 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001042}
Evan Chenga9c20912006-01-21 02:32:06 +00001043
Jim Laskey13ec7022006-08-01 14:21:23 +00001044
Dan Gohman5e843682008-07-14 18:19:29 +00001045/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00001046/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00001047///
Dan Gohmanf350b272008-08-23 02:25:05 +00001048ScheduleDAG *SelectionDAGISel::Schedule() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001049 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001050
1051 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001052 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001053 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001054 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001055
Dan Gohmanf350b272008-08-23 02:25:05 +00001056 ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast);
Dan Gohman5e843682008-07-14 18:19:29 +00001057 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00001058
Dan Gohman5e843682008-07-14 18:19:29 +00001059 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00001060}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001061
Chris Lattner03fc53c2006-03-06 00:22:00 +00001062
Jim Laskey9ff542f2006-08-01 18:29:48 +00001063HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1064 return new HazardRecognizer();
1065}
1066
Chris Lattner75548062006-10-11 03:58:02 +00001067//===----------------------------------------------------------------------===//
1068// Helper functions used by the generated instruction selector.
1069//===----------------------------------------------------------------------===//
1070// Calls to these methods are generated by tblgen.
1071
1072/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1073/// the dag combiner simplified the 255, we still want to match. RHS is the
1074/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1075/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001076bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001077 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001078 const APInt &ActualMask = RHS->getAPIntValue();
1079 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001080
1081 // If the actual mask exactly matches, success!
1082 if (ActualMask == DesiredMask)
1083 return true;
1084
1085 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001086 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001087 return false;
1088
1089 // Otherwise, the DAG Combiner may have proven that the value coming in is
1090 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001091 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001092 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001093 return true;
1094
1095 // TODO: check to see if missing bits are just not demanded.
1096
1097 // Otherwise, this pattern doesn't match.
1098 return false;
1099}
1100
1101/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1102/// the dag combiner simplified the 255, we still want to match. RHS is the
1103/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1104/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001105bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001106 int64_t DesiredMaskS) const {
1107 const APInt &ActualMask = RHS->getAPIntValue();
1108 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001109
1110 // If the actual mask exactly matches, success!
1111 if (ActualMask == DesiredMask)
1112 return true;
1113
1114 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001115 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001116 return false;
1117
1118 // Otherwise, the DAG Combiner may have proven that the value coming in is
1119 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001120 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001121
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001122 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001123 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001124
1125 // If all the missing bits in the or are already known to be set, match!
1126 if ((NeededMask & KnownOne) == NeededMask)
1127 return true;
1128
1129 // TODO: check to see if missing bits are just not demanded.
1130
1131 // Otherwise, this pattern doesn't match.
1132 return false;
1133}
1134
Jim Laskey9ff542f2006-08-01 18:29:48 +00001135
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001136/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1137/// by tblgen. Others should not call it.
1138void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001139SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001140 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001141 std::swap(InOps, Ops);
1142
1143 Ops.push_back(InOps[0]); // input chain.
1144 Ops.push_back(InOps[1]); // input asm string.
1145
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001146 unsigned i = 2, e = InOps.size();
1147 if (InOps[e-1].getValueType() == MVT::Flag)
1148 --e; // Don't process a flag operand if it is here.
1149
1150 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001151 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001152 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001153 // Just skip over this operand, copying the operands verbatim.
1154 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1155 i += (Flags >> 3) + 1;
1156 } else {
1157 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1158 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001159 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001160 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001161 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001162 exit(1);
1163 }
1164
1165 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001166 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001167 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001168 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001169 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1170 i += 2;
1171 }
1172 }
1173
1174 // Add the flag input back if present.
1175 if (e != InOps.size())
1176 Ops.push_back(InOps.back());
1177}
Devang Patel794fd752007-05-01 21:15:47 +00001178
Devang Patel19974732007-05-03 01:11:54 +00001179char SelectionDAGISel::ID = 0;