blob: d43da911e228b6451d4b23183a768d664a99956c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
217 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000225// ARM Flag Definitions.
226
227class RegConstraint<string C> {
228 string Constraints = C;
229}
230
231//===----------------------------------------------------------------------===//
232// ARM specific transformation functions and pattern fragments.
233//
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
236// so_imm_neg def below.
237def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
241// so_imm_not_XFORM - Return a so_imm value packed into the format described for
242// so_imm_not def below.
243def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000245}]>;
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000248def imm1_15 : ImmLeaf<i32, [{
249 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000250}]>;
251
252/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000253def imm16_31 : ImmLeaf<i32, [{
254 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000255}]>;
256
Jim Grosbach64171712010-02-16 21:07:46 +0000257def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000258 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000259 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000260 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000261
Evan Chenga2515702007-03-19 07:09:02 +0000262def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000263 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000264 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000265 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
267// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
268def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000269 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000270}]>;
271
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000272/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000273def hi16 : SDNodeXForm<imm, [{
274 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
275}]>;
276
277def lo16AllZero : PatLeaf<(i32 imm), [{
278 // Returns true if all low 16-bits are 0.
279 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000280}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000281
Jim Grosbach619e0d62011-07-13 19:24:09 +0000282/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000283def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000284def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000285 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000286}]> {
287 let ParserMatchClass = Imm0_65535AsmOperand;
288}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000289
Evan Cheng342e3162011-08-30 01:34:54 +0000290class BinOpWithFlagFrag<dag res> :
291 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000292class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
293class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000294
Evan Chengc4af4632010-11-17 20:13:28 +0000295// An 'and' node with a single use.
296def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
297 return N->hasOneUse();
298}]>;
299
300// An 'xor' node with a single use.
301def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
302 return N->hasOneUse();
303}]>;
304
Evan Cheng48575f62010-12-05 22:04:16 +0000305// An 'fmul' node with a single use.
306def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
307 return N->hasOneUse();
308}]>;
309
310// An 'fadd' node which checks for single non-hazardous use.
311def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
312 return hasNoVMLxHazardUse(N);
313}]>;
314
315// An 'fsub' node which checks for single non-hazardous use.
316def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
317 return hasNoVMLxHazardUse(N);
318}]>;
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320//===----------------------------------------------------------------------===//
321// Operand Definitions.
322//
323
324// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000325// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000326def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000327 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000328 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
Jason W Kim685c3502011-02-04 19:47:15 +0000332// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000333def uncondbrtarget : Operand<OtherVT> {
334 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000335 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000336}
337
Jason W Kim685c3502011-02-04 19:47:15 +0000338// Branch target for ARM. Handles conditional/unconditional
339def br_target : Operand<OtherVT> {
340 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000341 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000342}
343
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000344// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000345// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346def bltarget : Operand<i32> {
347 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000348 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000349 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000350}
351
Jason W Kim685c3502011-02-04 19:47:15 +0000352// Call target for ARM. Handles conditional/unconditional
353// FIXME: rename bl_target to t2_bltarget?
354def bl_target : Operand<i32> {
355 // Encoded the same as branch targets.
356 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000357 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000358}
359
Owen Andersonf1eab592011-08-26 23:32:08 +0000360def blx_target : Operand<i32> {
361 // Encoded the same as branch targets.
362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000478 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000479}
480
Jim Grosbache8606dc2011-07-13 17:50:29 +0000481// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000482def shift_so_reg_imm : Operand<i32>, // reg reg imm
483 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000484 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000485 let EncoderMethod = "getSORegImmOpValue";
486 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000487 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000488 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000489}
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson152d4a42011-07-21 23:38:37 +0000491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000493// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000494def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000495def so_imm : Operand<i32>, ImmLeaf<i32, [{
496 return ARM_AM::getSOImmVal(Imm) != -1;
497 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000499 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000500 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
Evan Chengc70d1842007-03-20 08:11:30 +0000503// Break so_imm's up into two pieces. This handles immediates with up to 16
504// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
505// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000506def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000507 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000508}]>;
509
510/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
511///
512def arm_i32imm : PatLeaf<(imm), [{
513 if (Subtarget->hasV6T2Ops())
514 return true;
515 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
516}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000517
Jim Grosbachb2756af2011-08-01 21:55:12 +0000518/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000519def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
520def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
521 return Imm >= 0 && Imm < 8;
522}]> {
523 let ParserMatchClass = Imm0_7AsmOperand;
524}
525
Jim Grosbachb2756af2011-08-01 21:55:12 +0000526/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000527def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
528def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
529 return Imm >= 0 && Imm < 16;
530}]> {
531 let ParserMatchClass = Imm0_15AsmOperand;
532}
533
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000534/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000535def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000536def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000538}]> {
539 let ParserMatchClass = Imm0_31AsmOperand;
540}
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Jim Grosbach02c84602011-08-01 22:02:20 +0000542/// imm0_255 predicate - Immediate in the range [0,255].
543def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
544def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
545 let ParserMatchClass = Imm0_255AsmOperand;
546}
547
Jim Grosbachffa32252011-07-19 19:13:28 +0000548// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
549// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000550//
Jim Grosbachffa32252011-07-19 19:13:28 +0000551// FIXME: This really needs a Thumb version separate from the ARM version.
552// While the range is the same, and can thus use the same match class,
553// the encoding is different so it should have a different encoder method.
554def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
555def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000556 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000557 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000558}
559
Jim Grosbached838482011-07-26 16:24:27 +0000560/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
561def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
562def imm24b : Operand<i32>, ImmLeaf<i32, [{
563 return Imm >= 0 && Imm <= 0xffffff;
564}]> {
565 let ParserMatchClass = Imm24bitAsmOperand;
566}
567
568
Evan Chenga9688c42010-12-11 04:11:38 +0000569/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
570/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000571def BitfieldAsmOperand : AsmOperandClass {
572 let Name = "Bitfield";
573 let ParserMethod = "parseBitfield";
574}
Evan Chenga9688c42010-12-11 04:11:38 +0000575def bf_inv_mask_imm : Operand<i32>,
576 PatLeaf<(imm), [{
577 return ARM::isBitFieldInvertedMask(N->getZExtValue());
578}] > {
579 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
580 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000582 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000583}
584
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000585def imm1_32_XFORM: SDNodeXForm<imm, [{
586 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
587}]>;
588def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000589def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
590 uint64_t Imm = N->getZExtValue();
591 return Imm > 0 && Imm <= 32;
592 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000593 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000594 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000595 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000596}
597
Jim Grosbachf4943352011-07-25 23:09:14 +0000598def imm1_16_XFORM: SDNodeXForm<imm, [{
599 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
600}]>;
601def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
602def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
603 imm1_16_XFORM> {
604 let PrintMethod = "printImmPlusOneOperand";
605 let ParserMatchClass = Imm1_16AsmOperand;
606}
607
Evan Chenga8e29892007-01-19 07:51:42 +0000608// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000609// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000610//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000611def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000612def addrmode_imm12 : Operand<i32>,
613 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000614 // 12-bit immediate operand. Note that instructions using this encode
615 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
616 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000617
Chris Lattner2ac19022010-11-15 05:19:05 +0000618 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000619 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000620 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000622 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000623}
Jim Grosbach3e556122010-10-26 22:37:02 +0000624// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000625//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000626def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000627def ldst_so_reg : Operand<i32>,
628 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000629 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000630 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000631 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000634 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000635}
636
Jim Grosbach7ce05792011-08-03 23:50:40 +0000637// postidx_imm8 := +/- [0,255]
638//
639// 9 bit value:
640// {8} 1 is imm8 is non-negative. 0 otherwise.
641// {7-0} [0,255] imm8 value.
642def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
643def postidx_imm8 : Operand<i32> {
644 let PrintMethod = "printPostIdxImm8Operand";
645 let ParserMatchClass = PostIdxImm8AsmOperand;
646 let MIOperandInfo = (ops i32imm);
647}
648
Owen Anderson154c41d2011-08-04 18:24:14 +0000649// postidx_imm8s4 := +/- [0,1020]
650//
651// 9 bit value:
652// {8} 1 is imm8 is non-negative. 0 otherwise.
653// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000654def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000655def postidx_imm8s4 : Operand<i32> {
656 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000657 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000658 let MIOperandInfo = (ops i32imm);
659}
660
661
Jim Grosbach7ce05792011-08-03 23:50:40 +0000662// postidx_reg := +/- reg
663//
664def PostIdxRegAsmOperand : AsmOperandClass {
665 let Name = "PostIdxReg";
666 let ParserMethod = "parsePostIdxReg";
667}
668def postidx_reg : Operand<i32> {
669 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000671 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672 let ParserMatchClass = PostIdxRegAsmOperand;
673 let MIOperandInfo = (ops GPR, i32imm);
674}
675
676
Jim Grosbach3e556122010-10-26 22:37:02 +0000677// addrmode2 := reg +/- imm12
678// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000679//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000680// FIXME: addrmode2 should be refactored the rest of the way to always
681// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
682def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000683def addrmode2 : Operand<i32>,
684 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000685 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000686 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000687 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000688 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
689}
690
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000691def PostIdxRegShiftedAsmOperand : AsmOperandClass {
692 let Name = "PostIdxRegShifted";
693 let ParserMethod = "parsePostIdxReg";
694}
Owen Anderson793e7962011-07-26 20:54:26 +0000695def am2offset_reg : Operand<i32>,
696 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000697 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000698 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000699 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000700 // When using this for assembly, it's always as a post-index offset.
701 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000702 let MIOperandInfo = (ops GPR, i32imm);
703}
704
Jim Grosbach039c2e12011-08-04 23:01:30 +0000705// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
706// the GPR is purely vestigal at this point.
707def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000708def am2offset_imm : Operand<i32>,
709 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
710 [], [SDNPWantRoot]> {
711 let EncoderMethod = "getAddrMode2OffsetOpValue";
712 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000713 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000714 let MIOperandInfo = (ops GPR, i32imm);
715}
716
717
Evan Chenga8e29892007-01-19 07:51:42 +0000718// addrmode3 := reg +/- reg
719// addrmode3 := reg +/- imm8
720//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000721// FIXME: split into imm vs. reg versions.
722def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000723def addrmode3 : Operand<i32>,
724 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000725 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000726 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000727 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000728 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
729}
730
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000731// FIXME: split into imm vs. reg versions.
732// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000733def AM3OffsetAsmOperand : AsmOperandClass {
734 let Name = "AM3Offset";
735 let ParserMethod = "parseAM3Offset";
736}
Evan Chenga8e29892007-01-19 07:51:42 +0000737def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000738 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
739 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000740 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000741 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000742 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000743 let MIOperandInfo = (ops GPR, i32imm);
744}
745
Jim Grosbache6913602010-11-03 01:01:43 +0000746// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000747//
Jim Grosbache6913602010-11-03 01:01:43 +0000748def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000749 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000750 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000751}
752
753// addrmode5 := reg +/- imm8*4
754//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000755def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000756def addrmode5 : Operand<i32>,
757 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
758 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000759 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000761 let ParserMatchClass = AddrMode5AsmOperand;
762 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000763}
764
Bob Wilsond3a07652011-02-07 17:43:09 +0000765// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000766//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000767def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000768def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000769 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000770 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000771 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000772 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000773 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000774 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000775}
776
Bob Wilsonda525062011-02-25 06:42:42 +0000777def am6offset : Operand<i32>,
778 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
779 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000780 let PrintMethod = "printAddrMode6OffsetOperand";
781 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000782 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000783 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000784}
785
Mon P Wang183c6272011-05-09 17:47:27 +0000786// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
787// (single element from one lane) for size 32.
788def addrmode6oneL32 : Operand<i32>,
789 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
790 let PrintMethod = "printAddrMode6Operand";
791 let MIOperandInfo = (ops GPR:$addr, i32imm);
792 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
793}
794
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000795// Special version of addrmode6 to handle alignment encoding for VLD-dup
796// instructions, specifically VLD4-dup.
797def addrmode6dup : Operand<i32>,
798 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
799 let PrintMethod = "printAddrMode6Operand";
800 let MIOperandInfo = (ops GPR:$addr, i32imm);
801 let EncoderMethod = "getAddrMode6DupAddressOpValue";
802}
803
Evan Chenga8e29892007-01-19 07:51:42 +0000804// addrmodepc := pc + reg
805//
806def addrmodepc : Operand<i32>,
807 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
808 let PrintMethod = "printAddrModePCOperand";
809 let MIOperandInfo = (ops GPR, i32imm);
810}
811
Jim Grosbache39389a2011-08-02 18:07:32 +0000812// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000813//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000814def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000815def addr_offset_none : Operand<i32>,
816 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000817 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000818 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000819 let ParserMatchClass = MemNoOffsetAsmOperand;
820 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000821}
822
Bob Wilson4f38b382009-08-21 21:58:55 +0000823def nohash_imm : Operand<i32> {
824 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000825}
826
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000827def CoprocNumAsmOperand : AsmOperandClass {
828 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000829 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000830}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000831def p_imm : Operand<i32> {
832 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000833 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000835}
836
Jim Grosbach1610a702011-07-25 20:06:30 +0000837def CoprocRegAsmOperand : AsmOperandClass {
838 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000839 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000840}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000841def c_imm : Operand<i32> {
842 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000843 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000844}
845
Evan Chenga8e29892007-01-19 07:51:42 +0000846//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000847
Evan Cheng37f25d92008-08-28 23:39:26 +0000848include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000849
850//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000851// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000852//
853
Evan Cheng3924f782008-08-29 07:36:24 +0000854/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000855/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000856multiclass AsI1_bin_irs<bits<4> opcod, string opc,
857 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000858 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000859 // The register-immediate version is re-materializable. This is useful
860 // in particular for taking the address of a local.
861 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000862 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
863 iii, opc, "\t$Rd, $Rn, $imm",
864 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
865 bits<4> Rd;
866 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000867 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000868 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000869 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000870 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000871 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000873 }
Jim Grosbach62547262010-10-11 18:51:51 +0000874 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
875 iir, opc, "\t$Rd, $Rn, $Rm",
876 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000877 bits<4> Rd;
878 bits<4> Rn;
879 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000880 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000881 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000882 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000883 let Inst{15-12} = Rd;
884 let Inst{11-4} = 0b00000000;
885 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000886 }
Owen Anderson92a20222011-07-21 18:54:16 +0000887
888 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000889 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000890 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000891 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000892 bits<4> Rd;
893 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000894 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000895 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000896 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000897 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000898 let Inst{11-5} = shift{11-5};
899 let Inst{4} = 0;
900 let Inst{3-0} = shift{3-0};
901 }
902
903 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000904 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000905 iis, opc, "\t$Rd, $Rn, $shift",
906 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
907 bits<4> Rd;
908 bits<4> Rn;
909 bits<12> shift;
910 let Inst{25} = 0;
911 let Inst{19-16} = Rn;
912 let Inst{15-12} = Rd;
913 let Inst{11-8} = shift{11-8};
914 let Inst{7} = 0;
915 let Inst{6-5} = shift{6-5};
916 let Inst{4} = 1;
917 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000919
920 // Assembly aliases for optional destination operand when it's the same
921 // as the source operand.
922 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
923 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
924 so_imm:$imm, pred:$p,
925 cc_out:$s)>,
926 Requires<[IsARM]>;
927 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
928 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
929 GPR:$Rm, pred:$p,
930 cc_out:$s)>,
931 Requires<[IsARM]>;
932 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000933 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
934 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000935 cc_out:$s)>,
936 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000937 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
938 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
939 so_reg_reg:$shift, pred:$p,
940 cc_out:$s)>,
941 Requires<[IsARM]>;
942
Evan Chenga8e29892007-01-19 07:51:42 +0000943}
944
Evan Cheng342e3162011-08-30 01:34:54 +0000945/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
946/// reversed. The 'rr' form is only defined for the disassembler; for codegen
947/// it is equivalent to the AsI1_bin_irs counterpart.
948multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
949 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
950 PatFrag opnode, string baseOpc, bit Commutable = 0> {
951 // The register-immediate version is re-materializable. This is useful
952 // in particular for taking the address of a local.
953 let isReMaterializable = 1 in {
954 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
955 iii, opc, "\t$Rd, $Rn, $imm",
956 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
957 bits<4> Rd;
958 bits<4> Rn;
959 bits<12> imm;
960 let Inst{25} = 1;
961 let Inst{19-16} = Rn;
962 let Inst{15-12} = Rd;
963 let Inst{11-0} = imm;
964 }
965 }
966 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
967 iir, opc, "\t$Rd, $Rn, $Rm",
968 [/* pattern left blank */]> {
969 bits<4> Rd;
970 bits<4> Rn;
971 bits<4> Rm;
972 let Inst{11-4} = 0b00000000;
973 let Inst{25} = 0;
974 let Inst{3-0} = Rm;
975 let Inst{15-12} = Rd;
976 let Inst{19-16} = Rn;
977 }
978
979 def rsi : AsI1<opcod, (outs GPR:$Rd),
980 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
981 iis, opc, "\t$Rd, $Rn, $shift",
982 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
983 bits<4> Rd;
984 bits<4> Rn;
985 bits<12> shift;
986 let Inst{25} = 0;
987 let Inst{19-16} = Rn;
988 let Inst{15-12} = Rd;
989 let Inst{11-5} = shift{11-5};
990 let Inst{4} = 0;
991 let Inst{3-0} = shift{3-0};
992 }
993
994 def rsr : AsI1<opcod, (outs GPR:$Rd),
995 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
996 iis, opc, "\t$Rd, $Rn, $shift",
997 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
998 bits<4> Rd;
999 bits<4> Rn;
1000 bits<12> shift;
1001 let Inst{25} = 0;
1002 let Inst{19-16} = Rn;
1003 let Inst{15-12} = Rd;
1004 let Inst{11-8} = shift{11-8};
1005 let Inst{7} = 0;
1006 let Inst{6-5} = shift{6-5};
1007 let Inst{4} = 1;
1008 let Inst{3-0} = shift{3-0};
1009 }
1010
1011 // Assembly aliases for optional destination operand when it's the same
1012 // as the source operand.
1013 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1014 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1015 so_imm:$imm, pred:$p,
1016 cc_out:$s)>,
1017 Requires<[IsARM]>;
1018 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1019 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1020 GPR:$Rm, pred:$p,
1021 cc_out:$s)>,
1022 Requires<[IsARM]>;
1023 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1024 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1025 so_reg_imm:$shift, pred:$p,
1026 cc_out:$s)>,
1027 Requires<[IsARM]>;
1028 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1029 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1030 so_reg_reg:$shift, pred:$p,
1031 cc_out:$s)>,
1032 Requires<[IsARM]>;
1033
1034}
1035
Evan Cheng4a517082011-09-06 18:52:20 +00001036/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001037///
1038/// These opcodes will be converted to the real non-S opcodes by
1039/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1040let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001041multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1042 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1043 PatFrag opnode, bit Commutable = 0> {
1044 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1045 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001046 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001047
1048 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1049 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001050 [/* pattern left blank */]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001051
1052 def rsi : AsI1<opcod, (outs GPR:$Rd),
1053 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1054 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001055 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001056
1057 def rsr : AsI1<opcod, (outs GPR:$Rd),
1058 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1059 iis, opc, "\t$Rd, $Rn, $shift",
1060 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1061 bits<4> Rd;
1062 bits<4> Rn;
1063 bits<12> shift;
1064 let Inst{25} = 0;
1065 let Inst{19-16} = Rn;
1066 let Inst{15-12} = Rd;
1067 let Inst{11-8} = shift{11-8};
1068 let Inst{7} = 0;
1069 let Inst{6-5} = shift{6-5};
1070 let Inst{4} = 1;
1071 let Inst{3-0} = shift{3-0};
1072 }
1073}
1074}
1075
Evan Cheng4a517082011-09-06 18:52:20 +00001076/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001077///
1078/// These opcodes will be converted to the real non-S opcodes by
1079/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1080let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng4a517082011-09-06 18:52:20 +00001081multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001082 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1083 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001084 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001085 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001086 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001087 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001088 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001089 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001090 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001091 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001092 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001093 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001094
Evan Cheng4a517082011-09-06 18:52:20 +00001095 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001096 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001097 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001098 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001099}
Evan Chengc85e8322007-07-05 07:13:32 +00001100}
1101
1102/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001103/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001104/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001105let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001106multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1107 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1108 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001109 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1110 opc, "\t$Rn, $imm",
1111 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001112 bits<4> Rn;
1113 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001114 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001115 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001116 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001117 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001118 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001119 }
1120 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1121 opc, "\t$Rn, $Rm",
1122 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001123 bits<4> Rn;
1124 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001125 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001126 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001127 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001128 let Inst{19-16} = Rn;
1129 let Inst{15-12} = 0b0000;
1130 let Inst{11-4} = 0b00000000;
1131 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001132 }
Owen Anderson92a20222011-07-21 18:54:16 +00001133 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001134 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001135 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001136 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001137 bits<4> Rn;
1138 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001139 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001140 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001141 let Inst{19-16} = Rn;
1142 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001143 let Inst{11-5} = shift{11-5};
1144 let Inst{4} = 0;
1145 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001146 }
Owen Anderson92a20222011-07-21 18:54:16 +00001147 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001148 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001149 opc, "\t$Rn, $shift",
1150 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1151 bits<4> Rn;
1152 bits<12> shift;
1153 let Inst{25} = 0;
1154 let Inst{20} = 1;
1155 let Inst{19-16} = Rn;
1156 let Inst{15-12} = 0b0000;
1157 let Inst{11-8} = shift{11-8};
1158 let Inst{7} = 0;
1159 let Inst{6-5} = shift{6-5};
1160 let Inst{4} = 1;
1161 let Inst{3-0} = shift{3-0};
1162 }
1163
Evan Cheng071a2792007-09-11 19:55:27 +00001164}
Evan Chenga8e29892007-01-19 07:51:42 +00001165}
1166
Evan Cheng576a3962010-09-25 00:49:35 +00001167/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001168/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001169/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001170class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001171 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001172 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001173 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001174 Requires<[IsARM, HasV6]> {
1175 bits<4> Rd;
1176 bits<4> Rm;
1177 bits<2> rot;
1178 let Inst{19-16} = 0b1111;
1179 let Inst{15-12} = Rd;
1180 let Inst{11-10} = rot;
1181 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001182}
1183
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001184class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001185 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001186 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1187 Requires<[IsARM, HasV6]> {
1188 bits<2> rot;
1189 let Inst{19-16} = 0b1111;
1190 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001191}
1192
Evan Cheng576a3962010-09-25 00:49:35 +00001193/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001194/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001195class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001196 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001197 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001198 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1199 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001200 Requires<[IsARM, HasV6]> {
1201 bits<4> Rd;
1202 bits<4> Rm;
1203 bits<4> Rn;
1204 bits<2> rot;
1205 let Inst{19-16} = Rn;
1206 let Inst{15-12} = Rd;
1207 let Inst{11-10} = rot;
1208 let Inst{9-4} = 0b000111;
1209 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001210}
1211
Jim Grosbach70327412011-07-27 17:48:13 +00001212class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001213 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001214 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1215 Requires<[IsARM, HasV6]> {
1216 bits<4> Rn;
1217 bits<2> rot;
1218 let Inst{19-16} = Rn;
1219 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001220}
1221
Evan Cheng62674222009-06-25 23:34:10 +00001222/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001223multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001224 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001225 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001226 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1227 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001228 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001229 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001230 bits<4> Rd;
1231 bits<4> Rn;
1232 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001233 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001234 let Inst{15-12} = Rd;
1235 let Inst{19-16} = Rn;
1236 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001237 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001238 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1239 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001240 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001241 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001242 bits<4> Rd;
1243 bits<4> Rn;
1244 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001245 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001246 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001247 let isCommutable = Commutable;
1248 let Inst{3-0} = Rm;
1249 let Inst{15-12} = Rd;
1250 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001251 }
Owen Anderson92a20222011-07-21 18:54:16 +00001252 def rsi : AsI1<opcod, (outs GPR:$Rd),
1253 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001254 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001255 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001256 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001257 bits<4> Rd;
1258 bits<4> Rn;
1259 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001260 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001261 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001262 let Inst{15-12} = Rd;
1263 let Inst{11-5} = shift{11-5};
1264 let Inst{4} = 0;
1265 let Inst{3-0} = shift{3-0};
1266 }
1267 def rsr : AsI1<opcod, (outs GPR:$Rd),
1268 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001269 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001270 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001271 Requires<[IsARM]> {
1272 bits<4> Rd;
1273 bits<4> Rn;
1274 bits<12> shift;
1275 let Inst{25} = 0;
1276 let Inst{19-16} = Rn;
1277 let Inst{15-12} = Rd;
1278 let Inst{11-8} = shift{11-8};
1279 let Inst{7} = 0;
1280 let Inst{6-5} = shift{6-5};
1281 let Inst{4} = 1;
1282 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001283 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001284 }
Evan Cheng342e3162011-08-30 01:34:54 +00001285
Jim Grosbach37ee4642011-07-13 17:57:17 +00001286 // Assembly aliases for optional destination operand when it's the same
1287 // as the source operand.
1288 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1289 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1290 so_imm:$imm, pred:$p,
1291 cc_out:$s)>,
1292 Requires<[IsARM]>;
1293 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1294 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1295 GPR:$Rm, pred:$p,
1296 cc_out:$s)>,
1297 Requires<[IsARM]>;
1298 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001299 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1300 so_reg_imm:$shift, pred:$p,
1301 cc_out:$s)>,
1302 Requires<[IsARM]>;
1303 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1304 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1305 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001306 cc_out:$s)>,
1307 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001308}
1309
Evan Cheng342e3162011-08-30 01:34:54 +00001310/// AI1_rsc_irs - Define instructions and patterns for rsc
1311multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1312 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001313 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001314 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1315 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1316 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1317 Requires<[IsARM]> {
1318 bits<4> Rd;
1319 bits<4> Rn;
1320 bits<12> imm;
1321 let Inst{25} = 1;
1322 let Inst{15-12} = Rd;
1323 let Inst{19-16} = Rn;
1324 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001325 }
Evan Cheng342e3162011-08-30 01:34:54 +00001326 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1327 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1328 [/* pattern left blank */]> {
1329 bits<4> Rd;
1330 bits<4> Rn;
1331 bits<4> Rm;
1332 let Inst{11-4} = 0b00000000;
1333 let Inst{25} = 0;
1334 let Inst{3-0} = Rm;
1335 let Inst{15-12} = Rd;
1336 let Inst{19-16} = Rn;
1337 }
1338 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1339 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1340 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1341 Requires<[IsARM]> {
1342 bits<4> Rd;
1343 bits<4> Rn;
1344 bits<12> shift;
1345 let Inst{25} = 0;
1346 let Inst{19-16} = Rn;
1347 let Inst{15-12} = Rd;
1348 let Inst{11-5} = shift{11-5};
1349 let Inst{4} = 0;
1350 let Inst{3-0} = shift{3-0};
1351 }
1352 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1353 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1354 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1355 Requires<[IsARM]> {
1356 bits<4> Rd;
1357 bits<4> Rn;
1358 bits<12> shift;
1359 let Inst{25} = 0;
1360 let Inst{19-16} = Rn;
1361 let Inst{15-12} = Rd;
1362 let Inst{11-8} = shift{11-8};
1363 let Inst{7} = 0;
1364 let Inst{6-5} = shift{6-5};
1365 let Inst{4} = 1;
1366 let Inst{3-0} = shift{3-0};
1367 }
1368 }
1369
1370 // Assembly aliases for optional destination operand when it's the same
1371 // as the source operand.
1372 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1373 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1374 so_imm:$imm, pred:$p,
1375 cc_out:$s)>,
1376 Requires<[IsARM]>;
1377 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1378 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1379 GPR:$Rm, pred:$p,
1380 cc_out:$s)>,
1381 Requires<[IsARM]>;
1382 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1383 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1384 so_reg_imm:$shift, pred:$p,
1385 cc_out:$s)>,
1386 Requires<[IsARM]>;
1387 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1388 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1389 so_reg_reg:$shift, pred:$p,
1390 cc_out:$s)>,
1391 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001392}
1393
Jim Grosbach3e556122010-10-26 22:37:02 +00001394let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001395multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001396 InstrItinClass iir, PatFrag opnode> {
1397 // Note: We use the complex addrmode_imm12 rather than just an input
1398 // GPR and a constrained immediate so that we can use this to match
1399 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001400 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001401 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1402 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001403 bits<4> Rt;
1404 bits<17> addr;
1405 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1406 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001407 let Inst{15-12} = Rt;
1408 let Inst{11-0} = addr{11-0}; // imm12
1409 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001410 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001411 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1412 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001413 bits<4> Rt;
1414 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001415 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001416 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1417 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001418 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001419 let Inst{11-0} = shift{11-0};
1420 }
1421}
1422}
1423
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001424let canFoldAsLoad = 1, isReMaterializable = 1 in {
1425multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1426 InstrItinClass iir, PatFrag opnode> {
1427 // Note: We use the complex addrmode_imm12 rather than just an input
1428 // GPR and a constrained immediate so that we can use this to match
1429 // frame index references and avoid matching constant pool references.
1430 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1431 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1432 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1433 bits<4> Rt;
1434 bits<17> addr;
1435 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1436 let Inst{19-16} = addr{16-13}; // Rn
1437 let Inst{15-12} = Rt;
1438 let Inst{11-0} = addr{11-0}; // imm12
1439 }
1440 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1441 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1442 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1443 bits<4> Rt;
1444 bits<17> shift;
1445 let shift{4} = 0; // Inst{4} = 0
1446 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1447 let Inst{19-16} = shift{16-13}; // Rn
1448 let Inst{15-12} = Rt;
1449 let Inst{11-0} = shift{11-0};
1450 }
1451}
1452}
1453
1454
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001455multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001456 InstrItinClass iir, PatFrag opnode> {
1457 // Note: We use the complex addrmode_imm12 rather than just an input
1458 // GPR and a constrained immediate so that we can use this to match
1459 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001460 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001461 (ins GPR:$Rt, addrmode_imm12:$addr),
1462 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1463 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1464 bits<4> Rt;
1465 bits<17> addr;
1466 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1467 let Inst{19-16} = addr{16-13}; // Rn
1468 let Inst{15-12} = Rt;
1469 let Inst{11-0} = addr{11-0}; // imm12
1470 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001471 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001472 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1473 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1474 bits<4> Rt;
1475 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001476 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001477 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1478 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001479 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001480 let Inst{11-0} = shift{11-0};
1481 }
1482}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001483
1484multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1485 InstrItinClass iir, PatFrag opnode> {
1486 // Note: We use the complex addrmode_imm12 rather than just an input
1487 // GPR and a constrained immediate so that we can use this to match
1488 // frame index references and avoid matching constant pool references.
1489 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1490 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1491 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1492 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1493 bits<4> Rt;
1494 bits<17> addr;
1495 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1496 let Inst{19-16} = addr{16-13}; // Rn
1497 let Inst{15-12} = Rt;
1498 let Inst{11-0} = addr{11-0}; // imm12
1499 }
1500 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1501 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1502 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1503 bits<4> Rt;
1504 bits<17> shift;
1505 let shift{4} = 0; // Inst{4} = 0
1506 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1507 let Inst{19-16} = shift{16-13}; // Rn
1508 let Inst{15-12} = Rt;
1509 let Inst{11-0} = shift{11-0};
1510 }
1511}
1512
1513
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001514//===----------------------------------------------------------------------===//
1515// Instructions
1516//===----------------------------------------------------------------------===//
1517
Evan Chenga8e29892007-01-19 07:51:42 +00001518//===----------------------------------------------------------------------===//
1519// Miscellaneous Instructions.
1520//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001521
Evan Chenga8e29892007-01-19 07:51:42 +00001522/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1523/// the function. The first operand is the ID# for this instruction, the second
1524/// is the index into the MachineConstantPool that this is, the third is the
1525/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001526let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001527def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001528PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001529 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001530
Jim Grosbach4642ad32010-02-22 23:10:38 +00001531// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1532// from removing one half of the matched pairs. That breaks PEI, which assumes
1533// these will always be in pairs, and asserts if it finds otherwise. Better way?
1534let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001535def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001536PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001537 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001538
Jim Grosbach64171712010-02-16 21:07:46 +00001539def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001540PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001541 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001542}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001543
Eli Friedman2bdffe42011-08-31 00:31:29 +00001544// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1545// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001546let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001547def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1548 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1549 NoItinerary, []>;
1550def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1551 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1552 NoItinerary, []>;
1553def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1554 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1555 NoItinerary, []>;
1556def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1557 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1558 NoItinerary, []>;
1559def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1560 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1561 NoItinerary, []>;
1562def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1563 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1564 NoItinerary, []>;
1565def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1566 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1567 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001568def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1569 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1570 GPR:$set1, GPR:$set2),
1571 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001572}
1573
Jim Grosbachd30970f2011-08-11 22:30:30 +00001574def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001575 Requires<[IsARM, HasV6T2]> {
1576 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001577 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001578 let Inst{7-0} = 0b00000000;
1579}
1580
Jim Grosbachd30970f2011-08-11 22:30:30 +00001581def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001582 Requires<[IsARM, HasV6T2]> {
1583 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001584 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001585 let Inst{7-0} = 0b00000001;
1586}
1587
Jim Grosbachd30970f2011-08-11 22:30:30 +00001588def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001589 Requires<[IsARM, HasV6T2]> {
1590 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001591 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001592 let Inst{7-0} = 0b00000010;
1593}
1594
Jim Grosbachd30970f2011-08-11 22:30:30 +00001595def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001596 Requires<[IsARM, HasV6T2]> {
1597 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001598 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001599 let Inst{7-0} = 0b00000011;
1600}
1601
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001602def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1603 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001604 bits<4> Rd;
1605 bits<4> Rn;
1606 bits<4> Rm;
1607 let Inst{3-0} = Rm;
1608 let Inst{15-12} = Rd;
1609 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001610 let Inst{27-20} = 0b01101000;
1611 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001612 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001613}
1614
Johnny Chenf4d81052010-02-12 22:53:19 +00001615def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001616 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001617 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001618 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001619 let Inst{7-0} = 0b00000100;
1620}
1621
Johnny Chenc6f7b272010-02-11 18:12:29 +00001622// The i32imm operand $val can be used by a debugger to store more information
1623// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001624def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1625 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001626 bits<16> val;
1627 let Inst{3-0} = val{3-0};
1628 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001629 let Inst{27-20} = 0b00010010;
1630 let Inst{7-4} = 0b0111;
1631}
1632
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001633// Change Processor State
1634// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001635class CPS<dag iops, string asm_ops>
1636 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001637 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001638 bits<2> imod;
1639 bits<3> iflags;
1640 bits<5> mode;
1641 bit M;
1642
Johnny Chenb98e1602010-02-12 18:55:33 +00001643 let Inst{31-28} = 0b1111;
1644 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001645 let Inst{19-18} = imod;
1646 let Inst{17} = M; // Enabled if mode is set;
1647 let Inst{16} = 0;
1648 let Inst{8-6} = iflags;
1649 let Inst{5} = 0;
1650 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001651}
1652
Owen Anderson35008c22011-08-09 23:05:39 +00001653let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001654let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001655 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001656 "$imod\t$iflags, $mode">;
1657let mode = 0, M = 0 in
1658 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1659
1660let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001661 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001662}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001663
Johnny Chenb92a23f2010-02-21 04:42:01 +00001664// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001665multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001666
Evan Chengdfed19f2010-11-03 06:34:55 +00001667 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001668 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001669 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001670 bits<4> Rt;
1671 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001672 let Inst{31-26} = 0b111101;
1673 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001674 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001675 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001676 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001677 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001678 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001679 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001680 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001681 }
1682
Evan Chengdfed19f2010-11-03 06:34:55 +00001683 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001684 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001685 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001686 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001687 let Inst{31-26} = 0b111101;
1688 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001689 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001690 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001691 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001692 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001693 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001694 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001695 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001696 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001697 }
1698}
1699
Evan Cheng416941d2010-11-04 05:19:35 +00001700defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1701defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1702defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001703
Jim Grosbach53a89d62011-07-22 17:46:13 +00001704def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001705 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001706 bits<1> end;
1707 let Inst{31-10} = 0b1111000100000001000000;
1708 let Inst{9} = end;
1709 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001710}
1711
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001712def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1713 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001714 bits<4> opt;
1715 let Inst{27-4} = 0b001100100000111100001111;
1716 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001717}
1718
Johnny Chenba6e0332010-02-11 17:14:31 +00001719// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001720let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001721def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001722 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001723 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001724 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001725}
1726
Evan Cheng12c3a532008-11-06 17:48:05 +00001727// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001728let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001729def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001730 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001731 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001732
Evan Cheng325474e2008-01-07 23:56:57 +00001733let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001734def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001735 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001736 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001737
Jim Grosbach53694262010-11-18 01:15:56 +00001738def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001739 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001740 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001741
Jim Grosbach53694262010-11-18 01:15:56 +00001742def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001744 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001745
Jim Grosbach53694262010-11-18 01:15:56 +00001746def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001747 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001748 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001749
Jim Grosbach53694262010-11-18 01:15:56 +00001750def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001751 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001752 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001753}
Chris Lattner13c63102008-01-06 05:55:01 +00001754let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001755def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001756 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001757
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001758def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001759 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001760 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001761
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001762def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001763 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001764}
Evan Cheng12c3a532008-11-06 17:48:05 +00001765} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001766
Evan Chenge07715c2009-06-23 05:25:29 +00001767
1768// LEApcrel - Load a pc-relative address into a register without offending the
1769// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001770let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001771// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001772// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1773// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001774def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001775 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001776 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001777 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001778 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001779 let Inst{24} = 0;
1780 let Inst{23-22} = label{13-12};
1781 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001782 let Inst{20} = 0;
1783 let Inst{19-16} = 0b1111;
1784 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001785 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001786}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001787def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001788 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001789
1790def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1791 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001792 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001793
Evan Chenga8e29892007-01-19 07:51:42 +00001794//===----------------------------------------------------------------------===//
1795// Control Flow Instructions.
1796//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001797
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001798let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1799 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001800 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001801 "bx", "\tlr", [(ARMretflag)]>,
1802 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001803 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001804 }
1805
1806 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001807 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001808 "mov", "\tpc, lr", [(ARMretflag)]>,
1809 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001810 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001811 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001812}
Rafael Espindola27185192006-09-29 21:20:16 +00001813
Bob Wilson04ea6e52009-10-28 00:37:03 +00001814// Indirect branches
1815let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001816 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001817 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001818 [(brind GPR:$dst)]>,
1819 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001820 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001821 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001822 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001823 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001824
Jim Grosbachd447ac62011-07-13 20:21:31 +00001825 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1826 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001827 Requires<[IsARM, HasV4T]> {
1828 bits<4> dst;
1829 let Inst{27-4} = 0b000100101111111111110001;
1830 let Inst{3-0} = dst;
1831 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001832}
1833
Evan Cheng1e0eab12010-11-29 22:43:27 +00001834// All calls clobber the non-callee saved registers. SP is marked as
1835// a use to prevent stack-pointer assignments that appear immediately
1836// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001837let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001838 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001839 // FIXME: Do we really need a non-predicated version? If so, it should
1840 // at least be a pseudo instruction expanding to the predicated version
1841 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001842 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001843 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001844 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001845 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001846 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001847 Requires<[IsARM, IsNotDarwin]> {
1848 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001849 bits<24> func;
1850 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001851 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001852 }
Evan Cheng277f0742007-06-19 21:05:09 +00001853
Jason W Kim685c3502011-02-04 19:47:15 +00001854 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001855 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001856 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001857 Requires<[IsARM, IsNotDarwin]> {
1858 bits<24> func;
1859 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001860 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001861 }
Evan Cheng277f0742007-06-19 21:05:09 +00001862
Evan Chenga8e29892007-01-19 07:51:42 +00001863 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001864 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001865 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001866 [(ARMcall GPR:$func)]>,
1867 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001868 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001869 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001870 let Inst{3-0} = func;
1871 }
1872
1873 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1874 IIC_Br, "blx", "\t$func",
1875 [(ARMcall_pred GPR:$func)]>,
1876 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1877 bits<4> func;
1878 let Inst{27-4} = 0b000100101111111111110011;
1879 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001880 }
1881
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001882 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001883 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001884 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001885 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001886 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001887
1888 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001889 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001890 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001891 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001892}
1893
David Goodwin1a8f36e2009-08-12 18:31:53 +00001894let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001895 // On Darwin R9 is call-clobbered.
1896 // R7 is marked as a use to prevent frame-pointer assignments from being
1897 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001898 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001899 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001900 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001901 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001902 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1903 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001904
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001905 def BLr9_pred : ARMPseudoExpand<(outs),
1906 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001907 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001908 [(ARMcall_pred tglobaladdr:$func)],
1909 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001910 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001911
1912 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001913 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001914 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001915 [(ARMcall GPR:$func)],
1916 (BLX GPR:$func)>,
1917 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001918
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001919 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001920 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001921 [(ARMcall_pred GPR:$func)],
1922 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001923 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001924
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001925 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001926 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001927 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001928 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001929 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001930
1931 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001932 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001933 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001934 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001935}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001936
David Goodwin1a8f36e2009-08-12 18:31:53 +00001937let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001938 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1939 // a two-value operand where a dag node expects two operands. :(
1940 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1941 IIC_Br, "b", "\t$target",
1942 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1943 bits<24> target;
1944 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001945 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001946 }
1947
Evan Chengaeafca02007-05-16 07:45:54 +00001948 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001949 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001950 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001951 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1952 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001953 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001954 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001955 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001956
Jim Grosbach2dc77682010-11-29 18:37:44 +00001957 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1958 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001959 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001960 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001961 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001962 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1963 // into i12 and rs suffixed versions.
1964 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001965 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001966 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001967 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001968 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001969 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001970 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001971 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001972 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001973 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001974 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001975 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001976
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001977}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001978
Jim Grosbachcf121c32011-07-28 21:57:55 +00001979// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001980def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001981 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001982 Requires<[IsARM, HasV5T]> {
1983 let Inst{31-25} = 0b1111101;
1984 bits<25> target;
1985 let Inst{23-0} = target{24-1};
1986 let Inst{24} = target{0};
1987}
1988
Jim Grosbach898e7e22011-07-13 20:25:01 +00001989// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001990def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001991 [/* pattern left blank */]> {
1992 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001993 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001994 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001995 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001996 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001997}
1998
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001999// Tail calls.
2000
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002001let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2002 // Darwin versions.
2003 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2004 Uses = [SP] in {
2005 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2006 IIC_Br, []>, Requires<[IsDarwin]>;
2007
2008 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2009 IIC_Br, []>, Requires<[IsDarwin]>;
2010
Jim Grosbach245f5e82011-07-08 18:50:22 +00002011 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002012 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002013 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2014 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002015
Jim Grosbach245f5e82011-07-08 18:50:22 +00002016 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002017 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002018 (BX GPR:$dst)>,
2019 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002020
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002021 }
2022
2023 // Non-Darwin versions (the difference is R9).
2024 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2025 Uses = [SP] in {
2026 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2027 IIC_Br, []>, Requires<[IsNotDarwin]>;
2028
2029 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2030 IIC_Br, []>, Requires<[IsNotDarwin]>;
2031
Jim Grosbach245f5e82011-07-08 18:50:22 +00002032 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002033 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002034 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2035 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002036
Jim Grosbach245f5e82011-07-08 18:50:22 +00002037 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002038 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002039 (BX GPR:$dst)>,
2040 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002041 }
2042}
2043
Jim Grosbachd30970f2011-08-11 22:30:30 +00002044// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002045def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2046 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002047 bits<4> opt;
2048 let Inst{23-4} = 0b01100000000000000111;
2049 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002050}
2051
Jim Grosbached838482011-07-26 16:24:27 +00002052// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002053let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002054def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002055 bits<24> svc;
2056 let Inst{23-0} = svc;
2057}
Johnny Chen85d5a892010-02-10 18:02:25 +00002058}
2059
Jim Grosbach5a287482011-07-29 17:51:39 +00002060// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002061class SRSI<bit wb, string asm>
2062 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2063 NoItinerary, asm, "", []> {
2064 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002065 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002066 let Inst{27-25} = 0b100;
2067 let Inst{22} = 1;
2068 let Inst{21} = wb;
2069 let Inst{20} = 0;
2070 let Inst{19-16} = 0b1101; // SP
2071 let Inst{15-5} = 0b00000101000;
2072 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002073}
2074
Jim Grosbache1cf5902011-07-29 20:26:09 +00002075def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2076 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002077}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002078def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2079 let Inst{24-23} = 0;
2080}
2081def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2082 let Inst{24-23} = 0b10;
2083}
2084def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2085 let Inst{24-23} = 0b10;
2086}
2087def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2088 let Inst{24-23} = 0b01;
2089}
2090def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2091 let Inst{24-23} = 0b01;
2092}
2093def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2094 let Inst{24-23} = 0b11;
2095}
2096def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2097 let Inst{24-23} = 0b11;
2098}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002099
Jim Grosbach5a287482011-07-29 17:51:39 +00002100// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002101class RFEI<bit wb, string asm>
2102 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2103 NoItinerary, asm, "", []> {
2104 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002105 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002106 let Inst{27-25} = 0b100;
2107 let Inst{22} = 0;
2108 let Inst{21} = wb;
2109 let Inst{20} = 1;
2110 let Inst{19-16} = Rn;
2111 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002112}
2113
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002114def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2115 let Inst{24-23} = 0;
2116}
2117def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2118 let Inst{24-23} = 0;
2119}
2120def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2121 let Inst{24-23} = 0b10;
2122}
2123def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2124 let Inst{24-23} = 0b10;
2125}
2126def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2127 let Inst{24-23} = 0b01;
2128}
2129def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2130 let Inst{24-23} = 0b01;
2131}
2132def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2133 let Inst{24-23} = 0b11;
2134}
2135def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2136 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002137}
2138
Evan Chenga8e29892007-01-19 07:51:42 +00002139//===----------------------------------------------------------------------===//
2140// Load / store Instructions.
2141//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002142
Evan Chenga8e29892007-01-19 07:51:42 +00002143// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002144
2145
Evan Cheng7e2fe912010-10-28 06:47:08 +00002146defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002147 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002148defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002149 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002150defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002151 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002152defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002153 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002154
Evan Chengfa775d02007-03-19 07:20:03 +00002155// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002156let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002157 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002158def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002159 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2160 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002161 bits<4> Rt;
2162 bits<17> addr;
2163 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2164 let Inst{19-16} = 0b1111;
2165 let Inst{15-12} = Rt;
2166 let Inst{11-0} = addr{11-0}; // imm12
2167}
Evan Chengfa775d02007-03-19 07:20:03 +00002168
Evan Chenga8e29892007-01-19 07:51:42 +00002169// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002170def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002171 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2172 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002173
Evan Chenga8e29892007-01-19 07:51:42 +00002174// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002175def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002176 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2177 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002178
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002179def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002180 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2181 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002182
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002183let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002184// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002185def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2186 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002187 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002188 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002189}
Rafael Espindolac391d162006-10-23 20:34:27 +00002190
Evan Chenga8e29892007-01-19 07:51:42 +00002191// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002192multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002193 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2194 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002195 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002196 bits<17> addr;
2197 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002198 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002199 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002200 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002201 let DecoderMethod = "DecodeLDRPreImm";
2202 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2203 }
2204
2205 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2206 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2207 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2208 bits<17> addr;
2209 let Inst{25} = 1;
2210 let Inst{23} = addr{12};
2211 let Inst{19-16} = addr{16-13};
2212 let Inst{11-0} = addr{11-0};
2213 let Inst{4} = 0;
2214 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002215 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002216 }
Owen Anderson793e7962011-07-26 20:54:26 +00002217
2218 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002219 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002220 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002221 opc, "\t$Rt, $addr, $offset",
2222 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002223 // {12} isAdd
2224 // {11-0} imm12/Rm
2225 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002226 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002227 let Inst{25} = 1;
2228 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002229 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002230 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002231
2232 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002233 }
2234
2235 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002236 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002237 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002238 opc, "\t$Rt, $addr, $offset",
2239 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002240 // {12} isAdd
2241 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002242 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002243 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002244 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002245 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002246 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002247 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002248
2249 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002250 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002251
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002252}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002253
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002254let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002255defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2256defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002257}
Rafael Espindola450856d2006-12-12 00:37:38 +00002258
Jim Grosbach45251b32011-08-11 20:41:13 +00002259multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2260 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002261 (ins addrmode3:$addr), IndexModePre,
2262 LdMiscFrm, itin,
2263 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2264 bits<14> addr;
2265 let Inst{23} = addr{8}; // U bit
2266 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2267 let Inst{19-16} = addr{12-9}; // Rn
2268 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2269 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002270 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002271 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002272 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002273 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002274 (ins addr_offset_none:$addr, am3offset:$offset),
2275 IndexModePost, LdMiscFrm, itin,
2276 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2277 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002278 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002279 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002280 let Inst{23} = offset{8}; // U bit
2281 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002282 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002283 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2284 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002285 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002286 }
2287}
Rafael Espindola4e307642006-09-08 16:59:47 +00002288
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002289let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002290defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2291defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2292defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002293let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002294def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002295 (ins addrmode3:$addr), IndexModePre,
2296 LdMiscFrm, IIC_iLoad_d_ru,
2297 "ldrd", "\t$Rt, $Rt2, $addr!",
2298 "$addr.base = $Rn_wb", []> {
2299 bits<14> addr;
2300 let Inst{23} = addr{8}; // U bit
2301 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2302 let Inst{19-16} = addr{12-9}; // Rn
2303 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2304 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002305 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002306 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002307}
Jim Grosbach45251b32011-08-11 20:41:13 +00002308def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002309 (ins addr_offset_none:$addr, am3offset:$offset),
2310 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2311 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2312 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002313 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002314 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002315 let Inst{23} = offset{8}; // U bit
2316 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002317 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002318 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2319 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002320 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002321}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002322} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002323} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002324
Jim Grosbach89958d52011-08-11 21:41:59 +00002325// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002326let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002327def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2328 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2329 IndexModePost, LdFrm, IIC_iLoad_ru,
2330 "ldrt", "\t$Rt, $addr, $offset",
2331 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002332 // {12} isAdd
2333 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002334 bits<14> offset;
2335 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002336 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002337 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002338 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002339 let Inst{19-16} = addr;
2340 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002341 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002342 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002343 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2344}
Jim Grosbach59999262011-08-10 23:43:54 +00002345
2346def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2347 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002348 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002349 "ldrt", "\t$Rt, $addr, $offset",
2350 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351 // {12} isAdd
2352 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002353 bits<14> offset;
2354 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002355 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002356 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002357 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002358 let Inst{19-16} = addr;
2359 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002360 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002361}
Jim Grosbach3148a652011-08-08 23:28:47 +00002362
2363def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2364 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2365 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2366 "ldrbt", "\t$Rt, $addr, $offset",
2367 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002368 // {12} isAdd
2369 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002370 bits<14> offset;
2371 bits<4> addr;
2372 let Inst{25} = 1;
2373 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002374 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002375 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002376 let Inst{11-5} = offset{11-5};
2377 let Inst{4} = 0;
2378 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002379 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002380}
2381
2382def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2383 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2384 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2385 "ldrbt", "\t$Rt, $addr, $offset",
2386 "$addr.base = $Rn_wb", []> {
2387 // {12} isAdd
2388 // {11-0} imm12/Rm
2389 bits<14> offset;
2390 bits<4> addr;
2391 let Inst{25} = 0;
2392 let Inst{23} = offset{12};
2393 let Inst{21} = 1; // overwrite
2394 let Inst{19-16} = addr;
2395 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002396 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002397}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002398
2399multiclass AI3ldrT<bits<4> op, string opc> {
2400 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2401 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2402 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2403 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2404 bits<9> offset;
2405 let Inst{23} = offset{8};
2406 let Inst{22} = 1;
2407 let Inst{11-8} = offset{7-4};
2408 let Inst{3-0} = offset{3-0};
2409 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2410 }
2411 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2412 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2413 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2414 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2415 bits<5> Rm;
2416 let Inst{23} = Rm{4};
2417 let Inst{22} = 0;
2418 let Inst{11-8} = 0;
2419 let Inst{3-0} = Rm{3-0};
2420 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2421 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002422}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002423
2424defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2425defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2426defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002427}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002428
Evan Chenga8e29892007-01-19 07:51:42 +00002429// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002430
2431// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002432def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002433 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2434 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002435
Evan Chenga8e29892007-01-19 07:51:42 +00002436// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002437let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2438def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002439 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002440 "strd", "\t$Rt, $src2, $addr", []>,
2441 Requires<[IsARM, HasV5TE]> {
2442 let Inst{21} = 0;
2443}
Evan Chenga8e29892007-01-19 07:51:42 +00002444
2445// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002446multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2447 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2448 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2449 StFrm, itin,
2450 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2451 bits<17> addr;
2452 let Inst{25} = 0;
2453 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2454 let Inst{19-16} = addr{16-13}; // Rn
2455 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002456 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002457 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002458 }
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbach19dec202011-08-05 20:35:44 +00002460 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002461 (ins GPR:$Rt, ldst_so_reg:$addr),
2462 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002463 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2464 bits<17> addr;
2465 let Inst{25} = 1;
2466 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2467 let Inst{19-16} = addr{16-13}; // Rn
2468 let Inst{11-0} = addr{11-0};
2469 let Inst{4} = 0; // Inst{4} = 0
2470 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002471 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002472 }
2473 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2474 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2475 IndexModePost, StFrm, itin,
2476 opc, "\t$Rt, $addr, $offset",
2477 "$addr.base = $Rn_wb", []> {
2478 // {12} isAdd
2479 // {11-0} imm12/Rm
2480 bits<14> offset;
2481 bits<4> addr;
2482 let Inst{25} = 1;
2483 let Inst{23} = offset{12};
2484 let Inst{19-16} = addr;
2485 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002486
2487 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002488 }
Owen Anderson793e7962011-07-26 20:54:26 +00002489
Jim Grosbach19dec202011-08-05 20:35:44 +00002490 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2491 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2492 IndexModePost, StFrm, itin,
2493 opc, "\t$Rt, $addr, $offset",
2494 "$addr.base = $Rn_wb", []> {
2495 // {12} isAdd
2496 // {11-0} imm12/Rm
2497 bits<14> offset;
2498 bits<4> addr;
2499 let Inst{25} = 0;
2500 let Inst{23} = offset{12};
2501 let Inst{19-16} = addr;
2502 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503
2504 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002505 }
2506}
Owen Anderson793e7962011-07-26 20:54:26 +00002507
Jim Grosbach19dec202011-08-05 20:35:44 +00002508let mayStore = 1, neverHasSideEffects = 1 in {
2509defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2510defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2511}
Evan Chenga8e29892007-01-19 07:51:42 +00002512
Jim Grosbach19dec202011-08-05 20:35:44 +00002513def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2514 am2offset_reg:$offset),
2515 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2516 am2offset_reg:$offset)>;
2517def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2518 am2offset_imm:$offset),
2519 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2520 am2offset_imm:$offset)>;
2521def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2522 am2offset_reg:$offset),
2523 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2524 am2offset_reg:$offset)>;
2525def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2526 am2offset_imm:$offset),
2527 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2528 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002529
Jim Grosbach19dec202011-08-05 20:35:44 +00002530// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2531// put the patterns on the instruction definitions directly as ISel wants
2532// the address base and offset to be separate operands, not a single
2533// complex operand like we represent the instructions themselves. The
2534// pseudos map between the two.
2535let usesCustomInserter = 1,
2536 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2537def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2538 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2539 4, IIC_iStore_ru,
2540 [(set GPR:$Rn_wb,
2541 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2542def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2543 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2544 4, IIC_iStore_ru,
2545 [(set GPR:$Rn_wb,
2546 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2547def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2548 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2549 4, IIC_iStore_ru,
2550 [(set GPR:$Rn_wb,
2551 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2552def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2553 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2554 4, IIC_iStore_ru,
2555 [(set GPR:$Rn_wb,
2556 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002557def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2558 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2559 4, IIC_iStore_ru,
2560 [(set GPR:$Rn_wb,
2561 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002562}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002563
Evan Chenga8e29892007-01-19 07:51:42 +00002564
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002565
2566def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2567 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2568 StMiscFrm, IIC_iStore_bh_ru,
2569 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2570 bits<14> addr;
2571 let Inst{23} = addr{8}; // U bit
2572 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2573 let Inst{19-16} = addr{12-9}; // Rn
2574 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2575 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2576 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002577 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002578}
2579
2580def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2581 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2582 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2583 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2584 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2585 addr_offset_none:$addr,
2586 am3offset:$offset))]> {
2587 bits<10> offset;
2588 bits<4> addr;
2589 let Inst{23} = offset{8}; // U bit
2590 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2591 let Inst{19-16} = addr;
2592 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2593 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002594 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002595}
Evan Chenga8e29892007-01-19 07:51:42 +00002596
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002597let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002598def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002599 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2600 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2601 "strd", "\t$Rt, $Rt2, $addr!",
2602 "$addr.base = $Rn_wb", []> {
2603 bits<14> addr;
2604 let Inst{23} = addr{8}; // U bit
2605 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2606 let Inst{19-16} = addr{12-9}; // Rn
2607 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2608 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002609 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002610 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002611}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002612
Jim Grosbach45251b32011-08-11 20:41:13 +00002613def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002614 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2615 am3offset:$offset),
2616 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2617 "strd", "\t$Rt, $Rt2, $addr, $offset",
2618 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002619 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002620 bits<4> addr;
2621 let Inst{23} = offset{8}; // U bit
2622 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2623 let Inst{19-16} = addr;
2624 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2625 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002626 let DecoderMethod = "DecodeAddrMode3Instruction";
2627}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002628} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002629
Jim Grosbach7ce05792011-08-03 23:50:40 +00002630// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002631
Jim Grosbach10348e72011-08-11 20:04:56 +00002632def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2633 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2634 IndexModePost, StFrm, IIC_iStore_bh_ru,
2635 "strbt", "\t$Rt, $addr, $offset",
2636 "$addr.base = $Rn_wb", []> {
2637 // {12} isAdd
2638 // {11-0} imm12/Rm
2639 bits<14> offset;
2640 bits<4> addr;
2641 let Inst{25} = 1;
2642 let Inst{23} = offset{12};
2643 let Inst{21} = 1; // overwrite
2644 let Inst{19-16} = addr;
2645 let Inst{11-5} = offset{11-5};
2646 let Inst{4} = 0;
2647 let Inst{3-0} = offset{3-0};
2648 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2649}
2650
2651def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2652 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2653 IndexModePost, StFrm, IIC_iStore_bh_ru,
2654 "strbt", "\t$Rt, $addr, $offset",
2655 "$addr.base = $Rn_wb", []> {
2656 // {12} isAdd
2657 // {11-0} imm12/Rm
2658 bits<14> offset;
2659 bits<4> addr;
2660 let Inst{25} = 0;
2661 let Inst{23} = offset{12};
2662 let Inst{21} = 1; // overwrite
2663 let Inst{19-16} = addr;
2664 let Inst{11-0} = offset{11-0};
2665 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2666}
2667
Jim Grosbach342ebd52011-08-11 22:18:00 +00002668let mayStore = 1, neverHasSideEffects = 1 in {
2669def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2670 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2671 IndexModePost, StFrm, IIC_iStore_ru,
2672 "strt", "\t$Rt, $addr, $offset",
2673 "$addr.base = $Rn_wb", []> {
2674 // {12} isAdd
2675 // {11-0} imm12/Rm
2676 bits<14> offset;
2677 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002678 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002679 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002680 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002681 let Inst{19-16} = addr;
2682 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002683 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002684 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002685 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002686}
2687
Jim Grosbach342ebd52011-08-11 22:18:00 +00002688def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2689 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2690 IndexModePost, StFrm, IIC_iStore_ru,
2691 "strt", "\t$Rt, $addr, $offset",
2692 "$addr.base = $Rn_wb", []> {
2693 // {12} isAdd
2694 // {11-0} imm12/Rm
2695 bits<14> offset;
2696 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002697 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002698 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002699 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002700 let Inst{19-16} = addr;
2701 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002702 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002703}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002704}
2705
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002706
Jim Grosbach7ce05792011-08-03 23:50:40 +00002707multiclass AI3strT<bits<4> op, string opc> {
2708 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2709 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2710 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2711 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2712 bits<9> offset;
2713 let Inst{23} = offset{8};
2714 let Inst{22} = 1;
2715 let Inst{11-8} = offset{7-4};
2716 let Inst{3-0} = offset{3-0};
2717 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2718 }
2719 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2720 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2721 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2722 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2723 bits<5> Rm;
2724 let Inst{23} = Rm{4};
2725 let Inst{22} = 0;
2726 let Inst{11-8} = 0;
2727 let Inst{3-0} = Rm{3-0};
2728 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2729 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002730}
2731
Jim Grosbach7ce05792011-08-03 23:50:40 +00002732
2733defm STRHT : AI3strT<0b1011, "strht">;
2734
2735
Evan Chenga8e29892007-01-19 07:51:42 +00002736//===----------------------------------------------------------------------===//
2737// Load / store multiple Instructions.
2738//
2739
Bill Wendling6c470b82010-11-13 09:09:38 +00002740multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2741 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002742 // IA is the default, so no need for an explicit suffix on the
2743 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002744 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002745 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2746 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002747 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002748 let Inst{24-23} = 0b01; // Increment After
2749 let Inst{21} = 0; // No writeback
2750 let Inst{20} = L_bit;
2751 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002752 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002753 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2754 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002755 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002757 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002758 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002759
2760 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002761 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002762 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002763 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2764 IndexModeNone, f, itin,
2765 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2766 let Inst{24-23} = 0b00; // Decrement After
2767 let Inst{21} = 0; // No writeback
2768 let Inst{20} = L_bit;
2769 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002770 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002771 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2772 IndexModeUpd, f, itin_upd,
2773 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2774 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002775 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002776 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002777
2778 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002779 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002780 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002781 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2782 IndexModeNone, f, itin,
2783 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2784 let Inst{24-23} = 0b10; // Decrement Before
2785 let Inst{21} = 0; // No writeback
2786 let Inst{20} = L_bit;
2787 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002788 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002789 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2790 IndexModeUpd, f, itin_upd,
2791 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2792 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002793 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002794 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795
2796 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002797 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002798 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002799 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2800 IndexModeNone, f, itin,
2801 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2802 let Inst{24-23} = 0b11; // Increment Before
2803 let Inst{21} = 0; // No writeback
2804 let Inst{20} = L_bit;
2805 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002806 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002807 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2808 IndexModeUpd, f, itin_upd,
2809 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2810 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002811 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002812 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002813
2814 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002815 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002816}
Bill Wendling6c470b82010-11-13 09:09:38 +00002817
Bill Wendlingc93989a2010-11-13 11:20:05 +00002818let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002819
2820let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2821defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2822
2823let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2824defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2825
2826} // neverHasSideEffects
2827
Bill Wendling73fe34a2010-11-16 01:16:36 +00002828// FIXME: remove when we have a way to marking a MI with these properties.
2829// FIXME: Should pc be an implicit operand like PICADD, etc?
2830let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2831 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002832def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2833 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002834 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002835 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002836 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002837
Evan Chenga8e29892007-01-19 07:51:42 +00002838//===----------------------------------------------------------------------===//
2839// Move Instructions.
2840//
2841
Evan Chengcd799b92009-06-12 20:46:18 +00002842let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002843def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2844 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2845 bits<4> Rd;
2846 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002847
Johnny Chen103bf952011-04-01 23:30:25 +00002848 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002849 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002850 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002851 let Inst{3-0} = Rm;
2852 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002853}
2854
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002855def : ARMInstAlias<"movs${p} $Rd, $Rm",
2856 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2857
Dale Johannesen38d5f042010-06-15 22:24:08 +00002858// A version for the smaller set of tail call registers.
2859let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002860def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002861 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2862 bits<4> Rd;
2863 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002864
Dale Johannesen38d5f042010-06-15 22:24:08 +00002865 let Inst{11-4} = 0b00000000;
2866 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002867 let Inst{3-0} = Rm;
2868 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002869}
2870
Owen Andersonde317f42011-08-09 23:33:27 +00002871def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002872 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002873 "mov", "\t$Rd, $src",
2874 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002875 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002876 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002877 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002878 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002879 let Inst{11-8} = src{11-8};
2880 let Inst{7} = 0;
2881 let Inst{6-5} = src{6-5};
2882 let Inst{4} = 1;
2883 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002884 let Inst{25} = 0;
2885}
Evan Chenga2515702007-03-19 07:09:02 +00002886
Owen Anderson152d4a42011-07-21 23:38:37 +00002887def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2888 DPSoRegImmFrm, IIC_iMOVsr,
2889 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2890 UnaryDP {
2891 bits<4> Rd;
2892 bits<12> src;
2893 let Inst{15-12} = Rd;
2894 let Inst{19-16} = 0b0000;
2895 let Inst{11-5} = src{11-5};
2896 let Inst{4} = 0;
2897 let Inst{3-0} = src{3-0};
2898 let Inst{25} = 0;
2899}
2900
Evan Chengc4af4632010-11-17 20:13:28 +00002901let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002902def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2903 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002904 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002905 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002906 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002907 let Inst{15-12} = Rd;
2908 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002909 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002910}
2911
Evan Chengc4af4632010-11-17 20:13:28 +00002912let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002913def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002914 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002915 "movw", "\t$Rd, $imm",
2916 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002917 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002918 bits<4> Rd;
2919 bits<16> imm;
2920 let Inst{15-12} = Rd;
2921 let Inst{11-0} = imm{11-0};
2922 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002923 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002924 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002925 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002926}
2927
Jim Grosbachffa32252011-07-19 19:13:28 +00002928def : InstAlias<"mov${p} $Rd, $imm",
2929 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2930 Requires<[IsARM]>;
2931
Evan Cheng53519f02011-01-21 18:55:51 +00002932def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2933 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002934
2935let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002936def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2937 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002938 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002939 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002940 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002941 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002942 lo16AllZero:$imm))]>, UnaryDP,
2943 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002944 bits<4> Rd;
2945 bits<16> imm;
2946 let Inst{15-12} = Rd;
2947 let Inst{11-0} = imm{11-0};
2948 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002949 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002950 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002951 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002952}
Evan Cheng13ab0202007-07-10 18:08:01 +00002953
Evan Cheng53519f02011-01-21 18:55:51 +00002954def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2955 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002956
2957} // Constraints
2958
Evan Cheng20956592009-10-21 08:15:52 +00002959def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2960 Requires<[IsARM, HasV6T2]>;
2961
David Goodwinca01a8d2009-09-01 18:32:09 +00002962let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002963def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002964 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2965 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002966
2967// These aren't really mov instructions, but we have to define them this way
2968// due to flag operands.
2969
Evan Cheng071a2792007-09-11 19:55:27 +00002970let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002971def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002972 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2973 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002974def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002975 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2976 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002977}
Evan Chenga8e29892007-01-19 07:51:42 +00002978
Evan Chenga8e29892007-01-19 07:51:42 +00002979//===----------------------------------------------------------------------===//
2980// Extend Instructions.
2981//
2982
2983// Sign extenders
2984
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002985def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002986 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002987def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002988 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002989
Jim Grosbach70327412011-07-27 17:48:13 +00002990def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002991 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002992def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002993 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002994
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002995def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002996
Jim Grosbach70327412011-07-27 17:48:13 +00002997def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002998
2999// Zero extenders
3000
3001let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003002def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003003 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003004def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003005 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003006def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003007 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003008
Jim Grosbach542f6422010-07-28 23:25:44 +00003009// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3010// The transformation should probably be done as a combiner action
3011// instead so we can include a check for masking back in the upper
3012// eight bits of the source into the lower eight bits of the result.
3013//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003014// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003015def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003016 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003017
Jim Grosbach70327412011-07-27 17:48:13 +00003018def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003019 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003020def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003021 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003022}
3023
Evan Chenga8e29892007-01-19 07:51:42 +00003024// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003025def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003026
Evan Chenga8e29892007-01-19 07:51:42 +00003027
Owen Anderson33e57512011-08-10 00:03:03 +00003028def SBFX : I<(outs GPRnopc:$Rd),
3029 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003030 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003031 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003032 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003033 bits<4> Rd;
3034 bits<4> Rn;
3035 bits<5> lsb;
3036 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003037 let Inst{27-21} = 0b0111101;
3038 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003039 let Inst{20-16} = width;
3040 let Inst{15-12} = Rd;
3041 let Inst{11-7} = lsb;
3042 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003043}
3044
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003045def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003046 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003047 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003048 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003049 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003050 bits<4> Rd;
3051 bits<4> Rn;
3052 bits<5> lsb;
3053 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003054 let Inst{27-21} = 0b0111111;
3055 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003056 let Inst{20-16} = width;
3057 let Inst{15-12} = Rd;
3058 let Inst{11-7} = lsb;
3059 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003060}
3061
Evan Chenga8e29892007-01-19 07:51:42 +00003062//===----------------------------------------------------------------------===//
3063// Arithmetic Instructions.
3064//
3065
Jim Grosbach26421962008-10-14 20:36:24 +00003066defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003067 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003068 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003069defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003070 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003071 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003072
Evan Chengc85e8322007-07-05 07:13:32 +00003073// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003074//
3075// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
3076// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
3077// AdjustInstrPostInstrSelection where we determine whether or not to
3078// set the "s" bit based on CPSR liveness.
3079//
3080// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
3081// support for an optional CPSR definition that corresponds to the DAG
3082// node's second value. We can then eliminate the implicit def of CPSR.
Evan Cheng4a517082011-09-06 18:52:20 +00003083defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003084 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003085 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003086defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003087 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003088 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003089
Evan Cheng62674222009-06-25 23:34:10 +00003090defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003091 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003092 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003093defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003094 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003095 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003096
Evan Cheng342e3162011-08-30 01:34:54 +00003097defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3098 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3099 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003100
3101// FIXME: Eliminate them if we can write def : Pat patterns which defines
3102// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003103defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3104 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3105 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003106
Evan Cheng342e3162011-08-30 01:34:54 +00003107defm RSC : AI1_rsc_irs<0b0111, "rsc",
3108 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3109 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003110
Evan Chenga8e29892007-01-19 07:51:42 +00003111// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003112// The assume-no-carry-in form uses the negation of the input since add/sub
3113// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3114// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3115// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003116def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3117 (SUBri GPR:$src, so_imm_neg:$imm)>;
3118def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3119 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3120
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003121// The with-carry-in form matches bitwise not instead of the negation.
3122// Effectively, the inverse interpretation of the carry flag already accounts
3123// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003124def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3125 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003126
3127// Note: These are implemented in C++ code, because they have to generate
3128// ADD/SUBrs instructions, which use a complex pattern that a xform function
3129// cannot produce.
3130// (mul X, 2^n+1) -> (add (X << n), X)
3131// (mul X, 2^n-1) -> (rsb X, (X << n))
3132
Jim Grosbach7931df32011-07-22 18:06:01 +00003133// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003134// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003135class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003136 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003137 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3138 string asm = "\t$Rd, $Rn, $Rm">
3139 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003140 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003141 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003142 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003143 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003144 let Inst{11-4} = op11_4;
3145 let Inst{19-16} = Rn;
3146 let Inst{15-12} = Rd;
3147 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003148}
3149
Jim Grosbach7931df32011-07-22 18:06:01 +00003150// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003151
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003152def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003153 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3154 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003155def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003156 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3157 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3158def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3159 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003160 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003161def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3162 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003163 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003164
3165def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3166def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3167def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3168def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3169def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3170def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3171def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3172def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3173def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3174def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3175def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3176def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003177
Jim Grosbach7931df32011-07-22 18:06:01 +00003178// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003179
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003180def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3181def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3182def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3183def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3184def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3185def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3186def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3187def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3188def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3189def USAX : AAI<0b01100101, 0b11110101, "usax">;
3190def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3191def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003192
Jim Grosbach7931df32011-07-22 18:06:01 +00003193// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003194
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003195def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3196def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3197def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3198def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3199def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3200def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3201def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3202def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3203def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3204def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3205def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3206def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003207
Jim Grosbachd30970f2011-08-11 22:30:30 +00003208// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003209
Jim Grosbach70987fb2010-10-18 23:35:38 +00003210def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003211 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003212 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003213 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003214 bits<4> Rd;
3215 bits<4> Rn;
3216 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003217 let Inst{27-20} = 0b01111000;
3218 let Inst{15-12} = 0b1111;
3219 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003220 let Inst{19-16} = Rd;
3221 let Inst{11-8} = Rm;
3222 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003223}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003224def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003225 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003226 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003227 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003228 bits<4> Rd;
3229 bits<4> Rn;
3230 bits<4> Rm;
3231 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003232 let Inst{27-20} = 0b01111000;
3233 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003234 let Inst{19-16} = Rd;
3235 let Inst{15-12} = Ra;
3236 let Inst{11-8} = Rm;
3237 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003238}
3239
Jim Grosbachd30970f2011-08-11 22:30:30 +00003240// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003241
Owen Anderson33e57512011-08-10 00:03:03 +00003242def SSAT : AI<(outs GPRnopc:$Rd),
3243 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003244 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003245 bits<4> Rd;
3246 bits<5> sat_imm;
3247 bits<4> Rn;
3248 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003249 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003250 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003251 let Inst{20-16} = sat_imm;
3252 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003253 let Inst{11-7} = sh{4-0};
3254 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003255 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003256}
3257
Owen Anderson33e57512011-08-10 00:03:03 +00003258def SSAT16 : AI<(outs GPRnopc:$Rd),
3259 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003260 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 bits<4> Rd;
3262 bits<4> sat_imm;
3263 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003264 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003265 let Inst{11-4} = 0b11110011;
3266 let Inst{15-12} = Rd;
3267 let Inst{19-16} = sat_imm;
3268 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003269}
3270
Owen Anderson33e57512011-08-10 00:03:03 +00003271def USAT : AI<(outs GPRnopc:$Rd),
3272 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003273 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003274 bits<4> Rd;
3275 bits<5> sat_imm;
3276 bits<4> Rn;
3277 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003278 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003279 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003280 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003281 let Inst{11-7} = sh{4-0};
3282 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003283 let Inst{20-16} = sat_imm;
3284 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003285}
3286
Owen Anderson33e57512011-08-10 00:03:03 +00003287def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003288 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003289 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003290 bits<4> Rd;
3291 bits<4> sat_imm;
3292 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003293 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003294 let Inst{11-4} = 0b11110011;
3295 let Inst{15-12} = Rd;
3296 let Inst{19-16} = sat_imm;
3297 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003298}
Evan Chenga8e29892007-01-19 07:51:42 +00003299
Owen Anderson33e57512011-08-10 00:03:03 +00003300def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3301 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3302def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3303 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003304
Evan Chenga8e29892007-01-19 07:51:42 +00003305//===----------------------------------------------------------------------===//
3306// Bitwise Instructions.
3307//
3308
Jim Grosbach26421962008-10-14 20:36:24 +00003309defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003310 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003311 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003312defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003313 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003314 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003315defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003316 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003317 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003318defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003319 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003320 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003321
Jim Grosbachc29769b2011-07-28 19:46:12 +00003322// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3323// like in the actual instruction encoding. The complexity of mapping the mask
3324// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3325// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003326def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003327 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003328 "bfc", "\t$Rd, $imm", "$src = $Rd",
3329 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003330 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003331 bits<4> Rd;
3332 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003333 let Inst{27-21} = 0b0111110;
3334 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003335 let Inst{15-12} = Rd;
3336 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003337 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003338}
3339
Johnny Chenb2503c02010-02-17 06:31:48 +00003340// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003341def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3342 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3343 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3344 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3345 bf_inv_mask_imm:$imm))]>,
3346 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003347 bits<4> Rd;
3348 bits<4> Rn;
3349 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003350 let Inst{27-21} = 0b0111110;
3351 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003352 let Inst{15-12} = Rd;
3353 let Inst{11-7} = imm{4-0}; // lsb
3354 let Inst{20-16} = imm{9-5}; // width
3355 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003356}
3357
Jim Grosbach36860462010-10-21 22:19:32 +00003358def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3359 "mvn", "\t$Rd, $Rm",
3360 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3361 bits<4> Rd;
3362 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003363 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003364 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003365 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003366 let Inst{15-12} = Rd;
3367 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003368}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003369def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3370 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003371 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003372 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003373 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003374 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003375 let Inst{19-16} = 0b0000;
3376 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003377 let Inst{11-5} = shift{11-5};
3378 let Inst{4} = 0;
3379 let Inst{3-0} = shift{3-0};
3380}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003381def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3382 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003383 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3384 bits<4> Rd;
3385 bits<12> shift;
3386 let Inst{25} = 0;
3387 let Inst{19-16} = 0b0000;
3388 let Inst{15-12} = Rd;
3389 let Inst{11-8} = shift{11-8};
3390 let Inst{7} = 0;
3391 let Inst{6-5} = shift{6-5};
3392 let Inst{4} = 1;
3393 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003394}
Evan Chengc4af4632010-11-17 20:13:28 +00003395let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003396def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3397 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3398 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3399 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003400 bits<12> imm;
3401 let Inst{25} = 1;
3402 let Inst{19-16} = 0b0000;
3403 let Inst{15-12} = Rd;
3404 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003405}
Evan Chenga8e29892007-01-19 07:51:42 +00003406
3407def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3408 (BICri GPR:$src, so_imm_not:$imm)>;
3409
3410//===----------------------------------------------------------------------===//
3411// Multiply Instructions.
3412//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003413class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3414 string opc, string asm, list<dag> pattern>
3415 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3416 bits<4> Rd;
3417 bits<4> Rm;
3418 bits<4> Rn;
3419 let Inst{19-16} = Rd;
3420 let Inst{11-8} = Rm;
3421 let Inst{3-0} = Rn;
3422}
3423class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3424 string opc, string asm, list<dag> pattern>
3425 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3426 bits<4> RdLo;
3427 bits<4> RdHi;
3428 bits<4> Rm;
3429 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003430 let Inst{19-16} = RdHi;
3431 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003432 let Inst{11-8} = Rm;
3433 let Inst{3-0} = Rn;
3434}
Evan Chenga8e29892007-01-19 07:51:42 +00003435
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003436// FIXME: The v5 pseudos are only necessary for the additional Constraint
3437// property. Remove them when it's possible to add those properties
3438// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003439let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003440def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3441 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003442 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003443 Requires<[IsARM, HasV6]> {
3444 let Inst{15-12} = 0b0000;
3445}
Evan Chenga8e29892007-01-19 07:51:42 +00003446
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003447let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003448def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3449 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003450 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003451 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3452 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003453 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003454}
3455
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003456def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3457 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003458 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3459 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003460 bits<4> Ra;
3461 let Inst{15-12} = Ra;
3462}
Evan Chenga8e29892007-01-19 07:51:42 +00003463
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003464let Constraints = "@earlyclobber $Rd" in
3465def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3466 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003467 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003468 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3469 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3470 Requires<[IsARM, NoV6]>;
3471
Jim Grosbach65711012010-11-19 22:22:37 +00003472def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3473 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3474 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003475 Requires<[IsARM, HasV6T2]> {
3476 bits<4> Rd;
3477 bits<4> Rm;
3478 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003479 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003480 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003481 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003482 let Inst{11-8} = Rm;
3483 let Inst{3-0} = Rn;
3484}
Evan Chengedcbada2009-07-06 22:05:45 +00003485
Evan Chenga8e29892007-01-19 07:51:42 +00003486// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003487let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003488let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003489def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003490 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003491 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3492 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003493
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003494def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003495 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003496 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3497 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003498
3499let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3500def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3501 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003502 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003503 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3504 Requires<[IsARM, NoV6]>;
3505
3506def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3507 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003508 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003509 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3510 Requires<[IsARM, NoV6]>;
3511}
Evan Cheng8de898a2009-06-26 00:19:44 +00003512}
Evan Chenga8e29892007-01-19 07:51:42 +00003513
3514// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003515def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3516 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003517 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3518 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003519def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3520 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003521 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3522 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003523
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003524def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3525 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3526 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3527 Requires<[IsARM, HasV6]> {
3528 bits<4> RdLo;
3529 bits<4> RdHi;
3530 bits<4> Rm;
3531 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003532 let Inst{19-16} = RdHi;
3533 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003534 let Inst{11-8} = Rm;
3535 let Inst{3-0} = Rn;
3536}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003537
3538let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3539def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3540 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003541 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003542 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3543 Requires<[IsARM, NoV6]>;
3544def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3545 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003546 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003547 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3548 Requires<[IsARM, NoV6]>;
3549def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3550 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003551 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003552 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3553 Requires<[IsARM, NoV6]>;
3554}
3555
Evan Chengcd799b92009-06-12 20:46:18 +00003556} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003557
3558// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003559def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3560 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3561 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003562 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003563 let Inst{15-12} = 0b1111;
3564}
Evan Cheng13ab0202007-07-10 18:08:01 +00003565
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003566def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003567 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003568 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003569 let Inst{15-12} = 0b1111;
3570}
3571
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003572def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3573 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3574 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3575 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3576 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003577
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003578def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3579 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003580 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003581 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003582
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003583def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3584 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3585 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3586 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3587 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003588
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003589def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3590 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003591 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003592 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003593
Raul Herbster37fb5b12007-08-30 23:25:47 +00003594multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003595 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3596 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3597 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3598 (sext_inreg GPR:$Rm, i16)))]>,
3599 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003600
Jim Grosbach3870b752010-10-22 18:35:16 +00003601 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3602 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3603 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3604 (sra GPR:$Rm, (i32 16))))]>,
3605 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003606
Jim Grosbach3870b752010-10-22 18:35:16 +00003607 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3608 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3609 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3610 (sext_inreg GPR:$Rm, i16)))]>,
3611 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003612
Jim Grosbach3870b752010-10-22 18:35:16 +00003613 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3614 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3615 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3616 (sra GPR:$Rm, (i32 16))))]>,
3617 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003618
Jim Grosbach3870b752010-10-22 18:35:16 +00003619 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3620 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3621 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3622 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3623 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003624
Jim Grosbach3870b752010-10-22 18:35:16 +00003625 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3626 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3627 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3628 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3629 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003630}
3631
Raul Herbster37fb5b12007-08-30 23:25:47 +00003632
3633multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003634 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003635 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3636 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003637 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003638 [(set GPRnopc:$Rd, (add GPR:$Ra,
3639 (opnode (sext_inreg GPRnopc:$Rn, i16),
3640 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003641 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003642
Owen Anderson33e57512011-08-10 00:03:03 +00003643 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3644 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003645 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003646 [(set GPRnopc:$Rd,
3647 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3648 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003649 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003650
Owen Anderson33e57512011-08-10 00:03:03 +00003651 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3652 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003653 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003654 [(set GPRnopc:$Rd,
3655 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3656 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003657 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003658
Owen Anderson33e57512011-08-10 00:03:03 +00003659 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3660 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003662 [(set GPRnopc:$Rd,
3663 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3664 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003666
Owen Anderson33e57512011-08-10 00:03:03 +00003667 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3668 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003670 [(set GPRnopc:$Rd,
3671 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3672 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003673 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003674
Owen Anderson33e57512011-08-10 00:03:03 +00003675 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3676 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003677 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003678 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003679 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3680 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003682 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003683}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003684
Raul Herbster37fb5b12007-08-30 23:25:47 +00003685defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3686defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003687
Jim Grosbachd30970f2011-08-11 22:30:30 +00003688// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003689def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3690 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003691 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003692 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003693
Owen Anderson33e57512011-08-10 00:03:03 +00003694def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3695 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003696 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003698
Owen Anderson33e57512011-08-10 00:03:03 +00003699def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3700 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003701 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003702 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003703
Owen Anderson33e57512011-08-10 00:03:03 +00003704def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3705 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003706 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003707 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003708
Jim Grosbachd30970f2011-08-11 22:30:30 +00003709// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003710class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3711 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003712 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003713 bits<4> Rn;
3714 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003715 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003716 let Inst{22} = long;
3717 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003718 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003719 let Inst{7} = 0;
3720 let Inst{6} = sub;
3721 let Inst{5} = swap;
3722 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003723 let Inst{3-0} = Rn;
3724}
3725class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3726 InstrItinClass itin, string opc, string asm>
3727 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3728 bits<4> Rd;
3729 let Inst{15-12} = 0b1111;
3730 let Inst{19-16} = Rd;
3731}
3732class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3733 InstrItinClass itin, string opc, string asm>
3734 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3735 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003736 bits<4> Rd;
3737 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003738 let Inst{15-12} = Ra;
3739}
3740class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3741 InstrItinClass itin, string opc, string asm>
3742 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3743 bits<4> RdLo;
3744 bits<4> RdHi;
3745 let Inst{19-16} = RdHi;
3746 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003747}
3748
3749multiclass AI_smld<bit sub, string opc> {
3750
Owen Anderson33e57512011-08-10 00:03:03 +00003751 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3752 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003753 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003754
Owen Anderson33e57512011-08-10 00:03:03 +00003755 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3756 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003757 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003758
Owen Anderson33e57512011-08-10 00:03:03 +00003759 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3760 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003761 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003762
Owen Anderson33e57512011-08-10 00:03:03 +00003763 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3764 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003765 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003766
3767}
3768
3769defm SMLA : AI_smld<0, "smla">;
3770defm SMLS : AI_smld<1, "smls">;
3771
Johnny Chen2ec5e492010-02-22 21:50:40 +00003772multiclass AI_sdml<bit sub, string opc> {
3773
Jim Grosbache15defc2011-08-10 23:23:47 +00003774 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3775 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3776 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3777 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003778}
3779
3780defm SMUA : AI_sdml<0, "smua">;
3781defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003782
Evan Chenga8e29892007-01-19 07:51:42 +00003783//===----------------------------------------------------------------------===//
3784// Misc. Arithmetic Instructions.
3785//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003786
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003787def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3788 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3789 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003790
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003791def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3792 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3793 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3794 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003795
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003796def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3797 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3798 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003799
Evan Cheng9568e5c2011-06-21 06:01:08 +00003800let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003801def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3802 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003803 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003804 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003805
Evan Cheng9568e5c2011-06-21 06:01:08 +00003806let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003807def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3808 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003809 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003810 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003811
Evan Chengf60ceac2011-06-15 17:17:48 +00003812def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3813 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3814 (REVSH GPR:$Rm)>;
3815
Jim Grosbache1d58a62011-09-14 22:52:14 +00003816def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3817 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003818 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003819 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3820 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3821 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003822 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003823
Evan Chenga8e29892007-01-19 07:51:42 +00003824// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003825def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3826 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3827def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3828 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003829
Bob Wilsondc66eda2010-08-16 22:26:55 +00003830// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3831// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003832def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3833 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003834 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003835 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3836 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3837 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003838 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003839
Evan Chenga8e29892007-01-19 07:51:42 +00003840// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3841// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003842def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3843 (srl GPRnopc:$src2, imm16_31:$sh)),
3844 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3845def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3846 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3847 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003848
Evan Chenga8e29892007-01-19 07:51:42 +00003849//===----------------------------------------------------------------------===//
3850// Comparison Instructions...
3851//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003852
Jim Grosbach26421962008-10-14 20:36:24 +00003853defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003854 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003855 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003856
Jim Grosbach97a884d2010-12-07 20:41:06 +00003857// ARMcmpZ can re-use the above instruction definitions.
3858def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3859 (CMPri GPR:$src, so_imm:$imm)>;
3860def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3861 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003862def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3863 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3864def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3865 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003866
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003867// FIXME: We have to be careful when using the CMN instruction and comparison
3868// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003869// results:
3870//
3871// rsbs r1, r1, 0
3872// cmp r0, r1
3873// mov r0, #0
3874// it ls
3875// mov r0, #1
3876//
3877// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003878//
Bill Wendling6165e872010-08-26 18:33:51 +00003879// cmn r0, r1
3880// mov r0, #0
3881// it ls
3882// mov r0, #1
3883//
3884// However, the CMN gives the *opposite* result when r1 is 0. This is because
3885// the carry flag is set in the CMP case but not in the CMN case. In short, the
3886// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3887// value of r0 and the carry bit (because the "carry bit" parameter to
3888// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3889// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3890// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3891// parameter to AddWithCarry is defined as 0).
3892//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003893// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003894//
3895// x = 0
3896// ~x = 0xFFFF FFFF
3897// ~x + 1 = 0x1 0000 0000
3898// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3899//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003900// Therefore, we should disable CMN when comparing against zero, until we can
3901// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3902// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003903//
3904// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3905//
3906// This is related to <rdar://problem/7569620>.
3907//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003908//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3909// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003910
Evan Chenga8e29892007-01-19 07:51:42 +00003911// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003912defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003913 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003914 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003915defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003916 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003917 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003918
David Goodwinc0309b42009-06-29 15:33:01 +00003919defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003920 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003921 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003922
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003923//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3924// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003925
David Goodwinc0309b42009-06-29 15:33:01 +00003926def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003927 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003928
Evan Cheng218977b2010-07-13 19:27:42 +00003929// Pseudo i64 compares for some floating point compares.
3930let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3931 Defs = [CPSR] in {
3932def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003933 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003934 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003935 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3936
3937def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003938 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003939 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3940} // usesCustomInserter
3941
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003942
Evan Chenga8e29892007-01-19 07:51:42 +00003943// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003944// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003945// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003946let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003947def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003948 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003949 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3950 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003951def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3952 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003953 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003954 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3955 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003956 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003957def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3958 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3959 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003960 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3961 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003962 RegConstraint<"$false = $Rd">;
3963
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003964
Evan Chengc4af4632010-11-17 20:13:28 +00003965let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003966def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003967 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003968 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003969 []>,
3970 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003971
Evan Chengc4af4632010-11-17 20:13:28 +00003972let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003973def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3974 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003975 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003976 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003977 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003978
Evan Cheng63f35442010-11-13 02:25:14 +00003979// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003980let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003981def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3982 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003983 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003984
Evan Chengc4af4632010-11-17 20:13:28 +00003985let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003986def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3987 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003988 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003989 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003990 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003991} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003992
Jim Grosbach3728e962009-12-10 00:11:09 +00003993//===----------------------------------------------------------------------===//
3994// Atomic operations intrinsics
3995//
3996
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003997def MemBarrierOptOperand : AsmOperandClass {
3998 let Name = "MemBarrierOpt";
3999 let ParserMethod = "parseMemBarrierOptOperand";
4000}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004001def memb_opt : Operand<i32> {
4002 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004003 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004004 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004005}
Jim Grosbach3728e962009-12-10 00:11:09 +00004006
Bob Wilsonf74a4292010-10-30 00:54:37 +00004007// memory barriers protect the atomic sequences
4008let hasSideEffects = 1 in {
4009def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4010 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4011 Requires<[IsARM, HasDB]> {
4012 bits<4> opt;
4013 let Inst{31-4} = 0xf57ff05;
4014 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004015}
Jim Grosbach3728e962009-12-10 00:11:09 +00004016}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004017
Bob Wilsonf74a4292010-10-30 00:54:37 +00004018def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004019 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004020 Requires<[IsARM, HasDB]> {
4021 bits<4> opt;
4022 let Inst{31-4} = 0xf57ff04;
4023 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004024}
4025
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004026// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004027def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4028 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004029 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004030 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004031 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004032 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004033}
4034
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004035// Pseudo isntruction that combines movs + predicated rsbmi
4036// to implement integer ABS
4037let usesCustomInserter = 1, Defs = [CPSR] in {
4038def ABS : ARMPseudoInst<
4039 (outs GPR:$dst), (ins GPR:$src),
4040 8, NoItinerary, []>;
4041}
4042
Jim Grosbach66869102009-12-11 18:52:41 +00004043let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004044 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004045 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004046 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004047 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4048 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004049 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004050 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4051 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004052 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004053 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4054 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004055 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004056 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4057 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004058 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004059 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4060 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004061 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004062 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004063 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4064 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4065 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4066 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4067 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4068 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4069 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4071 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4072 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4074 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004075 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4078 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004080 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4081 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004083 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4084 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4087 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004089 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4090 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004092 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004093 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4095 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4096 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4098 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4099 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4101 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4102 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4104 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004105 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004107 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4108 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004110 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4111 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004113 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4114 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004116 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4117 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004119 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4120 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004122 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004123 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4125 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4126 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4128 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4129 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4131 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4132 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4134 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004135
4136 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004138 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4139 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004141 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4142 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004144 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4145
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004148 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4149 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004151 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4152 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004154 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4155}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004156}
4157
4158let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004159def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4160 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004161 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004162def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4163 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004164def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4165 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004166let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004167def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004168 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004169 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004170}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004171}
4172
Jim Grosbach86875a22010-10-29 19:58:57 +00004173let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004174def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004175 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004176def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004177 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004178def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004179 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004180}
4181
4182let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004183def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004184 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004185 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004186 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004187}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004188
Jim Grosbachd30970f2011-08-11 22:30:30 +00004189def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004190 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004191 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004192}
4193
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004194// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004195let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004196def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4197 "swp", []>;
4198def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4199 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004200}
4201
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004202//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004203// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004204//
4205
Jim Grosbach83ab0702011-07-13 22:01:08 +00004206def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4207 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004208 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004209 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4210 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004211 bits<4> opc1;
4212 bits<4> CRn;
4213 bits<4> CRd;
4214 bits<4> cop;
4215 bits<3> opc2;
4216 bits<4> CRm;
4217
4218 let Inst{3-0} = CRm;
4219 let Inst{4} = 0;
4220 let Inst{7-5} = opc2;
4221 let Inst{11-8} = cop;
4222 let Inst{15-12} = CRd;
4223 let Inst{19-16} = CRn;
4224 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004225}
4226
Jim Grosbach83ab0702011-07-13 22:01:08 +00004227def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4228 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004229 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004230 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4231 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004232 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004233 bits<4> opc1;
4234 bits<4> CRn;
4235 bits<4> CRd;
4236 bits<4> cop;
4237 bits<3> opc2;
4238 bits<4> CRm;
4239
4240 let Inst{3-0} = CRm;
4241 let Inst{4} = 0;
4242 let Inst{7-5} = opc2;
4243 let Inst{11-8} = cop;
4244 let Inst{15-12} = CRd;
4245 let Inst{19-16} = CRn;
4246 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004247}
4248
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004249class ACI<dag oops, dag iops, string opc, string asm,
4250 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004251 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4252 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004253 let Inst{27-25} = 0b110;
4254}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004255class ACInoP<dag oops, dag iops, string opc, string asm,
4256 IndexMode im = IndexModeNone>
4257 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4258 opc, asm, "", []> {
4259 let Inst{31-28} = 0b1111;
4260 let Inst{27-25} = 0b110;
4261}
4262multiclass LdStCop<bit load, bit Dbit, string asm> {
4263 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4264 asm, "\t$cop, $CRd, $addr"> {
4265 bits<13> addr;
4266 bits<4> cop;
4267 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004268 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004269 let Inst{23} = addr{8};
4270 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004271 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004272 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004273 let Inst{19-16} = addr{12-9};
4274 let Inst{15-12} = CRd;
4275 let Inst{11-8} = cop;
4276 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004277 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004278 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004279 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4280 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4281 bits<13> addr;
4282 bits<4> cop;
4283 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004284 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004285 let Inst{23} = addr{8};
4286 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004287 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004288 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004289 let Inst{19-16} = addr{12-9};
4290 let Inst{15-12} = CRd;
4291 let Inst{11-8} = cop;
4292 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004293 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004294 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004295 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4296 postidx_imm8s4:$offset),
4297 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4298 bits<9> offset;
4299 bits<4> addr;
4300 bits<4> cop;
4301 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004302 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004303 let Inst{23} = offset{8};
4304 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004305 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004306 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004307 let Inst{19-16} = addr;
4308 let Inst{15-12} = CRd;
4309 let Inst{11-8} = cop;
4310 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004311 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004312 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004313 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004314 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4315 nohash_imm:$option),
4316 asm, "\t$cop, $CRd, $addr, \\{$option\\}"> {
4317 bits<8> option;
4318 bits<4> addr;
4319 bits<4> cop;
4320 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004321 let Inst{24} = 0; // P = 0
4322 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004323 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004324 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004325 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004326 let Inst{19-16} = addr;
4327 let Inst{15-12} = CRd;
4328 let Inst{11-8} = cop;
4329 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004330 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004331 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004332}
4333multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4334 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4335 asm, "\t$cop, $CRd, $addr"> {
4336 bits<13> addr;
4337 bits<4> cop;
4338 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004339 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004340 let Inst{23} = addr{8};
4341 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004343 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004344 let Inst{19-16} = addr{12-9};
4345 let Inst{15-12} = CRd;
4346 let Inst{11-8} = cop;
4347 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004348 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004349 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004350 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4351 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4352 bits<13> addr;
4353 bits<4> cop;
4354 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004356 let Inst{23} = addr{8};
4357 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004359 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004360 let Inst{19-16} = addr{12-9};
4361 let Inst{15-12} = CRd;
4362 let Inst{11-8} = cop;
4363 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004364 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004365 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004366 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4367 postidx_imm8s4:$offset),
4368 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4369 bits<9> offset;
4370 bits<4> addr;
4371 bits<4> cop;
4372 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004373 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004374 let Inst{23} = offset{8};
4375 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004377 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004378 let Inst{19-16} = addr;
4379 let Inst{15-12} = CRd;
4380 let Inst{11-8} = cop;
4381 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004382 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004383 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004384 def _OPTION : ACInoP<(outs),
4385 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4386 nohash_imm:$option),
4387 asm, "\t$cop, $CRd, $addr, \\{$option\\}"> {
4388 bits<8> option;
4389 bits<4> addr;
4390 bits<4> cop;
4391 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004392 let Inst{24} = 0; // P = 0
4393 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004394 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004395 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004396 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004397 let Inst{19-16} = addr;
4398 let Inst{15-12} = CRd;
4399 let Inst{11-8} = cop;
4400 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004401 let DecoderMethod = "DecodeCopMemInstruction";
4402 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004403}
4404
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405defm LDC : LdStCop <1, 0, "ldc">;
4406defm LDCL : LdStCop <1, 1, "ldcl">;
4407defm STC : LdStCop <0, 0, "stc">;
4408defm STCL : LdStCop <0, 1, "stcl">;
4409defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4410defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4411defm STC2 : LdSt2Cop<0, 0, "stc2">;
4412defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004413
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004414//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004415// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004416//
4417
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004418class MovRCopro<string opc, bit direction, dag oops, dag iops,
4419 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004420 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004421 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004422 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004423 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004424
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004425 bits<4> Rt;
4426 bits<4> cop;
4427 bits<3> opc1;
4428 bits<3> opc2;
4429 bits<4> CRm;
4430 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004431
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004432 let Inst{15-12} = Rt;
4433 let Inst{11-8} = cop;
4434 let Inst{23-21} = opc1;
4435 let Inst{7-5} = opc2;
4436 let Inst{3-0} = CRm;
4437 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004438}
4439
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004440def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004441 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004442 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4443 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004444 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4445 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004446def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004447 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004448 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4449 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004450
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004451def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4452 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4453
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004454class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4455 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004456 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004457 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004458 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004459 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004460 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004461
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004462 bits<4> Rt;
4463 bits<4> cop;
4464 bits<3> opc1;
4465 bits<3> opc2;
4466 bits<4> CRm;
4467 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004468
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004469 let Inst{15-12} = Rt;
4470 let Inst{11-8} = cop;
4471 let Inst{23-21} = opc1;
4472 let Inst{7-5} = opc2;
4473 let Inst{3-0} = CRm;
4474 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004475}
4476
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004477def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004478 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004479 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4480 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004481 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4482 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004483def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004484 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004485 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4486 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004487
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004488def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4489 imm:$CRm, imm:$opc2),
4490 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4491
Jim Grosbachd30970f2011-08-11 22:30:30 +00004492class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004493 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004494 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004495 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004496 let Inst{23-21} = 0b010;
4497 let Inst{20} = direction;
4498
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004499 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004500 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004501 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004502 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004503 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004504
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004505 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004506 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004507 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004508 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004509 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004510}
4511
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004512def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4513 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4514 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004515def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4516
Jim Grosbachd30970f2011-08-11 22:30:30 +00004517class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004518 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004519 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4520 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004521 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004522 let Inst{23-21} = 0b010;
4523 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004524
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004525 bits<4> Rt;
4526 bits<4> Rt2;
4527 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004528 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004529 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004530
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004531 let Inst{15-12} = Rt;
4532 let Inst{19-16} = Rt2;
4533 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004534 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004535 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004536}
4537
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004538def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4539 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4540 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004541def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004542
Johnny Chenb98e1602010-02-12 18:55:33 +00004543//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004544// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004545//
4546
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004547// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004548def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4549 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004550 bits<4> Rd;
4551 let Inst{23-16} = 0b00001111;
4552 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004553 let Inst{7-4} = 0b0000;
4554}
4555
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004556def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4557
4558def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4559 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004560 bits<4> Rd;
4561 let Inst{23-16} = 0b01001111;
4562 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004563 let Inst{7-4} = 0b0000;
4564}
4565
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004566// Move from ARM core register to Special Register
4567//
4568// No need to have both system and application versions, the encodings are the
4569// same and the assembly parser has no way to distinguish between them. The mask
4570// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4571// the mask with the fields to be accessed in the special register.
4572def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004573 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004574 bits<5> mask;
4575 bits<4> Rn;
4576
4577 let Inst{23} = 0;
4578 let Inst{22} = mask{4}; // R bit
4579 let Inst{21-20} = 0b10;
4580 let Inst{19-16} = mask{3-0};
4581 let Inst{15-12} = 0b1111;
4582 let Inst{11-4} = 0b00000000;
4583 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004584}
4585
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004586def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004587 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004588 bits<5> mask;
4589 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004590
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004591 let Inst{23} = 0;
4592 let Inst{22} = mask{4}; // R bit
4593 let Inst{21-20} = 0b10;
4594 let Inst{19-16} = mask{3-0};
4595 let Inst{15-12} = 0b1111;
4596 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004597}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004598
4599//===----------------------------------------------------------------------===//
4600// TLS Instructions
4601//
4602
4603// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004604// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004605// complete with fixup for the aeabi_read_tp function.
4606let isCall = 1,
4607 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4608 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4609 [(set R0, ARMthread_pointer)]>;
4610}
4611
4612//===----------------------------------------------------------------------===//
4613// SJLJ Exception handling intrinsics
4614// eh_sjlj_setjmp() is an instruction sequence to store the return
4615// address and save #0 in R0 for the non-longjmp case.
4616// Since by its nature we may be coming from some other function to get
4617// here, and we're using the stack frame for the containing function to
4618// save/restore registers, we can't keep anything live in regs across
4619// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004620// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004621// except for our own input by listing the relevant registers in Defs. By
4622// doing so, we also cause the prologue/epilogue code to actively preserve
4623// all of the callee-saved resgisters, which is exactly what we want.
4624// A constant value is passed in $val, and we use the location as a scratch.
4625//
4626// These are pseudo-instructions and are lowered to individual MC-insts, so
4627// no encoding information is necessary.
4628let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004629 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004630 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004631 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4632 NoItinerary,
4633 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4634 Requires<[IsARM, HasVFP2]>;
4635}
4636
4637let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004638 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004639 hasSideEffects = 1, isBarrier = 1 in {
4640 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4641 NoItinerary,
4642 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4643 Requires<[IsARM, NoVFP]>;
4644}
4645
4646// FIXME: Non-Darwin version(s)
4647let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4648 Defs = [ R7, LR, SP ] in {
4649def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4650 NoItinerary,
4651 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4652 Requires<[IsARM, IsDarwin]>;
4653}
4654
4655// eh.sjlj.dispatchsetup pseudo-instruction.
4656// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4657// handled when the pseudo is expanded (which happens before any passes
4658// that need the instruction size).
4659let isBarrier = 1, hasSideEffects = 1 in
4660def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004661 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4662 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004663 Requires<[IsDarwin]>;
4664
4665//===----------------------------------------------------------------------===//
4666// Non-Instruction Patterns
4667//
4668
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004669// ARMv4 indirect branch using (MOVr PC, dst)
4670let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4671 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004672 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004673 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4674 Requires<[IsARM, NoV4T]>;
4675
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004676// Large immediate handling.
4677
4678// 32-bit immediate using two piece so_imms or movw + movt.
4679// This is a single pseudo instruction, the benefit is that it can be remat'd
4680// as a single unit instead of having to handle reg inputs.
4681// FIXME: Remove this when we can do generalized remat.
4682let isReMaterializable = 1, isMoveImm = 1 in
4683def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4684 [(set GPR:$dst, (arm_i32imm:$src))]>,
4685 Requires<[IsARM]>;
4686
4687// Pseudo instruction that combines movw + movt + add pc (if PIC).
4688// It also makes it possible to rematerialize the instructions.
4689// FIXME: Remove this when we can do generalized remat and when machine licm
4690// can properly the instructions.
4691let isReMaterializable = 1 in {
4692def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4693 IIC_iMOVix2addpc,
4694 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4695 Requires<[IsARM, UseMovt]>;
4696
4697def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4698 IIC_iMOVix2,
4699 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4700 Requires<[IsARM, UseMovt]>;
4701
4702let AddedComplexity = 10 in
4703def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4704 IIC_iMOVix2ld,
4705 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4706 Requires<[IsARM, UseMovt]>;
4707} // isReMaterializable
4708
4709// ConstantPool, GlobalAddress, and JumpTable
4710def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4711 Requires<[IsARM, DontUseMovt]>;
4712def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4713def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4714 Requires<[IsARM, UseMovt]>;
4715def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4716 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4717
4718// TODO: add,sub,and, 3-instr forms?
4719
4720// Tail calls
4721def : ARMPat<(ARMtcret tcGPR:$dst),
4722 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4723
4724def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4725 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4726
4727def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4728 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4729
4730def : ARMPat<(ARMtcret tcGPR:$dst),
4731 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4732
4733def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4734 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4735
4736def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4737 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4738
4739// Direct calls
4740def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4741 Requires<[IsARM, IsNotDarwin]>;
4742def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4743 Requires<[IsARM, IsDarwin]>;
4744
4745// zextload i1 -> zextload i8
4746def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4747def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4748
4749// extload -> zextload
4750def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4751def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4752def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4753def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4754
4755def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4756
4757def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4758def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4759
4760// smul* and smla*
4761def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4762 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4763 (SMULBB GPR:$a, GPR:$b)>;
4764def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4765 (SMULBB GPR:$a, GPR:$b)>;
4766def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4767 (sra GPR:$b, (i32 16))),
4768 (SMULBT GPR:$a, GPR:$b)>;
4769def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4770 (SMULBT GPR:$a, GPR:$b)>;
4771def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4772 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4773 (SMULTB GPR:$a, GPR:$b)>;
4774def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4775 (SMULTB GPR:$a, GPR:$b)>;
4776def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4777 (i32 16)),
4778 (SMULWB GPR:$a, GPR:$b)>;
4779def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4780 (SMULWB GPR:$a, GPR:$b)>;
4781
4782def : ARMV5TEPat<(add GPR:$acc,
4783 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4784 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4785 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4786def : ARMV5TEPat<(add GPR:$acc,
4787 (mul sext_16_node:$a, sext_16_node:$b)),
4788 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4789def : ARMV5TEPat<(add GPR:$acc,
4790 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4791 (sra GPR:$b, (i32 16)))),
4792 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4793def : ARMV5TEPat<(add GPR:$acc,
4794 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4795 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4796def : ARMV5TEPat<(add GPR:$acc,
4797 (mul (sra GPR:$a, (i32 16)),
4798 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4799 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4800def : ARMV5TEPat<(add GPR:$acc,
4801 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4802 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4803def : ARMV5TEPat<(add GPR:$acc,
4804 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4805 (i32 16))),
4806 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4807def : ARMV5TEPat<(add GPR:$acc,
4808 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4809 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4810
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004811
4812// Pre-v7 uses MCR for synchronization barriers.
4813def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4814 Requires<[IsARM, HasV6]>;
4815
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004816// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004817let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004818def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4819def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004820def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004821def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4822 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4823def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4824 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4825}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004826
4827def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4828def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004829
Owen Anderson33e57512011-08-10 00:03:03 +00004830def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4831 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4832def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4833 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004834
Eli Friedman069e2ed2011-08-26 02:59:24 +00004835// Atomic load/store patterns
4836def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4837 (LDRBrs ldst_so_reg:$src)>;
4838def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4839 (LDRBi12 addrmode_imm12:$src)>;
4840def : ARMPat<(atomic_load_16 addrmode3:$src),
4841 (LDRH addrmode3:$src)>;
4842def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4843 (LDRrs ldst_so_reg:$src)>;
4844def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4845 (LDRi12 addrmode_imm12:$src)>;
4846def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4847 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4848def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4849 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4850def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4851 (STRH GPR:$val, addrmode3:$ptr)>;
4852def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4853 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4854def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4855 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4856
4857
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004858//===----------------------------------------------------------------------===//
4859// Thumb Support
4860//
4861
4862include "ARMInstrThumb.td"
4863
4864//===----------------------------------------------------------------------===//
4865// Thumb2 Support
4866//
4867
4868include "ARMInstrThumb2.td"
4869
4870//===----------------------------------------------------------------------===//
4871// Floating Point Support
4872//
4873
4874include "ARMInstrVFP.td"
4875
4876//===----------------------------------------------------------------------===//
4877// Advanced SIMD (NEON) Support
4878//
4879
4880include "ARMInstrNEON.td"
4881
Jim Grosbachc83d5042011-07-14 19:47:47 +00004882//===----------------------------------------------------------------------===//
4883// Assembler aliases
4884//
4885
4886// Memory barriers
4887def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4888def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4889def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4890
4891// System instructions
4892def : MnemonicAlias<"swi", "svc">;
4893
4894// Load / Store Multiple
4895def : MnemonicAlias<"ldmfd", "ldm">;
4896def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004897def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004898def : MnemonicAlias<"stmfd", "stmdb">;
4899def : MnemonicAlias<"stmia", "stm">;
4900def : MnemonicAlias<"stmea", "stm">;
4901
Jim Grosbachf6c05252011-07-21 17:23:04 +00004902// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4903// shift amount is zero (i.e., unspecified).
4904def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004905 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004906 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004907def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004908 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004909 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004910
4911// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004912def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4913def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004914
Jim Grosbachaddec772011-07-27 22:34:17 +00004915// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004916def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004917 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004918def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004919 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004920
4921
4922// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004923def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004924 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004925def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004926 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004927def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004928 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004929def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004930 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004931def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004932 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004933def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004934 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004935
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004936def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004937 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004938def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004939 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004940def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004941 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004942def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004943 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004944def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004945 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004946def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004947 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004948
4949
4950// RFE aliases
4951def : MnemonicAlias<"rfefa", "rfeda">;
4952def : MnemonicAlias<"rfeea", "rfedb">;
4953def : MnemonicAlias<"rfefd", "rfeia">;
4954def : MnemonicAlias<"rfeed", "rfeib">;
4955def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004956
4957// SRS aliases
4958def : MnemonicAlias<"srsfa", "srsda">;
4959def : MnemonicAlias<"srsea", "srsdb">;
4960def : MnemonicAlias<"srsfd", "srsia">;
4961def : MnemonicAlias<"srsed", "srsib">;
4962def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004963
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004964// QSAX == QSUBADDX
4965def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004966// SASX == SADDSUBX
4967def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004968// SHASX == SHADDSUBX
4969def : MnemonicAlias<"shaddsubx", "shasx">;
4970// SHSAX == SHSUBADDX
4971def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004972// SSAX == SSUBADDX
4973def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004974// UASX == UADDSUBX
4975def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004976// UHASX == UHADDSUBX
4977def : MnemonicAlias<"uhaddsubx", "uhasx">;
4978// UHSAX == UHSUBADDX
4979def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004980// UQASX == UQADDSUBX
4981def : MnemonicAlias<"uqaddsubx", "uqasx">;
4982// UQSAX == UQSUBADDX
4983def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004984// USAX == USUBADDX
4985def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004986
Jim Grosbach7ce05792011-08-03 23:50:40 +00004987// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4988// Note that the write-back output register is a dummy operand for MC (it's
4989// only meaningful for codegen), so we just pass zero here.
4990// FIXME: tblgen not cooperating with argument conversions.
4991//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4992// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4993//def : InstAlias<"ldrht${p} $Rt, $addr",
4994// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4995//def : InstAlias<"ldrsht${p} $Rt, $addr",
4996// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;