blob: f652e0981da0ccda9cd5078dcd273e2b5e244286 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
2//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000031#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000033#include "llvm/Target/TargetMachine.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000034#include "Support/DepthFirstIterator.h"
Chris Lattner5ed001b2004-02-19 18:28:02 +000035#include "Support/STLExtras.h"
Chris Lattner49a5aaa2004-01-30 22:08:53 +000036using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000037
Chris Lattnerbc40e892003-01-13 20:01:16 +000038static RegisterAnalysis<LiveVariables> X("livevars", "Live Variable Analysis");
39
Chris Lattner49a5aaa2004-01-30 22:08:53 +000040/// getIndexMachineBasicBlock() - Given a block index, return the
41/// MachineBasicBlock corresponding to it.
42MachineBasicBlock *LiveVariables::getIndexMachineBasicBlock(unsigned Idx) {
43 if (BBIdxMap.empty()) {
44 BBIdxMap.resize(BBMap.size());
Chris Lattnerf25fb4b2004-05-01 21:24:24 +000045 for (std::map<MachineBasicBlock*, unsigned>::iterator I = BBMap.begin(),
46 E = BBMap.end(); I != E; ++I) {
47 assert(BBIdxMap.size() > I->second && "Indices are not sequential");
48 assert(BBIdxMap[I->second] == 0 && "Multiple idx collision!");
49 BBIdxMap[I->second] = I->first;
Chris Lattner49a5aaa2004-01-30 22:08:53 +000050 }
51 }
52 assert(Idx < BBIdxMap.size() && "BB Index out of range!");
53 return BBIdxMap[Idx];
54}
Chris Lattnerfb2cb692003-05-12 14:24:00 +000055
56LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Chris Lattneref09c632004-01-31 21:27:19 +000057 assert(MRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000058 "getVarInfo: not a virtual register!");
59 RegIdx -= MRegisterInfo::FirstVirtualRegister;
60 if (RegIdx >= VirtRegInfo.size()) {
61 if (RegIdx >= 2*VirtRegInfo.size())
62 VirtRegInfo.resize(RegIdx*2);
63 else
64 VirtRegInfo.resize(2*VirtRegInfo.size());
65 }
66 return VirtRegInfo[RegIdx];
67}
68
69
70
Chris Lattnerbc40e892003-01-13 20:01:16 +000071void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Chris Lattnerf25fb4b2004-05-01 21:24:24 +000072 MachineBasicBlock *MBB) {
73 unsigned BBNum = getMachineBasicBlockIndex(MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +000074
75 // Check to see if this basic block is one of the killing blocks. If so,
76 // remove it...
77 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
78 if (VRInfo.Kills[i].first == MBB) {
79 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
80 break;
81 }
82
83 if (MBB == VRInfo.DefBlock) return; // Terminate recursion
84
85 if (VRInfo.AliveBlocks.size() <= BBNum)
86 VRInfo.AliveBlocks.resize(BBNum+1); // Make space...
87
88 if (VRInfo.AliveBlocks[BBNum])
89 return; // We already know the block is live
90
91 // Mark the variable known alive in this bb
92 VRInfo.AliveBlocks[BBNum] = true;
93
Chris Lattnerf25fb4b2004-05-01 21:24:24 +000094 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
95 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +000096 MarkVirtRegAliveInBlock(VRInfo, *PI);
97}
98
99void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
100 MachineInstr *MI) {
101 // Check to see if this basic block is already a kill block...
102 if (!VRInfo.Kills.empty() && VRInfo.Kills.back().first == MBB) {
103 // Yes, this register is killed in this basic block already. Increase the
104 // live range by updating the kill instruction.
105 VRInfo.Kills.back().second = MI;
106 return;
107 }
108
109#ifndef NDEBUG
110 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
111 assert(VRInfo.Kills[i].first != MBB && "entry should be at end!");
112#endif
113
114 assert(MBB != VRInfo.DefBlock && "Should have kill for defblock!");
115
116 // Add a new kill entry for this basic block.
117 VRInfo.Kills.push_back(std::make_pair(MBB, MI));
118
119 // Update all dominating blocks to mark them known live.
120 const BasicBlock *BB = MBB->getBasicBlock();
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000121 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
122 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000123 MarkVirtRegAliveInBlock(VRInfo, *PI);
124}
125
126void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Alkis Evlogimenosc55640f2004-01-13 21:16:25 +0000127 PhysRegInfo[Reg] = MI;
128 PhysRegUsed[Reg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000129
130 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
131 unsigned Alias = *AliasSet; ++AliasSet) {
132 PhysRegInfo[Alias] = MI;
133 PhysRegUsed[Alias] = true;
134 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000135}
136
137void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
138 // Does this kill a previous version of this register?
139 if (MachineInstr *LastUse = PhysRegInfo[Reg]) {
140 if (PhysRegUsed[Reg])
141 RegistersKilled.insert(std::make_pair(LastUse, Reg));
142 else
143 RegistersDead.insert(std::make_pair(LastUse, Reg));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000144 }
145 PhysRegInfo[Reg] = MI;
146 PhysRegUsed[Reg] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000147
148 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
Chris Lattner6d3848d2004-05-10 05:12:43 +0000149 unsigned Alias = *AliasSet; ++AliasSet) {
Chris Lattner49948772004-02-09 01:43:23 +0000150 if (MachineInstr *LastUse = PhysRegInfo[Alias]) {
151 if (PhysRegUsed[Alias])
Chris Lattner6d3848d2004-05-10 05:12:43 +0000152 RegistersKilled.insert(std::make_pair(LastUse, Alias));
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000153 else
Chris Lattner49948772004-02-09 01:43:23 +0000154 RegistersDead.insert(std::make_pair(LastUse, Alias));
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000155 }
Chris Lattner49948772004-02-09 01:43:23 +0000156 PhysRegInfo[Alias] = MI;
157 PhysRegUsed[Alias] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000158 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000159}
160
161bool LiveVariables::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000162 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000163 RegInfo = MF.getTarget().getRegisterInfo();
164 assert(RegInfo && "Target doesn't have register information?");
165
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000166 // First time though, initialize AllocatablePhysicalRegisters for the target
167 if (AllocatablePhysicalRegisters.empty()) {
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000168 // Make space, initializing to false...
Chris Lattner96aef892004-02-09 01:35:21 +0000169 AllocatablePhysicalRegisters.resize(RegInfo->getNumRegs());
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000170
171 // Loop over all of the register classes...
Chris Lattner96aef892004-02-09 01:35:21 +0000172 for (MRegisterInfo::regclass_iterator RCI = RegInfo->regclass_begin(),
173 E = RegInfo->regclass_end(); RCI != E; ++RCI)
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000174 // Loop over all of the allocatable registers in the function...
175 for (TargetRegisterClass::iterator I = (*RCI)->allocation_order_begin(MF),
176 E = (*RCI)->allocation_order_end(MF); I != E; ++I)
177 AllocatablePhysicalRegisters[*I] = true; // The reg is allocatable!
178 }
179
Chris Lattnerbc40e892003-01-13 20:01:16 +0000180 // Build BBMap...
181 unsigned BBNum = 0;
182 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000183 BBMap[I] = BBNum++;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000184
185 // PhysRegInfo - Keep track of which instruction was the last use of a
186 // physical register. This is a purely local property, because all physical
187 // register references as presumed dead across basic blocks.
188 //
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000189 MachineInstr *PhysRegInfoA[RegInfo->getNumRegs()];
190 bool PhysRegUsedA[RegInfo->getNumRegs()];
191 std::fill(PhysRegInfoA, PhysRegInfoA+RegInfo->getNumRegs(), (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000192 PhysRegInfo = PhysRegInfoA;
193 PhysRegUsed = PhysRegUsedA;
194
Chris Lattnerbc40e892003-01-13 20:01:16 +0000195 /// Get some space for a respectable number of registers...
196 VirtRegInfo.resize(64);
197
198 // Calculate live variable information in depth first order on the CFG of the
199 // function. This guarantees that we will see the definition of a virtual
200 // register before its uses due to dominance properties of SSA (except for PHI
201 // nodes, which are treated as a special case).
202 //
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000203 MachineBasicBlock *Entry = MF.begin();
204 for (df_iterator<MachineBasicBlock*> DFI = df_begin(Entry), E = df_end(Entry);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000205 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000206 MachineBasicBlock *MBB = *DFI;
207 unsigned BBNum = getMachineBasicBlockIndex(MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000208
209 // Loop over all of the instructions, processing them.
210 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
211 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000212 MachineInstr *MI = I;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000213 const TargetInstrDescriptor &MID = TII.get(MI->getOpcode());
214
215 // Process all of the operands of the instruction...
216 unsigned NumOperandsToProcess = MI->getNumOperands();
217
218 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
219 // of the uses. They will be handled in other basic blocks.
220 if (MI->getOpcode() == TargetInstrInfo::PHI)
221 NumOperandsToProcess = 1;
222
223 // Loop over implicit uses, using them.
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000224 for (const unsigned *ImplicitUses = MID.ImplicitUses;
225 *ImplicitUses; ++ImplicitUses)
226 HandlePhysRegUse(*ImplicitUses, MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000227
228 // Process all explicit uses...
229 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
230 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000231 if (MO.isUse() && MO.isRegister() && MO.getReg()) {
Chris Lattner1cbe4d02004-02-10 21:12:22 +0000232 if (MRegisterInfo::isVirtualRegister(MO.getReg())){
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000233 HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI);
Chris Lattner1cbe4d02004-02-10 21:12:22 +0000234 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000235 AllocatablePhysicalRegisters[MO.getReg()]) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000236 HandlePhysRegUse(MO.getReg(), MI);
237 }
238 }
239 }
240
241 // Loop over implicit defs, defining them.
Alkis Evlogimenosefe995a2003-12-13 01:20:58 +0000242 for (const unsigned *ImplicitDefs = MID.ImplicitDefs;
243 *ImplicitDefs; ++ImplicitDefs)
244 HandlePhysRegDef(*ImplicitDefs, MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000245
246 // Process all explicit defs...
247 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
248 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000249 if (MO.isDef() && MO.isRegister() && MO.getReg()) {
Chris Lattner1cbe4d02004-02-10 21:12:22 +0000250 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000251 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000252
253 assert(VRInfo.DefBlock == 0 && "Variable multiply defined!");
254 VRInfo.DefBlock = MBB; // Created here...
255 VRInfo.DefInst = MI;
256 VRInfo.Kills.push_back(std::make_pair(MBB, MI)); // Defaults to dead
Chris Lattner1cbe4d02004-02-10 21:12:22 +0000257 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000258 AllocatablePhysicalRegisters[MO.getReg()]) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000259 HandlePhysRegDef(MO.getReg(), MI);
260 }
261 }
262 }
263 }
264
265 // Handle any virtual assignments from PHI nodes which might be at the
266 // bottom of this basic block. We check all of our successor blocks to see
267 // if they have PHI nodes, and if so, we simulate an assignment at the end
268 // of the current block.
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000269 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
270 E = MBB->succ_end(); SI != E; ++SI) {
271 MachineBasicBlock *Succ = *SI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000272
273 // PHI nodes are guaranteed to be at the top of the block...
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000274 for (MachineBasicBlock::iterator MI = Succ->begin(), ME = Succ->end();
275 MI != ME && MI->getOpcode() == TargetInstrInfo::PHI; ++MI) {
Chris Lattner92bc3bc2004-02-29 22:01:51 +0000276 for (unsigned i = 1; ; i += 2) {
277 assert(MI->getNumOperands() > i+1 &&
278 "Didn't find an entry for our predecessor??");
Chris Lattnerf98358e2003-05-01 21:18:47 +0000279 if (MI->getOperand(i+1).getMachineBasicBlock() == MBB) {
280 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000281 if (!MO.getVRegValueOrNull()) {
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000282 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000283
284 // Only mark it alive only in the block we are representing...
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000285 MarkVirtRegAliveInBlock(VRInfo, MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000286 break; // Found the PHI entry for this block...
287 }
288 }
Chris Lattner92bc3bc2004-02-29 22:01:51 +0000289 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000290 }
291 }
292
293 // Loop over PhysRegInfo, killing any registers that are available at the
294 // end of the basic block. This also resets the PhysRegInfo map.
Chris Lattner96aef892004-02-09 01:35:21 +0000295 for (unsigned i = 0, e = RegInfo->getNumRegs(); i != e; ++i)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000296 if (PhysRegInfo[i])
297 HandlePhysRegDef(i, 0);
298 }
299
Chris Lattnerbc40e892003-01-13 20:01:16 +0000300 // Convert the information we have gathered into VirtRegInfo and transform it
301 // into a form usable by RegistersKilled.
302 //
303 for (unsigned i = 0, e = VirtRegInfo.size(); i != e; ++i)
304 for (unsigned j = 0, e = VirtRegInfo[i].Kills.size(); j != e; ++j) {
305 if (VirtRegInfo[i].Kills[j].second == VirtRegInfo[i].DefInst)
306 RegistersDead.insert(std::make_pair(VirtRegInfo[i].Kills[j].second,
307 i + MRegisterInfo::FirstVirtualRegister));
308
309 else
310 RegistersKilled.insert(std::make_pair(VirtRegInfo[i].Kills[j].second,
311 i + MRegisterInfo::FirstVirtualRegister));
312 }
313
314 return false;
315}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000316
317/// instructionChanged - When the address of an instruction changes, this
318/// method should be called so that live variables can update its internal
319/// data structures. This removes the records for OldMI, transfering them to
320/// the records for NewMI.
321void LiveVariables::instructionChanged(MachineInstr *OldMI,
322 MachineInstr *NewMI) {
323 // If the instruction defines any virtual registers, update the VarInfo for
324 // the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000325 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
326 MachineOperand &MO = OldMI->getOperand(i);
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000327 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Chris Lattner5ed001b2004-02-19 18:28:02 +0000328 MRegisterInfo::isVirtualRegister(MO.getReg())) {
329 unsigned Reg = MO.getReg();
330 VarInfo &VI = getVarInfo(Reg);
331 if (VI.DefInst == OldMI)
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000332 VI.DefInst = NewMI;
Chris Lattner5ed001b2004-02-19 18:28:02 +0000333 }
334 }
335
336 // Move the killed information over...
337 killed_iterator I, E;
338 tie(I, E) = killed_range(OldMI);
Chris Lattnera96478d2004-02-19 18:32:29 +0000339 std::vector<unsigned> Regs;
Chris Lattner5ed001b2004-02-19 18:28:02 +0000340 for (killed_iterator A = I; A != E; ++A)
Chris Lattnera96478d2004-02-19 18:32:29 +0000341 Regs.push_back(A->second);
Chris Lattner5ed001b2004-02-19 18:28:02 +0000342 RegistersKilled.erase(I, E);
343
Chris Lattnera96478d2004-02-19 18:32:29 +0000344 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
345 RegistersKilled.insert(std::make_pair(NewMI, Regs[i]));
346 Regs.clear();
347
348
Chris Lattner5ed001b2004-02-19 18:28:02 +0000349 // Move the dead information over...
350 tie(I, E) = dead_range(OldMI);
351 for (killed_iterator A = I; A != E; ++A)
Chris Lattnera96478d2004-02-19 18:32:29 +0000352 Regs.push_back(A->second);
Chris Lattner5ed001b2004-02-19 18:28:02 +0000353 RegistersDead.erase(I, E);
Chris Lattnera96478d2004-02-19 18:32:29 +0000354
355 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
356 RegistersDead.insert(std::make_pair(NewMI, Regs[i]));
Chris Lattner5ed001b2004-02-19 18:28:02 +0000357}