blob: 3b142511c4661da9edb87f778b73f20f89cd47df [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
336def jtblock_operand : Operand<i32> {
337 let PrintMethod = "printJTBlockOperand";
338}
Evan Cheng66ac5312009-07-25 00:33:29 +0000339def jt2block_operand : Operand<i32> {
340 let PrintMethod = "printJT2BlockOperand";
341}
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343// Local PC labels.
344def pclabel : Operand<i32> {
345 let PrintMethod = "printPCLabel";
346}
347
Owen Anderson498ec202010-10-27 22:49:00 +0000348def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000349 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000350}
351
Jim Grosbachb35ad412010-10-13 19:56:10 +0000352// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
353def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 int32_t v = (int32_t)N->getZExtValue();
355 return v == 8 || v == 16 || v == 24; }]> {
356 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000357}
358
Bob Wilson22f5dc72010-08-16 18:27:34 +0000359// shift_imm: An integer that encodes a shift amount and the type of shift
360// (currently either asr or lsl) using the same encoding used for the
361// immediates in so_reg operands.
362def shift_imm : Operand<i32> {
363 let PrintMethod = "printShiftImmOperand";
364}
365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// shifter_operand operands: so_reg and so_imm.
367def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000368 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000369 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Chengf40deed2010-10-27 23:41:30 +0000374def shift_so_reg : Operand<i32>, // reg reg imm
375 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
376 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000378 let PrintMethod = "printSORegOperand";
379 let MIOperandInfo = (ops GPR, GPR, i32imm);
380}
Evan Chenga8e29892007-01-19 07:51:42 +0000381
382// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
383// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
384// represented in the imm field in the same 12-bit form that they are encoded
385// into so_imm instructions: the 8-bit immediate is the least significant bits
386// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000387def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000388 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000389 let PrintMethod = "printSOImmOperand";
390}
391
Evan Chengc70d1842007-03-20 08:11:30 +0000392// Break so_imm's up into two pieces. This handles immediates with up to 16
393// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
394// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000395def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000396 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000397}]>;
398
399/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
400///
401def arm_i32imm : PatLeaf<(imm), [{
402 if (Subtarget->hasV6T2Ops())
403 return true;
404 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
405}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000406
407def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000408 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000410}]>;
411
412def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000413 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000415}]>;
416
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000417def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
418 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
419 }]> {
420 let PrintMethod = "printSOImm2PartOperand";
421}
422
423def so_neg_imm2part_1 : SDNodeXForm<imm, [{
424 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
425 return CurDAG->getTargetConstant(V, MVT::i32);
426}]>;
427
428def so_neg_imm2part_2 : SDNodeXForm<imm, [{
429 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
430 return CurDAG->getTargetConstant(V, MVT::i32);
431}]>;
432
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000433/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
434def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
435 return (int32_t)N->getZExtValue() < 32;
436}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000438/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
439def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
440 return (int32_t)N->getZExtValue() < 32;
441}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000442 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000443}
444
Jason W Kim837caa92010-11-18 23:37:15 +0000445// For movt/movw - sets the MC Encoder method.
446// The imm is split into imm{15-12}, imm{11-0}
447//
448def movt_imm : Operand<i32> {
449 let EncoderMethod = "getMovtImmOpValue";
450}
451
Evan Chenga8e29892007-01-19 07:51:42 +0000452// Define ARM specific addressing modes.
453
Jim Grosbach3e556122010-10-26 22:37:02 +0000454
455// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000456//
Jim Grosbach3e556122010-10-26 22:37:02 +0000457def addrmode_imm12 : Operand<i32>,
458 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000459 // 12-bit immediate operand. Note that instructions using this encode
460 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
461 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000462
Chris Lattner2ac19022010-11-15 05:19:05 +0000463 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000464 let PrintMethod = "printAddrModeImm12Operand";
465 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000466}
Jim Grosbach3e556122010-10-26 22:37:02 +0000467// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000468//
Jim Grosbach3e556122010-10-26 22:37:02 +0000469def ldst_so_reg : Operand<i32>,
470 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000471 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000472 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000473 let PrintMethod = "printAddrMode2Operand";
474 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
475}
476
Jim Grosbach3e556122010-10-26 22:37:02 +0000477// addrmode2 := reg +/- imm12
478// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000479//
480def addrmode2 : Operand<i32>,
481 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000482 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000483 let PrintMethod = "printAddrMode2Operand";
484 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
485}
486
487def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000488 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
489 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000490 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000491 let PrintMethod = "printAddrMode2OffsetOperand";
492 let MIOperandInfo = (ops GPR, i32imm);
493}
494
495// addrmode3 := reg +/- reg
496// addrmode3 := reg +/- imm8
497//
498def addrmode3 : Operand<i32>,
499 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 let PrintMethod = "printAddrMode3Operand";
502 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
503}
504
505def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000506 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
507 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000508 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000509 let PrintMethod = "printAddrMode3OffsetOperand";
510 let MIOperandInfo = (ops GPR, i32imm);
511}
512
Jim Grosbache6913602010-11-03 01:01:43 +0000513// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000514//
Jim Grosbache6913602010-11-03 01:01:43 +0000515def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000516 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000517 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000518}
519
Bill Wendling59914872010-11-08 00:39:58 +0000520def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000521 let Name = "MemMode5";
522 let SuperClasses = [];
523}
524
Evan Chenga8e29892007-01-19 07:51:42 +0000525// addrmode5 := reg +/- imm8*4
526//
527def addrmode5 : Operand<i32>,
528 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
529 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000530 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000531 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000533}
534
Bob Wilson8b024a52009-07-01 23:16:05 +0000535// addrmode6 := reg with optional writeback
536//
537def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000538 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000539 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000540 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000541 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000542}
543
544def am6offset : Operand<i32> {
545 let PrintMethod = "printAddrMode6OffsetOperand";
546 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000548}
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550// addrmodepc := pc + reg
551//
552def addrmodepc : Operand<i32>,
553 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
554 let PrintMethod = "printAddrModePCOperand";
555 let MIOperandInfo = (ops GPR, i32imm);
556}
557
Bob Wilson4f38b382009-08-21 21:58:55 +0000558def nohash_imm : Operand<i32> {
559 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000563
Evan Cheng37f25d92008-08-28 23:39:26 +0000564include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000565
566//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000567// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000568//
569
Evan Cheng3924f782008-08-29 07:36:24 +0000570/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000571/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000572multiclass AsI1_bin_irs<bits<4> opcod, string opc,
573 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
574 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000575 // The register-immediate version is re-materializable. This is useful
576 // in particular for taking the address of a local.
577 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000578 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
579 iii, opc, "\t$Rd, $Rn, $imm",
580 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
581 bits<4> Rd;
582 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000583 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000584 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000585 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000586 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000587 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000589 }
Jim Grosbach62547262010-10-11 18:51:51 +0000590 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
591 iir, opc, "\t$Rd, $Rn, $Rm",
592 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000593 bits<4> Rd;
594 bits<4> Rn;
595 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000598 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000599 let Inst{15-12} = Rd;
600 let Inst{11-4} = 0b00000000;
601 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000602 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000603 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
604 iis, opc, "\t$Rd, $Rn, $shift",
605 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000606 bits<4> Rd;
607 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000608 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000610 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000611 let Inst{15-12} = Rd;
612 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000613 }
Evan Chenga8e29892007-01-19 07:51:42 +0000614}
615
Evan Cheng1e249e32009-06-25 20:59:23 +0000616/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000617/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000618let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000619multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
620 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
621 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
623 iii, opc, "\t$Rd, $Rn, $imm",
624 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
625 bits<4> Rd;
626 bits<4> Rn;
627 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000628 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000629 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000630 let Inst{19-16} = Rn;
631 let Inst{15-12} = Rd;
632 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
635 iir, opc, "\t$Rd, $Rn, $Rm",
636 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
637 bits<4> Rd;
638 bits<4> Rn;
639 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000641 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{19-16} = Rn;
644 let Inst{15-12} = Rd;
645 let Inst{11-4} = 0b00000000;
646 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000647 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000648 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
649 iis, opc, "\t$Rd, $Rn, $shift",
650 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
651 bits<4> Rd;
652 bits<4> Rn;
653 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000654 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000655 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000656 let Inst{19-16} = Rn;
657 let Inst{15-12} = Rd;
658 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000659 }
Evan Cheng071a2792007-09-11 19:55:27 +0000660}
Evan Chengc85e8322007-07-05 07:13:32 +0000661}
662
663/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000664/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000665/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000666let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000667multiclass AI1_cmp_irs<bits<4> opcod, string opc,
668 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
669 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000670 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
671 opc, "\t$Rn, $imm",
672 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 bits<4> Rn;
674 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000676 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 }
681 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
682 opc, "\t$Rn, $Rm",
683 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000684 bits<4> Rn;
685 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000686 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000687 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000688 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000689 let Inst{19-16} = Rn;
690 let Inst{15-12} = 0b0000;
691 let Inst{11-4} = 0b00000000;
692 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 }
694 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
695 opc, "\t$Rn, $shift",
696 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000697 bits<4> Rn;
698 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000699 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000700 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000701 let Inst{19-16} = Rn;
702 let Inst{15-12} = 0b0000;
703 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000704 }
Evan Cheng071a2792007-09-11 19:55:27 +0000705}
Evan Chenga8e29892007-01-19 07:51:42 +0000706}
707
Evan Cheng576a3962010-09-25 00:49:35 +0000708/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000709/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000710/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000711multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000712 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
713 IIC_iEXTr, opc, "\t$Rd, $Rm",
714 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000715 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000716 bits<4> Rd;
717 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000718 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000719 let Inst{15-12} = Rd;
720 let Inst{11-10} = 0b00;
721 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000722 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
724 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
725 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000726 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000727 bits<4> Rd;
728 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000729 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000730 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000731 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000732 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000733 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000734 }
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736
Evan Cheng576a3962010-09-25 00:49:35 +0000737multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
739 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000742 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000743 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000744 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000745 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
746 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000747 [/* For disassembly only; pattern left blank */]>,
748 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000749 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000750 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000751 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000752 }
753}
754
Evan Cheng576a3962010-09-25 00:49:35 +0000755/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000756/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000757multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000758 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
759 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
760 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000761 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000762 bits<4> Rd;
763 bits<4> Rm;
764 bits<4> Rn;
765 let Inst{19-16} = Rn;
766 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000767 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000768 let Inst{9-4} = 0b000111;
769 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000770 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000771 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
772 rot_imm:$rot),
773 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
774 [(set GPR:$Rd, (opnode GPR:$Rn,
775 (rotr GPR:$Rm, rot_imm:$rot)))]>,
776 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000777 bits<4> Rd;
778 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000779 bits<4> Rn;
780 bits<2> rot;
781 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000782 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000783 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000784 let Inst{9-4} = 0b000111;
785 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000786 }
Evan Chenga8e29892007-01-19 07:51:42 +0000787}
788
Johnny Chen2ec5e492010-02-22 21:50:40 +0000789// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000790multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000791 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
792 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM, HasV6]> {
795 let Inst{11-10} = 0b00;
796 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
798 rot_imm:$rot),
799 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000801 Requires<[IsARM, HasV6]> {
802 bits<4> Rn;
803 bits<2> rot;
804 let Inst{19-16} = Rn;
805 let Inst{11-10} = rot;
806 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000807}
808
Evan Cheng62674222009-06-25 23:34:10 +0000809/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
810let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000811multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
812 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000813 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
814 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
815 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000816 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000817 bits<4> Rd;
818 bits<4> Rn;
819 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000821 let Inst{15-12} = Rd;
822 let Inst{19-16} = Rn;
823 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000824 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000825 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
826 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
827 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000828 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000829 bits<4> Rd;
830 bits<4> Rn;
831 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000832 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000833 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000834 let isCommutable = Commutable;
835 let Inst{3-0} = Rm;
836 let Inst{15-12} = Rd;
837 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000838 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000839 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
840 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
841 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000842 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000843 bits<4> Rd;
844 bits<4> Rn;
845 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000847 let Inst{11-0} = shift;
848 let Inst{15-12} = Rd;
849 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 }
Jim Grosbache5165492009-11-09 00:11:35 +0000851}
852// Carry setting variants
853let Defs = [CPSR] in {
854multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
855 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000856 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
857 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
858 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000859 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000860 bits<4> Rd;
861 bits<4> Rn;
862 bits<12> imm;
863 let Inst{15-12} = Rd;
864 let Inst{19-16} = Rn;
865 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000866 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000868 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000869 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
870 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
871 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000872 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000873 bits<4> Rd;
874 bits<4> Rn;
875 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000876 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000877 let isCommutable = Commutable;
878 let Inst{3-0} = Rm;
879 let Inst{15-12} = Rd;
880 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000881 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000882 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000883 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000884 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
885 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
886 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000887 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000888 bits<4> Rd;
889 bits<4> Rn;
890 bits<12> shift;
891 let Inst{11-0} = shift;
892 let Inst{15-12} = Rd;
893 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000894 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000895 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000896 }
Evan Cheng071a2792007-09-11 19:55:27 +0000897}
Evan Chengc85e8322007-07-05 07:13:32 +0000898}
Jim Grosbache5165492009-11-09 00:11:35 +0000899}
Evan Chengc85e8322007-07-05 07:13:32 +0000900
Jim Grosbach3e556122010-10-26 22:37:02 +0000901let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000902multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000903 InstrItinClass iir, PatFrag opnode> {
904 // Note: We use the complex addrmode_imm12 rather than just an input
905 // GPR and a constrained immediate so that we can use this to match
906 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000907 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000908 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
909 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000910 bits<4> Rt;
911 bits<17> addr;
912 let Inst{23} = addr{12}; // U (add = ('U' == 1))
913 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000914 let Inst{15-12} = Rt;
915 let Inst{11-0} = addr{11-0}; // imm12
916 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000917 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000918 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
919 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000920 bits<4> Rt;
921 bits<17> shift;
922 let Inst{23} = shift{12}; // U (add = ('U' == 1))
923 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000924 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000925 let Inst{11-0} = shift{11-0};
926 }
927}
928}
929
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000930multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000931 InstrItinClass iir, PatFrag opnode> {
932 // Note: We use the complex addrmode_imm12 rather than just an input
933 // GPR and a constrained immediate so that we can use this to match
934 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000935 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000936 (ins GPR:$Rt, addrmode_imm12:$addr),
937 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
938 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
939 bits<4> Rt;
940 bits<17> addr;
941 let Inst{23} = addr{12}; // U (add = ('U' == 1))
942 let Inst{19-16} = addr{16-13}; // Rn
943 let Inst{15-12} = Rt;
944 let Inst{11-0} = addr{11-0}; // imm12
945 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000946 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000947 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
948 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
949 bits<4> Rt;
950 bits<17> shift;
951 let Inst{23} = shift{12}; // U (add = ('U' == 1))
952 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000953 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000954 let Inst{11-0} = shift{11-0};
955 }
956}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000957//===----------------------------------------------------------------------===//
958// Instructions
959//===----------------------------------------------------------------------===//
960
Evan Chenga8e29892007-01-19 07:51:42 +0000961//===----------------------------------------------------------------------===//
962// Miscellaneous Instructions.
963//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000964
Evan Chenga8e29892007-01-19 07:51:42 +0000965/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
966/// the function. The first operand is the ID# for this instruction, the second
967/// is the index into the MachineConstantPool that this is, the third is the
968/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000969let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000970def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000971PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000972 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000973
Jim Grosbach4642ad32010-02-22 23:10:38 +0000974// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
975// from removing one half of the matched pairs. That breaks PEI, which assumes
976// these will always be in pairs, and asserts if it finds otherwise. Better way?
977let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000978def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000979PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000980 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000981
Jim Grosbach64171712010-02-16 21:07:46 +0000982def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000983PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000984 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000985}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000986
Johnny Chenf4d81052010-02-12 22:53:19 +0000987def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000988 [/* For disassembly only; pattern left blank */]>,
989 Requires<[IsARM, HasV6T2]> {
990 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000991 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000992 let Inst{7-0} = 0b00000000;
993}
994
Johnny Chenf4d81052010-02-12 22:53:19 +0000995def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
996 [/* For disassembly only; pattern left blank */]>,
997 Requires<[IsARM, HasV6T2]> {
998 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000999 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001000 let Inst{7-0} = 0b00000001;
1001}
1002
1003def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1004 [/* For disassembly only; pattern left blank */]>,
1005 Requires<[IsARM, HasV6T2]> {
1006 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001007 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001008 let Inst{7-0} = 0b00000010;
1009}
1010
1011def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1012 [/* For disassembly only; pattern left blank */]>,
1013 Requires<[IsARM, HasV6T2]> {
1014 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001015 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001016 let Inst{7-0} = 0b00000011;
1017}
1018
Johnny Chen2ec5e492010-02-22 21:50:40 +00001019def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1020 "\t$dst, $a, $b",
1021 [/* For disassembly only; pattern left blank */]>,
1022 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001023 bits<4> Rd;
1024 bits<4> Rn;
1025 bits<4> Rm;
1026 let Inst{3-0} = Rm;
1027 let Inst{15-12} = Rd;
1028 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001029 let Inst{27-20} = 0b01101000;
1030 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001031 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001032}
1033
Johnny Chenf4d81052010-02-12 22:53:19 +00001034def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1035 [/* For disassembly only; pattern left blank */]>,
1036 Requires<[IsARM, HasV6T2]> {
1037 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001038 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001039 let Inst{7-0} = 0b00000100;
1040}
1041
Johnny Chenc6f7b272010-02-11 18:12:29 +00001042// The i32imm operand $val can be used by a debugger to store more information
1043// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001044def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001047 bits<16> val;
1048 let Inst{3-0} = val{3-0};
1049 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001050 let Inst{27-20} = 0b00010010;
1051 let Inst{7-4} = 0b0111;
1052}
1053
Johnny Chenb98e1602010-02-12 18:55:33 +00001054// Change Processor State is a system instruction -- for disassembly only.
1055// The singleton $opt operand contains the following information:
1056// opt{4-0} = mode from Inst{4-0}
1057// opt{5} = changemode from Inst{17}
1058// opt{8-6} = AIF from Inst{8-6}
1059// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001060// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001061def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM]> {
1064 let Inst{31-28} = 0b1111;
1065 let Inst{27-20} = 0b00010000;
1066 let Inst{16} = 0;
1067 let Inst{5} = 0;
1068}
1069
Johnny Chenb92a23f2010-02-21 04:42:01 +00001070// Preload signals the memory system of possible future data/instruction access.
1071// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001072multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001073
Evan Chengdfed19f2010-11-03 06:34:55 +00001074 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001075 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001076 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001077 bits<4> Rt;
1078 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001079 let Inst{31-26} = 0b111101;
1080 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001081 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001082 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001083 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001084 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001085 let Inst{19-16} = addr{16-13}; // Rn
1086 let Inst{15-12} = Rt;
1087 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001088 }
1089
Evan Chengdfed19f2010-11-03 06:34:55 +00001090 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001091 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001092 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001093 bits<4> Rt;
1094 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001095 let Inst{31-26} = 0b111101;
1096 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001097 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001098 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001099 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001100 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001101 let Inst{19-16} = shift{16-13}; // Rn
1102 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001103 }
1104}
1105
Evan Cheng416941d2010-11-04 05:19:35 +00001106defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1107defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1108defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001109
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001110def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1111 "setend\t$end",
1112 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001113 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001114 bits<1> end;
1115 let Inst{31-10} = 0b1111000100000001000000;
1116 let Inst{9} = end;
1117 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001118}
1119
Johnny Chenf4d81052010-02-12 22:53:19 +00001120def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001121 [/* For disassembly only; pattern left blank */]>,
1122 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001123 bits<4> opt;
1124 let Inst{27-4} = 0b001100100000111100001111;
1125 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001126}
1127
Johnny Chenba6e0332010-02-11 17:14:31 +00001128// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001129let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001130def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001131 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001132 Requires<[IsARM]> {
1133 let Inst{27-25} = 0b011;
1134 let Inst{24-20} = 0b11111;
1135 let Inst{7-5} = 0b111;
1136 let Inst{4} = 0b1;
1137}
1138
Evan Cheng12c3a532008-11-06 17:48:05 +00001139// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001140let isNotDuplicable = 1 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001141def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001142 IIC_iALUr,
Jim Grosbach53694262010-11-18 01:15:56 +00001143 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001144
Evan Cheng325474e2008-01-07 23:56:57 +00001145let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001146def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001147 IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001148 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001149
Jim Grosbach53694262010-11-18 01:15:56 +00001150def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001151 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001152 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001153
Jim Grosbach53694262010-11-18 01:15:56 +00001154def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001155 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001156 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001157
Jim Grosbach53694262010-11-18 01:15:56 +00001158def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001159 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001160 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001161
Jim Grosbach53694262010-11-18 01:15:56 +00001162def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001163 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001164 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001165}
Chris Lattner13c63102008-01-06 05:55:01 +00001166let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001167def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001168 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001169 [(store GPR:$src, addrmodepc:$addr)]>;
1170
Evan Chengd87293c2008-11-06 08:47:38 +00001171def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001172 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001173 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1174
Evan Chengd87293c2008-11-06 08:47:38 +00001175def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001176 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001177 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1178}
Evan Cheng12c3a532008-11-06 17:48:05 +00001179} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001180
Evan Chenge07715c2009-06-23 05:25:29 +00001181
1182// LEApcrel - Load a pc-relative address into a register without offending the
1183// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001184let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001185let isReMaterializable = 1 in
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001186// FIXME: We want one cannonical LEApcrel instruction and to express one or
1187// both of these as pseudo-instructions that get expanded to it.
1188def LEApcrel : AXI1<0, (outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1189 MiscFrm, IIC_iALUi,
1190 "adr$p\t$Rd, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001191
Jim Grosbacha967d112010-06-21 21:27:27 +00001192} // neverHasSideEffects
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001193def LEApcrelJT : AXI1<0b0100, (outs GPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001194 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001195 MiscFrm, IIC_iALUi,
1196 "adr$p\t$Rd, #${label}_${id}", []> {
1197 bits<4> p;
1198 bits<4> Rd;
1199 let Inst{31-28} = p;
1200 let Inst{27-25} = 0b001;
1201 let Inst{20} = 0;
1202 let Inst{19-16} = 0b1111;
1203 let Inst{15-12} = Rd;
1204 // FIXME: Add label encoding/fixup
Evan Chengbc8a9452009-07-07 23:40:25 +00001205}
Evan Chenge07715c2009-06-23 05:25:29 +00001206
Evan Chenga8e29892007-01-19 07:51:42 +00001207//===----------------------------------------------------------------------===//
1208// Control Flow Instructions.
1209//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001210
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001211let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1212 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001213 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001214 "bx", "\tlr", [(ARMretflag)]>,
1215 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001216 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217 }
1218
1219 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001220 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001221 "mov", "\tpc, lr", [(ARMretflag)]>,
1222 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001223 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001224 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001225}
Rafael Espindola27185192006-09-29 21:20:16 +00001226
Bob Wilson04ea6e52009-10-28 00:37:03 +00001227// Indirect branches
1228let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001229 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001230 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231 [(brind GPR:$dst)]>,
1232 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001233 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001234 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001235 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001236 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001237
1238 // ARMV4 only
1239 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1240 [(brind GPR:$dst)]>,
1241 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001242 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001243 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001244 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001245 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001246}
1247
Bob Wilson54fc1242009-06-22 21:01:46 +00001248// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001249let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001250 Defs = [R0, R1, R2, R3, R12, LR,
1251 D0, D1, D2, D3, D4, D5, D6, D7,
1252 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001253 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001254 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001255 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001256 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001257 Requires<[IsARM, IsNotDarwin]> {
1258 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001259 bits<24> func;
1260 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001261 }
Evan Cheng277f0742007-06-19 21:05:09 +00001262
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001263 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001264 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001265 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001266 Requires<[IsARM, IsNotDarwin]> {
1267 bits<24> func;
1268 let Inst{23-0} = func;
1269 }
Evan Cheng277f0742007-06-19 21:05:09 +00001270
Evan Chenga8e29892007-01-19 07:51:42 +00001271 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001272 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001273 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001274 [(ARMcall GPR:$func)]>,
1275 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001276 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001277 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001278 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001279 }
1280
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001281 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001282 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbach817c1a62010-11-19 00:27:09 +00001283 // FIXME: x2 insn patterns like this need to be pseudo instructions.
Bob Wilson1665b0a2010-02-16 17:24:15 +00001284 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001285 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001286 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001287 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001288 bits<4> func;
1289 let Inst{27-4} = 0b000100101111111111110001;
1290 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001291 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292
1293 // ARMv4
1294 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1295 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1296 [(ARMcall_nolink tGPR:$func)]>,
1297 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001298 bits<4> func;
1299 let Inst{27-4} = 0b000110100000111100000000;
1300 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001301 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001302}
1303
1304// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001305let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001306 Defs = [R0, R1, R2, R3, R9, R12, LR,
1307 D0, D1, D2, D3, D4, D5, D6, D7,
1308 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001309 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001310 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001311 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001312 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1313 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001314 bits<24> func;
1315 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001316 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001317
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001318 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001319 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001320 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001321 Requires<[IsARM, IsDarwin]> {
1322 bits<24> func;
1323 let Inst{23-0} = func;
1324 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001325
1326 // ARMv5T and above
1327 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001328 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001329 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001330 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001331 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001332 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001333 }
1334
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001335 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001336 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1337 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001338 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001339 [(ARMcall_nolink tGPR:$func)]>,
1340 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001341 bits<4> func;
1342 let Inst{27-4} = 0b000100101111111111110001;
1343 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001344 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001345
1346 // ARMv4
1347 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1348 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1349 [(ARMcall_nolink tGPR:$func)]>,
1350 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001351 bits<4> func;
1352 let Inst{27-4} = 0b000110100000111100000000;
1353 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001354 }
Rafael Espindola35574632006-07-18 17:00:30 +00001355}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001356
Dale Johannesen51e28e62010-06-03 21:09:53 +00001357// Tail calls.
1358
Jim Grosbach832859d2010-10-13 22:09:34 +00001359// FIXME: These should probably be xformed into the non-TC versions of the
1360// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001361let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1362 // Darwin versions.
1363 let Defs = [R0, R1, R2, R3, R9, R12,
1364 D0, D1, D2, D3, D4, D5, D6, D7,
1365 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1366 D27, D28, D29, D30, D31, PC],
1367 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001368 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1369 Pseudo, IIC_Br,
1370 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371
Evan Cheng6523d2f2010-06-19 00:11:54 +00001372 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1373 Pseudo, IIC_Br,
1374 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375
Evan Cheng6523d2f2010-06-19 00:11:54 +00001376 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001377 IIC_Br, "b\t$dst @ TAILCALL",
1378 []>, Requires<[IsDarwin]>;
1379
1380 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001381 IIC_Br, "b.w\t$dst @ TAILCALL",
1382 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001383
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1385 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1386 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001387 bits<4> dst;
1388 let Inst{31-4} = 0b1110000100101111111111110001;
1389 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001390 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391 }
1392
1393 // Non-Darwin versions (the difference is R9).
1394 let Defs = [R0, R1, R2, R3, R12,
1395 D0, D1, D2, D3, D4, D5, D6, D7,
1396 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1397 D27, D28, D29, D30, D31, PC],
1398 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001399 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1400 Pseudo, IIC_Br,
1401 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001403 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001404 Pseudo, IIC_Br,
1405 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001406
Evan Cheng6523d2f2010-06-19 00:11:54 +00001407 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1408 IIC_Br, "b\t$dst @ TAILCALL",
1409 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001410
Evan Cheng6523d2f2010-06-19 00:11:54 +00001411 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1412 IIC_Br, "b.w\t$dst @ TAILCALL",
1413 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001415 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001416 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1417 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001418 bits<4> dst;
1419 let Inst{31-4} = 0b1110000100101111111111110001;
1420 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001421 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001422 }
1423}
1424
David Goodwin1a8f36e2009-08-12 18:31:53 +00001425let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001426 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001427 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001428 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001429 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001430 "b\t$target", [(br bb:$target)]> {
1431 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001432 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001433 let Inst{23-0} = target;
1434 }
Evan Cheng44bec522007-05-15 01:29:07 +00001435
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001436 let isNotDuplicable = 1, isIndirectBranch = 1,
1437 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1438 isCodeGenOnly = 1 in {
1439 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1440 IIC_Br, "mov\tpc, $target$jt",
1441 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1442 let Inst{11-4} = 0b00000000;
1443 let Inst{15-12} = 0b1111;
1444 let Inst{20} = 0; // S Bit
1445 let Inst{24-21} = 0b1101;
1446 let Inst{27-25} = 0b000;
1447 }
1448 def BR_JTm : JTI<(outs),
1449 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1450 IIC_Br, "ldr\tpc, $target$jt",
1451 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1452 imm:$id)]> {
1453 let Inst{15-12} = 0b1111;
1454 let Inst{20} = 1; // L bit
1455 let Inst{21} = 0; // W bit
1456 let Inst{22} = 0; // B bit
1457 let Inst{24} = 1; // P bit
1458 let Inst{27-25} = 0b011;
1459 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001460 def BR_JTadd : PseudoInst<(outs),
1461 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001462 IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001463 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1464 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001465 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001466 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001467
Evan Chengc85e8322007-07-05 07:13:32 +00001468 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001469 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001470 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001471 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001472 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1473 bits<24> target;
1474 let Inst{23-0} = target;
1475 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001476}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001477
Johnny Chena1e76212010-02-13 02:51:09 +00001478// Branch and Exchange Jazelle -- for disassembly only
1479def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1480 [/* For disassembly only; pattern left blank */]> {
1481 let Inst{23-20} = 0b0010;
1482 //let Inst{19-8} = 0xfff;
1483 let Inst{7-4} = 0b0010;
1484}
1485
Johnny Chen0296f3e2010-02-16 21:59:54 +00001486// Secure Monitor Call is a system instruction -- for disassembly only
1487def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1488 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001489 bits<4> opt;
1490 let Inst{23-4} = 0b01100000000000000111;
1491 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001492}
1493
Johnny Chen64dfb782010-02-16 20:04:27 +00001494// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001495let isCall = 1 in {
1496def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001497 [/* For disassembly only; pattern left blank */]> {
1498 bits<24> svc;
1499 let Inst{23-0} = svc;
1500}
Johnny Chen85d5a892010-02-10 18:02:25 +00001501}
1502
Johnny Chenfb566792010-02-17 21:39:10 +00001503// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001504let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001505def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1506 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001507 [/* For disassembly only; pattern left blank */]> {
1508 let Inst{31-28} = 0b1111;
1509 let Inst{22-20} = 0b110; // W = 1
1510}
1511
Jim Grosbache6913602010-11-03 01:01:43 +00001512def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1513 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001514 [/* For disassembly only; pattern left blank */]> {
1515 let Inst{31-28} = 0b1111;
1516 let Inst{22-20} = 0b100; // W = 0
1517}
1518
Johnny Chenfb566792010-02-17 21:39:10 +00001519// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001520def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1521 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001522 [/* For disassembly only; pattern left blank */]> {
1523 let Inst{31-28} = 0b1111;
1524 let Inst{22-20} = 0b011; // W = 1
1525}
1526
Jim Grosbache6913602010-11-03 01:01:43 +00001527def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1528 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001529 [/* For disassembly only; pattern left blank */]> {
1530 let Inst{31-28} = 0b1111;
1531 let Inst{22-20} = 0b001; // W = 0
1532}
Chris Lattner39ee0362010-10-31 19:10:56 +00001533} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001534
Evan Chenga8e29892007-01-19 07:51:42 +00001535//===----------------------------------------------------------------------===//
1536// Load / store Instructions.
1537//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001538
Evan Chenga8e29892007-01-19 07:51:42 +00001539// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001540
1541
Evan Cheng7e2fe912010-10-28 06:47:08 +00001542defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001543 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001544defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001545 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001546defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001547 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001548defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001549 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001550
Evan Chengfa775d02007-03-19 07:20:03 +00001551// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001552let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1553 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001554def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1555 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1556 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001557 bits<4> Rt;
1558 bits<17> addr;
1559 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1560 let Inst{19-16} = 0b1111;
1561 let Inst{15-12} = Rt;
1562 let Inst{11-0} = addr{11-0}; // imm12
1563}
Evan Chengfa775d02007-03-19 07:20:03 +00001564
Evan Chenga8e29892007-01-19 07:51:42 +00001565// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001566def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001567 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1568 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001569
Evan Chenga8e29892007-01-19 07:51:42 +00001570// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001571def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001572 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1573 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001574
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001575def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001576 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1577 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001578
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001579let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1580 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001581// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1582// how to represent that such that tblgen is happy and we don't
1583// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001584// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001585def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1586 (ins addrmode3:$addr), LdMiscFrm,
1587 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001588 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001589}
Rafael Espindolac391d162006-10-23 20:34:27 +00001590
Evan Chenga8e29892007-01-19 07:51:42 +00001591// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001592multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001593 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1594 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001595 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1596 // {17-14} Rn
1597 // {13} 1 == Rm, 0 == imm12
1598 // {12} isAdd
1599 // {11-0} imm12/Rm
1600 bits<18> addr;
1601 let Inst{25} = addr{13};
1602 let Inst{23} = addr{12};
1603 let Inst{19-16} = addr{17-14};
1604 let Inst{11-0} = addr{11-0};
1605 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001606 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1607 (ins GPR:$Rn, am2offset:$offset),
1608 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001609 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1610 // {13} 1 == Rm, 0 == imm12
1611 // {12} isAdd
1612 // {11-0} imm12/Rm
1613 bits<14> offset;
1614 bits<4> Rn;
1615 let Inst{25} = offset{13};
1616 let Inst{23} = offset{12};
1617 let Inst{19-16} = Rn;
1618 let Inst{11-0} = offset{11-0};
1619 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001620}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001621
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001622let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001623defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1624defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001625}
Rafael Espindola450856d2006-12-12 00:37:38 +00001626
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001627multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1628 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1629 (ins addrmode3:$addr), IndexModePre,
1630 LdMiscFrm, itin,
1631 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1632 bits<14> addr;
1633 let Inst{23} = addr{8}; // U bit
1634 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1635 let Inst{19-16} = addr{12-9}; // Rn
1636 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1637 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1638 }
1639 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1640 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1641 LdMiscFrm, itin,
1642 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1643 bits<10> addr;
1644 bits<4> Rn;
1645 let Inst{23} = addr{8}; // U bit
1646 let Inst{22} = addr{9}; // 1 == imm8, 0 == Rm
1647 let Inst{19-16} = Rn;
1648 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1649 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1650 }
1651}
Rafael Espindola4e307642006-09-08 16:59:47 +00001652
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001653let mayLoad = 1, neverHasSideEffects = 1 in {
1654defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1655defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1656defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1657let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1658defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1659} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001660
Johnny Chenadb561d2010-02-18 03:27:42 +00001661// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001662let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001663def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1664 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1665 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001666 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1667 let Inst{21} = 1; // overwrite
1668}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001669def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001670 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001671 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001672 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1673 let Inst{21} = 1; // overwrite
1674}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1676 (ins GPR:$base, am3offset:$offset), IndexModePost,
1677 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001678 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1679 let Inst{21} = 1; // overwrite
1680}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001681def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1682 (ins GPR:$base, am3offset:$offset), IndexModePost,
1683 LdMiscFrm, IIC_iLoad_bh_ru,
1684 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001685 let Inst{21} = 1; // overwrite
1686}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001687def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1688 (ins GPR:$base, am3offset:$offset), IndexModePost,
1689 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001690 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001691 let Inst{21} = 1; // overwrite
1692}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001693}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001694
Evan Chenga8e29892007-01-19 07:51:42 +00001695// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001696
1697// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001698def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1699 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1700 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001701
Evan Chenga8e29892007-01-19 07:51:42 +00001702// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001703let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1704 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001705def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001706 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001707 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001708
1709// Indexed stores
Jim Grosbach99f53d12010-11-15 20:47:07 +00001710def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$Rn_wb),
1711 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001712 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001713 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1714 [(set GPR:$Rn_wb,
1715 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1716 // {13} 1 == Rm, 0 == imm12
1717 // {12} isAdd
1718 // {11-0} imm12/Rm
1719 bits<14> offset;
1720 bits<4> Rn;
1721 let Inst{25} = offset{13};
1722 let Inst{23} = offset{12};
1723 let Inst{19-16} = Rn;
1724 let Inst{11-0} = offset{11-0};
1725}
Evan Chenga8e29892007-01-19 07:51:42 +00001726
Jim Grosbach99f53d12010-11-15 20:47:07 +00001727def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
1728 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001729 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001730 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1731 [(set GPR:$Rn_wb,
1732 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1733 // {13} 1 == Rm, 0 == imm12
1734 // {12} isAdd
1735 // {11-0} imm12/Rm
1736 bits<14> offset;
1737 bits<4> Rn;
1738 let Inst{25} = offset{13};
1739 let Inst{23} = offset{12};
1740 let Inst{19-16} = Rn;
1741 let Inst{11-0} = offset{11-0};
1742}
Evan Chenga8e29892007-01-19 07:51:42 +00001743
Evan Chengd87293c2008-11-06 08:47:38 +00001744def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001745 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001746 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001747 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001748 [(set GPR:$base_wb,
1749 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1750
Evan Chengd87293c2008-11-06 08:47:38 +00001751def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001752 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001753 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001754 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001755 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1756 GPR:$base, am3offset:$offset))]>;
1757
Jim Grosbach99f53d12010-11-15 20:47:07 +00001758def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$Rn_wb),
1759 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001760 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001761 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1762 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1763 GPR:$Rn, am2offset:$offset))]> {
1764 // {13} 1 == Rm, 0 == imm12
1765 // {12} isAdd
1766 // {11-0} imm12/Rm
1767 bits<14> offset;
1768 bits<4> Rn;
1769 let Inst{25} = offset{13};
1770 let Inst{23} = offset{12};
1771 let Inst{19-16} = Rn;
1772 let Inst{11-0} = offset{11-0};
1773}
Evan Chenga8e29892007-01-19 07:51:42 +00001774
Jim Grosbach99f53d12010-11-15 20:47:07 +00001775def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
1776 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001777 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001778 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1779 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1780 GPR:$Rn, am2offset:$offset))]> {
1781 // {13} 1 == Rm, 0 == imm12
1782 // {12} isAdd
1783 // {11-0} imm12/Rm
1784 bits<14> offset;
1785 bits<4> Rn;
1786 let Inst{25} = offset{13};
1787 let Inst{23} = offset{12};
1788 let Inst{19-16} = Rn;
1789 let Inst{11-0} = offset{11-0};
1790}
Evan Chenga8e29892007-01-19 07:51:42 +00001791
Johnny Chen39a4bb32010-02-18 22:31:18 +00001792// For disassembly only
1793def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1794 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001795 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001796 "strd", "\t$src1, $src2, [$base, $offset]!",
1797 "$base = $base_wb", []>;
1798
1799// For disassembly only
1800def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1801 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001802 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001803 "strd", "\t$src1, $src2, [$base], $offset",
1804 "$base = $base_wb", []>;
1805
Johnny Chenad4df4c2010-03-01 19:22:00 +00001806// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001807
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001808def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001809 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001810 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001811 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1812 [/* For disassembly only; pattern left blank */]> {
1813 let Inst{21} = 1; // overwrite
1814}
1815
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001816def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001817 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001818 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001819 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1820 [/* For disassembly only; pattern left blank */]> {
1821 let Inst{21} = 1; // overwrite
1822}
1823
Johnny Chenad4df4c2010-03-01 19:22:00 +00001824def STRHT: AI3sthpo<(outs GPR:$base_wb),
1825 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001826 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001827 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1828 [/* For disassembly only; pattern left blank */]> {
1829 let Inst{21} = 1; // overwrite
1830}
1831
Evan Chenga8e29892007-01-19 07:51:42 +00001832//===----------------------------------------------------------------------===//
1833// Load / store multiple Instructions.
1834//
1835
Bill Wendling6c470b82010-11-13 09:09:38 +00001836multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1837 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001838 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001839 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1840 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001841 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001842 let Inst{24-23} = 0b01; // Increment After
1843 let Inst{21} = 0; // No writeback
1844 let Inst{20} = L_bit;
1845 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001846 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001847 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1848 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001849 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001850 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001851 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001852 let Inst{20} = L_bit;
1853 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001854 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001855 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1856 IndexModeNone, f, itin,
1857 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1858 let Inst{24-23} = 0b00; // Decrement After
1859 let Inst{21} = 0; // No writeback
1860 let Inst{20} = L_bit;
1861 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001862 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001863 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1864 IndexModeUpd, f, itin_upd,
1865 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1866 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001867 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001868 let Inst{20} = L_bit;
1869 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001870 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001871 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1872 IndexModeNone, f, itin,
1873 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1874 let Inst{24-23} = 0b10; // Decrement Before
1875 let Inst{21} = 0; // No writeback
1876 let Inst{20} = L_bit;
1877 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001878 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001879 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1880 IndexModeUpd, f, itin_upd,
1881 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1882 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001883 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001884 let Inst{20} = L_bit;
1885 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001886 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001887 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1888 IndexModeNone, f, itin,
1889 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1890 let Inst{24-23} = 0b11; // Increment Before
1891 let Inst{21} = 0; // No writeback
1892 let Inst{20} = L_bit;
1893 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001894 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001895 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1896 IndexModeUpd, f, itin_upd,
1897 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1898 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001899 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001900 let Inst{20} = L_bit;
1901 }
1902}
1903
Bill Wendlingc93989a2010-11-13 11:20:05 +00001904let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001905
1906let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1907defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1908
1909let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1910defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1911
1912} // neverHasSideEffects
1913
Bill Wendling73fe34a2010-11-16 01:16:36 +00001914// Load / Store Multiple Mnemnoic Aliases
1915def : MnemonicAlias<"ldm", "ldmia">;
1916def : MnemonicAlias<"stm", "stmia">;
1917
1918// FIXME: remove when we have a way to marking a MI with these properties.
1919// FIXME: Should pc be an implicit operand like PICADD, etc?
1920let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1921 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001922def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001923 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001924 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001925 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001926 "$Rn = $wb", []> {
1927 let Inst{24-23} = 0b01; // Increment After
1928 let Inst{21} = 1; // Writeback
1929 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001930}
Evan Chenga8e29892007-01-19 07:51:42 +00001931
Evan Chenga8e29892007-01-19 07:51:42 +00001932//===----------------------------------------------------------------------===//
1933// Move Instructions.
1934//
1935
Evan Chengcd799b92009-06-12 20:46:18 +00001936let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001937def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1938 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1939 bits<4> Rd;
1940 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001941
Johnny Chen04301522009-11-07 00:54:36 +00001942 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001943 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001944 let Inst{3-0} = Rm;
1945 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001946}
1947
Dale Johannesen38d5f042010-06-15 22:24:08 +00001948// A version for the smaller set of tail call registers.
1949let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001950def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001951 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1952 bits<4> Rd;
1953 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001954
Dale Johannesen38d5f042010-06-15 22:24:08 +00001955 let Inst{11-4} = 0b00000000;
1956 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001957 let Inst{3-0} = Rm;
1958 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001959}
1960
Evan Chengf40deed2010-10-27 23:41:30 +00001961def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001962 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001963 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1964 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001965 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001966 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001967 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001968 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001969 let Inst{25} = 0;
1970}
Evan Chenga2515702007-03-19 07:09:02 +00001971
Evan Chengc4af4632010-11-17 20:13:28 +00001972let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001973def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1974 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001975 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001976 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001977 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001978 let Inst{15-12} = Rd;
1979 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001980 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001981}
1982
Evan Chengc4af4632010-11-17 20:13:28 +00001983let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001984def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001985 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001986 "movw", "\t$Rd, $imm",
1987 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001988 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001989 bits<4> Rd;
1990 bits<16> imm;
1991 let Inst{15-12} = Rd;
1992 let Inst{11-0} = imm{11-0};
1993 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001994 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001995 let Inst{25} = 1;
1996}
1997
Jim Grosbach1de588d2010-10-14 18:54:27 +00001998let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001999def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002000 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002001 "movt", "\t$Rd, $imm",
2002 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002003 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002004 lo16AllZero:$imm))]>, UnaryDP,
2005 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002006 bits<4> Rd;
2007 bits<16> imm;
2008 let Inst{15-12} = Rd;
2009 let Inst{11-0} = imm{11-0};
2010 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002011 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002012 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002013}
Evan Cheng13ab0202007-07-10 18:08:01 +00002014
Evan Cheng20956592009-10-21 08:15:52 +00002015def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2016 Requires<[IsARM, HasV6T2]>;
2017
David Goodwinca01a8d2009-09-01 18:32:09 +00002018let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002019def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002020 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2021 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
2023// These aren't really mov instructions, but we have to define them this way
2024// due to flag operands.
2025
Evan Cheng071a2792007-09-11 19:55:27 +00002026let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002027def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002028 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2029 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002030def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002031 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2032 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002033}
Evan Chenga8e29892007-01-19 07:51:42 +00002034
Evan Chenga8e29892007-01-19 07:51:42 +00002035//===----------------------------------------------------------------------===//
2036// Extend Instructions.
2037//
2038
2039// Sign extenders
2040
Evan Cheng576a3962010-09-25 00:49:35 +00002041defm SXTB : AI_ext_rrot<0b01101010,
2042 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2043defm SXTH : AI_ext_rrot<0b01101011,
2044 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002045
Evan Cheng576a3962010-09-25 00:49:35 +00002046defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002047 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002048defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002049 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002050
Johnny Chen2ec5e492010-02-22 21:50:40 +00002051// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002052defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002053
2054// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002055defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002056
2057// Zero extenders
2058
2059let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002060defm UXTB : AI_ext_rrot<0b01101110,
2061 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2062defm UXTH : AI_ext_rrot<0b01101111,
2063 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2064defm UXTB16 : AI_ext_rrot<0b01101100,
2065 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002066
Jim Grosbach542f6422010-07-28 23:25:44 +00002067// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2068// The transformation should probably be done as a combiner action
2069// instead so we can include a check for masking back in the upper
2070// eight bits of the source into the lower eight bits of the result.
2071//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2072// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002073def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002074 (UXTB16r_rot GPR:$Src, 8)>;
2075
Evan Cheng576a3962010-09-25 00:49:35 +00002076defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002077 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002078defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002079 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002080}
2081
Evan Chenga8e29892007-01-19 07:51:42 +00002082// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002083// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002084defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002085
Evan Chenga8e29892007-01-19 07:51:42 +00002086
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002087def SBFX : I<(outs GPR:$Rd),
2088 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002089 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002090 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002091 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002092 bits<4> Rd;
2093 bits<4> Rn;
2094 bits<5> lsb;
2095 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002096 let Inst{27-21} = 0b0111101;
2097 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002098 let Inst{20-16} = width;
2099 let Inst{15-12} = Rd;
2100 let Inst{11-7} = lsb;
2101 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002102}
2103
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002104def UBFX : I<(outs GPR:$Rd),
2105 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002106 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002107 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002108 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002109 bits<4> Rd;
2110 bits<4> Rn;
2111 bits<5> lsb;
2112 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002113 let Inst{27-21} = 0b0111111;
2114 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002115 let Inst{20-16} = width;
2116 let Inst{15-12} = Rd;
2117 let Inst{11-7} = lsb;
2118 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002119}
2120
Evan Chenga8e29892007-01-19 07:51:42 +00002121//===----------------------------------------------------------------------===//
2122// Arithmetic Instructions.
2123//
2124
Jim Grosbach26421962008-10-14 20:36:24 +00002125defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002126 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002127 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002128defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002129 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002130 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002131
Evan Chengc85e8322007-07-05 07:13:32 +00002132// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002133defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002134 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002135 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2136defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002137 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002138 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002139
Evan Cheng62674222009-06-25 23:34:10 +00002140defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002141 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002142defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002143 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002144defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002145 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002146defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002147 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002148
Jim Grosbach84760882010-10-15 18:42:41 +00002149def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2150 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2151 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2152 bits<4> Rd;
2153 bits<4> Rn;
2154 bits<12> imm;
2155 let Inst{25} = 1;
2156 let Inst{15-12} = Rd;
2157 let Inst{19-16} = Rn;
2158 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002159}
Evan Cheng13ab0202007-07-10 18:08:01 +00002160
Bob Wilsoncff71782010-08-05 18:23:43 +00002161// The reg/reg form is only defined for the disassembler; for codegen it is
2162// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002163def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2164 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002165 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002166 bits<4> Rd;
2167 bits<4> Rn;
2168 bits<4> Rm;
2169 let Inst{11-4} = 0b00000000;
2170 let Inst{25} = 0;
2171 let Inst{3-0} = Rm;
2172 let Inst{15-12} = Rd;
2173 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002174}
2175
Jim Grosbach84760882010-10-15 18:42:41 +00002176def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2177 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2178 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2179 bits<4> Rd;
2180 bits<4> Rn;
2181 bits<12> shift;
2182 let Inst{25} = 0;
2183 let Inst{11-0} = shift;
2184 let Inst{15-12} = Rd;
2185 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002186}
Evan Chengc85e8322007-07-05 07:13:32 +00002187
2188// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002189let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002190def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2191 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2192 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<12> imm;
2196 let Inst{25} = 1;
2197 let Inst{20} = 1;
2198 let Inst{15-12} = Rd;
2199 let Inst{19-16} = Rn;
2200 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002201}
Jim Grosbach84760882010-10-15 18:42:41 +00002202def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2203 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2204 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2205 bits<4> Rd;
2206 bits<4> Rn;
2207 bits<12> shift;
2208 let Inst{25} = 0;
2209 let Inst{20} = 1;
2210 let Inst{11-0} = shift;
2211 let Inst{15-12} = Rd;
2212 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002213}
Evan Cheng071a2792007-09-11 19:55:27 +00002214}
Evan Chengc85e8322007-07-05 07:13:32 +00002215
Evan Cheng62674222009-06-25 23:34:10 +00002216let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002217def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2218 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2219 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002220 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002221 bits<4> Rd;
2222 bits<4> Rn;
2223 bits<12> imm;
2224 let Inst{25} = 1;
2225 let Inst{15-12} = Rd;
2226 let Inst{19-16} = Rn;
2227 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002228}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002229// The reg/reg form is only defined for the disassembler; for codegen it is
2230// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002231def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2232 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002233 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002234 bits<4> Rd;
2235 bits<4> Rn;
2236 bits<4> Rm;
2237 let Inst{11-4} = 0b00000000;
2238 let Inst{25} = 0;
2239 let Inst{3-0} = Rm;
2240 let Inst{15-12} = Rd;
2241 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002242}
Jim Grosbach84760882010-10-15 18:42:41 +00002243def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2244 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2245 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002246 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002247 bits<4> Rd;
2248 bits<4> Rn;
2249 bits<12> shift;
2250 let Inst{25} = 0;
2251 let Inst{11-0} = shift;
2252 let Inst{15-12} = Rd;
2253 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002254}
Evan Cheng62674222009-06-25 23:34:10 +00002255}
2256
2257// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002258let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002259def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2260 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2261 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002262 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002263 bits<4> Rd;
2264 bits<4> Rn;
2265 bits<12> imm;
2266 let Inst{25} = 1;
2267 let Inst{20} = 1;
2268 let Inst{15-12} = Rd;
2269 let Inst{19-16} = Rn;
2270 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002271}
Jim Grosbach84760882010-10-15 18:42:41 +00002272def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2273 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2274 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002275 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002276 bits<4> Rd;
2277 bits<4> Rn;
2278 bits<12> shift;
2279 let Inst{25} = 0;
2280 let Inst{20} = 1;
2281 let Inst{11-0} = shift;
2282 let Inst{15-12} = Rd;
2283 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002284}
Evan Cheng071a2792007-09-11 19:55:27 +00002285}
Evan Cheng2c614c52007-06-06 10:17:05 +00002286
Evan Chenga8e29892007-01-19 07:51:42 +00002287// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002288// The assume-no-carry-in form uses the negation of the input since add/sub
2289// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2290// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2291// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002292def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2293 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002294def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2295 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2296// The with-carry-in form matches bitwise not instead of the negation.
2297// Effectively, the inverse interpretation of the carry flag already accounts
2298// for part of the negation.
2299def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2300 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002301
2302// Note: These are implemented in C++ code, because they have to generate
2303// ADD/SUBrs instructions, which use a complex pattern that a xform function
2304// cannot produce.
2305// (mul X, 2^n+1) -> (add (X << n), X)
2306// (mul X, 2^n-1) -> (rsb X, (X << n))
2307
Johnny Chen667d1272010-02-22 18:50:54 +00002308// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002309// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002310class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002311 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002312 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2313 opc, "\t$Rd, $Rn, $Rm", pattern> {
2314 bits<4> Rd;
2315 bits<4> Rn;
2316 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002317 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002318 let Inst{11-4} = op11_4;
2319 let Inst{19-16} = Rn;
2320 let Inst{15-12} = Rd;
2321 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002322}
2323
Johnny Chen667d1272010-02-22 18:50:54 +00002324// Saturating add/subtract -- for disassembly only
2325
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002326def QADD : AAI<0b00010000, 0b00000101, "qadd",
2327 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2328def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2329 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2330def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2331def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2332
2333def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2334def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2335def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2336def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2337def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2338def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2339def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2340def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2341def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2342def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2343def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2344def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002345
2346// Signed/Unsigned add/subtract -- for disassembly only
2347
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002348def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2349def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2350def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2351def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2352def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2353def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2354def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2355def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2356def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2357def USAX : AAI<0b01100101, 0b11110101, "usax">;
2358def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2359def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002360
2361// Signed/Unsigned halving add/subtract -- for disassembly only
2362
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002363def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2364def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2365def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2366def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2367def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2368def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2369def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2370def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2371def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2372def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2373def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2374def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002375
Johnny Chenadc77332010-02-26 22:04:29 +00002376// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002377
Jim Grosbach70987fb2010-10-18 23:35:38 +00002378def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002379 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002380 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002381 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002382 bits<4> Rd;
2383 bits<4> Rn;
2384 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002385 let Inst{27-20} = 0b01111000;
2386 let Inst{15-12} = 0b1111;
2387 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002388 let Inst{19-16} = Rd;
2389 let Inst{11-8} = Rm;
2390 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002391}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002393 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002394 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002395 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002396 bits<4> Rd;
2397 bits<4> Rn;
2398 bits<4> Rm;
2399 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002400 let Inst{27-20} = 0b01111000;
2401 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002402 let Inst{19-16} = Rd;
2403 let Inst{15-12} = Ra;
2404 let Inst{11-8} = Rm;
2405 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002406}
2407
2408// Signed/Unsigned saturate -- for disassembly only
2409
Jim Grosbach70987fb2010-10-18 23:35:38 +00002410def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2411 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002412 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002413 bits<4> Rd;
2414 bits<5> sat_imm;
2415 bits<4> Rn;
2416 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002417 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002418 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002419 let Inst{20-16} = sat_imm;
2420 let Inst{15-12} = Rd;
2421 let Inst{11-7} = sh{7-3};
2422 let Inst{6} = sh{0};
2423 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002424}
2425
Jim Grosbach70987fb2010-10-18 23:35:38 +00002426def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2427 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002428 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002429 bits<4> Rd;
2430 bits<4> sat_imm;
2431 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002432 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002433 let Inst{11-4} = 0b11110011;
2434 let Inst{15-12} = Rd;
2435 let Inst{19-16} = sat_imm;
2436 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002437}
2438
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2440 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002441 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002442 bits<4> Rd;
2443 bits<5> sat_imm;
2444 bits<4> Rn;
2445 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002446 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002447 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002448 let Inst{15-12} = Rd;
2449 let Inst{11-7} = sh{7-3};
2450 let Inst{6} = sh{0};
2451 let Inst{20-16} = sat_imm;
2452 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002453}
2454
Jim Grosbach70987fb2010-10-18 23:35:38 +00002455def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2456 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002457 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002458 bits<4> Rd;
2459 bits<4> sat_imm;
2460 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002461 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002462 let Inst{11-4} = 0b11110011;
2463 let Inst{15-12} = Rd;
2464 let Inst{19-16} = sat_imm;
2465 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002466}
Evan Chenga8e29892007-01-19 07:51:42 +00002467
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002468def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2469def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002470
Evan Chenga8e29892007-01-19 07:51:42 +00002471//===----------------------------------------------------------------------===//
2472// Bitwise Instructions.
2473//
2474
Jim Grosbach26421962008-10-14 20:36:24 +00002475defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002476 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002477 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002478defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002479 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002480 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002481defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002482 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002483 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002484defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002485 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002486 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002487
Jim Grosbach3fea191052010-10-21 22:03:21 +00002488def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002489 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002490 "bfc", "\t$Rd, $imm", "$src = $Rd",
2491 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002492 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002493 bits<4> Rd;
2494 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002495 let Inst{27-21} = 0b0111110;
2496 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002497 let Inst{15-12} = Rd;
2498 let Inst{11-7} = imm{4-0}; // lsb
2499 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002500}
2501
Johnny Chenb2503c02010-02-17 06:31:48 +00002502// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002503def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002504 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002505 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2506 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002507 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002508 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002509 bits<4> Rd;
2510 bits<4> Rn;
2511 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002512 let Inst{27-21} = 0b0111110;
2513 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002514 let Inst{15-12} = Rd;
2515 let Inst{11-7} = imm{4-0}; // lsb
2516 let Inst{20-16} = imm{9-5}; // width
2517 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002518}
2519
Jim Grosbach36860462010-10-21 22:19:32 +00002520def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2521 "mvn", "\t$Rd, $Rm",
2522 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2523 bits<4> Rd;
2524 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002525 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002526 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002527 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002528 let Inst{15-12} = Rd;
2529 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002530}
Jim Grosbach36860462010-10-21 22:19:32 +00002531def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2532 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2533 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2534 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002535 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002536 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002537 let Inst{19-16} = 0b0000;
2538 let Inst{15-12} = Rd;
2539 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002540}
Evan Chengc4af4632010-11-17 20:13:28 +00002541let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002542def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2543 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2544 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2545 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002546 bits<12> imm;
2547 let Inst{25} = 1;
2548 let Inst{19-16} = 0b0000;
2549 let Inst{15-12} = Rd;
2550 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002551}
Evan Chenga8e29892007-01-19 07:51:42 +00002552
2553def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2554 (BICri GPR:$src, so_imm_not:$imm)>;
2555
2556//===----------------------------------------------------------------------===//
2557// Multiply Instructions.
2558//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002559class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2560 string opc, string asm, list<dag> pattern>
2561 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2562 bits<4> Rd;
2563 bits<4> Rm;
2564 bits<4> Rn;
2565 let Inst{19-16} = Rd;
2566 let Inst{11-8} = Rm;
2567 let Inst{3-0} = Rn;
2568}
2569class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2570 string opc, string asm, list<dag> pattern>
2571 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2572 bits<4> RdLo;
2573 bits<4> RdHi;
2574 bits<4> Rm;
2575 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002576 let Inst{19-16} = RdHi;
2577 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002578 let Inst{11-8} = Rm;
2579 let Inst{3-0} = Rn;
2580}
Evan Chenga8e29892007-01-19 07:51:42 +00002581
Evan Cheng8de898a2009-06-26 00:19:44 +00002582let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002583def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2584 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2585 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002586
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002587def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2588 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2589 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2590 bits<4> Ra;
2591 let Inst{15-12} = Ra;
2592}
Evan Chenga8e29892007-01-19 07:51:42 +00002593
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002594def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002595 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002596 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002597 Requires<[IsARM, HasV6T2]> {
2598 bits<4> Rd;
2599 bits<4> Rm;
2600 bits<4> Rn;
2601 let Inst{19-16} = Rd;
2602 let Inst{11-8} = Rm;
2603 let Inst{3-0} = Rn;
2604}
Evan Chengedcbada2009-07-06 22:05:45 +00002605
Evan Chenga8e29892007-01-19 07:51:42 +00002606// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002607
Evan Chengcd799b92009-06-12 20:46:18 +00002608let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002609let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002610def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2611 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2612 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002613
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002614def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2615 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2616 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002617}
Evan Chenga8e29892007-01-19 07:51:42 +00002618
2619// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002620def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2621 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2622 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002623
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002624def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2625 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2626 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002627
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002628def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2629 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2630 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2631 Requires<[IsARM, HasV6]> {
2632 bits<4> RdLo;
2633 bits<4> RdHi;
2634 bits<4> Rm;
2635 bits<4> Rn;
2636 let Inst{19-16} = RdLo;
2637 let Inst{15-12} = RdHi;
2638 let Inst{11-8} = Rm;
2639 let Inst{3-0} = Rn;
2640}
Evan Chengcd799b92009-06-12 20:46:18 +00002641} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002642
2643// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002644def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2645 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2646 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002647 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002648 let Inst{15-12} = 0b1111;
2649}
Evan Cheng13ab0202007-07-10 18:08:01 +00002650
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002651def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2652 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002653 [/* For disassembly only; pattern left blank */]>,
2654 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002655 let Inst{15-12} = 0b1111;
2656}
2657
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002658def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2659 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2660 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2661 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2662 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002663
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002664def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2665 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2666 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002667 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002668 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002669
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002670def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2671 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2672 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2673 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2674 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002675
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002676def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2677 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2678 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002679 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002680 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002681
Raul Herbster37fb5b12007-08-30 23:25:47 +00002682multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002683 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2684 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2685 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2686 (sext_inreg GPR:$Rm, i16)))]>,
2687 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002688
Jim Grosbach3870b752010-10-22 18:35:16 +00002689 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2690 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2691 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2692 (sra GPR:$Rm, (i32 16))))]>,
2693 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002694
Jim Grosbach3870b752010-10-22 18:35:16 +00002695 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2696 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2697 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2698 (sext_inreg GPR:$Rm, i16)))]>,
2699 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002700
Jim Grosbach3870b752010-10-22 18:35:16 +00002701 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2702 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2703 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2704 (sra GPR:$Rm, (i32 16))))]>,
2705 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002706
Jim Grosbach3870b752010-10-22 18:35:16 +00002707 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2708 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2709 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2710 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2711 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002712
Jim Grosbach3870b752010-10-22 18:35:16 +00002713 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2714 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2715 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2716 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2717 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002718}
2719
Raul Herbster37fb5b12007-08-30 23:25:47 +00002720
2721multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002722 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002723 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2724 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2725 [(set GPR:$Rd, (add GPR:$Ra,
2726 (opnode (sext_inreg GPR:$Rn, i16),
2727 (sext_inreg GPR:$Rm, i16))))]>,
2728 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002729
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002730 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002731 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2732 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2733 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2734 (sra GPR:$Rm, (i32 16)))))]>,
2735 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002736
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002737 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002738 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2739 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2740 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2741 (sext_inreg GPR:$Rm, i16))))]>,
2742 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002743
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002744 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002745 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2746 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2747 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2748 (sra GPR:$Rm, (i32 16)))))]>,
2749 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002750
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002751 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002752 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2753 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2754 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2755 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2756 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002757
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002758 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002759 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2760 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2761 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2762 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2763 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002764}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002765
Raul Herbster37fb5b12007-08-30 23:25:47 +00002766defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2767defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002768
Johnny Chen83498e52010-02-12 21:59:23 +00002769// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002770def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2771 (ins GPR:$Rn, GPR:$Rm),
2772 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002773 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002774 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002775
Jim Grosbach3870b752010-10-22 18:35:16 +00002776def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2777 (ins GPR:$Rn, GPR:$Rm),
2778 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002779 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002780 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002781
Jim Grosbach3870b752010-10-22 18:35:16 +00002782def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2783 (ins GPR:$Rn, GPR:$Rm),
2784 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002785 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002786 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002787
Jim Grosbach3870b752010-10-22 18:35:16 +00002788def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2789 (ins GPR:$Rn, GPR:$Rm),
2790 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002791 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002792 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002793
Johnny Chen667d1272010-02-22 18:50:54 +00002794// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002795class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2796 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002797 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002798 bits<4> Rn;
2799 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002800 let Inst{4} = 1;
2801 let Inst{5} = swap;
2802 let Inst{6} = sub;
2803 let Inst{7} = 0;
2804 let Inst{21-20} = 0b00;
2805 let Inst{22} = long;
2806 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002807 let Inst{11-8} = Rm;
2808 let Inst{3-0} = Rn;
2809}
2810class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2811 InstrItinClass itin, string opc, string asm>
2812 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2813 bits<4> Rd;
2814 let Inst{15-12} = 0b1111;
2815 let Inst{19-16} = Rd;
2816}
2817class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2818 InstrItinClass itin, string opc, string asm>
2819 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2820 bits<4> Ra;
2821 let Inst{15-12} = Ra;
2822}
2823class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2824 InstrItinClass itin, string opc, string asm>
2825 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2826 bits<4> RdLo;
2827 bits<4> RdHi;
2828 let Inst{19-16} = RdHi;
2829 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002830}
2831
2832multiclass AI_smld<bit sub, string opc> {
2833
Jim Grosbach385e1362010-10-22 19:15:30 +00002834 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2835 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002836
Jim Grosbach385e1362010-10-22 19:15:30 +00002837 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2838 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002839
Jim Grosbach385e1362010-10-22 19:15:30 +00002840 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2841 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2842 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002843
Jim Grosbach385e1362010-10-22 19:15:30 +00002844 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2845 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2846 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002847
2848}
2849
2850defm SMLA : AI_smld<0, "smla">;
2851defm SMLS : AI_smld<1, "smls">;
2852
Johnny Chen2ec5e492010-02-22 21:50:40 +00002853multiclass AI_sdml<bit sub, string opc> {
2854
Jim Grosbach385e1362010-10-22 19:15:30 +00002855 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2856 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2857 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2858 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002859}
2860
2861defm SMUA : AI_sdml<0, "smua">;
2862defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002863
Evan Chenga8e29892007-01-19 07:51:42 +00002864//===----------------------------------------------------------------------===//
2865// Misc. Arithmetic Instructions.
2866//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002867
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002868def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2869 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2870 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002871
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002872def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2873 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2874 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2875 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002876
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002877def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2878 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2879 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002880
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002881def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2882 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2883 [(set GPR:$Rd,
2884 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2885 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2886 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2887 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2888 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002889
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002890def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2891 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2892 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002893 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002894 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2895 (shl GPR:$Rm, (i32 8))), i16))]>,
2896 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002897
Bob Wilsonf955f292010-08-17 17:23:19 +00002898def lsl_shift_imm : SDNodeXForm<imm, [{
2899 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2900 return CurDAG->getTargetConstant(Sh, MVT::i32);
2901}]>;
2902
2903def lsl_amt : PatLeaf<(i32 imm), [{
2904 return (N->getZExtValue() < 32);
2905}], lsl_shift_imm>;
2906
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002907def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2908 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2909 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2910 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2911 (and (shl GPR:$Rm, lsl_amt:$sh),
2912 0xFFFF0000)))]>,
2913 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002914
Evan Chenga8e29892007-01-19 07:51:42 +00002915// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002916def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2917 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2918def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2919 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002920
Bob Wilsonf955f292010-08-17 17:23:19 +00002921def asr_shift_imm : SDNodeXForm<imm, [{
2922 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2923 return CurDAG->getTargetConstant(Sh, MVT::i32);
2924}]>;
2925
2926def asr_amt : PatLeaf<(i32 imm), [{
2927 return (N->getZExtValue() <= 32);
2928}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002929
Bob Wilsondc66eda2010-08-16 22:26:55 +00002930// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2931// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002932def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2933 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2934 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2935 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2936 (and (sra GPR:$Rm, asr_amt:$sh),
2937 0xFFFF)))]>,
2938 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002939
Evan Chenga8e29892007-01-19 07:51:42 +00002940// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2941// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002942def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002943 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002944def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002945 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2946 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002947
Evan Chenga8e29892007-01-19 07:51:42 +00002948//===----------------------------------------------------------------------===//
2949// Comparison Instructions...
2950//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002951
Jim Grosbach26421962008-10-14 20:36:24 +00002952defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002953 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002954 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002955
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002956// FIXME: We have to be careful when using the CMN instruction and comparison
2957// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002958// results:
2959//
2960// rsbs r1, r1, 0
2961// cmp r0, r1
2962// mov r0, #0
2963// it ls
2964// mov r0, #1
2965//
2966// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002967//
Bill Wendling6165e872010-08-26 18:33:51 +00002968// cmn r0, r1
2969// mov r0, #0
2970// it ls
2971// mov r0, #1
2972//
2973// However, the CMN gives the *opposite* result when r1 is 0. This is because
2974// the carry flag is set in the CMP case but not in the CMN case. In short, the
2975// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2976// value of r0 and the carry bit (because the "carry bit" parameter to
2977// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2978// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2979// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2980// parameter to AddWithCarry is defined as 0).
2981//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002982// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002983//
2984// x = 0
2985// ~x = 0xFFFF FFFF
2986// ~x + 1 = 0x1 0000 0000
2987// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2988//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002989// Therefore, we should disable CMN when comparing against zero, until we can
2990// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2991// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002992//
2993// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2994//
2995// This is related to <rdar://problem/7569620>.
2996//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002997//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2998// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002999
Evan Chenga8e29892007-01-19 07:51:42 +00003000// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003001defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003002 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003003 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003004defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003005 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003006 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003007
David Goodwinc0309b42009-06-29 15:33:01 +00003008defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003009 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003010 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
3011defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003012 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003013 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003014
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003015//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3016// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003017
David Goodwinc0309b42009-06-29 15:33:01 +00003018def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003019 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003020
Evan Cheng218977b2010-07-13 19:27:42 +00003021// Pseudo i64 compares for some floating point compares.
3022let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3023 Defs = [CPSR] in {
3024def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003025 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003026 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003027 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3028
3029def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003030 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003031 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3032} // usesCustomInserter
3033
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003034
Evan Chenga8e29892007-01-19 07:51:42 +00003035// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003036// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003037// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003038// FIXME: These should all be pseudo-instructions that get expanded to
3039// the normal MOV instructions. That would fix the dependency on
3040// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003041let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003042def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3043 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3044 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3045 RegConstraint<"$false = $Rd">, UnaryDP {
3046 bits<4> Rd;
3047 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003048 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003049 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003050 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003051 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003052 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003053}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003054
Jim Grosbach27e90082010-10-29 19:28:17 +00003055def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3056 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3057 "mov", "\t$Rd, $shift",
3058 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3059 RegConstraint<"$false = $Rd">, UnaryDP {
3060 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003061 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003062 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003063 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003064 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003065 let Inst{15-12} = Rd;
3066 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003067}
3068
Evan Chengc4af4632010-11-17 20:13:28 +00003069let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003070def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003071 DPFrm, IIC_iMOVi,
3072 "movw", "\t$Rd, $imm",
3073 []>,
3074 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3075 UnaryDP {
3076 bits<4> Rd;
3077 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003078 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003079 let Inst{20} = 0;
3080 let Inst{19-16} = imm{15-12};
3081 let Inst{15-12} = Rd;
3082 let Inst{11-0} = imm{11-0};
3083}
3084
Evan Chengc4af4632010-11-17 20:13:28 +00003085let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003086def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3087 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3088 "mov", "\t$Rd, $imm",
3089 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3090 RegConstraint<"$false = $Rd">, UnaryDP {
3091 bits<4> Rd;
3092 bits<12> imm;
3093 let Inst{25} = 1;
3094 let Inst{20} = 0;
3095 let Inst{19-16} = 0b0000;
3096 let Inst{15-12} = Rd;
3097 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003098}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003099
Evan Cheng63f35442010-11-13 02:25:14 +00003100// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003101let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003102def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3103 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003104 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003105
Evan Chengc4af4632010-11-17 20:13:28 +00003106let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003107def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3108 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3109 "mvn", "\t$Rd, $imm",
3110 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3111 RegConstraint<"$false = $Rd">, UnaryDP {
3112 bits<4> Rd;
3113 bits<12> imm;
3114 let Inst{25} = 1;
3115 let Inst{20} = 0;
3116 let Inst{19-16} = 0b0000;
3117 let Inst{15-12} = Rd;
3118 let Inst{11-0} = imm;
3119}
Owen Andersonf523e472010-09-23 23:45:25 +00003120} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003121
Jim Grosbach3728e962009-12-10 00:11:09 +00003122//===----------------------------------------------------------------------===//
3123// Atomic operations intrinsics
3124//
3125
Bob Wilsonf74a4292010-10-30 00:54:37 +00003126def memb_opt : Operand<i32> {
3127 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003128}
Jim Grosbach3728e962009-12-10 00:11:09 +00003129
Bob Wilsonf74a4292010-10-30 00:54:37 +00003130// memory barriers protect the atomic sequences
3131let hasSideEffects = 1 in {
3132def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3133 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3134 Requires<[IsARM, HasDB]> {
3135 bits<4> opt;
3136 let Inst{31-4} = 0xf57ff05;
3137 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003138}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003139
Johnny Chen7def14f2010-08-11 23:35:12 +00003140def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003141 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003142 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003143 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003144 // FIXME: add encoding
3145}
Jim Grosbach3728e962009-12-10 00:11:09 +00003146}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003147
Bob Wilsonf74a4292010-10-30 00:54:37 +00003148def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3149 "dsb", "\t$opt",
3150 [/* For disassembly only; pattern left blank */]>,
3151 Requires<[IsARM, HasDB]> {
3152 bits<4> opt;
3153 let Inst{31-4} = 0xf57ff04;
3154 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003155}
3156
Johnny Chenfd6037d2010-02-18 00:19:08 +00003157// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003158def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3159 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003160 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003161 let Inst{3-0} = 0b1111;
3162}
3163
Jim Grosbach66869102009-12-11 18:52:41 +00003164let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003165 let Uses = [CPSR] in {
3166 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003168 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3169 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003171 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3172 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003174 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3175 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003177 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3178 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003180 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3181 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003183 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3184 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003186 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3187 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003189 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3190 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003191 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003192 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3193 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003194 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003195 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3196 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003198 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3199 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003201 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3202 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003204 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3205 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003207 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3208 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003210 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3211 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003212 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003213 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3214 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003215 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003216 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3217 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003218 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003219 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3220
3221 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003222 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003223 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3224 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003226 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3227 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003229 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3230
Jim Grosbache801dc42009-12-12 01:40:06 +00003231 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003232 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003233 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3234 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003236 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3237 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003239 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3240}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003241}
3242
3243let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003244def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3245 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003246 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003247def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3248 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003249 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003250def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3251 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003252 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003253def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003254 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003255 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003256 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003257}
3258
Jim Grosbach86875a22010-10-29 19:58:57 +00003259let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3260def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003261 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003262 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003263 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003264def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003265 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003266 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003267 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003268def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003269 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003270 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003271 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003272def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3273 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003274 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003275 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003276 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003277}
3278
Johnny Chenb9436272010-02-17 22:37:58 +00003279// Clear-Exclusive is for disassembly only.
3280def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3281 [/* For disassembly only; pattern left blank */]>,
3282 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003283 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003284}
3285
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003286// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3287let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003288def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3289 [/* For disassembly only; pattern left blank */]>;
3290def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3291 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003292}
3293
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003294//===----------------------------------------------------------------------===//
3295// TLS Instructions
3296//
3297
3298// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003299// FIXME: This needs to be a pseudo of some sort so that we can get the
3300// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003301let isCall = 1,
3302 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003303 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003304 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003305 [(set R0, ARMthread_pointer)]>;
3306}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003307
Evan Chenga8e29892007-01-19 07:51:42 +00003308//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003309// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003310// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003311// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003312// Since by its nature we may be coming from some other function to get
3313// here, and we're using the stack frame for the containing function to
3314// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003315// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003316// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003317// except for our own input by listing the relevant registers in Defs. By
3318// doing so, we also cause the prologue/epilogue code to actively preserve
3319// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003320// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003321//
3322// These are pseudo-instructions and are lowered to individual MC-insts, so
3323// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003324let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003325 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3326 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003327 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003328 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003329 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003330 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003331 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003332 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3333 Requires<[IsARM, HasVFP2]>;
3334}
3335
3336let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003337 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3338 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003339 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3340 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003341 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003342 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3343 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003344}
3345
Jim Grosbach5eb19512010-05-22 01:06:18 +00003346// FIXME: Non-Darwin version(s)
3347let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3348 Defs = [ R7, LR, SP ] in {
3349def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3350 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003351 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003352 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3353 Requires<[IsARM, IsDarwin]>;
3354}
3355
Jim Grosbache4ad3872010-10-19 23:27:08 +00003356// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003357// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003358// handled when the pseudo is expanded (which happens before any passes
3359// that need the instruction size).
3360let isBarrier = 1, hasSideEffects = 1 in
3361def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003362 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003363 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3364 Requires<[IsDarwin]>;
3365
Jim Grosbach0e0da732009-05-12 23:59:14 +00003366//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003367// Non-Instruction Patterns
3368//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003369
Evan Chenga8e29892007-01-19 07:51:42 +00003370// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003371
Evan Cheng893d7fe2010-11-12 23:03:38 +00003372// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003373// This is a single pseudo instruction, the benefit is that it can be remat'd
3374// as a single unit instead of having to handle reg inputs.
3375// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003376let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003377def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003378 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003379 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003380
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003381// ConstantPool, GlobalAddress, and JumpTable
3382def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3383 Requires<[IsARM, DontUseMovt]>;
3384def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3385def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3386 Requires<[IsARM, UseMovt]>;
3387def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3388 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3389
Evan Chenga8e29892007-01-19 07:51:42 +00003390// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003391
Dale Johannesen51e28e62010-06-03 21:09:53 +00003392// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003393def : ARMPat<(ARMtcret tcGPR:$dst),
3394 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003395
3396def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3397 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3398
3399def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3400 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3401
Dale Johannesen38d5f042010-06-15 22:24:08 +00003402def : ARMPat<(ARMtcret tcGPR:$dst),
3403 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003404
3405def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3406 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3407
3408def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3409 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003410
Evan Chenga8e29892007-01-19 07:51:42 +00003411// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003412def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003413 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003414def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003415 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003416
Evan Chenga8e29892007-01-19 07:51:42 +00003417// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003418def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3419def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003420
Evan Chenga8e29892007-01-19 07:51:42 +00003421// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003422def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3423def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3424def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3425def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3426
Evan Chenga8e29892007-01-19 07:51:42 +00003427def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003428
Evan Cheng83b5cf02008-11-05 23:22:34 +00003429def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3430def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3431
Evan Cheng34b12d22007-01-19 20:27:35 +00003432// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003433def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3434 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003435 (SMULBB GPR:$a, GPR:$b)>;
3436def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3437 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003438def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3439 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003440 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003441def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003442 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003443def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3444 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003445 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003446def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003447 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003448def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3449 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003450 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003451def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003452 (SMULWB GPR:$a, GPR:$b)>;
3453
3454def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003455 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3456 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003457 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3458def : ARMV5TEPat<(add GPR:$acc,
3459 (mul sext_16_node:$a, sext_16_node:$b)),
3460 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3461def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003462 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3463 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003464 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3465def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003466 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003467 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3468def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003469 (mul (sra GPR:$a, (i32 16)),
3470 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003471 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3472def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003473 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003474 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3475def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003476 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3477 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003478 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3479def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003480 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003481 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3482
Evan Chenga8e29892007-01-19 07:51:42 +00003483//===----------------------------------------------------------------------===//
3484// Thumb Support
3485//
3486
3487include "ARMInstrThumb.td"
3488
3489//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003490// Thumb2 Support
3491//
3492
3493include "ARMInstrThumb2.td"
3494
3495//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003496// Floating Point Support
3497//
3498
3499include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003500
3501//===----------------------------------------------------------------------===//
3502// Advanced SIMD (NEON) Support
3503//
3504
3505include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003506
3507//===----------------------------------------------------------------------===//
3508// Coprocessor Instructions. For disassembly only.
3509//
3510
3511def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3512 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3513 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3514 [/* For disassembly only; pattern left blank */]> {
3515 let Inst{4} = 0;
3516}
3517
3518def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3519 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3520 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3521 [/* For disassembly only; pattern left blank */]> {
3522 let Inst{31-28} = 0b1111;
3523 let Inst{4} = 0;
3524}
3525
Johnny Chen64dfb782010-02-16 20:04:27 +00003526class ACI<dag oops, dag iops, string opc, string asm>
3527 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3528 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3529 let Inst{27-25} = 0b110;
3530}
3531
3532multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3533
3534 def _OFFSET : ACI<(outs),
3535 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3536 opc, "\tp$cop, cr$CRd, $addr"> {
3537 let Inst{31-28} = op31_28;
3538 let Inst{24} = 1; // P = 1
3539 let Inst{21} = 0; // W = 0
3540 let Inst{22} = 0; // D = 0
3541 let Inst{20} = load;
3542 }
3543
3544 def _PRE : ACI<(outs),
3545 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3546 opc, "\tp$cop, cr$CRd, $addr!"> {
3547 let Inst{31-28} = op31_28;
3548 let Inst{24} = 1; // P = 1
3549 let Inst{21} = 1; // W = 1
3550 let Inst{22} = 0; // D = 0
3551 let Inst{20} = load;
3552 }
3553
3554 def _POST : ACI<(outs),
3555 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3556 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3557 let Inst{31-28} = op31_28;
3558 let Inst{24} = 0; // P = 0
3559 let Inst{21} = 1; // W = 1
3560 let Inst{22} = 0; // D = 0
3561 let Inst{20} = load;
3562 }
3563
3564 def _OPTION : ACI<(outs),
3565 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3566 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3567 let Inst{31-28} = op31_28;
3568 let Inst{24} = 0; // P = 0
3569 let Inst{23} = 1; // U = 1
3570 let Inst{21} = 0; // W = 0
3571 let Inst{22} = 0; // D = 0
3572 let Inst{20} = load;
3573 }
3574
3575 def L_OFFSET : ACI<(outs),
3576 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003577 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003578 let Inst{31-28} = op31_28;
3579 let Inst{24} = 1; // P = 1
3580 let Inst{21} = 0; // W = 0
3581 let Inst{22} = 1; // D = 1
3582 let Inst{20} = load;
3583 }
3584
3585 def L_PRE : ACI<(outs),
3586 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003587 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003588 let Inst{31-28} = op31_28;
3589 let Inst{24} = 1; // P = 1
3590 let Inst{21} = 1; // W = 1
3591 let Inst{22} = 1; // D = 1
3592 let Inst{20} = load;
3593 }
3594
3595 def L_POST : ACI<(outs),
3596 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003597 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003598 let Inst{31-28} = op31_28;
3599 let Inst{24} = 0; // P = 0
3600 let Inst{21} = 1; // W = 1
3601 let Inst{22} = 1; // D = 1
3602 let Inst{20} = load;
3603 }
3604
3605 def L_OPTION : ACI<(outs),
3606 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003607 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003608 let Inst{31-28} = op31_28;
3609 let Inst{24} = 0; // P = 0
3610 let Inst{23} = 1; // U = 1
3611 let Inst{21} = 0; // W = 0
3612 let Inst{22} = 1; // D = 1
3613 let Inst{20} = load;
3614 }
3615}
3616
3617defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3618defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3619defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3620defm STC2 : LdStCop<0b1111, 0, "stc2">;
3621
Johnny Chen906d57f2010-02-12 01:44:23 +00003622def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3623 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3624 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3625 [/* For disassembly only; pattern left blank */]> {
3626 let Inst{20} = 0;
3627 let Inst{4} = 1;
3628}
3629
3630def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3631 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3632 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3633 [/* For disassembly only; pattern left blank */]> {
3634 let Inst{31-28} = 0b1111;
3635 let Inst{20} = 0;
3636 let Inst{4} = 1;
3637}
3638
3639def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3640 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3641 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3642 [/* For disassembly only; pattern left blank */]> {
3643 let Inst{20} = 1;
3644 let Inst{4} = 1;
3645}
3646
3647def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3648 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3649 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3650 [/* For disassembly only; pattern left blank */]> {
3651 let Inst{31-28} = 0b1111;
3652 let Inst{20} = 1;
3653 let Inst{4} = 1;
3654}
3655
3656def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3657 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3658 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3659 [/* For disassembly only; pattern left blank */]> {
3660 let Inst{23-20} = 0b0100;
3661}
3662
3663def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3664 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3665 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3666 [/* For disassembly only; pattern left blank */]> {
3667 let Inst{31-28} = 0b1111;
3668 let Inst{23-20} = 0b0100;
3669}
3670
3671def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3672 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3673 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3674 [/* For disassembly only; pattern left blank */]> {
3675 let Inst{23-20} = 0b0101;
3676}
3677
3678def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3679 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3680 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3681 [/* For disassembly only; pattern left blank */]> {
3682 let Inst{31-28} = 0b1111;
3683 let Inst{23-20} = 0b0101;
3684}
3685
Johnny Chenb98e1602010-02-12 18:55:33 +00003686//===----------------------------------------------------------------------===//
3687// Move between special register and ARM core register -- for disassembly only
3688//
3689
3690def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3691 [/* For disassembly only; pattern left blank */]> {
3692 let Inst{23-20} = 0b0000;
3693 let Inst{7-4} = 0b0000;
3694}
3695
3696def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3697 [/* For disassembly only; pattern left blank */]> {
3698 let Inst{23-20} = 0b0100;
3699 let Inst{7-4} = 0b0000;
3700}
3701
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003702def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3703 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003704 [/* For disassembly only; pattern left blank */]> {
3705 let Inst{23-20} = 0b0010;
3706 let Inst{7-4} = 0b0000;
3707}
3708
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003709def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3710 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003711 [/* For disassembly only; pattern left blank */]> {
3712 let Inst{23-20} = 0b0010;
3713 let Inst{7-4} = 0b0000;
3714}
3715
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003716def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3717 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003718 [/* For disassembly only; pattern left blank */]> {
3719 let Inst{23-20} = 0b0110;
3720 let Inst{7-4} = 0b0000;
3721}
3722
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003723def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3724 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003725 [/* For disassembly only; pattern left blank */]> {
3726 let Inst{23-20} = 0b0110;
3727 let Inst{7-4} = 0b0000;
3728}