blob: 87a8e2e30fcbfb8c0ab1ffb34cf3f0436c79cb3d [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Chris Lattner3ac18842010-08-24 23:20:40 +000073static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
74 const SDValue *Parts, unsigned NumParts,
75 EVT PartVT, EVT ValueVT);
76
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000077/// getCopyFromParts - Create a value that contains the specified legal parts
78/// combined into the value they represent. If the parts combine to a type
79/// larger then ValueVT then AssertOp can be used to specify whether the extra
80/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
81/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000082static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000083 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000084 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000085 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000086 if (ValueVT.isVector())
87 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
88
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 SDValue Val = Parts[0];
92
93 if (NumParts > 1) {
94 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000095 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096 unsigned PartBits = PartVT.getSizeInBits();
97 unsigned ValueBits = ValueVT.getSizeInBits();
98
99 // Assemble the power of 2 part.
100 unsigned RoundParts = NumParts & (NumParts - 1) ?
101 1 << Log2_32(NumParts) : NumParts;
102 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Lo, Hi;
106
Owen Anderson23b9b192009-08-12 00:36:31 +0000107 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000112 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000113 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000115 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
116 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 if (TLI.isBigEndian())
120 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121
Chris Lattner3ac18842010-08-24 23:20:40 +0000122 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 if (RoundParts < NumParts) {
125 // Assemble the trailing non-power-of-2 part.
126 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000127 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130
131 // Combine the round and odd parts.
132 Lo = Val;
133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
137 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000139 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
141 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000143 } else if (PartVT.isFloatingPoint()) {
144 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000146 "Unexpected split");
147 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000148 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
149 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000150 if (TLI.isBigEndian())
151 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000153 } else {
154 // FP split into integer parts (soft fp)
155 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
156 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 }
160 }
161
162 // There is now one part, held in Val. Correct it to match ValueVT.
163 PartVT = Val.getValueType();
164
165 if (PartVT == ValueVT)
166 return Val;
167
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 if (ValueVT.bitsLT(PartVT)) {
170 // For a truncate, see if we have any information to
171 // indicate whether the truncated bits will always be
172 // zero or sign-extension.
173 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000178 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 }
180
181 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 // FP_ROUND's are always exact here.
183 if (ValueVT.bitsLT(Val.getValueType()))
184 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000185 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 }
189
Bill Wendling4533cac2010-01-28 21:51:40 +0000190 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 return SDValue();
195}
196
Chris Lattner3ac18842010-08-24 23:20:40 +0000197/// getCopyFromParts - Create a value that contains the specified legal parts
198/// combined into the value they represent. If the parts combine to a type
199/// larger then ValueVT then AssertOp can be used to specify whether the extra
200/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
201/// (ISD::AssertSext).
202static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
203 const SDValue *Parts, unsigned NumParts,
204 EVT PartVT, EVT ValueVT) {
205 assert(ValueVT.isVector() && "Not a vector value");
206 assert(NumParts > 0 && "No parts to assemble!");
207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
208 SDValue Val = Parts[0];
209
210 // Handle a multi-element vector.
211 if (NumParts > 1) {
212 EVT IntermediateVT, RegisterVT;
213 unsigned NumIntermediates;
214 unsigned NumRegs =
215 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
216 NumIntermediates, RegisterVT);
217 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
218 NumParts = NumRegs; // Silence a compiler warning.
219 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
220 assert(RegisterVT == Parts[0].getValueType() &&
221 "Part type doesn't match part!");
222
223 // Assemble the parts into intermediate operands.
224 SmallVector<SDValue, 8> Ops(NumIntermediates);
225 if (NumIntermediates == NumParts) {
226 // If the register was not expanded, truncate or copy the value,
227 // as appropriate.
228 for (unsigned i = 0; i != NumParts; ++i)
229 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
230 PartVT, IntermediateVT);
231 } else if (NumParts > 0) {
232 // If the intermediate type was expanded, build the intermediate
233 // operands from the parts.
234 assert(NumParts % NumIntermediates == 0 &&
235 "Must expand into a divisible number of parts!");
236 unsigned Factor = NumParts / NumIntermediates;
237 for (unsigned i = 0; i != NumIntermediates; ++i)
238 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
239 PartVT, IntermediateVT);
240 }
241
242 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
243 // intermediate operands.
244 Val = DAG.getNode(IntermediateVT.isVector() ?
245 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
246 ValueVT, &Ops[0], NumIntermediates);
247 }
248
249 // There is now one part, held in Val. Correct it to match ValueVT.
250 PartVT = Val.getValueType();
251
252 if (PartVT == ValueVT)
253 return Val;
254
Chris Lattnere6f7c262010-08-25 22:49:25 +0000255 if (PartVT.isVector()) {
256 // If the element type of the source/dest vectors are the same, but the
257 // parts vector has more elements than the value vector, then we have a
258 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
259 // elements we want.
260 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
261 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
262 "Cannot narrow, it would be a lossy transformation");
263 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
264 DAG.getIntPtrConstant(0));
265 }
266
267 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000270
271 assert(ValueVT.getVectorElementType() == PartVT &&
272 ValueVT.getVectorNumElements() == 1 &&
273 "Only trivial scalar-to-vector conversions should get here!");
274 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
275}
276
277
278
Chris Lattnera13b8602010-08-24 23:10:06 +0000279
280static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
281 SDValue Val, SDValue *Parts, unsigned NumParts,
282 EVT PartVT);
283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000284/// getCopyToParts - Create a series of nodes that contain the specified value
285/// split into legal parts. If the parts contain more bits than Val, then, for
286/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000287static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000288 SDValue Val, SDValue *Parts, unsigned NumParts,
289 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000291 EVT ValueVT = Val.getValueType();
Chris Lattnera13b8602010-08-24 23:10:06 +0000292
293 // Handle the vector case separately.
294 if (ValueVT.isVector())
295 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
296
297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000299 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
301
Chris Lattnera13b8602010-08-24 23:10:06 +0000302 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303 return;
304
Chris Lattnera13b8602010-08-24 23:10:06 +0000305 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
306 if (PartVT == ValueVT) {
307 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 Parts[0] = Val;
309 return;
310 }
311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
313 // If the parts cover more bits than the value has, promote the value.
314 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
315 assert(NumParts == 1 && "Do not know what to promote to!");
316 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
317 } else {
318 assert(PartVT.isInteger() && ValueVT.isInteger() &&
319 "Unknown mismatch!");
320 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
321 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
322 }
323 } else if (PartBits == ValueVT.getSizeInBits()) {
324 // Different types of the same size.
325 assert(NumParts == 1 && PartVT != ValueVT);
326 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
327 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
328 // If the parts cover less bits than value has, truncate the value.
329 assert(PartVT.isInteger() && ValueVT.isInteger() &&
330 "Unknown mismatch!");
331 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
332 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
333 }
334
335 // The value may have changed - recompute ValueVT.
336 ValueVT = Val.getValueType();
337 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
338 "Failed to tile the value with PartVT!");
339
340 if (NumParts == 1) {
341 assert(PartVT == ValueVT && "Type conversion failed!");
342 Parts[0] = Val;
343 return;
344 }
345
346 // Expand the value into multiple parts.
347 if (NumParts & (NumParts - 1)) {
348 // The number of parts is not a power of 2. Split off and copy the tail.
349 assert(PartVT.isInteger() && ValueVT.isInteger() &&
350 "Do not know what to expand to!");
351 unsigned RoundParts = 1 << Log2_32(NumParts);
352 unsigned RoundBits = RoundParts * PartBits;
353 unsigned OddParts = NumParts - RoundParts;
354 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
355 DAG.getIntPtrConstant(RoundBits));
356 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
357
358 if (TLI.isBigEndian())
359 // The odd parts were reversed by getCopyToParts - unreverse them.
360 std::reverse(Parts + RoundParts, Parts + NumParts);
361
362 NumParts = RoundParts;
363 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
364 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
365 }
366
367 // The number of parts is a power of 2. Repeatedly bisect the value using
368 // EXTRACT_ELEMENT.
369 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
370 EVT::getIntegerVT(*DAG.getContext(),
371 ValueVT.getSizeInBits()),
372 Val);
373
374 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
375 for (unsigned i = 0; i < NumParts; i += StepSize) {
376 unsigned ThisBits = StepSize * PartBits / 2;
377 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
378 SDValue &Part0 = Parts[i];
379 SDValue &Part1 = Parts[i+StepSize/2];
380
381 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
382 ThisVT, Part0, DAG.getIntPtrConstant(1));
383 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
384 ThisVT, Part0, DAG.getIntPtrConstant(0));
385
386 if (ThisBits == PartBits && ThisVT != PartVT) {
387 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
388 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
389 }
390 }
391 }
392
393 if (TLI.isBigEndian())
394 std::reverse(Parts, Parts + OrigNumParts);
395}
396
397
398/// getCopyToPartsVector - Create a series of nodes that contain the specified
399/// value split into legal parts.
400static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
401 SDValue Val, SDValue *Parts, unsigned NumParts,
402 EVT PartVT) {
403 EVT ValueVT = Val.getValueType();
404 assert(ValueVT.isVector() && "Not a vector");
405 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
406
407 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000408 if (PartVT == ValueVT) {
409 // Nothing to do.
410 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
411 // Bitconvert vector->vector case.
412 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
413 } else if (PartVT.isVector() &&
414 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
415 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
416 EVT ElementVT = PartVT.getVectorElementType();
417 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
418 // undef elements.
419 SmallVector<SDValue, 16> Ops;
420 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
421 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
422 ElementVT, Val, DAG.getIntPtrConstant(i)));
423
424 for (unsigned i = ValueVT.getVectorNumElements(),
425 e = PartVT.getVectorNumElements(); i != e; ++i)
426 Ops.push_back(DAG.getUNDEF(ElementVT));
427
428 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
429
430 // FIXME: Use CONCAT for 2x -> 4x.
431
432 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
433 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
434 } else {
435 // Vector -> scalar conversion.
436 assert(ValueVT.getVectorElementType() == PartVT &&
437 ValueVT.getVectorNumElements() == 1 &&
438 "Only trivial vector-to-scalar conversions should get here!");
439 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000441 }
442
443 Parts[0] = Val;
444 return;
445 }
446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000448 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000450 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Chris Lattnera13b8602010-08-24 23:10:06 +0000451 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000452 unsigned NumElements = ValueVT.getVectorNumElements();
Chris Lattnera13b8602010-08-24 23:10:06 +0000453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000454 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
455 NumParts = NumRegs; // Silence a compiler warning.
456 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000458 // Split the vector into intermediate operands.
459 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000460 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000461 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000464 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000466 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000467 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000468 }
Chris Lattnera13b8602010-08-24 23:10:06 +0000469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000470 // Split the intermediate operands into legal parts.
471 if (NumParts == NumIntermediates) {
472 // If the register was not expanded, promote or copy the value,
473 // as appropriate.
474 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000475 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000476 } else if (NumParts > 0) {
477 // If the intermediate type was expanded, split each the value into
478 // legal parts.
479 assert(NumParts % NumIntermediates == 0 &&
480 "Must expand into a divisible number of parts!");
481 unsigned Factor = NumParts / NumIntermediates;
482 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 }
485}
486
Chris Lattnera13b8602010-08-24 23:10:06 +0000487
488
489
Dan Gohman462f6b52010-05-29 17:53:24 +0000490namespace {
491 /// RegsForValue - This struct represents the registers (physical or virtual)
492 /// that a particular set of values is assigned, and the type information
493 /// about the value. The most common situation is to represent one value at a
494 /// time, but struct or array values are handled element-wise as multiple
495 /// values. The splitting of aggregates is performed recursively, so that we
496 /// never have aggregate-typed registers. The values at this point do not
497 /// necessarily have legal types, so each value may require one or more
498 /// registers of some legal type.
499 ///
500 struct RegsForValue {
501 /// ValueVTs - The value types of the values, which may not be legal, and
502 /// may need be promoted or synthesized from one or more registers.
503 ///
504 SmallVector<EVT, 4> ValueVTs;
505
506 /// RegVTs - The value types of the registers. This is the same size as
507 /// ValueVTs and it records, for each value, what the type of the assigned
508 /// register or registers are. (Individual values are never synthesized
509 /// from more than one type of register.)
510 ///
511 /// With virtual registers, the contents of RegVTs is redundant with TLI's
512 /// getRegisterType member function, however when with physical registers
513 /// it is necessary to have a separate record of the types.
514 ///
515 SmallVector<EVT, 4> RegVTs;
516
517 /// Regs - This list holds the registers assigned to the values.
518 /// Each legal or promoted value requires one register, and each
519 /// expanded value requires multiple registers.
520 ///
521 SmallVector<unsigned, 4> Regs;
522
523 RegsForValue() {}
524
525 RegsForValue(const SmallVector<unsigned, 4> &regs,
526 EVT regvt, EVT valuevt)
527 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
528
Dan Gohman462f6b52010-05-29 17:53:24 +0000529 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
530 unsigned Reg, const Type *Ty) {
531 ComputeValueVTs(tli, Ty, ValueVTs);
532
533 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
534 EVT ValueVT = ValueVTs[Value];
535 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
536 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
537 for (unsigned i = 0; i != NumRegs; ++i)
538 Regs.push_back(Reg + i);
539 RegVTs.push_back(RegisterVT);
540 Reg += NumRegs;
541 }
542 }
543
544 /// areValueTypesLegal - Return true if types of all the values are legal.
545 bool areValueTypesLegal(const TargetLowering &TLI) {
546 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
547 EVT RegisterVT = RegVTs[Value];
548 if (!TLI.isTypeLegal(RegisterVT))
549 return false;
550 }
551 return true;
552 }
553
554 /// append - Add the specified values to this one.
555 void append(const RegsForValue &RHS) {
556 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
557 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
558 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
559 }
560
561 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
562 /// this value and returns the result as a ValueVTs value. This uses
563 /// Chain/Flag as the input and updates them for the output Chain/Flag.
564 /// If the Flag pointer is NULL, no flag is used.
565 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
566 DebugLoc dl,
567 SDValue &Chain, SDValue *Flag) const;
568
569 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
570 /// specified value into the registers specified by this object. This uses
571 /// Chain/Flag as the input and updates them for the output Chain/Flag.
572 /// If the Flag pointer is NULL, no flag is used.
573 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
574 SDValue &Chain, SDValue *Flag) const;
575
576 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
577 /// operand list. This adds the code marker, matching input operand index
578 /// (if applicable), and includes the number of values added into it.
579 void AddInlineAsmOperands(unsigned Kind,
580 bool HasMatching, unsigned MatchingIdx,
581 SelectionDAG &DAG,
582 std::vector<SDValue> &Ops) const;
583 };
584}
585
586/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
587/// this value and returns the result as a ValueVT value. This uses
588/// Chain/Flag as the input and updates them for the output Chain/Flag.
589/// If the Flag pointer is NULL, no flag is used.
590SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
591 FunctionLoweringInfo &FuncInfo,
592 DebugLoc dl,
593 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000594 // A Value with type {} or [0 x %t] needs no registers.
595 if (ValueVTs.empty())
596 return SDValue();
597
Dan Gohman462f6b52010-05-29 17:53:24 +0000598 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
599
600 // Assemble the legal parts into the final values.
601 SmallVector<SDValue, 4> Values(ValueVTs.size());
602 SmallVector<SDValue, 8> Parts;
603 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
604 // Copy the legal parts from the registers.
605 EVT ValueVT = ValueVTs[Value];
606 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
607 EVT RegisterVT = RegVTs[Value];
608
609 Parts.resize(NumRegs);
610 for (unsigned i = 0; i != NumRegs; ++i) {
611 SDValue P;
612 if (Flag == 0) {
613 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
614 } else {
615 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
616 *Flag = P.getValue(2);
617 }
618
619 Chain = P.getValue(1);
620
621 // If the source register was virtual and if we know something about it,
622 // add an assert node.
623 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
624 RegisterVT.isInteger() && !RegisterVT.isVector()) {
625 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
626 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
627 const FunctionLoweringInfo::LiveOutInfo &LOI =
628 FuncInfo.LiveOutRegInfo[SlotNo];
629
630 unsigned RegSize = RegisterVT.getSizeInBits();
631 unsigned NumSignBits = LOI.NumSignBits;
632 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
633
634 // FIXME: We capture more information than the dag can represent. For
635 // now, just use the tightest assertzext/assertsext possible.
636 bool isSExt = true;
637 EVT FromVT(MVT::Other);
638 if (NumSignBits == RegSize)
639 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
640 else if (NumZeroBits >= RegSize-1)
641 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
642 else if (NumSignBits > RegSize-8)
643 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
644 else if (NumZeroBits >= RegSize-8)
645 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
646 else if (NumSignBits > RegSize-16)
647 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
648 else if (NumZeroBits >= RegSize-16)
649 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
650 else if (NumSignBits > RegSize-32)
651 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
652 else if (NumZeroBits >= RegSize-32)
653 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
654
655 if (FromVT != MVT::Other)
656 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
657 RegisterVT, P, DAG.getValueType(FromVT));
658 }
659 }
660
661 Parts[i] = P;
662 }
663
664 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
665 NumRegs, RegisterVT, ValueVT);
666 Part += NumRegs;
667 Parts.clear();
668 }
669
670 return DAG.getNode(ISD::MERGE_VALUES, dl,
671 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
672 &Values[0], ValueVTs.size());
673}
674
675/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
676/// specified value into the registers specified by this object. This uses
677/// Chain/Flag as the input and updates them for the output Chain/Flag.
678/// If the Flag pointer is NULL, no flag is used.
679void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
680 SDValue &Chain, SDValue *Flag) const {
681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Get the list of the values's legal parts.
684 unsigned NumRegs = Regs.size();
685 SmallVector<SDValue, 8> Parts(NumRegs);
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 EVT ValueVT = ValueVTs[Value];
688 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
689 EVT RegisterVT = RegVTs[Value];
690
Chris Lattner3ac18842010-08-24 23:20:40 +0000691 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000692 &Parts[Part], NumParts, RegisterVT);
693 Part += NumParts;
694 }
695
696 // Copy the parts into the registers.
697 SmallVector<SDValue, 8> Chains(NumRegs);
698 for (unsigned i = 0; i != NumRegs; ++i) {
699 SDValue Part;
700 if (Flag == 0) {
701 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
702 } else {
703 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
704 *Flag = Part.getValue(1);
705 }
706
707 Chains[i] = Part.getValue(0);
708 }
709
710 if (NumRegs == 1 || Flag)
711 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
712 // flagged to it. That is the CopyToReg nodes and the user are considered
713 // a single scheduling unit. If we create a TokenFactor and return it as
714 // chain, then the TokenFactor is both a predecessor (operand) of the
715 // user as well as a successor (the TF operands are flagged to the user).
716 // c1, f1 = CopyToReg
717 // c2, f2 = CopyToReg
718 // c3 = TokenFactor c1, c2
719 // ...
720 // = op c3, ..., f2
721 Chain = Chains[NumRegs-1];
722 else
723 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
724}
725
726/// AddInlineAsmOperands - Add this value to the specified inlineasm node
727/// operand list. This adds the code marker and includes the number of
728/// values added into it.
729void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
730 unsigned MatchingIdx,
731 SelectionDAG &DAG,
732 std::vector<SDValue> &Ops) const {
733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
734
735 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
736 if (HasMatching)
737 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
738 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
739 Ops.push_back(Res);
740
741 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
742 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
743 EVT RegisterVT = RegVTs[Value];
744 for (unsigned i = 0; i != NumRegs; ++i) {
745 assert(Reg < Regs.size() && "Mismatch in # registers expected");
746 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
747 }
748 }
749}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000750
Dan Gohman2048b852009-11-23 18:04:58 +0000751void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000752 AA = &aa;
753 GFI = gfi;
754 TD = DAG.getTarget().getTargetData();
755}
756
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000757/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000758/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000759/// for a new block. This doesn't clear out information about
760/// additional blocks that are needed to complete switch lowering
761/// or PHI node updating; that information is cleared out as it is
762/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000763void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000764 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000765 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000766 PendingLoads.clear();
767 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000768 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000769 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000770 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000771}
772
773/// getRoot - Return the current virtual root of the Selection DAG,
774/// flushing any PendingLoad items. This must be done before emitting
775/// a store or any other node that may need to be ordered after any
776/// prior load instructions.
777///
Dan Gohman2048b852009-11-23 18:04:58 +0000778SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779 if (PendingLoads.empty())
780 return DAG.getRoot();
781
782 if (PendingLoads.size() == 1) {
783 SDValue Root = PendingLoads[0];
784 DAG.setRoot(Root);
785 PendingLoads.clear();
786 return Root;
787 }
788
789 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 &PendingLoads[0], PendingLoads.size());
792 PendingLoads.clear();
793 DAG.setRoot(Root);
794 return Root;
795}
796
797/// getControlRoot - Similar to getRoot, but instead of flushing all the
798/// PendingLoad items, flush all the PendingExports items. It is necessary
799/// to do this before emitting a terminator instruction.
800///
Dan Gohman2048b852009-11-23 18:04:58 +0000801SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000802 SDValue Root = DAG.getRoot();
803
804 if (PendingExports.empty())
805 return Root;
806
807 // Turn all of the CopyToReg chains into one factored node.
808 if (Root.getOpcode() != ISD::EntryToken) {
809 unsigned i = 0, e = PendingExports.size();
810 for (; i != e; ++i) {
811 assert(PendingExports[i].getNode()->getNumOperands() > 1);
812 if (PendingExports[i].getNode()->getOperand(0) == Root)
813 break; // Don't add the root if we already indirectly depend on it.
814 }
815
816 if (i == e)
817 PendingExports.push_back(Root);
818 }
819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 &PendingExports[0],
822 PendingExports.size());
823 PendingExports.clear();
824 DAG.setRoot(Root);
825 return Root;
826}
827
Bill Wendling4533cac2010-01-28 21:51:40 +0000828void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
829 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
830 DAG.AssignOrdering(Node, SDNodeOrder);
831
832 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
833 AssignOrderingToNode(Node->getOperand(I).getNode());
834}
835
Dan Gohman46510a72010-04-15 01:51:59 +0000836void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000837 // Set up outgoing PHI node register values before emitting the terminator.
838 if (isa<TerminatorInst>(&I))
839 HandlePHINodesInSuccessorBlocks(I.getParent());
840
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000841 CurDebugLoc = I.getDebugLoc();
842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000844
Dan Gohman92884f72010-04-20 15:03:56 +0000845 if (!isa<TerminatorInst>(&I) && !HasTailCall)
846 CopyToExportRegsIfNeeded(&I);
847
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000848 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849}
850
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000851void SelectionDAGBuilder::visitPHI(const PHINode &) {
852 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
853}
854
Dan Gohman46510a72010-04-15 01:51:59 +0000855void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856 // Note: this doesn't use InstVisitor, because it has to work with
857 // ConstantExpr's in addition to instructions.
858 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000859 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000860 // Build the switch statement using the Instruction.def file.
861#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000862 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863#include "llvm/Instruction.def"
864 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000865
866 // Assign the ordering to the freshly created DAG nodes.
867 if (NodeMap.count(&I)) {
868 ++SDNodeOrder;
869 AssignOrderingToNode(getValue(&I).getNode());
870 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000871}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000872
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000873// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
874// generate the debug data structures now that we've seen its definition.
875void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
876 SDValue Val) {
877 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
878 if (DDI.getDI()) {
879 const DbgValueInst *DI = DDI.getDI();
880 DebugLoc dl = DDI.getdl();
881 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
882 MDNode *Variable = DI->getVariable();
883 uint64_t Offset = DI->getOffset();
884 SDDbgValue *SDV;
885 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000886 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000887 SDV = DAG.getDbgValue(Variable, Val.getNode(),
888 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
889 DAG.AddDbgValue(SDV, Val.getNode(), false);
890 }
891 } else {
892 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
893 Offset, dl, SDNodeOrder);
894 DAG.AddDbgValue(SDV, 0, false);
895 }
896 DanglingDebugInfoMap[V] = DanglingDebugInfo();
897 }
898}
899
Dan Gohman28a17352010-07-01 01:59:43 +0000900// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000901SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000902 // If we already have an SDValue for this value, use it. It's important
903 // to do this first, so that we don't create a CopyFromReg if we already
904 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 SDValue &N = NodeMap[V];
906 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000907
Dan Gohman28a17352010-07-01 01:59:43 +0000908 // If there's a virtual register allocated and initialized for this
909 // value, use it.
910 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
911 if (It != FuncInfo.ValueMap.end()) {
912 unsigned InReg = It->second;
913 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
914 SDValue Chain = DAG.getEntryNode();
Eric Christopher723a05a2010-07-14 23:41:32 +0000915 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000916 }
917
918 // Otherwise create a new SDValue and remember it.
919 SDValue Val = getValueImpl(V);
920 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000921 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000922 return Val;
923}
924
925/// getNonRegisterValue - Return an SDValue for the given Value, but
926/// don't look in FuncInfo.ValueMap for a virtual register.
927SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
928 // If we already have an SDValue for this value, use it.
929 SDValue &N = NodeMap[V];
930 if (N.getNode()) return N;
931
932 // Otherwise create a new SDValue and remember it.
933 SDValue Val = getValueImpl(V);
934 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000935 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000936 return Val;
937}
938
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000939/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000940/// Create an SDValue for the given value.
941SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000942 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000943 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000944
Dan Gohman383b5f62010-04-17 15:32:28 +0000945 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000946 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000947
Dan Gohman383b5f62010-04-17 15:32:28 +0000948 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000949 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000951 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000952 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000953
Dan Gohman383b5f62010-04-17 15:32:28 +0000954 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000955 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000956
Nate Begeman9008ca62009-04-27 18:41:29 +0000957 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000958 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000959
Dan Gohman383b5f62010-04-17 15:32:28 +0000960 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000961 visit(CE->getOpcode(), *CE);
962 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000963 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 return N1;
965 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
968 SmallVector<SDValue, 4> Constants;
969 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
970 OI != OE; ++OI) {
971 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000972 // If the operand is an empty aggregate, there are no values.
973 if (!Val) continue;
974 // Add each leaf value from the operand to the Constants list
975 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
977 Constants.push_back(SDValue(Val, i));
978 }
Bill Wendling87710f02009-12-21 23:47:40 +0000979
Bill Wendling4533cac2010-01-28 21:51:40 +0000980 return DAG.getMergeValues(&Constants[0], Constants.size(),
981 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000982 }
983
Duncan Sands1df98592010-02-16 11:11:14 +0000984 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
986 "Unknown struct or array constant!");
987
Owen Andersone50ed302009-08-10 22:56:29 +0000988 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000989 ComputeValueVTs(TLI, C->getType(), ValueVTs);
990 unsigned NumElts = ValueVTs.size();
991 if (NumElts == 0)
992 return SDValue(); // empty struct
993 SmallVector<SDValue, 4> Constants(NumElts);
994 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000995 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000997 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000998 else if (EltVT.isFloatingPoint())
999 Constants[i] = DAG.getConstantFP(0, EltVT);
1000 else
1001 Constants[i] = DAG.getConstant(0, EltVT);
1002 }
Bill Wendling87710f02009-12-21 23:47:40 +00001003
Bill Wendling4533cac2010-01-28 21:51:40 +00001004 return DAG.getMergeValues(&Constants[0], NumElts,
1005 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001006 }
1007
Dan Gohman383b5f62010-04-17 15:32:28 +00001008 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001009 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001010
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 const VectorType *VecTy = cast<VectorType>(V->getType());
1012 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001014 // Now that we know the number and type of the elements, get that number of
1015 // elements into the Ops array based on what kind of constant it is.
1016 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001017 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 for (unsigned i = 0; i != NumElements; ++i)
1019 Ops.push_back(getValue(CP->getOperand(i)));
1020 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001021 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001022 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023
1024 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001025 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 Op = DAG.getConstantFP(0, EltVT);
1027 else
1028 Op = DAG.getConstant(0, EltVT);
1029 Ops.assign(NumElements, Op);
1030 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001033 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1034 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001036
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 // If this is a static alloca, generate it as the frameindex instead of
1038 // computation.
1039 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1040 DenseMap<const AllocaInst*, int>::iterator SI =
1041 FuncInfo.StaticAllocaMap.find(AI);
1042 if (SI != FuncInfo.StaticAllocaMap.end())
1043 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1044 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001045
Dan Gohman28a17352010-07-01 01:59:43 +00001046 // If this is an instruction which fast-isel has deferred, select it now.
1047 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001048 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1049 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1050 SDValue Chain = DAG.getEntryNode();
1051 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001053
Dan Gohman28a17352010-07-01 01:59:43 +00001054 llvm_unreachable("Can't get register for value!");
1055 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001056}
1057
Dan Gohman46510a72010-04-15 01:51:59 +00001058void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001059 SDValue Chain = getControlRoot();
1060 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001061 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001062
Dan Gohman7451d3e2010-05-29 17:03:36 +00001063 if (!FuncInfo.CanLowerReturn) {
1064 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001065 const Function *F = I.getParent()->getParent();
1066
1067 // Emit a store of the return value through the virtual register.
1068 // Leave Outs empty so that LowerReturn won't try to load return
1069 // registers the usual way.
1070 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001071 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001072 PtrValueVTs);
1073
1074 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1075 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001076
Owen Andersone50ed302009-08-10 22:56:29 +00001077 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001078 SmallVector<uint64_t, 4> Offsets;
1079 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001080 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001081
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001082 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001083 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001084 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1085 RetPtr.getValueType(), RetPtr,
1086 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001087 Chains[i] =
1088 DAG.getStore(Chain, getCurDebugLoc(),
1089 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001090 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001091 }
1092
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001093 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1094 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001095 } else if (I.getNumOperands() != 0) {
1096 SmallVector<EVT, 4> ValueVTs;
1097 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1098 unsigned NumValues = ValueVTs.size();
1099 if (NumValues) {
1100 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001101 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1102 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001103
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001104 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001105
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001106 const Function *F = I.getParent()->getParent();
1107 if (F->paramHasAttr(0, Attribute::SExt))
1108 ExtendKind = ISD::SIGN_EXTEND;
1109 else if (F->paramHasAttr(0, Attribute::ZExt))
1110 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001112 // FIXME: C calling convention requires the return type to be promoted
1113 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 // conventions. The frontend should mark functions whose return values
1115 // require promoting with signext or zeroext attributes.
1116 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1117 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1118 if (VT.bitsLT(MinVT))
1119 VT = MinVT;
1120 }
1121
1122 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1123 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1124 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001125 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1127 &Parts[0], NumParts, PartVT, ExtendKind);
1128
1129 // 'inreg' on function refers to return value
1130 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1131 if (F->paramHasAttr(0, Attribute::InReg))
1132 Flags.setInReg();
1133
1134 // Propagate extension type if any
1135 if (F->paramHasAttr(0, Attribute::SExt))
1136 Flags.setSExt();
1137 else if (F->paramHasAttr(0, Attribute::ZExt))
1138 Flags.setZExt();
1139
Dan Gohmanc9403652010-07-07 15:54:55 +00001140 for (unsigned i = 0; i < NumParts; ++i) {
1141 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1142 /*isfixed=*/true));
1143 OutVals.push_back(Parts[i]);
1144 }
Evan Cheng3927f432009-03-25 20:20:11 +00001145 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001146 }
1147 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001148
1149 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001150 CallingConv::ID CallConv =
1151 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001152 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001153 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001154
1155 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001157 "LowerReturn didn't return a valid chain!");
1158
1159 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161}
1162
Dan Gohmanad62f532009-04-23 23:13:24 +00001163/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1164/// created for it, emit nodes to copy the value into the virtual
1165/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001166void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001167 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1168 if (VMI != FuncInfo.ValueMap.end()) {
1169 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1170 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001171 }
1172}
1173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001174/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1175/// the current basic block, add it to ValueMap now so that we'll get a
1176/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001177void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178 // No need to export constants.
1179 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001181 // Already exported?
1182 if (FuncInfo.isExportedInst(V)) return;
1183
1184 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1185 CopyValueToVirtualRegister(V, Reg);
1186}
1187
Dan Gohman46510a72010-04-15 01:51:59 +00001188bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001189 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001190 // The operands of the setcc have to be in this block. We don't know
1191 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001192 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // Can export from current BB.
1194 if (VI->getParent() == FromBB)
1195 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001197 // Is already exported, noop.
1198 return FuncInfo.isExportedInst(V);
1199 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 // If this is an argument, we can export it if the BB is the entry block or
1202 // if it is already exported.
1203 if (isa<Argument>(V)) {
1204 if (FromBB == &FromBB->getParent()->getEntryBlock())
1205 return true;
1206
1207 // Otherwise, can only export this if it is already exported.
1208 return FuncInfo.isExportedInst(V);
1209 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // Otherwise, constants can always be exported.
1212 return true;
1213}
1214
1215static bool InBlock(const Value *V, const BasicBlock *BB) {
1216 if (const Instruction *I = dyn_cast<Instruction>(V))
1217 return I->getParent() == BB;
1218 return true;
1219}
1220
Dan Gohmanc2277342008-10-17 21:16:08 +00001221/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1222/// This function emits a branch and is used at the leaves of an OR or an
1223/// AND operator tree.
1224///
1225void
Dan Gohman46510a72010-04-15 01:51:59 +00001226SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001227 MachineBasicBlock *TBB,
1228 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001229 MachineBasicBlock *CurBB,
1230 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001231 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232
Dan Gohmanc2277342008-10-17 21:16:08 +00001233 // If the leaf of the tree is a comparison, merge the condition into
1234 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001235 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001236 // The operands of the cmp have to be in this block. We don't know
1237 // how to export them from some other block. If this is the first block
1238 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001239 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001240 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1241 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001242 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001243 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001244 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001245 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001246 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001247 } else {
1248 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001249 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001251
1252 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1254 SwitchCases.push_back(CB);
1255 return;
1256 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 }
1258
1259 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001260 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 NULL, TBB, FBB, CurBB);
1262 SwitchCases.push_back(CB);
1263}
1264
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001265/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001266void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001267 MachineBasicBlock *TBB,
1268 MachineBasicBlock *FBB,
1269 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001270 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001271 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001272 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001273 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001274 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001275 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1276 BOp->getParent() != CurBB->getBasicBlock() ||
1277 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1278 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001279 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001280 return;
1281 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 // Create TmpBB after CurBB.
1284 MachineFunction::iterator BBI = CurBB;
1285 MachineFunction &MF = DAG.getMachineFunction();
1286 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1287 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001288
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001289 if (Opc == Instruction::Or) {
1290 // Codegen X | Y as:
1291 // jmp_if_X TBB
1292 // jmp TmpBB
1293 // TmpBB:
1294 // jmp_if_Y TBB
1295 // jmp FBB
1296 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001299 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001302 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 } else {
1304 assert(Opc == Instruction::And && "Unknown merge op!");
1305 // Codegen X & Y as:
1306 // jmp_if_X TmpBB
1307 // jmp FBB
1308 // TmpBB:
1309 // jmp_if_Y TBB
1310 // jmp FBB
1311 //
1312 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001314 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001315 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 }
1320}
1321
1322/// If the set of cases should be emitted as a series of branches, return true.
1323/// If we should emit this as a bunch of and/or'd together conditions, return
1324/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001325bool
Dan Gohman2048b852009-11-23 18:04:58 +00001326SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 // If this is two comparisons of the same values or'd or and'd together, they
1330 // will get folded into a single comparison, so don't emit two blocks.
1331 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1332 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1333 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1334 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1335 return false;
1336 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Chris Lattner133ce872010-01-02 00:00:03 +00001338 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1339 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1340 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1341 Cases[0].CC == Cases[1].CC &&
1342 isa<Constant>(Cases[0].CmpRHS) &&
1343 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1344 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1345 return false;
1346 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1347 return false;
1348 }
1349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 return true;
1351}
1352
Dan Gohman46510a72010-04-15 01:51:59 +00001353void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001354 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001355
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001356 // Update machine-CFG edges.
1357 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1358
1359 // Figure out which block is immediately after the current one.
1360 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001361 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001362 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001363 NextBlock = BBI;
1364
1365 if (I.isUnconditional()) {
1366 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001367 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001370 if (Succ0MBB != NextBlock)
1371 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001372 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001373 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 return;
1376 }
1377
1378 // If this condition is one of the special cases we handle, do special stuff
1379 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001380 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1382
1383 // If this is a series of conditions that are or'd or and'd together, emit
1384 // this as a sequence of branches instead of setcc's with and/or operations.
1385 // For example, instead of something like:
1386 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001387 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // or C, F
1391 // jnz foo
1392 // Emit:
1393 // cmp A, B
1394 // je foo
1395 // cmp D, E
1396 // jle foo
1397 //
Dan Gohman46510a72010-04-15 01:51:59 +00001398 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001399 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 (BOp->getOpcode() == Instruction::And ||
1401 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001402 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1403 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 // If the compares in later blocks need to use values not currently
1405 // exported from this block, export them now. This block should always
1406 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001407 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // Allow some cases to be rejected.
1410 if (ShouldEmitAsBranches(SwitchCases)) {
1411 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1412 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1413 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1414 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001417 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 SwitchCases.erase(SwitchCases.begin());
1419 return;
1420 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 // Okay, we decided not to do this, remove any inserted MBB's and clear
1423 // SwitchCases.
1424 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001425 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 SwitchCases.clear();
1428 }
1429 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001432 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Use visitSwitchCase to actually insert the fast branch sequence for this
1436 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001437 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438}
1439
1440/// visitSwitchCase - Emits the necessary code to represent a single node in
1441/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001442void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1443 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 SDValue Cond;
1445 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001446 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001447
1448 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 if (CB.CmpMHS == NULL) {
1450 // Fold "(X == true)" to X and "(X == false)" to !X to
1451 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001452 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001453 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001455 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001456 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001458 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 } else {
1462 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1463
Anton Korobeynikov23218582008-12-23 22:25:27 +00001464 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1465 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466
1467 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001468 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469
1470 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001471 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001472 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001474 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001475 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001476 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 DAG.getConstant(High-Low, VT), ISD::SETULE);
1478 }
1479 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001482 SwitchBB->addSuccessor(CB.TrueBB);
1483 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // Set NextBlock to be the MBB immediately after the current one, if any.
1486 // This is used to avoid emitting unnecessary branches to the next block.
1487 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001488 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001489 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 // If the lhs block is the next block, invert the condition so that we can
1493 // fall through to the lhs instead of the rhs block.
1494 if (CB.TrueBB == NextBlock) {
1495 std::swap(CB.TrueBB, CB.FalseBB);
1496 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001497 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001499
Dale Johannesenf5d97892009-02-04 01:48:28 +00001500 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001502 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001503
Dan Gohmandeca0522010-06-24 17:08:31 +00001504 // Insert the false branch.
1505 if (CB.FalseBB != NextBlock)
1506 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1507 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001508
1509 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510}
1511
1512/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001513void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 // Emit the code for the jump table
1515 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001517 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1518 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001520 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1521 MVT::Other, Index.getValue(1),
1522 Table, Index);
1523 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524}
1525
1526/// visitJumpTableHeader - This function emits necessary code to produce index
1527/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001528void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001529 JumpTableHeader &JTH,
1530 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001531 // Subtract the lowest switch case value from the value being switched on and
1532 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 // difference between smallest and largest cases.
1534 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001535 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001536 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001537 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001538
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001539 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001540 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001541 // can be used as an index into the jump table in a subsequent basic block.
1542 // This value may be smaller or larger than the target's pointer type, and
1543 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001544 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545
Dan Gohman89496d02010-07-02 00:10:16 +00001546 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001547 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1548 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001549 JT.Reg = JumpTableReg;
1550
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001551 // Emit the range check for the jump table, and branch to the default block
1552 // for the switch statement if the value being switched on exceeds the largest
1553 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001554 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001555 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001556 DAG.getConstant(JTH.Last-JTH.First,VT),
1557 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558
1559 // Set NextBlock to be the MBB immediately after the current one, if any.
1560 // This is used to avoid emitting unnecessary branches to the next block.
1561 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001562 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001563
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001564 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565 NextBlock = BBI;
1566
Dale Johannesen66978ee2009-01-31 02:22:37 +00001567 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001569 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570
Bill Wendling4533cac2010-01-28 21:51:40 +00001571 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001572 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1573 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001574
Bill Wendling87710f02009-12-21 23:47:40 +00001575 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001576}
1577
1578/// visitBitTestHeader - This function emits necessary code to produce value
1579/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001580void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1581 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582 // Subtract the minimum value
1583 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001584 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001585 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001586 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587
1588 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001589 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001590 TLI.getSetCCResultType(Sub.getValueType()),
1591 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001592 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593
Bill Wendling87710f02009-12-21 23:47:40 +00001594 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1595 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596
Dan Gohman89496d02010-07-02 00:10:16 +00001597 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001598 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1599 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600
1601 // Set NextBlock to be the MBB immediately after the current one, if any.
1602 // This is used to avoid emitting unnecessary branches to the next block.
1603 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001604 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001605 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 NextBlock = BBI;
1607
1608 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1609
Dan Gohman99be8ae2010-04-19 22:41:47 +00001610 SwitchBB->addSuccessor(B.Default);
1611 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612
Dale Johannesen66978ee2009-01-31 02:22:37 +00001613 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001615 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001616
Bill Wendling4533cac2010-01-28 21:51:40 +00001617 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001618 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1619 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001620
Bill Wendling87710f02009-12-21 23:47:40 +00001621 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001622}
1623
1624/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001625void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1626 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001627 BitTestCase &B,
1628 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001629 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001630 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001631 SDValue Cmp;
1632 if (CountPopulation_64(B.Mask) == 1) {
1633 // Testing for a single bit; just compare the shift count with what it
1634 // would need to be to shift a 1 bit in that position.
1635 Cmp = DAG.getSetCC(getCurDebugLoc(),
1636 TLI.getSetCCResultType(ShiftOp.getValueType()),
1637 ShiftOp,
1638 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1639 TLI.getPointerTy()),
1640 ISD::SETEQ);
1641 } else {
1642 // Make desired shift
1643 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1644 TLI.getPointerTy(),
1645 DAG.getConstant(1, TLI.getPointerTy()),
1646 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001647
Dan Gohman8e0163a2010-06-24 02:06:24 +00001648 // Emit bit tests and jumps
1649 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1650 TLI.getPointerTy(), SwitchVal,
1651 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1652 Cmp = DAG.getSetCC(getCurDebugLoc(),
1653 TLI.getSetCCResultType(AndOp.getValueType()),
1654 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1655 ISD::SETNE);
1656 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657
Dan Gohman99be8ae2010-04-19 22:41:47 +00001658 SwitchBB->addSuccessor(B.TargetBB);
1659 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001660
Dale Johannesen66978ee2009-01-31 02:22:37 +00001661 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001663 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664
1665 // Set NextBlock to be the MBB immediately after the current one, if any.
1666 // This is used to avoid emitting unnecessary branches to the next block.
1667 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001668 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001669 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 NextBlock = BBI;
1671
Bill Wendling4533cac2010-01-28 21:51:40 +00001672 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001673 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1674 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001675
Bill Wendling87710f02009-12-21 23:47:40 +00001676 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677}
1678
Dan Gohman46510a72010-04-15 01:51:59 +00001679void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001680 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001681
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682 // Retrieve successors.
1683 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1684 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1685
Gabor Greifb67e6b32009-01-15 11:10:44 +00001686 const Value *Callee(I.getCalledValue());
1687 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688 visitInlineAsm(&I);
1689 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001690 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691
1692 // If the value of the invoke is used outside of its defining block, make it
1693 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001694 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695
1696 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001697 InvokeMBB->addSuccessor(Return);
1698 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699
1700 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001701 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1702 MVT::Other, getControlRoot(),
1703 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704}
1705
Dan Gohman46510a72010-04-15 01:51:59 +00001706void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707}
1708
1709/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1710/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001711bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1712 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001713 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001714 MachineBasicBlock *Default,
1715 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001717
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001719 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001721 return false;
1722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723 // Get the MachineFunction which holds the current MBB. This is used when
1724 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001725 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726
1727 // Figure out which block is immediately after the current one.
1728 MachineBasicBlock *NextBlock = 0;
1729 MachineFunction::iterator BBI = CR.CaseBB;
1730
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001731 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732 NextBlock = BBI;
1733
1734 // TODO: If any two of the cases has the same destination, and if one value
1735 // is the same as the other, but has one bit unset that the other has set,
1736 // use bit manipulation to do two compares at once. For example:
1737 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739 // Rearrange the case blocks so that the last one falls through if possible.
1740 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1741 // The last case block won't fall through into 'NextBlock' if we emit the
1742 // branches in this order. See if rearranging a case value would help.
1743 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1744 if (I->BB == NextBlock) {
1745 std::swap(*I, BackCase);
1746 break;
1747 }
1748 }
1749 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 // Create a CaseBlock record representing a conditional branch to
1752 // the Case's target mbb if the value being switched on SV is equal
1753 // to C.
1754 MachineBasicBlock *CurBlock = CR.CaseBB;
1755 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1756 MachineBasicBlock *FallThrough;
1757 if (I != E-1) {
1758 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1759 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001760
1761 // Put SV in a virtual register to make it available from the new blocks.
1762 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 } else {
1764 // If the last case doesn't match, go to the default block.
1765 FallThrough = Default;
1766 }
1767
Dan Gohman46510a72010-04-15 01:51:59 +00001768 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001769 ISD::CondCode CC;
1770 if (I->High == I->Low) {
1771 // This is just small small case range :) containing exactly 1 case
1772 CC = ISD::SETEQ;
1773 LHS = SV; RHS = I->High; MHS = NULL;
1774 } else {
1775 CC = ISD::SETLE;
1776 LHS = I->Low; MHS = SV; RHS = I->High;
1777 }
1778 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001780 // If emitting the first comparison, just call visitSwitchCase to emit the
1781 // code into the current block. Otherwise, push the CaseBlock onto the
1782 // vector to be later processed by SDISel, and insert the node's MBB
1783 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001784 if (CurBlock == SwitchBB)
1785 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 else
1787 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001788
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789 CurBlock = FallThrough;
1790 }
1791
1792 return true;
1793}
1794
1795static inline bool areJTsAllowed(const TargetLowering &TLI) {
1796 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001797 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1798 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001800
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001801static APInt ComputeRange(const APInt &First, const APInt &Last) {
1802 APInt LastExt(Last), FirstExt(First);
1803 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1804 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1805 return (LastExt - FirstExt + 1ULL);
1806}
1807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001809bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1810 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001811 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001812 MachineBasicBlock* Default,
1813 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 Case& FrontCase = *CR.Range.first;
1815 Case& BackCase = *(CR.Range.second-1);
1816
Chris Lattnere880efe2009-11-07 07:50:34 +00001817 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1818 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001819
Chris Lattnere880efe2009-11-07 07:50:34 +00001820 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1822 I!=E; ++I)
1823 TSize += I->size();
1824
Dan Gohmane0567812010-04-08 23:03:40 +00001825 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001827
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001828 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001829 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 if (Density < 0.4)
1831 return false;
1832
David Greene4b69d992010-01-05 01:24:57 +00001833 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001834 << "First entry: " << First << ". Last entry: " << Last << '\n'
1835 << "Range: " << Range
1836 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837
1838 // Get the MachineFunction which holds the current MBB. This is used when
1839 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001840 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841
1842 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001844 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845
1846 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1847
1848 // Create a new basic block to hold the code for loading the address
1849 // of the jump table, and jumping to it. Update successor information;
1850 // we will either branch to the default case for the switch, or the jump
1851 // table.
1852 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1853 CurMF->insert(BBI, JumpTableBB);
1854 CR.CaseBB->addSuccessor(Default);
1855 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857 // Build a vector of destination BBs, corresponding to each target
1858 // of the jump table. If the value of the jump table slot corresponds to
1859 // a case statement, push the case's BB onto the vector, otherwise, push
1860 // the default BB.
1861 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001862 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001864 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1865 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866
1867 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 DestBBs.push_back(I->BB);
1869 if (TEI==High)
1870 ++I;
1871 } else {
1872 DestBBs.push_back(Default);
1873 }
1874 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001877 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1878 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 E = DestBBs.end(); I != E; ++I) {
1880 if (!SuccsHandled[(*I)->getNumber()]) {
1881 SuccsHandled[(*I)->getNumber()] = true;
1882 JumpTableBB->addSuccessor(*I);
1883 }
1884 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001885
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001886 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001887 unsigned JTEncoding = TLI.getJumpTableEncoding();
1888 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001889 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 // Set the jump table information so that we can codegen it as a second
1892 // MachineBasicBlock
1893 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001894 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1895 if (CR.CaseBB == SwitchBB)
1896 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898 JTCases.push_back(JumpTableBlock(JTH, JT));
1899
1900 return true;
1901}
1902
1903/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1904/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001905bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1906 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001907 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001908 MachineBasicBlock *Default,
1909 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 // Get the MachineFunction which holds the current MBB. This is used when
1911 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001912 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913
1914 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001916 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917
1918 Case& FrontCase = *CR.Range.first;
1919 Case& BackCase = *(CR.Range.second-1);
1920 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1921
1922 // Size is the number of Cases represented by this range.
1923 unsigned Size = CR.Range.second - CR.Range.first;
1924
Chris Lattnere880efe2009-11-07 07:50:34 +00001925 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1926 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 double FMetric = 0;
1928 CaseItr Pivot = CR.Range.first + Size/2;
1929
1930 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1931 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001932 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1934 I!=E; ++I)
1935 TSize += I->size();
1936
Chris Lattnere880efe2009-11-07 07:50:34 +00001937 APInt LSize = FrontCase.size();
1938 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001939 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001940 << "First: " << First << ", Last: " << Last <<'\n'
1941 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1943 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001944 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1945 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001946 APInt Range = ComputeRange(LEnd, RBegin);
1947 assert((Range - 2ULL).isNonNegative() &&
1948 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001949 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001950 (LEnd - First + 1ULL).roundToDouble();
1951 double RDensity = (double)RSize.roundToDouble() /
1952 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001953 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001955 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001956 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1957 << "LDensity: " << LDensity
1958 << ", RDensity: " << RDensity << '\n'
1959 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 if (FMetric < Metric) {
1961 Pivot = J;
1962 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001963 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 }
1965
1966 LSize += J->size();
1967 RSize -= J->size();
1968 }
1969 if (areJTsAllowed(TLI)) {
1970 // If our case is dense we *really* should handle it earlier!
1971 assert((FMetric > 0) && "Should handle dense range earlier!");
1972 } else {
1973 Pivot = CR.Range.first + Size/2;
1974 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 CaseRange LHSR(CR.Range.first, Pivot);
1977 CaseRange RHSR(Pivot, CR.Range.second);
1978 Constant *C = Pivot->Low;
1979 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001982 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001984 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 // Pivot's Value, then we can branch directly to the LHS's Target,
1986 // rather than creating a leaf node for it.
1987 if ((LHSR.second - LHSR.first) == 1 &&
1988 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001989 cast<ConstantInt>(C)->getValue() ==
1990 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 TrueBB = LHSR.first->BB;
1992 } else {
1993 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1994 CurMF->insert(BBI, TrueBB);
1995 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001996
1997 // Put SV in a virtual register to make it available from the new blocks.
1998 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 // Similar to the optimization above, if the Value being switched on is
2002 // known to be less than the Constant CR.LT, and the current Case Value
2003 // is CR.LT - 1, then we can branch directly to the target block for
2004 // the current Case Value, rather than emitting a RHS leaf node for it.
2005 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002006 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2007 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002008 FalseBB = RHSR.first->BB;
2009 } else {
2010 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2011 CurMF->insert(BBI, FalseBB);
2012 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002013
2014 // Put SV in a virtual register to make it available from the new blocks.
2015 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 }
2017
2018 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002019 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002020 // Otherwise, branch to LHS.
2021 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2022
Dan Gohman99be8ae2010-04-19 22:41:47 +00002023 if (CR.CaseBB == SwitchBB)
2024 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 else
2026 SwitchCases.push_back(CB);
2027
2028 return true;
2029}
2030
2031/// handleBitTestsSwitchCase - if current case range has few destination and
2032/// range span less, than machine word bitwidth, encode case range into series
2033/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002034bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2035 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002036 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002037 MachineBasicBlock* Default,
2038 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002039 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002040 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041
2042 Case& FrontCase = *CR.Range.first;
2043 Case& BackCase = *(CR.Range.second-1);
2044
2045 // Get the MachineFunction which holds the current MBB. This is used when
2046 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002047 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002049 // If target does not have legal shift left, do not emit bit tests at all.
2050 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2051 return false;
2052
Anton Korobeynikov23218582008-12-23 22:25:27 +00002053 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2055 I!=E; ++I) {
2056 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 // Count unique destinations
2061 SmallSet<MachineBasicBlock*, 4> Dests;
2062 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2063 Dests.insert(I->BB);
2064 if (Dests.size() > 3)
2065 // Don't bother the code below, if there are too much unique destinations
2066 return false;
2067 }
David Greene4b69d992010-01-05 01:24:57 +00002068 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002069 << Dests.size() << '\n'
2070 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002073 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2074 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002075 APInt cmpRange = maxValue - minValue;
2076
David Greene4b69d992010-01-05 01:24:57 +00002077 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002078 << "Low bound: " << minValue << '\n'
2079 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002080
Dan Gohmane0567812010-04-08 23:03:40 +00002081 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 (!(Dests.size() == 1 && numCmps >= 3) &&
2083 !(Dests.size() == 2 && numCmps >= 5) &&
2084 !(Dests.size() >= 3 && numCmps >= 6)))
2085 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086
David Greene4b69d992010-01-05 01:24:57 +00002087 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002088 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 // Optimize the case where all the case values fit in a
2091 // word without having to subtract minValue. In this case,
2092 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002093 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002094 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 CaseBitsVector CasesBits;
2100 unsigned i, count = 0;
2101
2102 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2103 MachineBasicBlock* Dest = I->BB;
2104 for (i = 0; i < count; ++i)
2105 if (Dest == CasesBits[i].BB)
2106 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 if (i == count) {
2109 assert((count < 3) && "Too much destinations to test!");
2110 CasesBits.push_back(CaseBits(0, Dest, 0));
2111 count++;
2112 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002113
2114 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2115 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2116
2117 uint64_t lo = (lowValue - lowBound).getZExtValue();
2118 uint64_t hi = (highValue - lowBound).getZExtValue();
2119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 for (uint64_t j = lo; j <= hi; j++) {
2121 CasesBits[i].Mask |= 1ULL << j;
2122 CasesBits[i].Bits++;
2123 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 }
2126 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 BitTestInfo BTC;
2129
2130 // Figure out which block is immediately after the current one.
2131 MachineFunction::iterator BBI = CR.CaseBB;
2132 ++BBI;
2133
2134 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2135
David Greene4b69d992010-01-05 01:24:57 +00002136 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002138 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002139 << ", Bits: " << CasesBits[i].Bits
2140 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141
2142 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2143 CurMF->insert(BBI, CaseBB);
2144 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2145 CaseBB,
2146 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002147
2148 // Put SV in a virtual register to make it available from the new blocks.
2149 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151
2152 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002153 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 CR.CaseBB, Default, BTC);
2155
Dan Gohman99be8ae2010-04-19 22:41:47 +00002156 if (CR.CaseBB == SwitchBB)
2157 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 BitTestCases.push_back(BTB);
2160
2161 return true;
2162}
2163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002165size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2166 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002167 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168
2169 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2172 Cases.push_back(Case(SI.getSuccessorValue(i),
2173 SI.getSuccessorValue(i),
2174 SMBB));
2175 }
2176 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2177
2178 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 // Must recompute end() each iteration because it may be
2181 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002182 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2183 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2184 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 MachineBasicBlock* nextBB = J->BB;
2186 MachineBasicBlock* currentBB = I->BB;
2187
2188 // If the two neighboring cases go to the same destination, merge them
2189 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 I->High = J->High;
2192 J = Cases.erase(J);
2193 } else {
2194 I = J++;
2195 }
2196 }
2197
2198 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2199 if (I->Low != I->High)
2200 // A range counts double, since it requires two compares.
2201 ++numCmps;
2202 }
2203
2204 return numCmps;
2205}
2206
Dan Gohman46510a72010-04-15 01:51:59 +00002207void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002208 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 // Figure out which block is immediately after the current one.
2211 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2213
2214 // If there is only the default destination, branch to it if it is not the
2215 // next basic block. Otherwise, just fall through.
2216 if (SI.getNumOperands() == 2) {
2217 // Update machine-CFG edges.
2218
2219 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002220 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002221 if (Default != NextBlock)
2222 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2223 MVT::Other, getControlRoot(),
2224 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 return;
2227 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002229 // If there are any non-default case statements, create a vector of Cases
2230 // representing each one, and sort the vector so that we can efficiently
2231 // create a binary search tree from them.
2232 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002233 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002234 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002235 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002236 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237
2238 // Get the Value to be switched on and default basic blocks, which will be
2239 // inserted into CaseBlock records, representing basic blocks in the binary
2240 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002241 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242
2243 // Push the initial CaseRec onto the worklist
2244 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002245 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2246 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247
2248 while (!WorkList.empty()) {
2249 // Grab a record representing a case range to process off the worklist
2250 CaseRec CR = WorkList.back();
2251 WorkList.pop_back();
2252
Dan Gohman99be8ae2010-04-19 22:41:47 +00002253 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256 // If the range has few cases (two or less) emit a series of specific
2257 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002258 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002260
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002261 // If the switch has more than 5 blocks, and at least 40% dense, and the
2262 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002264 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2268 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002269 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 }
2271}
2272
Dan Gohman46510a72010-04-15 01:51:59 +00002273void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002274 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002275
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002276 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002277 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002278 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002279 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002280 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002281 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002282 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2283 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002284 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002285
Bill Wendling4533cac2010-01-28 21:51:40 +00002286 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2287 MVT::Other, getControlRoot(),
2288 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002289}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002290
Dan Gohman46510a72010-04-15 01:51:59 +00002291void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292 // -0.0 - X --> fneg
2293 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002294 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2296 const VectorType *DestTy = cast<VectorType>(I.getType());
2297 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002298 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002299 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002300 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002301 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002303 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2304 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 return;
2306 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002307 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002309
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002310 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002311 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002312 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002313 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2314 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002315 return;
2316 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002318 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319}
2320
Dan Gohman46510a72010-04-15 01:51:59 +00002321void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 SDValue Op1 = getValue(I.getOperand(0));
2323 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002324 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2325 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326}
2327
Dan Gohman46510a72010-04-15 01:51:59 +00002328void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329 SDValue Op1 = getValue(I.getOperand(0));
2330 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002331 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002332 Op2.getValueType() != TLI.getShiftAmountTy()) {
2333 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002334 EVT PTy = TLI.getPointerTy();
2335 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002336 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002337 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2338 TLI.getShiftAmountTy(), Op2);
2339 // If the operand is larger than the shift count type but the shift
2340 // count type has enough bits to represent any shift value, truncate
2341 // it now. This is a common case and it exposes the truncate to
2342 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002343 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002344 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2345 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2346 TLI.getShiftAmountTy(), Op2);
2347 // Otherwise we'll need to temporarily settle for some other
2348 // convenient type; type legalization will make adjustments as
2349 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002350 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002351 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002352 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002353 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002354 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002355 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002357
Bill Wendling4533cac2010-01-28 21:51:40 +00002358 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2359 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360}
2361
Dan Gohman46510a72010-04-15 01:51:59 +00002362void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002364 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002366 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367 predicate = ICmpInst::Predicate(IC->getPredicate());
2368 SDValue Op1 = getValue(I.getOperand(0));
2369 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002370 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002371
Owen Andersone50ed302009-08-10 22:56:29 +00002372 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002373 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374}
2375
Dan Gohman46510a72010-04-15 01:51:59 +00002376void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002378 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002380 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 predicate = FCmpInst::Predicate(FC->getPredicate());
2382 SDValue Op1 = getValue(I.getOperand(0));
2383 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002384 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002386 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387}
2388
Dan Gohman46510a72010-04-15 01:51:59 +00002389void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002390 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002391 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2392 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002393 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002394
Bill Wendling49fcff82009-12-21 22:30:11 +00002395 SmallVector<SDValue, 4> Values(NumValues);
2396 SDValue Cond = getValue(I.getOperand(0));
2397 SDValue TrueVal = getValue(I.getOperand(1));
2398 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002399
Bill Wendling4533cac2010-01-28 21:51:40 +00002400 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002401 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002402 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2403 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002404 SDValue(TrueVal.getNode(),
2405 TrueVal.getResNo() + i),
2406 SDValue(FalseVal.getNode(),
2407 FalseVal.getResNo() + i));
2408
Bill Wendling4533cac2010-01-28 21:51:40 +00002409 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2410 DAG.getVTList(&ValueVTs[0], NumValues),
2411 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002412}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413
Dan Gohman46510a72010-04-15 01:51:59 +00002414void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002415 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2416 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002417 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002418 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419}
2420
Dan Gohman46510a72010-04-15 01:51:59 +00002421void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2423 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2424 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002425 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002426 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427}
2428
Dan Gohman46510a72010-04-15 01:51:59 +00002429void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2431 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2432 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002434 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435}
2436
Dan Gohman46510a72010-04-15 01:51:59 +00002437void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 // FPTrunc is never a no-op cast, no need to check
2439 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002440 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002441 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2442 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443}
2444
Dan Gohman46510a72010-04-15 01:51:59 +00002445void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 // FPTrunc is never a no-op cast, no need to check
2447 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002448 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002449 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450}
2451
Dan Gohman46510a72010-04-15 01:51:59 +00002452void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453 // FPToUI is never a no-op cast, no need to check
2454 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002455 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002456 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457}
2458
Dan Gohman46510a72010-04-15 01:51:59 +00002459void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 // FPToSI is never a no-op cast, no need to check
2461 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002463 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464}
2465
Dan Gohman46510a72010-04-15 01:51:59 +00002466void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467 // UIToFP is never a no-op cast, no need to check
2468 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002469 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002470 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002471}
2472
Dan Gohman46510a72010-04-15 01:51:59 +00002473void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002474 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002476 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002477 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478}
2479
Dan Gohman46510a72010-04-15 01:51:59 +00002480void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481 // What to do depends on the size of the integer and the size of the pointer.
2482 // We can either truncate, zero extend, or no-op, accordingly.
2483 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002484 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002485 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486}
2487
Dan Gohman46510a72010-04-15 01:51:59 +00002488void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 // What to do depends on the size of the integer and the size of the pointer.
2490 // We can either truncate, zero extend, or no-op, accordingly.
2491 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002492 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002493 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494}
2495
Dan Gohman46510a72010-04-15 01:51:59 +00002496void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002498 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499
Bill Wendling49fcff82009-12-21 22:30:11 +00002500 // BitCast assures us that source and destination are the same size so this is
2501 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002502 if (DestVT != N.getValueType())
2503 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2504 DestVT, N)); // convert types.
2505 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002506 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507}
2508
Dan Gohman46510a72010-04-15 01:51:59 +00002509void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 SDValue InVec = getValue(I.getOperand(0));
2511 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002512 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002513 TLI.getPointerTy(),
2514 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002515 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2516 TLI.getValueType(I.getType()),
2517 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518}
2519
Dan Gohman46510a72010-04-15 01:51:59 +00002520void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002522 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002523 TLI.getPointerTy(),
2524 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002525 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2526 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527}
2528
Mon P Wangaeb06d22008-11-10 04:46:22 +00002529// Utility for visitShuffleVector - Returns true if the mask is mask starting
2530// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002531static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2532 unsigned MaskNumElts = Mask.size();
2533 for (unsigned i = 0; i != MaskNumElts; ++i)
2534 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002535 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002536 return true;
2537}
2538
Dan Gohman46510a72010-04-15 01:51:59 +00002539void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002540 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002541 SDValue Src1 = getValue(I.getOperand(0));
2542 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543
Nate Begeman9008ca62009-04-27 18:41:29 +00002544 // Convert the ConstantVector mask operand into an array of ints, with -1
2545 // representing undef values.
2546 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002547 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002548 unsigned MaskNumElts = MaskElts.size();
2549 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 if (isa<UndefValue>(MaskElts[i]))
2551 Mask.push_back(-1);
2552 else
2553 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2554 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002555
Owen Andersone50ed302009-08-10 22:56:29 +00002556 EVT VT = TLI.getValueType(I.getType());
2557 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002558 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002559
Mon P Wangc7849c22008-11-16 05:06:27 +00002560 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002561 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2562 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002563 return;
2564 }
2565
2566 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002567 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2568 // Mask is longer than the source vectors and is a multiple of the source
2569 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002570 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002571 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2572 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2574 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002575 return;
2576 }
2577
Mon P Wangc7849c22008-11-16 05:06:27 +00002578 // Pad both vectors with undefs to make them the same length as the mask.
2579 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002580 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2581 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002582 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002583
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2585 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002586 MOps1[0] = Src1;
2587 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002588
2589 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2590 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 &MOps1[0], NumConcat);
2592 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002593 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002595
Mon P Wangaeb06d22008-11-10 04:46:22 +00002596 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002598 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002599 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002600 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 MappedOps.push_back(Idx);
2602 else
2603 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002604 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002605
Bill Wendling4533cac2010-01-28 21:51:40 +00002606 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2607 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002608 return;
2609 }
2610
Mon P Wangc7849c22008-11-16 05:06:27 +00002611 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002612 // Analyze the access pattern of the vector to see if we can extract
2613 // two subvectors and do the shuffle. The analysis is done by calculating
2614 // the range of elements the mask access on both vectors.
2615 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2616 int MaxRange[2] = {-1, -1};
2617
Nate Begeman5a5ca152009-04-29 05:20:52 +00002618 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 int Idx = Mask[i];
2620 int Input = 0;
2621 if (Idx < 0)
2622 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002623
Nate Begeman5a5ca152009-04-29 05:20:52 +00002624 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 Input = 1;
2626 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002627 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 if (Idx > MaxRange[Input])
2629 MaxRange[Input] = Idx;
2630 if (Idx < MinRange[Input])
2631 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002632 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002633
Mon P Wangc7849c22008-11-16 05:06:27 +00002634 // Check if the access is smaller than the vector size and can we find
2635 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002636 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2637 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002638 int StartIdx[2]; // StartIdx to extract from
2639 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002640 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002641 RangeUse[Input] = 0; // Unused
2642 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002643 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002644 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002645 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002646 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002647 RangeUse[Input] = 1; // Extract from beginning of the vector
2648 StartIdx[Input] = 0;
2649 } else {
2650 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002651 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002652 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002653 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002654 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002655 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002656 }
2657
Bill Wendling636e2582009-08-21 18:16:06 +00002658 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002659 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002660 return;
2661 }
2662 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2663 // Extract appropriate subvector and generate a vector shuffle
2664 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002665 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002666 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002667 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002668 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002669 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002670 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002671 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002672
Mon P Wangc7849c22008-11-16 05:06:27 +00002673 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002675 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 int Idx = Mask[i];
2677 if (Idx < 0)
2678 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002679 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 MappedOps.push_back(Idx - StartIdx[0]);
2681 else
2682 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002683 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002684
Bill Wendling4533cac2010-01-28 21:51:40 +00002685 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2686 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002687 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002688 }
2689 }
2690
Mon P Wangc7849c22008-11-16 05:06:27 +00002691 // We can't use either concat vectors or extract subvectors so fall back to
2692 // replacing the shuffle with extract and build vector.
2693 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002694 EVT EltVT = VT.getVectorElementType();
2695 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002696 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002697 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002699 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002700 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002702 SDValue Res;
2703
Nate Begeman5a5ca152009-04-29 05:20:52 +00002704 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002705 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2706 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002707 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002708 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2709 EltVT, Src2,
2710 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2711
2712 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713 }
2714 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002715
Bill Wendling4533cac2010-01-28 21:51:40 +00002716 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2717 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718}
2719
Dan Gohman46510a72010-04-15 01:51:59 +00002720void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721 const Value *Op0 = I.getOperand(0);
2722 const Value *Op1 = I.getOperand(1);
2723 const Type *AggTy = I.getType();
2724 const Type *ValTy = Op1->getType();
2725 bool IntoUndef = isa<UndefValue>(Op0);
2726 bool FromUndef = isa<UndefValue>(Op1);
2727
2728 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2729 I.idx_begin(), I.idx_end());
2730
Owen Andersone50ed302009-08-10 22:56:29 +00002731 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002732 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002733 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2735
2736 unsigned NumAggValues = AggValueVTs.size();
2737 unsigned NumValValues = ValValueVTs.size();
2738 SmallVector<SDValue, 4> Values(NumAggValues);
2739
2740 SDValue Agg = getValue(Op0);
2741 SDValue Val = getValue(Op1);
2742 unsigned i = 0;
2743 // Copy the beginning value(s) from the original aggregate.
2744 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002745 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 SDValue(Agg.getNode(), Agg.getResNo() + i);
2747 // Copy values from the inserted value(s).
2748 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002749 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2751 // Copy remaining value(s) from the original aggregate.
2752 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002753 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002754 SDValue(Agg.getNode(), Agg.getResNo() + i);
2755
Bill Wendling4533cac2010-01-28 21:51:40 +00002756 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2757 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2758 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759}
2760
Dan Gohman46510a72010-04-15 01:51:59 +00002761void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 const Value *Op0 = I.getOperand(0);
2763 const Type *AggTy = Op0->getType();
2764 const Type *ValTy = I.getType();
2765 bool OutOfUndef = isa<UndefValue>(Op0);
2766
2767 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2768 I.idx_begin(), I.idx_end());
2769
Owen Andersone50ed302009-08-10 22:56:29 +00002770 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2772
2773 unsigned NumValValues = ValValueVTs.size();
2774 SmallVector<SDValue, 4> Values(NumValValues);
2775
2776 SDValue Agg = getValue(Op0);
2777 // Copy out the selected value(s).
2778 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2779 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002780 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002781 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002782 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002783
Bill Wendling4533cac2010-01-28 21:51:40 +00002784 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2785 DAG.getVTList(&ValValueVTs[0], NumValValues),
2786 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787}
2788
Dan Gohman46510a72010-04-15 01:51:59 +00002789void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790 SDValue N = getValue(I.getOperand(0));
2791 const Type *Ty = I.getOperand(0)->getType();
2792
Dan Gohman46510a72010-04-15 01:51:59 +00002793 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002795 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2797 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2798 if (Field) {
2799 // N = N + Offset
2800 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002801 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802 DAG.getIntPtrConstant(Offset));
2803 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002804
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002805 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002806 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2807 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2808
2809 // Offset canonically 0 for unions, but type changes
2810 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 } else {
2812 Ty = cast<SequentialType>(Ty)->getElementType();
2813
2814 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002815 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002816 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002817 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002818 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002819 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002820 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002821 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002822 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002823 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2824 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002825 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002826 else
Evan Chengb1032a82009-02-09 20:54:38 +00002827 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002828
Dale Johannesen66978ee2009-01-31 02:22:37 +00002829 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002830 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831 continue;
2832 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002835 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2836 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837 SDValue IdxN = getValue(Idx);
2838
2839 // If the index is smaller or larger than intptr_t, truncate or extend
2840 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002841 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842
2843 // If this is a multiply by a power of two, turn it into a shl
2844 // immediately. This is a very common case.
2845 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002846 if (ElementSize.isPowerOf2()) {
2847 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002848 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002849 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002850 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002852 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002853 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002854 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855 }
2856 }
2857
Scott Michelfdc40a02009-02-17 22:15:04 +00002858 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002859 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860 }
2861 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 setValue(&I, N);
2864}
2865
Dan Gohman46510a72010-04-15 01:51:59 +00002866void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867 // If this is a fixed sized alloca in the entry block of the function,
2868 // allocate it statically on the stack.
2869 if (FuncInfo.StaticAllocaMap.count(&I))
2870 return; // getValue will auto-populate this.
2871
2872 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002873 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 unsigned Align =
2875 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2876 I.getAlignment());
2877
2878 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002879
Owen Andersone50ed302009-08-10 22:56:29 +00002880 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002881 if (AllocSize.getValueType() != IntPtr)
2882 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2883
2884 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2885 AllocSize,
2886 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 // Handle alignment. If the requested alignment is less than or equal to
2889 // the stack alignment, ignore it. If the size is greater than or equal to
2890 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002891 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002892 if (Align <= StackAlign)
2893 Align = 0;
2894
2895 // Round the size of the allocation up to the stack alignment size
2896 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002897 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002898 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002899 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002901 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002902 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002903 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2905
2906 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002907 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002908 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002909 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 setValue(&I, DSA);
2911 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 // Inform the Frame Information that we have just allocated a variable-sized
2914 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002915 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916}
2917
Dan Gohman46510a72010-04-15 01:51:59 +00002918void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 const Value *SV = I.getOperand(0);
2920 SDValue Ptr = getValue(SV);
2921
2922 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002924 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002925 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 unsigned Alignment = I.getAlignment();
2927
Owen Andersone50ed302009-08-10 22:56:29 +00002928 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 SmallVector<uint64_t, 4> Offsets;
2930 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2931 unsigned NumValues = ValueVTs.size();
2932 if (NumValues == 0)
2933 return;
2934
2935 SDValue Root;
2936 bool ConstantMemory = false;
2937 if (I.isVolatile())
2938 // Serialize volatile loads with other side effects.
2939 Root = getRoot();
2940 else if (AA->pointsToConstantMemory(SV)) {
2941 // Do not serialize (non-volatile) loads of constant memory with anything.
2942 Root = DAG.getEntryNode();
2943 ConstantMemory = true;
2944 } else {
2945 // Do not serialize non-volatile loads against each other.
2946 Root = DAG.getRoot();
2947 }
2948
2949 SmallVector<SDValue, 4> Values(NumValues);
2950 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002951 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002953 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2954 PtrVT, Ptr,
2955 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002956 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002957 A, SV, Offsets[i], isVolatile,
2958 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960 Values[i] = L;
2961 Chains[i] = L.getValue(1);
2962 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002965 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002966 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967 if (isVolatile)
2968 DAG.setRoot(Chain);
2969 else
2970 PendingLoads.push_back(Chain);
2971 }
2972
Bill Wendling4533cac2010-01-28 21:51:40 +00002973 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2974 DAG.getVTList(&ValueVTs[0], NumValues),
2975 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002976}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977
Dan Gohman46510a72010-04-15 01:51:59 +00002978void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2979 const Value *SrcV = I.getOperand(0);
2980 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002981
Owen Andersone50ed302009-08-10 22:56:29 +00002982 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 SmallVector<uint64_t, 4> Offsets;
2984 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2985 unsigned NumValues = ValueVTs.size();
2986 if (NumValues == 0)
2987 return;
2988
2989 // Get the lowered operands. Note that we do this after
2990 // checking if NumResults is zero, because with zero results
2991 // the operands won't have values in the map.
2992 SDValue Src = getValue(SrcV);
2993 SDValue Ptr = getValue(PtrV);
2994
2995 SDValue Root = getRoot();
2996 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002997 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002999 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00003001
3002 for (unsigned i = 0; i != NumValues; ++i) {
3003 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3004 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003005 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003006 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00003007 Add, PtrV, Offsets[i], isVolatile,
3008 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00003009 }
3010
Bill Wendling4533cac2010-01-28 21:51:40 +00003011 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3012 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013}
3014
3015/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3016/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003017void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003018 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019 bool HasChain = !I.doesNotAccessMemory();
3020 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3021
3022 // Build the operand list.
3023 SmallVector<SDValue, 8> Ops;
3024 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3025 if (OnlyLoad) {
3026 // We don't need to serialize loads against other loads.
3027 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003028 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003029 Ops.push_back(getRoot());
3030 }
3031 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003032
3033 // Info is set by getTgtMemInstrinsic
3034 TargetLowering::IntrinsicInfo Info;
3035 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3036
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003037 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003038 if (!IsTgtIntrinsic)
3039 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040
3041 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003042 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3043 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 assert(TLI.isTypeLegal(Op.getValueType()) &&
3045 "Intrinsic uses a non-legal type?");
3046 Ops.push_back(Op);
3047 }
3048
Owen Andersone50ed302009-08-10 22:56:29 +00003049 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003050 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3051#ifndef NDEBUG
3052 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3053 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3054 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 }
Bob Wilson8d919552009-07-31 22:41:21 +00003056#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003059 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003060
Bob Wilson8d919552009-07-31 22:41:21 +00003061 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062
3063 // Create the node.
3064 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003065 if (IsTgtIntrinsic) {
3066 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003067 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003068 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003069 Info.memVT, Info.ptrVal, Info.offset,
3070 Info.align, Info.vol,
3071 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003072 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003073 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003074 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003075 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003076 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003077 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003078 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003079 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003080 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003081 }
3082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 if (HasChain) {
3084 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3085 if (OnlyLoad)
3086 PendingLoads.push_back(Chain);
3087 else
3088 DAG.setRoot(Chain);
3089 }
Bill Wendling856ff412009-12-22 00:12:37 +00003090
Benjamin Kramerf0127052010-01-05 13:12:22 +00003091 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003093 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003094 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003095 }
Bill Wendling856ff412009-12-22 00:12:37 +00003096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003097 setValue(&I, Result);
3098 }
3099}
3100
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003101/// GetSignificand - Get the significand and build it into a floating-point
3102/// number with exponent of 1:
3103///
3104/// Op = (Op & 0x007fffff) | 0x3f800000;
3105///
3106/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003107static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003108GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3110 DAG.getConstant(0x007fffff, MVT::i32));
3111 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3112 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003113 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003114}
3115
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003116/// GetExponent - Get the exponent:
3117///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003118/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003119///
3120/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003121static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003122GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003123 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3125 DAG.getConstant(0x7f800000, MVT::i32));
3126 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003127 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3129 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003130 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003131}
3132
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003133/// getF32Constant - Get 32-bit floating point constant.
3134static SDValue
3135getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003137}
3138
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003139/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003140/// visitIntrinsicCall: I is a call instruction
3141/// Op is the associated NodeType for I
3142const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003143SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3144 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003145 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003146 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003147 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003148 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003149 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003150 getValue(I.getArgOperand(0)),
3151 getValue(I.getArgOperand(1)),
3152 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 setValue(&I, L);
3154 DAG.setRoot(L.getValue(1));
3155 return 0;
3156}
3157
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003158// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003159const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003160SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003161 SDValue Op1 = getValue(I.getArgOperand(0));
3162 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003163
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003165 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003166 return 0;
3167}
Bill Wendling74c37652008-12-09 22:08:41 +00003168
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003169/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3170/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003171void
Dan Gohman46510a72010-04-15 01:51:59 +00003172SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003173 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003174 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003175
Gabor Greif0635f352010-06-25 09:38:13 +00003176 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003177 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003178 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003179
3180 // Put the exponent in the right bit position for later addition to the
3181 // final result:
3182 //
3183 // #define LOG2OFe 1.4426950f
3184 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003186 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003188
3189 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3191 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003192
3193 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003195 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003196
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003197 if (LimitFloatPrecision <= 6) {
3198 // For floating-point precision of 6:
3199 //
3200 // TwoToFractionalPartOfX =
3201 // 0.997535578f +
3202 // (0.735607626f + 0.252464424f * x) * x;
3203 //
3204 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003206 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003208 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3210 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003211 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003213
3214 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003216 TwoToFracPartOfX, IntegerPartOfX);
3217
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003219 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3220 // For floating-point precision of 12:
3221 //
3222 // TwoToFractionalPartOfX =
3223 // 0.999892986f +
3224 // (0.696457318f +
3225 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3226 //
3227 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003229 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003231 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3233 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003234 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3236 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003237 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003239
3240 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003242 TwoToFracPartOfX, IntegerPartOfX);
3243
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003245 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3246 // For floating-point precision of 18:
3247 //
3248 // TwoToFractionalPartOfX =
3249 // 0.999999982f +
3250 // (0.693148872f +
3251 // (0.240227044f +
3252 // (0.554906021e-1f +
3253 // (0.961591928e-2f +
3254 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3255 //
3256 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003258 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003260 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3262 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003263 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3265 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003266 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3268 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3271 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3274 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003275 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003276 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003278
3279 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003281 TwoToFracPartOfX, IntegerPartOfX);
3282
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003284 }
3285 } else {
3286 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003287 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003288 getValue(I.getArgOperand(0)).getValueType(),
3289 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003290 }
3291
Dale Johannesen59e577f2008-09-05 18:38:42 +00003292 setValue(&I, result);
3293}
3294
Bill Wendling39150252008-09-09 20:39:27 +00003295/// visitLog - Lower a log intrinsic. Handles the special sequences for
3296/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003297void
Dan Gohman46510a72010-04-15 01:51:59 +00003298SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003299 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003300 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003301
Gabor Greif0635f352010-06-25 09:38:13 +00003302 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003303 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003304 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003306
3307 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003308 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003310 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003311
3312 // Get the significand and build it into a floating-point number with
3313 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003314 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003315
3316 if (LimitFloatPrecision <= 6) {
3317 // For floating-point precision of 6:
3318 //
3319 // LogofMantissa =
3320 // -1.1609546f +
3321 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003322 //
Bill Wendling39150252008-09-09 20:39:27 +00003323 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003325 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3329 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003331
Scott Michelfdc40a02009-02-17 22:15:04 +00003332 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003334 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3335 // For floating-point precision of 12:
3336 //
3337 // LogOfMantissa =
3338 // -1.7417939f +
3339 // (2.8212026f +
3340 // (-1.4699568f +
3341 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3342 //
3343 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003345 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003347 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3349 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003350 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3352 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003353 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3355 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003357
Scott Michelfdc40a02009-02-17 22:15:04 +00003358 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003360 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3361 // For floating-point precision of 18:
3362 //
3363 // LogOfMantissa =
3364 // -2.1072184f +
3365 // (4.2372794f +
3366 // (-3.7029485f +
3367 // (2.2781945f +
3368 // (-0.87823314f +
3369 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3370 //
3371 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003373 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3377 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3380 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003381 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3383 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3386 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003387 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3389 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003391
Scott Michelfdc40a02009-02-17 22:15:04 +00003392 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003393 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003394 }
3395 } else {
3396 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003397 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003398 getValue(I.getArgOperand(0)).getValueType(),
3399 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003400 }
3401
Dale Johannesen59e577f2008-09-05 18:38:42 +00003402 setValue(&I, result);
3403}
3404
Bill Wendling3eb59402008-09-09 00:28:24 +00003405/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3406/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003407void
Dan Gohman46510a72010-04-15 01:51:59 +00003408SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003409 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003410 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003411
Gabor Greif0635f352010-06-25 09:38:13 +00003412 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003413 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003414 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003416
Bill Wendling39150252008-09-09 20:39:27 +00003417 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003418 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003419
Bill Wendling3eb59402008-09-09 00:28:24 +00003420 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003421 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003422 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003423
Bill Wendling3eb59402008-09-09 00:28:24 +00003424 // Different possible minimax approximations of significand in
3425 // floating-point for various degrees of accuracy over [1,2].
3426 if (LimitFloatPrecision <= 6) {
3427 // For floating-point precision of 6:
3428 //
3429 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3430 //
3431 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003433 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3437 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003438 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003439
Scott Michelfdc40a02009-02-17 22:15:04 +00003440 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003442 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3443 // For floating-point precision of 12:
3444 //
3445 // Log2ofMantissa =
3446 // -2.51285454f +
3447 // (4.07009056f +
3448 // (-2.12067489f +
3449 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003450 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003451 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003455 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003456 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3457 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003458 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3460 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003461 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3463 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003464 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003465
Scott Michelfdc40a02009-02-17 22:15:04 +00003466 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003468 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3469 // For floating-point precision of 18:
3470 //
3471 // Log2ofMantissa =
3472 // -3.0400495f +
3473 // (6.1129976f +
3474 // (-5.3420409f +
3475 // (3.2865683f +
3476 // (-1.2669343f +
3477 // (0.27515199f -
3478 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3479 //
3480 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3486 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3489 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3492 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3495 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3498 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003500
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003503 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003504 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003505 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003506 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003507 getValue(I.getArgOperand(0)).getValueType(),
3508 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003509 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003510
Dale Johannesen59e577f2008-09-05 18:38:42 +00003511 setValue(&I, result);
3512}
3513
Bill Wendling3eb59402008-09-09 00:28:24 +00003514/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3515/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003516void
Dan Gohman46510a72010-04-15 01:51:59 +00003517SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003518 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003519 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003520
Gabor Greif0635f352010-06-25 09:38:13 +00003521 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003522 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003523 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003525
Bill Wendling39150252008-09-09 20:39:27 +00003526 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003527 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003529 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003530
3531 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003532 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003533 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003534
3535 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003536 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003537 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003538 // Log10ofMantissa =
3539 // -0.50419619f +
3540 // (0.60948995f - 0.10380950f * x) * x;
3541 //
3542 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003544 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003546 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3548 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003549 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003550
Scott Michelfdc40a02009-02-17 22:15:04 +00003551 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003553 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3554 // For floating-point precision of 12:
3555 //
3556 // Log10ofMantissa =
3557 // -0.64831180f +
3558 // (0.91751397f +
3559 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3560 //
3561 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003563 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3567 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3570 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003571 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003572
Scott Michelfdc40a02009-02-17 22:15:04 +00003573 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003575 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003576 // For floating-point precision of 18:
3577 //
3578 // Log10ofMantissa =
3579 // -0.84299375f +
3580 // (1.5327582f +
3581 // (-1.0688956f +
3582 // (0.49102474f +
3583 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3584 //
3585 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3591 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3594 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3597 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3600 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003602
Scott Michelfdc40a02009-02-17 22:15:04 +00003603 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003605 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003606 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003607 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003608 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003609 getValue(I.getArgOperand(0)).getValueType(),
3610 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003611 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003612
Dale Johannesen59e577f2008-09-05 18:38:42 +00003613 setValue(&I, result);
3614}
3615
Bill Wendlinge10c8142008-09-09 22:39:21 +00003616/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3617/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003618void
Dan Gohman46510a72010-04-15 01:51:59 +00003619SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003620 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003621 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003622
Gabor Greif0635f352010-06-25 09:38:13 +00003623 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003624 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003625 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003626
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003628
3629 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3631 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003632
3633 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003635 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003636
3637 if (LimitFloatPrecision <= 6) {
3638 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003639 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003640 // TwoToFractionalPartOfX =
3641 // 0.997535578f +
3642 // (0.735607626f + 0.252464424f * x) * x;
3643 //
3644 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003646 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3650 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003651 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003653 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003655
Scott Michelfdc40a02009-02-17 22:15:04 +00003656 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003658 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3659 // For floating-point precision of 12:
3660 //
3661 // TwoToFractionalPartOfX =
3662 // 0.999892986f +
3663 // (0.696457318f +
3664 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3665 //
3666 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3672 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3675 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003678 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003680
Scott Michelfdc40a02009-02-17 22:15:04 +00003681 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003683 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3684 // For floating-point precision of 18:
3685 //
3686 // TwoToFractionalPartOfX =
3687 // 0.999999982f +
3688 // (0.693148872f +
3689 // (0.240227044f +
3690 // (0.554906021e-1f +
3691 // (0.961591928e-2f +
3692 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3693 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3699 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3702 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3705 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3708 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3711 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003714 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003716
Scott Michelfdc40a02009-02-17 22:15:04 +00003717 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003719 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003720 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003721 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003722 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003723 getValue(I.getArgOperand(0)).getValueType(),
3724 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003725 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003726
Dale Johannesen601d3c02008-09-05 01:48:15 +00003727 setValue(&I, result);
3728}
3729
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003730/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3731/// limited-precision mode with x == 10.0f.
3732void
Dan Gohman46510a72010-04-15 01:51:59 +00003733SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003734 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003735 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003736 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003737 bool IsExp10 = false;
3738
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003740 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003741 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3742 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3743 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3744 APFloat Ten(10.0f);
3745 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3746 }
3747 }
3748 }
3749
3750 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003751 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003752
3753 // Put the exponent in the right bit position for later addition to the
3754 // final result:
3755 //
3756 // #define LOG2OF10 3.3219281f
3757 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003759 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003761
3762 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3764 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003765
3766 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003768 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003769
3770 if (LimitFloatPrecision <= 6) {
3771 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003772 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773 // twoToFractionalPartOfX =
3774 // 0.997535578f +
3775 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003776 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003777 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3783 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003786 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003788
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003789 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003791 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3792 // For floating-point precision of 12:
3793 //
3794 // TwoToFractionalPartOfX =
3795 // 0.999892986f +
3796 // (0.696457318f +
3797 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3798 //
3799 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3805 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3808 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003811 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003813
Scott Michelfdc40a02009-02-17 22:15:04 +00003814 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003816 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3817 // For floating-point precision of 18:
3818 //
3819 // TwoToFractionalPartOfX =
3820 // 0.999999982f +
3821 // (0.693148872f +
3822 // (0.240227044f +
3823 // (0.554906021e-1f +
3824 // (0.961591928e-2f +
3825 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3826 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3832 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3835 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3838 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3841 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003842 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3844 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003847 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003849
Scott Michelfdc40a02009-02-17 22:15:04 +00003850 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003852 }
3853 } else {
3854 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003855 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003856 getValue(I.getArgOperand(0)).getValueType(),
3857 getValue(I.getArgOperand(0)),
3858 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003859 }
3860
3861 setValue(&I, result);
3862}
3863
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003864
3865/// ExpandPowI - Expand a llvm.powi intrinsic.
3866static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3867 SelectionDAG &DAG) {
3868 // If RHS is a constant, we can expand this out to a multiplication tree,
3869 // otherwise we end up lowering to a call to __powidf2 (for example). When
3870 // optimizing for size, we only want to do this if the expansion would produce
3871 // a small number of multiplies, otherwise we do the full expansion.
3872 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3873 // Get the exponent as a positive value.
3874 unsigned Val = RHSC->getSExtValue();
3875 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003876
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003877 // powi(x, 0) -> 1.0
3878 if (Val == 0)
3879 return DAG.getConstantFP(1.0, LHS.getValueType());
3880
Dan Gohmanae541aa2010-04-15 04:33:49 +00003881 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003882 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3883 // If optimizing for size, don't insert too many multiplies. This
3884 // inserts up to 5 multiplies.
3885 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3886 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003887 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003888 // powi(x,15) generates one more multiply than it should), but this has
3889 // the benefit of being both really simple and much better than a libcall.
3890 SDValue Res; // Logically starts equal to 1.0
3891 SDValue CurSquare = LHS;
3892 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003893 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003894 if (Res.getNode())
3895 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3896 else
3897 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003898 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003899
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003900 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3901 CurSquare, CurSquare);
3902 Val >>= 1;
3903 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003904
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003905 // If the original was negative, invert the result, producing 1/(x*x*x).
3906 if (RHSC->getSExtValue() < 0)
3907 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3908 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3909 return Res;
3910 }
3911 }
3912
3913 // Otherwise, expand to a libcall.
3914 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3915}
3916
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003917/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3918/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3919/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003920bool
Devang Patel78a06e52010-08-25 20:39:26 +00003921SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003922 uint64_t Offset,
3923 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003924 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003925 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003926
Devang Patel719f6a92010-04-29 20:40:36 +00003927 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003928 // Ignore inlined function arguments here.
3929 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003930 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003931 return false;
3932
Dan Gohman84023e02010-07-10 09:00:22 +00003933 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003934 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003935 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003936
3937 unsigned Reg = 0;
3938 if (N.getOpcode() == ISD::CopyFromReg) {
3939 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003940 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003941 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3942 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3943 if (PR)
3944 Reg = PR;
3945 }
3946 }
3947
Evan Chenga36acad2010-04-29 06:33:38 +00003948 if (!Reg) {
3949 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3950 if (VMI == FuncInfo.ValueMap.end())
3951 return false;
3952 Reg = VMI->second;
3953 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003954
3955 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3956 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3957 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003958 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003959 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003960 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003961}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003962
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003963// VisualStudio defines setjmp as _setjmp
3964#if defined(_MSC_VER) && defined(setjmp)
3965#define setjmp_undefined_for_visual_studio
3966#undef setjmp
3967#endif
3968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003969/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3970/// we want to emit this as a call to a named external function, return the name
3971/// otherwise lower it and return null.
3972const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003973SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003974 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003975 SDValue Res;
3976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003977 switch (Intrinsic) {
3978 default:
3979 // By default, turn this into a target intrinsic node.
3980 visitTargetIntrinsic(I, Intrinsic);
3981 return 0;
3982 case Intrinsic::vastart: visitVAStart(I); return 0;
3983 case Intrinsic::vaend: visitVAEnd(I); return 0;
3984 case Intrinsic::vacopy: visitVACopy(I); return 0;
3985 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003986 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003987 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003988 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003989 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003990 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003991 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003992 return 0;
3993 case Intrinsic::setjmp:
3994 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003995 case Intrinsic::longjmp:
3996 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003997 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003998 // Assert for address < 256 since we support only user defined address
3999 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004000 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004001 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004002 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004003 < 256 &&
4004 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004005 SDValue Op1 = getValue(I.getArgOperand(0));
4006 SDValue Op2 = getValue(I.getArgOperand(1));
4007 SDValue Op3 = getValue(I.getArgOperand(2));
4008 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4009 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004010 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00004011 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004012 return 0;
4013 }
Chris Lattner824b9582008-11-21 16:42:48 +00004014 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004015 // Assert for address < 256 since we support only user defined address
4016 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004017 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004018 < 256 &&
4019 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004020 SDValue Op1 = getValue(I.getArgOperand(0));
4021 SDValue Op2 = getValue(I.getArgOperand(1));
4022 SDValue Op3 = getValue(I.getArgOperand(2));
4023 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4024 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004025 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004026 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004027 return 0;
4028 }
Chris Lattner824b9582008-11-21 16:42:48 +00004029 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004030 // Assert for address < 256 since we support only user defined address
4031 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004032 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004033 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004034 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004035 < 256 &&
4036 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004037 SDValue Op1 = getValue(I.getArgOperand(0));
4038 SDValue Op2 = getValue(I.getArgOperand(1));
4039 SDValue Op3 = getValue(I.getArgOperand(2));
4040 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4041 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004042
4043 // If the source and destination are known to not be aliases, we can
4044 // lower memmove as memcpy.
4045 uint64_t Size = -1ULL;
4046 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004047 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004048 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004049 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004050 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher723a05a2010-07-14 23:41:32 +00004051 false, I.getArgOperand(0), 0,
4052 I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004053 return 0;
4054 }
4055
Mon P Wang20adc9d2010-04-04 03:10:48 +00004056 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004057 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004058 return 0;
4059 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004060 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004061 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004062 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004063 return 0;
4064
Devang Patelac1ceb32009-10-09 22:42:28 +00004065 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004066 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004067 bool isParameter =
4068 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004069 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004070 if (!Address)
4071 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004072 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004073 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004074 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004075
4076 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4077 // but do not always have a corresponding SDNode built. The SDNodeOrder
4078 // absolute, but not relative, values are different depending on whether
4079 // debug info exists.
4080 ++SDNodeOrder;
4081 SDValue &N = NodeMap[Address];
4082 SDDbgValue *SDV;
4083 if (N.getNode()) {
4084 if (isParameter && !AI) {
4085 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4086 if (FINode)
4087 // Byval parameter. We have a frame index at this point.
4088 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4089 0, dl, SDNodeOrder);
4090 else
4091 // Can't do anything with other non-AI cases yet. This might be a
4092 // parameter of a callee function that got inlined, for example.
4093 return 0;
4094 } else if (AI)
4095 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4096 0, dl, SDNodeOrder);
4097 else
4098 // Can't do anything with other non-AI cases yet.
4099 return 0;
4100 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4101 } else {
4102 // This isn't useful, but it shows what we're missing.
4103 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4104 0, dl, SDNodeOrder);
4105 DAG.AddDbgValue(SDV, 0, isParameter);
4106 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004107 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004108 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004109 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004110 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004111 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004112 return 0;
4113
4114 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004115 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004116 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004117 if (!V)
4118 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004119
4120 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4121 // but do not always have a corresponding SDNode built. The SDNodeOrder
4122 // absolute, but not relative, values are different depending on whether
4123 // debug info exists.
4124 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004125 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004126 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004127 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4128 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004129 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004130 bool createUndef = false;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004131 // Do not use getValue() in here; we don't want to generate code at
4132 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004133 SDValue N = NodeMap[V];
4134 if (!N.getNode() && isa<Argument>(V))
4135 // Check unused arguments map.
4136 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004137 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004138 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004139 SDV = DAG.getDbgValue(Variable, N.getNode(),
4140 N.getResNo(), Offset, dl, SDNodeOrder);
4141 DAG.AddDbgValue(SDV, N.getNode(), false);
4142 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004143 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4144 // Do not call getValue(V) yet, as we don't want to generate code.
4145 // Remember it for later.
4146 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4147 DanglingDebugInfoMap[V] = DDI;
Devang Pateld47f3c82010-05-05 22:29:00 +00004148 } else
4149 createUndef = true;
4150 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004151 // We may expand this to cover more cases. One case where we have no
4152 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004153 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4154 Offset, dl, SDNodeOrder);
4155 DAG.AddDbgValue(SDV, 0, false);
4156 }
Devang Patel00190342010-03-15 19:15:44 +00004157 }
4158
4159 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004160 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004161 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004162 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004163 // Don't handle byval struct arguments or VLAs, for example.
4164 if (!AI)
4165 return 0;
4166 DenseMap<const AllocaInst*, int>::iterator SI =
4167 FuncInfo.StaticAllocaMap.find(AI);
4168 if (SI == FuncInfo.StaticAllocaMap.end())
4169 return 0; // VLAs.
4170 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004171
Chris Lattner512063d2010-04-05 06:19:28 +00004172 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4173 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4174 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004175 return 0;
4176 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004177 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004178 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004179 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004180 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004182 SDValue Ops[1];
4183 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004184 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004185 setValue(&I, Op);
4186 DAG.setRoot(Op.getValue(1));
4187 return 0;
4188 }
4189
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004190 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004191 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004192 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004193 if (CallMBB->isLandingPad())
4194 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004195 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004196#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004197 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004198#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004199 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4200 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004201 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004202 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004203
Chris Lattner3a5815f2009-09-17 23:54:54 +00004204 // Insert the EHSELECTION instruction.
4205 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4206 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004207 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004208 Ops[1] = getRoot();
4209 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004210 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004211 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004212 return 0;
4213 }
4214
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004215 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004216 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004217 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004218 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4219 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004220 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004221 return 0;
4222 }
4223
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004224 case Intrinsic::eh_return_i32:
4225 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004226 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4227 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4228 MVT::Other,
4229 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004230 getValue(I.getArgOperand(0)),
4231 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004232 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004233 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004234 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004235 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004236 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004237 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004238 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004239 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004240 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004241 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004242 TLI.getPointerTy()),
4243 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004244 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004245 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004246 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004247 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4248 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004249 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004250 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004251 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004252 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004253 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004254 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004255 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004256
Chris Lattner512063d2010-04-05 06:19:28 +00004257 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004258 return 0;
4259 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004260 case Intrinsic::eh_sjlj_setjmp: {
4261 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004262 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004263 return 0;
4264 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004265 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004266 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4267 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004268 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004269 return 0;
4270 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004271
Mon P Wang77cdf302008-11-10 20:54:11 +00004272 case Intrinsic::convertff:
4273 case Intrinsic::convertfsi:
4274 case Intrinsic::convertfui:
4275 case Intrinsic::convertsif:
4276 case Intrinsic::convertuif:
4277 case Intrinsic::convertss:
4278 case Intrinsic::convertsu:
4279 case Intrinsic::convertus:
4280 case Intrinsic::convertuu: {
4281 ISD::CvtCode Code = ISD::CVT_INVALID;
4282 switch (Intrinsic) {
4283 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4284 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4285 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4286 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4287 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4288 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4289 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4290 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4291 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4292 }
Owen Andersone50ed302009-08-10 22:56:29 +00004293 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004294 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004295 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4296 DAG.getValueType(DestVT),
4297 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004298 getValue(I.getArgOperand(1)),
4299 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004300 Code);
4301 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004302 return 0;
4303 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004304 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004305 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004306 getValue(I.getArgOperand(0)).getValueType(),
4307 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004308 return 0;
4309 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004310 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4311 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004312 return 0;
4313 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004314 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004315 getValue(I.getArgOperand(0)).getValueType(),
4316 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004317 return 0;
4318 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004319 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004320 getValue(I.getArgOperand(0)).getValueType(),
4321 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004322 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004323 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004324 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004325 return 0;
4326 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004327 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004328 return 0;
4329 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004330 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004331 return 0;
4332 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004333 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004334 return 0;
4335 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004336 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004337 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004338 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004339 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004340 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004341 case Intrinsic::convert_to_fp16:
4342 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004343 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004344 return 0;
4345 case Intrinsic::convert_from_fp16:
4346 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004347 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004348 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004350 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004351 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004352 return 0;
4353 }
4354 case Intrinsic::readcyclecounter: {
4355 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004356 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4357 DAG.getVTList(MVT::i64, MVT::Other),
4358 &Op, 1);
4359 setValue(&I, Res);
4360 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004361 return 0;
4362 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004363 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004364 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004365 getValue(I.getArgOperand(0)).getValueType(),
4366 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004367 return 0;
4368 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004369 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004370 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004371 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004372 return 0;
4373 }
4374 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004375 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004376 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004377 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004378 return 0;
4379 }
4380 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004381 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004382 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004383 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384 return 0;
4385 }
4386 case Intrinsic::stacksave: {
4387 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004388 Res = DAG.getNode(ISD::STACKSAVE, dl,
4389 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4390 setValue(&I, Res);
4391 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004392 return 0;
4393 }
4394 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004395 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004396 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004397 return 0;
4398 }
Bill Wendling57344502008-11-18 11:01:33 +00004399 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004400 // Emit code into the DAG to store the stack guard onto the stack.
4401 MachineFunction &MF = DAG.getMachineFunction();
4402 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004403 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004404
Gabor Greif0635f352010-06-25 09:38:13 +00004405 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4406 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004407
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004408 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004409 MFI->setStackProtectorIndex(FI);
4410
4411 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4412
4413 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004414 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4415 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004416 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004417 setValue(&I, Res);
4418 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004419 return 0;
4420 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004421 case Intrinsic::objectsize: {
4422 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004423 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004424
4425 assert(CI && "Non-constant type in __builtin_object_size?");
4426
Gabor Greif0635f352010-06-25 09:38:13 +00004427 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004428 EVT Ty = Arg.getValueType();
4429
Dan Gohmane368b462010-06-18 14:22:04 +00004430 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004431 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004432 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004433 Res = DAG.getConstant(0, Ty);
4434
4435 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004436 return 0;
4437 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004438 case Intrinsic::var_annotation:
4439 // Discard annotate attributes
4440 return 0;
4441
4442 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004443 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444
4445 SDValue Ops[6];
4446 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004447 Ops[1] = getValue(I.getArgOperand(0));
4448 Ops[2] = getValue(I.getArgOperand(1));
4449 Ops[3] = getValue(I.getArgOperand(2));
4450 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004451 Ops[5] = DAG.getSrcValue(F);
4452
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004453 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4454 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4455 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004457 setValue(&I, Res);
4458 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004459 return 0;
4460 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004461 case Intrinsic::gcroot:
4462 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004463 const Value *Alloca = I.getArgOperand(0);
4464 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4467 GFI->addStackRoot(FI->getIndex(), TypeMap);
4468 }
4469 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 case Intrinsic::gcread:
4471 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004472 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004474 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004475 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004476 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004477 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004478 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004480 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004481 return implVisitAluOverflow(I, ISD::UADDO);
4482 case Intrinsic::sadd_with_overflow:
4483 return implVisitAluOverflow(I, ISD::SADDO);
4484 case Intrinsic::usub_with_overflow:
4485 return implVisitAluOverflow(I, ISD::USUBO);
4486 case Intrinsic::ssub_with_overflow:
4487 return implVisitAluOverflow(I, ISD::SSUBO);
4488 case Intrinsic::umul_with_overflow:
4489 return implVisitAluOverflow(I, ISD::UMULO);
4490 case Intrinsic::smul_with_overflow:
4491 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004493 case Intrinsic::prefetch: {
4494 SDValue Ops[4];
4495 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004496 Ops[1] = getValue(I.getArgOperand(0));
4497 Ops[2] = getValue(I.getArgOperand(1));
4498 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004499 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004500 return 0;
4501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 case Intrinsic::memory_barrier: {
4504 SDValue Ops[6];
4505 Ops[0] = getRoot();
4506 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004507 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508
Bill Wendling4533cac2010-01-28 21:51:40 +00004509 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 return 0;
4511 }
4512 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004513 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004514 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004515 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004516 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004517 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004518 getValue(I.getArgOperand(0)),
4519 getValue(I.getArgOperand(1)),
4520 getValue(I.getArgOperand(2)),
4521 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522 setValue(&I, L);
4523 DAG.setRoot(L.getValue(1));
4524 return 0;
4525 }
4526 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004527 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004529 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004530 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004531 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004532 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004533 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004534 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004535 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004536 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004537 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004539 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004541 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004542 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004543 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004545 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004546 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004547 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004548
4549 case Intrinsic::invariant_start:
4550 case Intrinsic::lifetime_start:
4551 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004552 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004553 return 0;
4554 case Intrinsic::invariant_end:
4555 case Intrinsic::lifetime_end:
4556 // Discard region information.
4557 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558 }
4559}
4560
Dan Gohman46510a72010-04-15 01:51:59 +00004561void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004562 bool isTailCall,
4563 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004564 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4565 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004566 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004567 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004568 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004569
4570 TargetLowering::ArgListTy Args;
4571 TargetLowering::ArgListEntry Entry;
4572 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004573
4574 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004575 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004576 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004577 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4578 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004579
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004580 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004581 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004582
4583 SDValue DemoteStackSlot;
4584
4585 if (!CanLowerReturn) {
4586 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4587 FTy->getReturnType());
4588 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4589 FTy->getReturnType());
4590 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004591 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004592 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4593
4594 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4595 Entry.Node = DemoteStackSlot;
4596 Entry.Ty = StackSlotPtrType;
4597 Entry.isSExt = false;
4598 Entry.isZExt = false;
4599 Entry.isInReg = false;
4600 Entry.isSRet = true;
4601 Entry.isNest = false;
4602 Entry.isByVal = false;
4603 Entry.Alignment = Align;
4604 Args.push_back(Entry);
4605 RetTy = Type::getVoidTy(FTy->getContext());
4606 }
4607
Dan Gohman46510a72010-04-15 01:51:59 +00004608 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004609 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004610 SDValue ArgNode = getValue(*i);
4611 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4612
4613 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004614 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4615 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4616 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4617 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4618 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4619 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004620 Entry.Alignment = CS.getParamAlignment(attrInd);
4621 Args.push_back(Entry);
4622 }
4623
Chris Lattner512063d2010-04-05 06:19:28 +00004624 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004625 // Insert a label before the invoke call to mark the try range. This can be
4626 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004627 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004628
Jim Grosbachca752c92010-01-28 01:45:32 +00004629 // For SjLj, keep track of which landing pads go with which invokes
4630 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004631 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004632 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004633 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004634 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004635 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004636 }
4637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 // Both PendingLoads and PendingExports must be flushed here;
4639 // this call might not return.
4640 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004641 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004642 }
4643
Dan Gohman98ca4f22009-08-05 01:29:28 +00004644 // Check if target-independent constraints permit a tail call here.
4645 // Target-dependent constraints are checked within TLI.LowerCallTo.
4646 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004647 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004648 isTailCall = false;
4649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004650 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004651 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004652 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004653 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004654 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004655 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004656 isTailCall,
4657 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004658 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004659 assert((isTailCall || Result.second.getNode()) &&
4660 "Non-null chain expected with non-tail call!");
4661 assert((Result.second.getNode() || !Result.first.getNode()) &&
4662 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004663 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004665 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004666 // The instruction result is the result of loading from the
4667 // hidden sret parameter.
4668 SmallVector<EVT, 1> PVTs;
4669 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4670
4671 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4672 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4673 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004674 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004675 SmallVector<SDValue, 4> Values(NumValues);
4676 SmallVector<SDValue, 4> Chains(NumValues);
4677
4678 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004679 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4680 DemoteStackSlot,
4681 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004682 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004683 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004684 Values[i] = L;
4685 Chains[i] = L.getValue(1);
4686 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004687
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004688 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4689 MVT::Other, &Chains[0], NumValues);
4690 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004691
4692 // Collect the legal value parts into potentially illegal values
4693 // that correspond to the original function's return values.
4694 SmallVector<EVT, 4> RetTys;
4695 RetTy = FTy->getReturnType();
4696 ComputeValueVTs(TLI, RetTy, RetTys);
4697 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4698 SmallVector<SDValue, 4> ReturnValues;
4699 unsigned CurReg = 0;
4700 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4701 EVT VT = RetTys[I];
4702 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4703 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4704
4705 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004706 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004707 RegisterVT, VT, AssertOp);
4708 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004709 CurReg += NumRegs;
4710 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004711
Bill Wendling4533cac2010-01-28 21:51:40 +00004712 setValue(CS.getInstruction(),
4713 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4714 DAG.getVTList(&RetTys[0], RetTys.size()),
4715 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004716
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004717 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004718
4719 // As a special case, a null chain means that a tail call has been emitted and
4720 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004721 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004722 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004723 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004724 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725
Chris Lattner512063d2010-04-05 06:19:28 +00004726 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727 // Insert a label at the end of the invoke call to mark the try range. This
4728 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004729 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004730 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004731
4732 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004733 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004734 }
4735}
4736
Chris Lattner8047d9a2009-12-24 00:37:38 +00004737/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4738/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004739static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4740 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004741 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004742 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004743 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004744 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004745 if (C->isNullValue())
4746 continue;
4747 // Unknown instruction.
4748 return false;
4749 }
4750 return true;
4751}
4752
Dan Gohman46510a72010-04-15 01:51:59 +00004753static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4754 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004755 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004756
Chris Lattner8047d9a2009-12-24 00:37:38 +00004757 // Check to see if this load can be trivially constant folded, e.g. if the
4758 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004759 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004760 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004761 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004762 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004763
Dan Gohman46510a72010-04-15 01:51:59 +00004764 if (const Constant *LoadCst =
4765 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4766 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004767 return Builder.getValue(LoadCst);
4768 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004769
Chris Lattner8047d9a2009-12-24 00:37:38 +00004770 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4771 // still constant memory, the input chain can be the entry node.
4772 SDValue Root;
4773 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004774
Chris Lattner8047d9a2009-12-24 00:37:38 +00004775 // Do not serialize (non-volatile) loads of constant memory with anything.
4776 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4777 Root = Builder.DAG.getEntryNode();
4778 ConstantMemory = true;
4779 } else {
4780 // Do not serialize non-volatile loads against each other.
4781 Root = Builder.DAG.getRoot();
4782 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004783
Chris Lattner8047d9a2009-12-24 00:37:38 +00004784 SDValue Ptr = Builder.getValue(PtrVal);
4785 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4786 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004787 false /*volatile*/,
4788 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004789
Chris Lattner8047d9a2009-12-24 00:37:38 +00004790 if (!ConstantMemory)
4791 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4792 return LoadVal;
4793}
4794
4795
4796/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4797/// If so, return true and lower it, otherwise return false and it will be
4798/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004799bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004800 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004801 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004802 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004803
Gabor Greif0635f352010-06-25 09:38:13 +00004804 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004805 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004806 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004807 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004808 return false;
4809
Gabor Greif0635f352010-06-25 09:38:13 +00004810 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004811
Chris Lattner8047d9a2009-12-24 00:37:38 +00004812 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4813 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004814 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4815 bool ActuallyDoIt = true;
4816 MVT LoadVT;
4817 const Type *LoadTy;
4818 switch (Size->getZExtValue()) {
4819 default:
4820 LoadVT = MVT::Other;
4821 LoadTy = 0;
4822 ActuallyDoIt = false;
4823 break;
4824 case 2:
4825 LoadVT = MVT::i16;
4826 LoadTy = Type::getInt16Ty(Size->getContext());
4827 break;
4828 case 4:
4829 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004830 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004831 break;
4832 case 8:
4833 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004834 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004835 break;
4836 /*
4837 case 16:
4838 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004839 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004840 LoadTy = VectorType::get(LoadTy, 4);
4841 break;
4842 */
4843 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004844
Chris Lattner04b091a2009-12-24 01:07:17 +00004845 // This turns into unaligned loads. We only do this if the target natively
4846 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4847 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004848
Chris Lattner04b091a2009-12-24 01:07:17 +00004849 // Require that we can find a legal MVT, and only do this if the target
4850 // supports unaligned loads of that type. Expanding into byte loads would
4851 // bloat the code.
4852 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4853 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4854 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4855 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4856 ActuallyDoIt = false;
4857 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004858
Chris Lattner04b091a2009-12-24 01:07:17 +00004859 if (ActuallyDoIt) {
4860 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4861 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004862
Chris Lattner04b091a2009-12-24 01:07:17 +00004863 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4864 ISD::SETNE);
4865 EVT CallVT = TLI.getValueType(I.getType(), true);
4866 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4867 return true;
4868 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004869 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004870
4871
Chris Lattner8047d9a2009-12-24 00:37:38 +00004872 return false;
4873}
4874
4875
Dan Gohman46510a72010-04-15 01:51:59 +00004876void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004877 // Handle inline assembly differently.
4878 if (isa<InlineAsm>(I.getCalledValue())) {
4879 visitInlineAsm(&I);
4880 return;
4881 }
4882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883 const char *RenameFn = 0;
4884 if (Function *F = I.getCalledFunction()) {
4885 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004886 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004887 if (unsigned IID = II->getIntrinsicID(F)) {
4888 RenameFn = visitIntrinsicCall(I, IID);
4889 if (!RenameFn)
4890 return;
4891 }
4892 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 if (unsigned IID = F->getIntrinsicID()) {
4894 RenameFn = visitIntrinsicCall(I, IID);
4895 if (!RenameFn)
4896 return;
4897 }
4898 }
4899
4900 // Check for well-known libc/libm calls. If the function is internal, it
4901 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004902 if (!F->hasLocalLinkage() && F->hasName()) {
4903 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004904 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004905 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004906 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4907 I.getType() == I.getArgOperand(0)->getType() &&
4908 I.getType() == I.getArgOperand(1)->getType()) {
4909 SDValue LHS = getValue(I.getArgOperand(0));
4910 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004911 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4912 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913 return;
4914 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004915 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004916 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004917 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4918 I.getType() == I.getArgOperand(0)->getType()) {
4919 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004920 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4921 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004922 return;
4923 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004924 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004925 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004926 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4927 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004928 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004929 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004930 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4931 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004932 return;
4933 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004934 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004935 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004936 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4937 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004938 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004939 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004940 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4941 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 return;
4943 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004944 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004945 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004946 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4947 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004948 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004949 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004950 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4951 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004952 return;
4953 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004954 } else if (Name == "memcmp") {
4955 if (visitMemCmpCall(I))
4956 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957 }
4958 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 }
Chris Lattner598751e2010-07-05 05:36:21 +00004960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 SDValue Callee;
4962 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004963 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004964 else
Bill Wendling056292f2008-09-16 21:48:12 +00004965 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966
Bill Wendling0d580132009-12-23 01:28:19 +00004967 // Check if we can potentially perform a tail call. More detailed checking is
4968 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004969 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970}
4971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974/// AsmOperandInfo - This contains information for each constraint that we are
4975/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004976class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004977 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004978public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 /// CallOperand - If this is the result output operand or a clobber
4980 /// this is null, otherwise it is the incoming operand to the CallInst.
4981 /// This gets modified as the asm is processed.
4982 SDValue CallOperand;
4983
4984 /// AssignedRegs - If this is a register or register class operand, this
4985 /// contains the set of register corresponding to the operand.
4986 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004988 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4989 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4990 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4993 /// busy in OutputRegs/InputRegs.
4994 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004995 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004996 std::set<unsigned> &InputRegs,
4997 const TargetRegisterInfo &TRI) const {
4998 if (isOutReg) {
4999 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5000 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5001 }
5002 if (isInReg) {
5003 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5004 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5005 }
5006 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005007
Owen Andersone50ed302009-08-10 22:56:29 +00005008 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005009 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005011 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005012 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005013 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005015
Chris Lattner81249c92008-10-17 17:05:25 +00005016 if (isa<BasicBlock>(CallOperandVal))
5017 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005018
Chris Lattner81249c92008-10-17 17:05:25 +00005019 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005020
Chris Lattner81249c92008-10-17 17:05:25 +00005021 // If this is an indirect operand, the operand is a pointer to the
5022 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005023 if (isIndirect) {
5024 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5025 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005026 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005027 OpTy = PtrTy->getElementType();
5028 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005029
Chris Lattner81249c92008-10-17 17:05:25 +00005030 // If OpTy is not a single value, it may be a struct/union that we
5031 // can tile with integers.
5032 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5033 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5034 switch (BitSize) {
5035 default: break;
5036 case 1:
5037 case 8:
5038 case 16:
5039 case 32:
5040 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005041 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005042 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005043 break;
5044 }
5045 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005046
Chris Lattner81249c92008-10-17 17:05:25 +00005047 return TLI.getValueType(OpTy, true);
5048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005050private:
5051 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5052 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005053 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 const TargetRegisterInfo &TRI) {
5055 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5056 Regs.insert(Reg);
5057 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5058 for (; *Aliases; ++Aliases)
5059 Regs.insert(*Aliases);
5060 }
5061};
Dan Gohman462f6b52010-05-29 17:53:24 +00005062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063} // end llvm namespace.
5064
Dan Gohman462f6b52010-05-29 17:53:24 +00005065/// isAllocatableRegister - If the specified register is safe to allocate,
5066/// i.e. it isn't a stack pointer or some other special register, return the
5067/// register class for the register. Otherwise, return null.
5068static const TargetRegisterClass *
5069isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5070 const TargetLowering &TLI,
5071 const TargetRegisterInfo *TRI) {
5072 EVT FoundVT = MVT::Other;
5073 const TargetRegisterClass *FoundRC = 0;
5074 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5075 E = TRI->regclass_end(); RCI != E; ++RCI) {
5076 EVT ThisVT = MVT::Other;
5077
5078 const TargetRegisterClass *RC = *RCI;
5079 // If none of the value types for this register class are valid, we
5080 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5081 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5082 I != E; ++I) {
5083 if (TLI.isTypeLegal(*I)) {
5084 // If we have already found this register in a different register class,
5085 // choose the one with the largest VT specified. For example, on
5086 // PowerPC, we favor f64 register classes over f32.
5087 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5088 ThisVT = *I;
5089 break;
5090 }
5091 }
5092 }
5093
5094 if (ThisVT == MVT::Other) continue;
5095
5096 // NOTE: This isn't ideal. In particular, this might allocate the
5097 // frame pointer in functions that need it (due to them not being taken
5098 // out of allocation, because a variable sized allocation hasn't been seen
5099 // yet). This is a slight code pessimization, but should still work.
5100 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5101 E = RC->allocation_order_end(MF); I != E; ++I)
5102 if (*I == Reg) {
5103 // We found a matching register class. Keep looking at others in case
5104 // we find one with larger registers that this physreg is also in.
5105 FoundRC = RC;
5106 FoundVT = ThisVT;
5107 break;
5108 }
5109 }
5110 return FoundRC;
5111}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112
5113/// GetRegistersForValue - Assign registers (virtual or physical) for the
5114/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005115/// register allocator to handle the assignment process. However, if the asm
5116/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005117/// allocation. This produces generally horrible, but correct, code.
5118///
5119/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120/// Input and OutputRegs are the set of already allocated physical registers.
5121///
Dan Gohman2048b852009-11-23 18:04:58 +00005122void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005123GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005124 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005125 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005126 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128 // Compute whether this value requires an input register, an output register,
5129 // or both.
5130 bool isOutReg = false;
5131 bool isInReg = false;
5132 switch (OpInfo.Type) {
5133 case InlineAsm::isOutput:
5134 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005135
5136 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005137 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005138 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005139 break;
5140 case InlineAsm::isInput:
5141 isInReg = true;
5142 isOutReg = false;
5143 break;
5144 case InlineAsm::isClobber:
5145 isOutReg = true;
5146 isInReg = true;
5147 break;
5148 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005149
5150
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005151 MachineFunction &MF = DAG.getMachineFunction();
5152 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005154 // If this is a constraint for a single physreg, or a constraint for a
5155 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005156 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005157 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5158 OpInfo.ConstraintVT);
5159
5160 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005162 // If this is a FP input in an integer register (or visa versa) insert a bit
5163 // cast of the input value. More generally, handle any case where the input
5164 // value disagrees with the register class we plan to stick this in.
5165 if (OpInfo.Type == InlineAsm::isInput &&
5166 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005167 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005168 // types are identical size, use a bitcast to convert (e.g. two differing
5169 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005170 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005171 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005172 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005173 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005174 OpInfo.ConstraintVT = RegVT;
5175 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5176 // If the input is a FP value and we want it in FP registers, do a
5177 // bitcast to the corresponding integer type. This turns an f64 value
5178 // into i64, which can be passed with two i32 values on a 32-bit
5179 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005180 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005181 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005182 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005183 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005184 OpInfo.ConstraintVT = RegVT;
5185 }
5186 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005187
Owen Anderson23b9b192009-08-12 00:36:31 +00005188 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005189 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005190
Owen Andersone50ed302009-08-10 22:56:29 +00005191 EVT RegVT;
5192 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005193
5194 // If this is a constraint for a specific physical register, like {r17},
5195 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005196 if (unsigned AssignedReg = PhysReg.first) {
5197 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005198 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005199 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 // Get the actual register value type. This is important, because the user
5202 // may have asked for (e.g.) the AX register in i32 type. We need to
5203 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005204 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005207 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208
5209 // If this is an expanded reference, add the rest of the regs to Regs.
5210 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005211 TargetRegisterClass::iterator I = RC->begin();
5212 for (; *I != AssignedReg; ++I)
5213 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 // Already added the first reg.
5216 --NumRegs; ++I;
5217 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005218 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219 Regs.push_back(*I);
5220 }
5221 }
Bill Wendling651ad132009-12-22 01:25:10 +00005222
Dan Gohman7451d3e2010-05-29 17:03:36 +00005223 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5225 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5226 return;
5227 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 // Otherwise, if this was a reference to an LLVM register class, create vregs
5230 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005231 if (const TargetRegisterClass *RC = PhysReg.second) {
5232 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005233 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005234 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005235
Evan Chengfb112882009-03-23 08:01:15 +00005236 // Create the appropriate number of virtual registers.
5237 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5238 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005239 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240
Dan Gohman7451d3e2010-05-29 17:03:36 +00005241 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005242 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005243 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005244
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005245 // This is a reference to a register class that doesn't directly correspond
5246 // to an LLVM register class. Allocate NumRegs consecutive, available,
5247 // registers from the class.
5248 std::vector<unsigned> RegClassRegs
5249 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5250 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5253 unsigned NumAllocated = 0;
5254 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5255 unsigned Reg = RegClassRegs[i];
5256 // See if this register is available.
5257 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5258 (isInReg && InputRegs.count(Reg))) { // Already used.
5259 // Make sure we find consecutive registers.
5260 NumAllocated = 0;
5261 continue;
5262 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264 // Check to see if this register is allocatable (i.e. don't give out the
5265 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005266 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5267 if (!RC) { // Couldn't allocate this register.
5268 // Reset NumAllocated to make sure we return consecutive registers.
5269 NumAllocated = 0;
5270 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 // Okay, this register is good, we can use it.
5274 ++NumAllocated;
5275
5276 // If we allocated enough consecutive registers, succeed.
5277 if (NumAllocated == NumRegs) {
5278 unsigned RegStart = (i-NumAllocated)+1;
5279 unsigned RegEnd = i+1;
5280 // Mark all of the allocated registers used.
5281 for (unsigned i = RegStart; i != RegEnd; ++i)
5282 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005283
Dan Gohman7451d3e2010-05-29 17:03:36 +00005284 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 OpInfo.ConstraintVT);
5286 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5287 return;
5288 }
5289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 // Otherwise, we couldn't allocate enough registers for this.
5292}
5293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005294/// visitInlineAsm - Handle a call to an InlineAsm object.
5295///
Dan Gohman46510a72010-04-15 01:51:59 +00005296void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5297 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298
5299 /// ConstraintOperands - Information about all of the constraints.
5300 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005302 std::set<unsigned> OutputRegs, InputRegs;
5303
5304 // Do a prepass over the constraints, canonicalizing them, and building up the
5305 // ConstraintOperands list.
5306 std::vector<InlineAsm::ConstraintInfo>
5307 ConstraintInfos = IA->ParseConstraints();
5308
Evan Chengda43bcf2008-09-24 00:05:32 +00005309 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005310
Chris Lattner6c147292009-04-30 00:48:50 +00005311 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005312
Chris Lattner6c147292009-04-30 00:48:50 +00005313 // We won't need to flush pending loads if this asm doesn't touch
5314 // memory and is nonvolatile.
5315 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005316 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005317 else
5318 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005320 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5321 unsigned ResNo = 0; // ResNo - The result number of the next output.
5322 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5323 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5324 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005325
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005327
5328 // Compute the value type for each operand.
5329 switch (OpInfo.Type) {
5330 case InlineAsm::isOutput:
5331 // Indirect outputs just consume an argument.
5332 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005333 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005334 break;
5335 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337 // The return value of the call is this value. As such, there is no
5338 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005339 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005340 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5342 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5343 } else {
5344 assert(ResNo == 0 && "Asm only has one result!");
5345 OpVT = TLI.getValueType(CS.getType());
5346 }
5347 ++ResNo;
5348 break;
5349 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005350 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005351 break;
5352 case InlineAsm::isClobber:
5353 // Nothing to do.
5354 break;
5355 }
5356
5357 // If this is an input or an indirect output, process the call argument.
5358 // BasicBlocks are labels, currently appearing only in asm's.
5359 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005360 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005361 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5362
Dan Gohman46510a72010-04-15 01:51:59 +00005363 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005365 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005368
Owen Anderson1d0be152009-08-13 21:58:54 +00005369 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005375 // Second pass over the constraints: compute which constraint option to use
5376 // and assign registers to constraints that want a specific physreg.
5377 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5378 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005379
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005380 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005381 // matching input. If their types mismatch, e.g. one is an integer, the
5382 // other is floating point, or their sizes are different, flag it as an
5383 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005384 if (OpInfo.hasMatchingInput()) {
5385 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005386
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005387 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005388 if ((OpInfo.ConstraintVT.isInteger() !=
5389 Input.ConstraintVT.isInteger()) ||
5390 (OpInfo.ConstraintVT.getSizeInBits() !=
5391 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005392 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005393 " with a matching output constraint of"
5394 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005395 }
5396 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005397 }
5398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005401 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005403 // If this is a memory input, and if the operand is not indirect, do what we
5404 // need to to provide an address for the memory input.
5405 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5406 !OpInfo.isIndirect) {
5407 assert(OpInfo.Type == InlineAsm::isInput &&
5408 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 // Memory operands really want the address of the value. If we don't have
5411 // an indirect input, put it in the constpool if we can, otherwise spill
5412 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 // If the operand is a float, integer, or vector constant, spill to a
5415 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005416 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5418 isa<ConstantVector>(OpVal)) {
5419 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5420 TLI.getPointerTy());
5421 } else {
5422 // Otherwise, create a stack slot and emit a store to it before the
5423 // asm.
5424 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005425 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005426 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5427 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005428 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005429 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005430 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005431 OpInfo.CallOperand, StackSlot, NULL, 0,
5432 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 OpInfo.CallOperand = StackSlot;
5434 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005436 // There is no longer a Value* corresponding to this operand.
5437 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439 // It is now an indirect operand.
5440 OpInfo.isIndirect = true;
5441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443 // If this constraint is for a specific register, allocate it before
5444 // anything else.
5445 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005446 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005447 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448
Bill Wendling651ad132009-12-22 01:25:10 +00005449 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005451 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005452 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5454 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005456 // C_Register operands have already been allocated, Other/Memory don't need
5457 // to be.
5458 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005459 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005460 }
5461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5463 std::vector<SDValue> AsmNodeOperands;
5464 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5465 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005466 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5467 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005468
Chris Lattnerdecc2672010-04-07 05:20:54 +00005469 // If we have a !srcloc metadata node associated with it, we want to attach
5470 // this to the ultimately generated inline asm machineinstr. To do this, we
5471 // pass in the third operand as this (potentially null) inline asm MDNode.
5472 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5473 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005474
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005475 // Remember the AlignStack bit as operand 3.
5476 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5477 MVT::i1));
5478
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479 // Loop over all of the inputs, copying the operand values into the
5480 // appropriate registers and processing the output regs.
5481 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005482
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005483 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5484 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005486 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5487 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5488
5489 switch (OpInfo.Type) {
5490 case InlineAsm::isOutput: {
5491 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5492 OpInfo.ConstraintType != TargetLowering::C_Register) {
5493 // Memory output, or 'other' output (e.g. 'X' constraint).
5494 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5495
5496 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005497 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5498 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 TLI.getPointerTy()));
5500 AsmNodeOperands.push_back(OpInfo.CallOperand);
5501 break;
5502 }
5503
5504 // Otherwise, this is a register or register class output.
5505
5506 // Copy the output from the appropriate register. Find a register that
5507 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005508 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005509 report_fatal_error("Couldn't allocate output reg for constraint '" +
5510 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511
5512 // If this is an indirect operand, store through the pointer after the
5513 // asm.
5514 if (OpInfo.isIndirect) {
5515 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5516 OpInfo.CallOperandVal));
5517 } else {
5518 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005519 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 // Concatenate this output onto the outputs list.
5521 RetValRegs.append(OpInfo.AssignedRegs);
5522 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 // Add information to the INLINEASM node to know that this register is
5525 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005526 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005527 InlineAsm::Kind_RegDefEarlyClobber :
5528 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005529 false,
5530 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005531 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005532 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 break;
5534 }
5535 case InlineAsm::isInput: {
5536 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005537
Chris Lattner6bdcda32008-10-17 16:47:46 +00005538 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539 // If this is required to match an output register we have already set,
5540 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005541 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005542
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005543 // Scan until we find the definition we already emitted of this operand.
5544 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005545 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 for (; OperandNo; --OperandNo) {
5547 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005548 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005549 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005550 assert((InlineAsm::isRegDefKind(OpFlag) ||
5551 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5552 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005553 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 }
5555
Evan Cheng697cbbf2009-03-20 18:03:34 +00005556 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005557 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005558 if (InlineAsm::isRegDefKind(OpFlag) ||
5559 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005560 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005561 if (OpInfo.isIndirect) {
5562 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005563 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005564 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5565 " don't know how to handle tied "
5566 "indirect register inputs");
5567 }
5568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005571 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005572 MatchedRegs.RegVTs.push_back(RegVT);
5573 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005574 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005575 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005576 MatchedRegs.Regs.push_back
5577 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005578
5579 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005580 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005581 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005582 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005583 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005584 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005587
5588 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5589 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5590 "Unexpected number of operands");
5591 // Add information to the INLINEASM node to know about this input.
5592 // See InlineAsm.h isUseOperandTiedToDef.
5593 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5594 OpInfo.getMatchedOperand());
5595 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5596 TLI.getPointerTy()));
5597 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5598 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005600
Dale Johannesenb5611a62010-07-13 20:17:05 +00005601 // Treat indirect 'X' constraint as memory.
5602 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5603 OpInfo.isIndirect)
5604 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005605
Dale Johannesenb5611a62010-07-13 20:17:05 +00005606 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 std::vector<SDValue> Ops;
5608 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005609 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005610 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005611 report_fatal_error("Invalid operand for inline asm constraint '" +
5612 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005614 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005615 unsigned ResOpType =
5616 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005617 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 TLI.getPointerTy()));
5619 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5620 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005621 }
5622
5623 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5625 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5626 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005627
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005628 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005629 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005630 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 TLI.getPointerTy()));
5632 AsmNodeOperands.push_back(InOperandVal);
5633 break;
5634 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005635
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005636 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5637 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5638 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005639 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 "Don't know how to handle indirect register inputs yet!");
5641
5642 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005643 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005644 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005645 report_fatal_error("Couldn't allocate input reg for constraint '" +
5646 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005647
Dale Johannesen66978ee2009-01-31 02:22:37 +00005648 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005649 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005650
Chris Lattnerdecc2672010-04-07 05:20:54 +00005651 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005652 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 break;
5654 }
5655 case InlineAsm::isClobber: {
5656 // Add the clobbered value to the operand list, so that the register
5657 // allocator is aware that the physreg got clobbered.
5658 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005659 OpInfo.AssignedRegs.AddInlineAsmOperands(
5660 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005661 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005662 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 break;
5664 }
5665 }
5666 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005667
Chris Lattnerdecc2672010-04-07 05:20:54 +00005668 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005669 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005671
Dale Johannesen66978ee2009-01-31 02:22:37 +00005672 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005674 &AsmNodeOperands[0], AsmNodeOperands.size());
5675 Flag = Chain.getValue(1);
5676
5677 // If this asm returns a register value, copy the result from that register
5678 // and set it as the value of the call.
5679 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005680 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005681 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005682
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005683 // FIXME: Why don't we do this for inline asms with MRVs?
5684 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005685 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005686
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005687 // If any of the results of the inline asm is a vector, it may have the
5688 // wrong width/num elts. This can happen for register classes that can
5689 // contain multiple different value types. The preg or vreg allocated may
5690 // not have the same VT as was expected. Convert it to the right type
5691 // with bit_convert.
5692 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005693 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005694 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005695
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005696 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005697 ResultType.isInteger() && Val.getValueType().isInteger()) {
5698 // If a result value was tied to an input value, the computed result may
5699 // have a wider width than the expected result. Extract the relevant
5700 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005701 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005702 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005703
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005704 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005705 }
Dan Gohman95915732008-10-18 01:03:45 +00005706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005708 // Don't need to use this as a chain in this case.
5709 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5710 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005712
Dan Gohman46510a72010-04-15 01:51:59 +00005713 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005714
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005715 // Process indirect outputs, first output all of the flagged copies out of
5716 // physregs.
5717 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5718 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005719 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005720 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005721 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5723 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005724
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005725 // Emit the non-flagged stores from the physregs.
5726 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005727 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5728 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5729 StoresToEmit[i].first,
5730 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005731 StoresToEmit[i].second, 0,
5732 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005733 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005734 }
5735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005739
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 DAG.setRoot(Chain);
5741}
5742
Dan Gohman46510a72010-04-15 01:51:59 +00005743void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005744 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5745 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005746 getValue(I.getArgOperand(0)),
5747 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748}
5749
Dan Gohman46510a72010-04-15 01:51:59 +00005750void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005751 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005752 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5753 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005754 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005755 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756 setValue(&I, V);
5757 DAG.setRoot(V.getValue(1));
5758}
5759
Dan Gohman46510a72010-04-15 01:51:59 +00005760void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005761 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5762 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005763 getValue(I.getArgOperand(0)),
5764 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765}
5766
Dan Gohman46510a72010-04-15 01:51:59 +00005767void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005768 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5769 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005770 getValue(I.getArgOperand(0)),
5771 getValue(I.getArgOperand(1)),
5772 DAG.getSrcValue(I.getArgOperand(0)),
5773 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774}
5775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005777/// implementation, which just calls LowerCall.
5778/// FIXME: When all targets are
5779/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005780std::pair<SDValue, SDValue>
5781TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5782 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005783 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005784 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005785 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005787 ArgListTy &Args, SelectionDAG &DAG,
5788 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005790 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005791 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005793 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5795 for (unsigned Value = 0, NumValues = ValueVTs.size();
5796 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005798 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005799 SDValue Op = SDValue(Args[i].Node.getNode(),
5800 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 ISD::ArgFlagsTy Flags;
5802 unsigned OriginalAlignment =
5803 getTargetData()->getABITypeAlignment(ArgTy);
5804
5805 if (Args[i].isZExt)
5806 Flags.setZExt();
5807 if (Args[i].isSExt)
5808 Flags.setSExt();
5809 if (Args[i].isInReg)
5810 Flags.setInReg();
5811 if (Args[i].isSRet)
5812 Flags.setSRet();
5813 if (Args[i].isByVal) {
5814 Flags.setByVal();
5815 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5816 const Type *ElementTy = Ty->getElementType();
5817 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005818 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 // For ByVal, alignment should come from FE. BE will guess if this
5820 // info is not there but there are cases it cannot get right.
5821 if (Args[i].Alignment)
5822 FrameAlign = Args[i].Alignment;
5823 Flags.setByValAlign(FrameAlign);
5824 Flags.setByValSize(FrameSize);
5825 }
5826 if (Args[i].isNest)
5827 Flags.setNest();
5828 Flags.setOrigAlign(OriginalAlignment);
5829
Owen Anderson23b9b192009-08-12 00:36:31 +00005830 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5831 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 SmallVector<SDValue, 4> Parts(NumParts);
5833 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5834
5835 if (Args[i].isSExt)
5836 ExtendKind = ISD::SIGN_EXTEND;
5837 else if (Args[i].isZExt)
5838 ExtendKind = ISD::ZERO_EXTEND;
5839
Bill Wendling46ada192010-03-02 01:55:18 +00005840 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005841 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842
Dan Gohman98ca4f22009-08-05 01:29:28 +00005843 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005845 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5846 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005847 if (NumParts > 1 && j == 0)
5848 MyFlags.Flags.setSplit();
5849 else if (j != 0)
5850 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851
Dan Gohman98ca4f22009-08-05 01:29:28 +00005852 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005853 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 }
5855 }
5856 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005857
Dan Gohman98ca4f22009-08-05 01:29:28 +00005858 // Handle the incoming return values from the call.
5859 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005860 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005863 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005864 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5865 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005866 for (unsigned i = 0; i != NumRegs; ++i) {
5867 ISD::InputArg MyFlags;
5868 MyFlags.VT = RegisterVT;
5869 MyFlags.Used = isReturnValueUsed;
5870 if (RetSExt)
5871 MyFlags.Flags.setSExt();
5872 if (RetZExt)
5873 MyFlags.Flags.setZExt();
5874 if (isInreg)
5875 MyFlags.Flags.setInReg();
5876 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 }
5879
Dan Gohman98ca4f22009-08-05 01:29:28 +00005880 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005881 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005882 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005883
5884 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005886 "LowerCall didn't return a valid chain!");
5887 assert((!isTailCall || InVals.empty()) &&
5888 "LowerCall emitted a return value for a tail call!");
5889 assert((isTailCall || InVals.size() == Ins.size()) &&
5890 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005891
5892 // For a tail call, the return value is merely live-out and there aren't
5893 // any nodes in the DAG representing it. Return a special value to
5894 // indicate that a tail call has been emitted and no more Instructions
5895 // should be processed in the current block.
5896 if (isTailCall) {
5897 DAG.setRoot(Chain);
5898 return std::make_pair(SDValue(), SDValue());
5899 }
5900
Evan Chengaf1871f2010-03-11 19:38:18 +00005901 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5902 assert(InVals[i].getNode() &&
5903 "LowerCall emitted a null value!");
5904 assert(Ins[i].VT == InVals[i].getValueType() &&
5905 "LowerCall emitted a value with the wrong type!");
5906 });
5907
Dan Gohman98ca4f22009-08-05 01:29:28 +00005908 // Collect the legal value parts into potentially illegal values
5909 // that correspond to the original function's return values.
5910 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5911 if (RetSExt)
5912 AssertOp = ISD::AssertSext;
5913 else if (RetZExt)
5914 AssertOp = ISD::AssertZext;
5915 SmallVector<SDValue, 4> ReturnValues;
5916 unsigned CurReg = 0;
5917 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005918 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005919 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5920 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005921
Bill Wendling46ada192010-03-02 01:55:18 +00005922 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005923 NumRegs, RegisterVT, VT,
5924 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005925 CurReg += NumRegs;
5926 }
5927
5928 // For a function returning void, there is no return value. We can't create
5929 // such a node, so we just return a null return value in that case. In
5930 // that case, nothing will actualy look at the value.
5931 if (ReturnValues.empty())
5932 return std::make_pair(SDValue(), Chain);
5933
5934 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5935 DAG.getVTList(&RetTys[0], RetTys.size()),
5936 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005937 return std::make_pair(Res, Chain);
5938}
5939
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005940void TargetLowering::LowerOperationWrapper(SDNode *N,
5941 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005942 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005943 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005944 if (Res.getNode())
5945 Results.push_back(Res);
5946}
5947
Dan Gohmand858e902010-04-17 15:26:15 +00005948SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005949 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 return SDValue();
5951}
5952
Dan Gohman46510a72010-04-15 01:51:59 +00005953void
5954SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005955 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 assert((Op.getOpcode() != ISD::CopyFromReg ||
5957 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5958 "Copy from a reg to the same reg!");
5959 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5960
Owen Anderson23b9b192009-08-12 00:36:31 +00005961 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005963 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 PendingExports.push_back(Chain);
5965}
5966
5967#include "llvm/CodeGen/SelectionDAGISel.h"
5968
Dan Gohman46510a72010-04-15 01:51:59 +00005969void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005970 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005971 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005972 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005973 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005974 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005975 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005977 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005978 SmallVector<ISD::OutputArg, 4> Outs;
5979 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5980 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005981
Dan Gohman7451d3e2010-05-29 17:03:36 +00005982 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005983 // Put in an sret pointer parameter before all the other parameters.
5984 SmallVector<EVT, 1> ValueVTs;
5985 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5986
5987 // NOTE: Assuming that a pointer will never break down to more than one VT
5988 // or one register.
5989 ISD::ArgFlagsTy Flags;
5990 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005991 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005992 ISD::InputArg RetArg(Flags, RegisterVT, true);
5993 Ins.push_back(RetArg);
5994 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005995
Dan Gohman98ca4f22009-08-05 01:29:28 +00005996 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005997 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005998 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005999 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006000 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006001 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6002 bool isArgValueUsed = !I->use_empty();
6003 for (unsigned Value = 0, NumValues = ValueVTs.size();
6004 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006005 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006006 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006007 ISD::ArgFlagsTy Flags;
6008 unsigned OriginalAlignment =
6009 TD->getABITypeAlignment(ArgTy);
6010
6011 if (F.paramHasAttr(Idx, Attribute::ZExt))
6012 Flags.setZExt();
6013 if (F.paramHasAttr(Idx, Attribute::SExt))
6014 Flags.setSExt();
6015 if (F.paramHasAttr(Idx, Attribute::InReg))
6016 Flags.setInReg();
6017 if (F.paramHasAttr(Idx, Attribute::StructRet))
6018 Flags.setSRet();
6019 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6020 Flags.setByVal();
6021 const PointerType *Ty = cast<PointerType>(I->getType());
6022 const Type *ElementTy = Ty->getElementType();
6023 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6024 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6025 // For ByVal, alignment should be passed from FE. BE will guess if
6026 // this info is not there but there are cases it cannot get right.
6027 if (F.getParamAlignment(Idx))
6028 FrameAlign = F.getParamAlignment(Idx);
6029 Flags.setByValAlign(FrameAlign);
6030 Flags.setByValSize(FrameSize);
6031 }
6032 if (F.paramHasAttr(Idx, Attribute::Nest))
6033 Flags.setNest();
6034 Flags.setOrigAlign(OriginalAlignment);
6035
Owen Anderson23b9b192009-08-12 00:36:31 +00006036 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6037 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006038 for (unsigned i = 0; i != NumRegs; ++i) {
6039 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6040 if (NumRegs > 1 && i == 0)
6041 MyFlags.Flags.setSplit();
6042 // if it isn't first piece, alignment must be 1
6043 else if (i > 0)
6044 MyFlags.Flags.setOrigAlign(1);
6045 Ins.push_back(MyFlags);
6046 }
6047 }
6048 }
6049
6050 // Call the target to set up the argument values.
6051 SmallVector<SDValue, 8> InVals;
6052 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6053 F.isVarArg(), Ins,
6054 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006055
6056 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006057 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006058 "LowerFormalArguments didn't return a valid chain!");
6059 assert(InVals.size() == Ins.size() &&
6060 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006061 DEBUG({
6062 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6063 assert(InVals[i].getNode() &&
6064 "LowerFormalArguments emitted a null value!");
6065 assert(Ins[i].VT == InVals[i].getValueType() &&
6066 "LowerFormalArguments emitted a value with the wrong type!");
6067 }
6068 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006069
Dan Gohman5e866062009-08-06 15:37:27 +00006070 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006071 DAG.setRoot(NewRoot);
6072
6073 // Set up the argument values.
6074 unsigned i = 0;
6075 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006076 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006077 // Create a virtual register for the sret pointer, and put in a copy
6078 // from the sret argument into it.
6079 SmallVector<EVT, 1> ValueVTs;
6080 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6081 EVT VT = ValueVTs[0];
6082 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6083 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006084 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006085 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006086
Dan Gohman2048b852009-11-23 18:04:58 +00006087 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006088 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6089 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006090 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006091 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6092 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006093 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006094
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006095 // i indexes lowered arguments. Bump it past the hidden sret argument.
6096 // Idx indexes LLVM arguments. Don't touch it.
6097 ++i;
6098 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006099
Dan Gohman46510a72010-04-15 01:51:59 +00006100 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006101 ++I, ++Idx) {
6102 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006103 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006104 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006106
6107 // If this argument is unused then remember its value. It is used to generate
6108 // debugging information.
6109 if (I->use_empty() && NumValues)
6110 SDB->setUnusedArgValue(I, InVals[i]);
6111
Dan Gohman98ca4f22009-08-05 01:29:28 +00006112 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006113 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006114 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6115 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006116
6117 if (!I->use_empty()) {
6118 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6119 if (F.paramHasAttr(Idx, Attribute::SExt))
6120 AssertOp = ISD::AssertSext;
6121 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6122 AssertOp = ISD::AssertZext;
6123
Bill Wendling46ada192010-03-02 01:55:18 +00006124 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006125 NumParts, PartVT, VT,
6126 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006127 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006128
Dan Gohman98ca4f22009-08-05 01:29:28 +00006129 i += NumParts;
6130 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006131
Dan Gohman98ca4f22009-08-05 01:29:28 +00006132 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006133 SDValue Res;
6134 if (!ArgValues.empty())
6135 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6136 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006137 SDB->setValue(I, Res);
6138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139 // If this argument is live outside of the entry block, insert a copy from
6140 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006141 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006142 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006144
Dan Gohman98ca4f22009-08-05 01:29:28 +00006145 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146
6147 // Finally, if the target has anything special to do, allow it to do so.
6148 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006149 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150}
6151
6152/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6153/// ensure constants are generated when needed. Remember the virtual registers
6154/// that need to be added to the Machine PHI nodes as input. We cannot just
6155/// directly add them, because expansion might result in multiple MBB's for one
6156/// BB. As such, the start of the BB might correspond to a different MBB than
6157/// the end.
6158///
6159void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006160SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006161 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162
6163 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6164
6165 // Check successor nodes' PHI nodes that expect a constant to be available
6166 // from this block.
6167 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006168 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006169 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006170 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 // If this terminator has multiple identical successors (common for
6173 // switches), only handle each succ once.
6174 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006176 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177
6178 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6179 // nodes and Machine PHI nodes, but the incoming operands have not been
6180 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006181 for (BasicBlock::const_iterator I = SuccBB->begin();
6182 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183 // Ignore dead phi's.
6184 if (PN->use_empty()) continue;
6185
6186 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006187 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188
Dan Gohman46510a72010-04-15 01:51:59 +00006189 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006190 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006191 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006192 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006193 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006194 }
6195 Reg = RegOut;
6196 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006197 DenseMap<const Value *, unsigned>::iterator I =
6198 FuncInfo.ValueMap.find(PHIOp);
6199 if (I != FuncInfo.ValueMap.end())
6200 Reg = I->second;
6201 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006203 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006205 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006206 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006207 }
6208 }
6209
6210 // Remember that this register needs to added to the machine PHI node as
6211 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006212 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6214 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006215 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006216 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006218 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 Reg += NumRegisters;
6220 }
6221 }
6222 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006223 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006224}